1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 2685afb934SMark Lord * sata_mv TODO list: 2785afb934SMark Lord * 2885afb934SMark Lord * --> Errata workaround for NCQ device errors. 2985afb934SMark Lord * 3085afb934SMark Lord * --> More errata workarounds for PCI-X. 3185afb934SMark Lord * 3285afb934SMark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934SMark Lord * 3485afb934SMark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934SMark Lord * 3685afb934SMark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934SMark Lord * 3885afb934SMark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934SMark Lord * 4085afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934SMark Lord * 4285afb934SMark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934SMark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934SMark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934SMark Lord * worth the latency cost. 4685afb934SMark Lord * 4785afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934SMark Lord * creating LibATA target mode support would be very interesting. 5085afb934SMark Lord * 5185afb934SMark Lord * Target mode, for those without docs, is the ability to directly 5285afb934SMark Lord * connect two SATA ports. 534a05e209SJeff Garzik */ 544a05e209SJeff Garzik 55c6fd2807SJeff Garzik #include <linux/kernel.h> 56c6fd2807SJeff Garzik #include <linux/module.h> 57c6fd2807SJeff Garzik #include <linux/pci.h> 58c6fd2807SJeff Garzik #include <linux/init.h> 59c6fd2807SJeff Garzik #include <linux/blkdev.h> 60c6fd2807SJeff Garzik #include <linux/delay.h> 61c6fd2807SJeff Garzik #include <linux/interrupt.h> 628d8b6004SAndrew Morton #include <linux/dmapool.h> 63c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 64c6fd2807SJeff Garzik #include <linux/device.h> 65f351b2d6SSaeed Bishara #include <linux/platform_device.h> 66f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6715a32632SLennert Buytenhek #include <linux/mbus.h> 68c46938ccSMark Lord #include <linux/bitops.h> 69c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 70c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 716c08772eSJeff Garzik #include <scsi/scsi_device.h> 72c6fd2807SJeff Garzik #include <linux/libata.h> 73c6fd2807SJeff Garzik 74c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 751fd2e1c2SMark Lord #define DRV_VERSION "1.20" 76c6fd2807SJeff Garzik 77c6fd2807SJeff Garzik enum { 78c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 79c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 80c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 81c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 82c6fd2807SJeff Garzik 83c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 84c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 85c6fd2807SJeff Garzik 86c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 87c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 88c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 91c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 92c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 93c6fd2807SJeff Garzik 94c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 958e7decdbSMark Lord MV_FLASH_CTL_OFS = 0x1046c, 968e7decdbSMark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 978e7decdbSMark Lord MV_RESET_CFG_OFS = 0x180d8, 98c6fd2807SJeff Garzik 99c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 100c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 101c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 102c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 103c6fd2807SJeff Garzik 104c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 105c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 106c6fd2807SJeff Garzik 107c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 108c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 109c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 110c6fd2807SJeff Garzik */ 111c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 112c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 113da2fa9baSMark Lord MV_MAX_SG_CT = 256, 114c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 115c6fd2807SJeff Garzik 116352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 117c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 118352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 119352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 120352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 121c6fd2807SJeff Garzik 122c6fd2807SJeff Garzik /* Host Flags */ 123c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 124c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1257bb3c529SSaeed Bishara /* SoC integrated controllers, no PCI interface */ 1267bb3c529SSaeed Bishara MV_FLAG_SOC = (1 << 28), 1277bb3c529SSaeed Bishara 128c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 129bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 130bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 131ad3aef51SMark Lord 132c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 133c6fd2807SJeff Garzik 134ad3aef51SMark Lord MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 135ad3aef51SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 136*c443c500SMark Lord ATA_FLAG_NCQ | ATA_FLAG_AN, 137ad3aef51SMark Lord 138c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 139c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 140c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 141e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 142c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 143c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 144c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 145c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 146c6fd2807SJeff Garzik 147c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 148c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 149c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 150c6fd2807SJeff Garzik 151c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 152c6fd2807SJeff Garzik 153c6fd2807SJeff Garzik /* PCI interface registers */ 154c6fd2807SJeff Garzik 155c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 1568e7decdbSMark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 157c6fd2807SJeff Garzik 158c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 159c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 160c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 161c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 162c6fd2807SJeff Garzik 1638e7decdbSMark Lord MV_PCI_MODE_OFS = 0xd00, 1648e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1658e7decdbSMark Lord 166c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 167c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 168c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 169c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 1708e7decdbSMark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 171c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 172c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 173c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 174c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 175c6fd2807SJeff Garzik 176c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 177c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 178c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 179c6fd2807SJeff Garzik 18002a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 18102a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 182646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 18302a121daSMark Lord 1847368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1857368f919SMark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1867368f919SMark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1877368f919SMark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1887368f919SMark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 189352fab70SMark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 190352fab70SMark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 191c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 192c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 193c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 194c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 195c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 196fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 197fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 198c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 199c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 200c6fd2807SJeff Garzik SELF_INT = (1 << 23), 201c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 202c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 203fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 204f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 205c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 206f9f7fe01SMark Lord PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 207c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 208c6fd2807SJeff Garzik HC_MAIN_RSVD), 209fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 210fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 211f351b2d6SSaeed Bishara HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC), 212c6fd2807SJeff Garzik 213c6fd2807SJeff Garzik /* SATAHC registers */ 214c6fd2807SJeff Garzik HC_CFG_OFS = 0, 215c6fd2807SJeff Garzik 216c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 217352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 218352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 219c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 220c6fd2807SJeff Garzik 221c6fd2807SJeff Garzik /* Shadow block registers */ 222c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 223c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 224c6fd2807SJeff Garzik 225c6fd2807SJeff Garzik /* SATA registers */ 226c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 227c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2280c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 229*c443c500SMark Lord SATA_FIS_IRQ_AN = (1 << 9), /* async notification */ 23017c5aab5SMark Lord 231e12bef50SMark Lord LTMODE_OFS = 0x30c, 23217c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 23317c5aab5SMark Lord 234c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 235c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 236c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 237e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 2388e7decdbSMark Lord SATA_TESTCTL_OFS = 0x348, 239e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 240e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 24117c5aab5SMark Lord 2428e7decdbSMark Lord FISCFG_OFS = 0x360, 2438e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2448e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 24517c5aab5SMark Lord 246c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 2478e7decdbSMark Lord MV5_LTMODE_OFS = 0x30, 2488e7decdbSMark Lord MV5_PHY_CTL_OFS = 0x0C, 2498e7decdbSMark Lord SATA_INTERFACE_CFG_OFS = 0x050, 250c6fd2807SJeff Garzik 251c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 252c6fd2807SJeff Garzik 253c6fd2807SJeff Garzik /* Port registers */ 254c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2550c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2560c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 257c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 258c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 259c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 260e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 261e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 262c6fd2807SJeff Garzik 263c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 264c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2656c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2666c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2676c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2686c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2696c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2706c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 271c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 272c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2736c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 274c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2756c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2766c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2776c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2786c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 279646a4da5SMark Lord 2806c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 281646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 283646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 284646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 285646a4da5SMark Lord 2866c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 287646a4da5SMark Lord 2886c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 289646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 290646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 291646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 292646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 293646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 294646a4da5SMark Lord 2956c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 296646a4da5SMark Lord 2976c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 298c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 299c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 300646a4da5SMark Lord 301646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 302646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 303646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 30485afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 305646a4da5SMark Lord 306bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 307bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 308bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 309bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 310bdd4dddeSJeff Garzik EDMA_ERR_SERR | 311bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3126c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 313bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 314bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 315bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 316bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 317c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 318c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 319bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 320e12bef50SMark Lord 321bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 322bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 323bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 324bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 325bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 326bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 327bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3286c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 329bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 330bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 331bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 332c6fd2807SJeff Garzik 333c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 334c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 335c6fd2807SJeff Garzik 336c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 337c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 338c6fd2807SJeff Garzik 339c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 340c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 341c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 342c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 343c6fd2807SJeff Garzik 3440ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3450ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3460ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3478e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 348c6fd2807SJeff Garzik 3498e7decdbSMark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3508e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3518e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 3528e7decdbSMark Lord 3538e7decdbSMark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3548e7decdbSMark Lord EDMA_ARB_CFG_OFS = 0x38, 3558e7decdbSMark Lord 3568e7decdbSMark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 357c6fd2807SJeff Garzik 358352fab70SMark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 359352fab70SMark Lord 360c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 361c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 362c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 363c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 364c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 365c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 366c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3670ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3680ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3690ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 37002a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 371616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 372c6fd2807SJeff Garzik 373c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3740ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 37572109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 37600f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 37729d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 378c6fd2807SJeff Garzik }; 379c6fd2807SJeff Garzik 380ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 381ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 382c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3838e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3847bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 385c6fd2807SJeff Garzik 38615a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 38715a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38815a32632SLennert Buytenhek 389c6fd2807SJeff Garzik enum { 390baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 391baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 392baf14aa1SJeff Garzik */ 393baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 394c6fd2807SJeff Garzik 3950ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3960ea9e179SJeff Garzik * of EDMA request queue DMA address 3970ea9e179SJeff Garzik */ 398c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 399c6fd2807SJeff Garzik 4000ea9e179SJeff Garzik /* ditto, for response queue */ 401c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 402c6fd2807SJeff Garzik }; 403c6fd2807SJeff Garzik 404c6fd2807SJeff Garzik enum chip_type { 405c6fd2807SJeff Garzik chip_504x, 406c6fd2807SJeff Garzik chip_508x, 407c6fd2807SJeff Garzik chip_5080, 408c6fd2807SJeff Garzik chip_604x, 409c6fd2807SJeff Garzik chip_608x, 410c6fd2807SJeff Garzik chip_6042, 411c6fd2807SJeff Garzik chip_7042, 412f351b2d6SSaeed Bishara chip_soc, 413c6fd2807SJeff Garzik }; 414c6fd2807SJeff Garzik 415c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 416c6fd2807SJeff Garzik struct mv_crqb { 417c6fd2807SJeff Garzik __le32 sg_addr; 418c6fd2807SJeff Garzik __le32 sg_addr_hi; 419c6fd2807SJeff Garzik __le16 ctrl_flags; 420c6fd2807SJeff Garzik __le16 ata_cmd[11]; 421c6fd2807SJeff Garzik }; 422c6fd2807SJeff Garzik 423c6fd2807SJeff Garzik struct mv_crqb_iie { 424c6fd2807SJeff Garzik __le32 addr; 425c6fd2807SJeff Garzik __le32 addr_hi; 426c6fd2807SJeff Garzik __le32 flags; 427c6fd2807SJeff Garzik __le32 len; 428c6fd2807SJeff Garzik __le32 ata_cmd[4]; 429c6fd2807SJeff Garzik }; 430c6fd2807SJeff Garzik 431c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 432c6fd2807SJeff Garzik struct mv_crpb { 433c6fd2807SJeff Garzik __le16 id; 434c6fd2807SJeff Garzik __le16 flags; 435c6fd2807SJeff Garzik __le32 tmstmp; 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 439c6fd2807SJeff Garzik struct mv_sg { 440c6fd2807SJeff Garzik __le32 addr; 441c6fd2807SJeff Garzik __le32 flags_size; 442c6fd2807SJeff Garzik __le32 addr_hi; 443c6fd2807SJeff Garzik __le32 reserved; 444c6fd2807SJeff Garzik }; 445c6fd2807SJeff Garzik 446c6fd2807SJeff Garzik struct mv_port_priv { 447c6fd2807SJeff Garzik struct mv_crqb *crqb; 448c6fd2807SJeff Garzik dma_addr_t crqb_dma; 449c6fd2807SJeff Garzik struct mv_crpb *crpb; 450c6fd2807SJeff Garzik dma_addr_t crpb_dma; 451eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 452eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 453bdd4dddeSJeff Garzik 454bdd4dddeSJeff Garzik unsigned int req_idx; 455bdd4dddeSJeff Garzik unsigned int resp_idx; 456bdd4dddeSJeff Garzik 457c6fd2807SJeff Garzik u32 pp_flags; 45829d187bbSMark Lord unsigned int delayed_eh_pmp_map; 459c6fd2807SJeff Garzik }; 460c6fd2807SJeff Garzik 461c6fd2807SJeff Garzik struct mv_port_signal { 462c6fd2807SJeff Garzik u32 amps; 463c6fd2807SJeff Garzik u32 pre; 464c6fd2807SJeff Garzik }; 465c6fd2807SJeff Garzik 46602a121daSMark Lord struct mv_host_priv { 46702a121daSMark Lord u32 hp_flags; 46802a121daSMark Lord struct mv_port_signal signal[8]; 46902a121daSMark Lord const struct mv_hw_ops *ops; 470f351b2d6SSaeed Bishara int n_ports; 471f351b2d6SSaeed Bishara void __iomem *base; 4727368f919SMark Lord void __iomem *main_irq_cause_addr; 4737368f919SMark Lord void __iomem *main_irq_mask_addr; 47402a121daSMark Lord u32 irq_cause_ofs; 47502a121daSMark Lord u32 irq_mask_ofs; 47602a121daSMark Lord u32 unmask_all_irqs; 477da2fa9baSMark Lord /* 478da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 479da2fa9baSMark Lord * alignment for hardware-accessed data structures, 480da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 481da2fa9baSMark Lord */ 482da2fa9baSMark Lord struct dma_pool *crqb_pool; 483da2fa9baSMark Lord struct dma_pool *crpb_pool; 484da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 48502a121daSMark Lord }; 48602a121daSMark Lord 487c6fd2807SJeff Garzik struct mv_hw_ops { 488c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 489c6fd2807SJeff Garzik unsigned int port); 490c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 491c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 492c6fd2807SJeff Garzik void __iomem *mmio); 493c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 494c6fd2807SJeff Garzik unsigned int n_hc); 495c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4967bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 497c6fd2807SJeff Garzik }; 498c6fd2807SJeff Garzik 499da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 500da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 501da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 502da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 503c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 504c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 5053e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 506c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 507c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 508c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 509a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 510a1efdabaSTejun Heo unsigned long deadline); 511bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 512bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 513f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 514c6fd2807SJeff Garzik 515c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 516c6fd2807SJeff Garzik unsigned int port); 517c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 518c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 519c6fd2807SJeff Garzik void __iomem *mmio); 520c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 521c6fd2807SJeff Garzik unsigned int n_hc); 522c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5237bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 524c6fd2807SJeff Garzik 525c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 526c6fd2807SJeff Garzik unsigned int port); 527c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 528c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 529c6fd2807SJeff Garzik void __iomem *mmio); 530c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 531c6fd2807SJeff Garzik unsigned int n_hc); 532c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 533f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 534f351b2d6SSaeed Bishara void __iomem *mmio); 535f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 536f351b2d6SSaeed Bishara void __iomem *mmio); 537f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 538f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 539f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 540f351b2d6SSaeed Bishara void __iomem *mmio); 541f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5427bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 543e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 544c6fd2807SJeff Garzik unsigned int port_no); 545e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 546b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 547e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq); 548c6fd2807SJeff Garzik 549e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 550e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 551e49856d8SMark Lord unsigned long deadline); 552e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 553e49856d8SMark Lord unsigned long deadline); 55429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 5554c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 5564c299ca3SMark Lord struct mv_port_priv *pp); 557c6fd2807SJeff Garzik 558eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 559eb73d558SMark Lord * because we have to allow room for worst case splitting of 560eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 561eb73d558SMark Lord */ 562c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 56368d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 564baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 565c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 566c5d3e45aSJeff Garzik }; 567c5d3e45aSJeff Garzik 568c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 56968d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 570138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 571baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 572c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 573c6fd2807SJeff Garzik }; 574c6fd2807SJeff Garzik 575029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 576029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 577c6fd2807SJeff Garzik 5783e4a1391SMark Lord .qc_defer = mv_qc_defer, 579c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 580c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 581c6fd2807SJeff Garzik 582bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 583bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 584a1efdabaSTejun Heo .hardreset = mv_hardreset, 585a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 586029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 587bdd4dddeSJeff Garzik 588c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 589c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 590c6fd2807SJeff Garzik 591c6fd2807SJeff Garzik .port_start = mv_port_start, 592c6fd2807SJeff Garzik .port_stop = mv_port_stop, 593c6fd2807SJeff Garzik }; 594c6fd2807SJeff Garzik 595029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 596029cfd6bSTejun Heo .inherits = &mv5_ops, 597f273827eSMark Lord .dev_config = mv6_dev_config, 598c6fd2807SJeff Garzik .scr_read = mv_scr_read, 599c6fd2807SJeff Garzik .scr_write = mv_scr_write, 600c6fd2807SJeff Garzik 601e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 602e49856d8SMark Lord .pmp_softreset = mv_softreset, 603e49856d8SMark Lord .softreset = mv_softreset, 60429d187bbSMark Lord .error_handler = mv_pmp_error_handler, 605c6fd2807SJeff Garzik }; 606c6fd2807SJeff Garzik 607029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 608029cfd6bSTejun Heo .inherits = &mv6_ops, 609029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 610c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 611c6fd2807SJeff Garzik }; 612c6fd2807SJeff Garzik 613c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 614c6fd2807SJeff Garzik { /* chip_504x */ 615cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 616c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 617bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 618c6fd2807SJeff Garzik .port_ops = &mv5_ops, 619c6fd2807SJeff Garzik }, 620c6fd2807SJeff Garzik { /* chip_508x */ 621c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 622c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 623bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 624c6fd2807SJeff Garzik .port_ops = &mv5_ops, 625c6fd2807SJeff Garzik }, 626c6fd2807SJeff Garzik { /* chip_5080 */ 627c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 628c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 629bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 630c6fd2807SJeff Garzik .port_ops = &mv5_ops, 631c6fd2807SJeff Garzik }, 632c6fd2807SJeff Garzik { /* chip_604x */ 633138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 634e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 635138bfdd0SMark Lord ATA_FLAG_NCQ, 636c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 637bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 638c6fd2807SJeff Garzik .port_ops = &mv6_ops, 639c6fd2807SJeff Garzik }, 640c6fd2807SJeff Garzik { /* chip_608x */ 641c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 642e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 643138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 644c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 645bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 646c6fd2807SJeff Garzik .port_ops = &mv6_ops, 647c6fd2807SJeff Garzik }, 648c6fd2807SJeff Garzik { /* chip_6042 */ 649ad3aef51SMark Lord .flags = MV_GENIIE_FLAGS, 650c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 651bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 652c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 653c6fd2807SJeff Garzik }, 654c6fd2807SJeff Garzik { /* chip_7042 */ 655ad3aef51SMark Lord .flags = MV_GENIIE_FLAGS, 656c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 657bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 658c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 659c6fd2807SJeff Garzik }, 660f351b2d6SSaeed Bishara { /* chip_soc */ 661ad3aef51SMark Lord .flags = MV_GENIIE_FLAGS | MV_FLAG_SOC, 662f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 663f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 664f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 665f351b2d6SSaeed Bishara }, 666c6fd2807SJeff Garzik }; 667c6fd2807SJeff Garzik 668c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6692d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6702d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6712d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6722d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 673cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 674cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 675cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 676c6fd2807SJeff Garzik 6772d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6782d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6792d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6802d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6812d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 682c6fd2807SJeff Garzik 6832d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6842d2744fcSJeff Garzik 685d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 686d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 687d9f9c6bcSFlorian Attenberger 68802a121daSMark Lord /* Marvell 7042 support */ 6896a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6906a3d586dSMorrison, Tom 69102a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 69202a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 69302a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 69402a121daSMark Lord 695c6fd2807SJeff Garzik { } /* terminate list */ 696c6fd2807SJeff Garzik }; 697c6fd2807SJeff Garzik 698c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 699c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 700c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 701c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 702c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 703c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 704c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 705c6fd2807SJeff Garzik }; 706c6fd2807SJeff Garzik 707c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 708c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 709c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 710c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 711c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 712c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 713c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 714c6fd2807SJeff Garzik }; 715c6fd2807SJeff Garzik 716f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 717f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 718f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 719f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 720f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 721f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 722f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 723f351b2d6SSaeed Bishara }; 724f351b2d6SSaeed Bishara 725c6fd2807SJeff Garzik /* 726c6fd2807SJeff Garzik * Functions 727c6fd2807SJeff Garzik */ 728c6fd2807SJeff Garzik 729c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 730c6fd2807SJeff Garzik { 731c6fd2807SJeff Garzik writel(data, addr); 732c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 733c6fd2807SJeff Garzik } 734c6fd2807SJeff Garzik 735c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 736c6fd2807SJeff Garzik { 737c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 738c6fd2807SJeff Garzik } 739c6fd2807SJeff Garzik 740c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 741c6fd2807SJeff Garzik { 742c6fd2807SJeff Garzik return port & MV_PORT_MASK; 743c6fd2807SJeff Garzik } 744c6fd2807SJeff Garzik 7451cfd19aeSMark Lord /* 7461cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 7471cfd19aeSMark Lord * This is hot-path stuff, so not a function. 7481cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 7491cfd19aeSMark Lord * 7501cfd19aeSMark Lord * port is the sole input, in range 0..7. 7517368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7527368f919SMark Lord * hardport is the other output, in range 0..3. 7531cfd19aeSMark Lord * 7541cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 7551cfd19aeSMark Lord */ 7561cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7571cfd19aeSMark Lord { \ 7581cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7591cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 7601cfd19aeSMark Lord shift += hardport * 2; \ 7611cfd19aeSMark Lord } 7621cfd19aeSMark Lord 763352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 764352fab70SMark Lord { 765352fab70SMark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 766352fab70SMark Lord } 767352fab70SMark Lord 768c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 769c6fd2807SJeff Garzik unsigned int port) 770c6fd2807SJeff Garzik { 771c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 772c6fd2807SJeff Garzik } 773c6fd2807SJeff Garzik 774c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 775c6fd2807SJeff Garzik { 776c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 777c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 778c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 779c6fd2807SJeff Garzik } 780c6fd2807SJeff Garzik 781e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 782e12bef50SMark Lord { 783e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 784e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 785e12bef50SMark Lord 786e12bef50SMark Lord return hc_mmio + ofs; 787e12bef50SMark Lord } 788e12bef50SMark Lord 789f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 790f351b2d6SSaeed Bishara { 791f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 792f351b2d6SSaeed Bishara return hpriv->base; 793f351b2d6SSaeed Bishara } 794f351b2d6SSaeed Bishara 795c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 796c6fd2807SJeff Garzik { 797f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 798c6fd2807SJeff Garzik } 799c6fd2807SJeff Garzik 800cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 801c6fd2807SJeff Garzik { 802cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 803c6fd2807SJeff Garzik } 804c6fd2807SJeff Garzik 805c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 806c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 807c5d3e45aSJeff Garzik struct mv_port_priv *pp) 808c5d3e45aSJeff Garzik { 809bdd4dddeSJeff Garzik u32 index; 810bdd4dddeSJeff Garzik 811c5d3e45aSJeff Garzik /* 812c5d3e45aSJeff Garzik * initialize request queue 813c5d3e45aSJeff Garzik */ 814fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 815fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 816bdd4dddeSJeff Garzik 817c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 818c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 819bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 820c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 821c5d3e45aSJeff Garzik 822c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 823bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 824c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 825c5d3e45aSJeff Garzik else 826bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 827c5d3e45aSJeff Garzik 828c5d3e45aSJeff Garzik /* 829c5d3e45aSJeff Garzik * initialize response queue 830c5d3e45aSJeff Garzik */ 831fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 832fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 833bdd4dddeSJeff Garzik 834c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 835c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 836c5d3e45aSJeff Garzik 837c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 838bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 839c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 840c5d3e45aSJeff Garzik else 841bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 842c5d3e45aSJeff Garzik 843bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 844c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 845c5d3e45aSJeff Garzik } 846c5d3e45aSJeff Garzik 847c6fd2807SJeff Garzik /** 848c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 849c6fd2807SJeff Garzik * @base: port base address 850c6fd2807SJeff Garzik * @pp: port private data 851c6fd2807SJeff Garzik * 852c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 853c6fd2807SJeff Garzik * WARN_ON. 854c6fd2807SJeff Garzik * 855c6fd2807SJeff Garzik * LOCKING: 856c6fd2807SJeff Garzik * Inherited from caller. 857c6fd2807SJeff Garzik */ 8580c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 85972109168SMark Lord struct mv_port_priv *pp, u8 protocol) 860c6fd2807SJeff Garzik { 86172109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 86272109168SMark Lord 86372109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 86472109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 86572109168SMark Lord if (want_ncq != using_ncq) 866b562468cSMark Lord mv_stop_edma(ap); 86772109168SMark Lord } 868c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8690c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 870352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 8710c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 872352fab70SMark Lord mv_host_base(ap->host), hardport); 8730c58912eSMark Lord u32 hc_irq_cause, ipending; 8740c58912eSMark Lord 875bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 876f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 877bdd4dddeSJeff Garzik 8780c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8790c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 880352fab70SMark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 8810c58912eSMark Lord if (hc_irq_cause & ipending) { 8820c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8830c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8840c58912eSMark Lord } 8850c58912eSMark Lord 886e12bef50SMark Lord mv_edma_cfg(ap, want_ncq); 8870c58912eSMark Lord 8880c58912eSMark Lord /* clear FIS IRQ Cause */ 889e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 8900c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8910c58912eSMark Lord 892f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 893bdd4dddeSJeff Garzik 894f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 895c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 896c6fd2807SJeff Garzik } 897c6fd2807SJeff Garzik } 898c6fd2807SJeff Garzik 8999b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 9009b2c4e0bSMark Lord { 9019b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 9029b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 9039b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 9049b2c4e0bSMark Lord int i; 9059b2c4e0bSMark Lord 9069b2c4e0bSMark Lord /* 9079b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 908c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 909c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 910c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 911c46938ccSMark Lord * as a rough guess at what even more drives might require. 9129b2c4e0bSMark Lord */ 9139b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 9149b2c4e0bSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9159b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 9169b2c4e0bSMark Lord break; 9179b2c4e0bSMark Lord udelay(per_loop); 9189b2c4e0bSMark Lord } 9199b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9209b2c4e0bSMark Lord } 9219b2c4e0bSMark Lord 922c6fd2807SJeff Garzik /** 923e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 924b562468cSMark Lord * @port_mmio: io base address 925c6fd2807SJeff Garzik * 926c6fd2807SJeff Garzik * LOCKING: 927c6fd2807SJeff Garzik * Inherited from caller. 928c6fd2807SJeff Garzik */ 929b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 930c6fd2807SJeff Garzik { 931b562468cSMark Lord int i; 932c6fd2807SJeff Garzik 933b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 934c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 935c6fd2807SJeff Garzik 936b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 937b562468cSMark Lord for (i = 10000; i > 0; i--) { 938b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9394537deb5SJeff Garzik if (!(reg & EDMA_EN)) 940b562468cSMark Lord return 0; 941b562468cSMark Lord udelay(10); 942c6fd2807SJeff Garzik } 943b562468cSMark Lord return -EIO; 944c6fd2807SJeff Garzik } 945c6fd2807SJeff Garzik 946e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 947c6fd2807SJeff Garzik { 948c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 949c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 950c6fd2807SJeff Garzik 951b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 952b562468cSMark Lord return 0; 953c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9549b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 955b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 956c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 957b562468cSMark Lord return -EIO; 958c6fd2807SJeff Garzik } 959b562468cSMark Lord return 0; 9600ea9e179SJeff Garzik } 9610ea9e179SJeff Garzik 962c6fd2807SJeff Garzik #ifdef ATA_DEBUG 963c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 964c6fd2807SJeff Garzik { 965c6fd2807SJeff Garzik int b, w; 966c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 967c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 968c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 969c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 970c6fd2807SJeff Garzik b += sizeof(u32); 971c6fd2807SJeff Garzik } 972c6fd2807SJeff Garzik printk("\n"); 973c6fd2807SJeff Garzik } 974c6fd2807SJeff Garzik } 975c6fd2807SJeff Garzik #endif 976c6fd2807SJeff Garzik 977c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 978c6fd2807SJeff Garzik { 979c6fd2807SJeff Garzik #ifdef ATA_DEBUG 980c6fd2807SJeff Garzik int b, w; 981c6fd2807SJeff Garzik u32 dw; 982c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 983c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 984c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 985c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 986c6fd2807SJeff Garzik printk("%08x ", dw); 987c6fd2807SJeff Garzik b += sizeof(u32); 988c6fd2807SJeff Garzik } 989c6fd2807SJeff Garzik printk("\n"); 990c6fd2807SJeff Garzik } 991c6fd2807SJeff Garzik #endif 992c6fd2807SJeff Garzik } 993c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 994c6fd2807SJeff Garzik struct pci_dev *pdev) 995c6fd2807SJeff Garzik { 996c6fd2807SJeff Garzik #ifdef ATA_DEBUG 997c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 998c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 999c6fd2807SJeff Garzik void __iomem *port_base; 1000c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1001c6fd2807SJeff Garzik 1002c6fd2807SJeff Garzik if (0 > port) { 1003c6fd2807SJeff Garzik start_hc = start_port = 0; 1004c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1005c6fd2807SJeff Garzik num_hcs = 2; 1006c6fd2807SJeff Garzik } else { 1007c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1008c6fd2807SJeff Garzik start_port = port; 1009c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1010c6fd2807SJeff Garzik } 1011c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1012c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1013c6fd2807SJeff Garzik 1014c6fd2807SJeff Garzik if (NULL != pdev) { 1015c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1016c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1017c6fd2807SJeff Garzik } 1018c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1019c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1020c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1021c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1022c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1023c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1024c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1025c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1026c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1027c6fd2807SJeff Garzik } 1028c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1029c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1030c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1031c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1032c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1033c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1034c6fd2807SJeff Garzik } 1035c6fd2807SJeff Garzik #endif 1036c6fd2807SJeff Garzik } 1037c6fd2807SJeff Garzik 1038c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1039c6fd2807SJeff Garzik { 1040c6fd2807SJeff Garzik unsigned int ofs; 1041c6fd2807SJeff Garzik 1042c6fd2807SJeff Garzik switch (sc_reg_in) { 1043c6fd2807SJeff Garzik case SCR_STATUS: 1044c6fd2807SJeff Garzik case SCR_CONTROL: 1045c6fd2807SJeff Garzik case SCR_ERROR: 1046c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1047c6fd2807SJeff Garzik break; 1048c6fd2807SJeff Garzik case SCR_ACTIVE: 1049c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1050c6fd2807SJeff Garzik break; 1051c6fd2807SJeff Garzik default: 1052c6fd2807SJeff Garzik ofs = 0xffffffffU; 1053c6fd2807SJeff Garzik break; 1054c6fd2807SJeff Garzik } 1055c6fd2807SJeff Garzik return ofs; 1056c6fd2807SJeff Garzik } 1057c6fd2807SJeff Garzik 1058da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1059c6fd2807SJeff Garzik { 1060c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1061c6fd2807SJeff Garzik 1062da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1063da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1064da3dbb17STejun Heo return 0; 1065da3dbb17STejun Heo } else 1066da3dbb17STejun Heo return -EINVAL; 1067c6fd2807SJeff Garzik } 1068c6fd2807SJeff Garzik 1069da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1070c6fd2807SJeff Garzik { 1071c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1072c6fd2807SJeff Garzik 1073da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1074c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1075da3dbb17STejun Heo return 0; 1076da3dbb17STejun Heo } else 1077da3dbb17STejun Heo return -EINVAL; 1078c6fd2807SJeff Garzik } 1079c6fd2807SJeff Garzik 1080f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1081f273827eSMark Lord { 1082f273827eSMark Lord /* 1083e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1084e49856d8SMark Lord * 1085e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1086e49856d8SMark Lord * (no FIS-based switching). 1087e49856d8SMark Lord * 1088f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1089f273827eSMark Lord * See mv_qc_prep() for more info. 1090f273827eSMark Lord */ 1091e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1092352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1093e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1094352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1095352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1096352fab70SMark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1097352fab70SMark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1098352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1099352fab70SMark Lord "max_sectors limited to %u for NCQ\n", 1100352fab70SMark Lord adev->max_sectors); 1101352fab70SMark Lord } 1102f273827eSMark Lord } 1103e49856d8SMark Lord } 1104f273827eSMark Lord 11053e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 11063e4a1391SMark Lord { 11073e4a1391SMark Lord struct ata_link *link = qc->dev->link; 11083e4a1391SMark Lord struct ata_port *ap = link->ap; 11093e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 11103e4a1391SMark Lord 11113e4a1391SMark Lord /* 111229d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 111329d187bbSMark Lord * for NCQ and/or FIS-based switching. 111429d187bbSMark Lord */ 111529d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 111629d187bbSMark Lord return ATA_DEFER_PORT; 111729d187bbSMark Lord /* 11183e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 11193e4a1391SMark Lord */ 11203e4a1391SMark Lord if (ap->nr_active_links == 0) 11213e4a1391SMark Lord return 0; 11223e4a1391SMark Lord 11233e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11243e4a1391SMark Lord /* 11253e4a1391SMark Lord * The port is operating in host queuing mode (EDMA). 11263e4a1391SMark Lord * It can accomodate a new qc if the qc protocol 11273e4a1391SMark Lord * is compatible with the current host queue mode. 11283e4a1391SMark Lord */ 11293e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11303e4a1391SMark Lord /* 11313e4a1391SMark Lord * The host queue (EDMA) is in NCQ mode. 11323e4a1391SMark Lord * If the new qc is also an NCQ command, 11333e4a1391SMark Lord * then allow the new qc. 11343e4a1391SMark Lord */ 11353e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11363e4a1391SMark Lord return 0; 11373e4a1391SMark Lord } else { 11383e4a1391SMark Lord /* 11393e4a1391SMark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11403e4a1391SMark Lord * If the new qc is also a non-NCQ, DMA command, 11413e4a1391SMark Lord * then allow the new qc. 11423e4a1391SMark Lord */ 11433e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11443e4a1391SMark Lord return 0; 11453e4a1391SMark Lord } 11463e4a1391SMark Lord } 11473e4a1391SMark Lord return ATA_DEFER_PORT; 11483e4a1391SMark Lord } 11493e4a1391SMark Lord 115000f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs) 1151e49856d8SMark Lord { 115200f42eabSMark Lord u32 new_fiscfg, old_fiscfg; 115300f42eabSMark Lord u32 new_ltmode, old_ltmode; 115400f42eabSMark Lord u32 new_haltcond, old_haltcond; 115500f42eabSMark Lord 11568e7decdbSMark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 1157e49856d8SMark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 115800f42eabSMark Lord old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 115900f42eabSMark Lord 116000f42eabSMark Lord new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 116100f42eabSMark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 116200f42eabSMark Lord new_haltcond = old_haltcond | EDMA_ERR_DEV; 116300f42eabSMark Lord 116400f42eabSMark Lord if (want_fbs) { 11658e7decdbSMark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 1166e49856d8SMark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 11674c299ca3SMark Lord if (want_ncq) 11684c299ca3SMark Lord new_haltcond &= ~EDMA_ERR_DEV; 11694c299ca3SMark Lord else 11704c299ca3SMark Lord new_fiscfg |= FISCFG_WAIT_DEV_ERR; 1171e49856d8SMark Lord } 117200f42eabSMark Lord 11738e7decdbSMark Lord if (new_fiscfg != old_fiscfg) 11748e7decdbSMark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1175e49856d8SMark Lord if (new_ltmode != old_ltmode) 1176e49856d8SMark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 117700f42eabSMark Lord if (new_haltcond != old_haltcond) 117800f42eabSMark Lord writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS); 1179e49856d8SMark Lord } 1180c6fd2807SJeff Garzik 1181dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1182dd2890f6SMark Lord { 1183dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1184dd2890f6SMark Lord u32 old, new; 1185dd2890f6SMark Lord 1186dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1187dd2890f6SMark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1188dd2890f6SMark Lord if (want_ncq) 1189dd2890f6SMark Lord new = old | (1 << 22); 1190dd2890f6SMark Lord else 1191dd2890f6SMark Lord new = old & ~(1 << 22); 1192dd2890f6SMark Lord if (new != old) 1193dd2890f6SMark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1194dd2890f6SMark Lord } 1195dd2890f6SMark Lord 1196e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1197c6fd2807SJeff Garzik { 1198c6fd2807SJeff Garzik u32 cfg; 1199e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1200e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1201e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1202c6fd2807SJeff Garzik 1203c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1204c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 120500f42eabSMark Lord pp->pp_flags &= ~MV_PP_FLAG_FBS_EN; 1206c6fd2807SJeff Garzik 1207c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1208c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1209c6fd2807SJeff Garzik 1210dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1211c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1212dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1213c6fd2807SJeff Garzik 1214dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 121500f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 121600f42eabSMark Lord /* 121700f42eabSMark Lord * Possible future enhancement: 121800f42eabSMark Lord * 121900f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 122000f42eabSMark Lord * But first we need to have the error handling in place 122100f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 122200f42eabSMark Lord * So disallow non-NCQ FBS for now. 122300f42eabSMark Lord */ 122400f42eabSMark Lord want_fbs &= want_ncq; 122500f42eabSMark Lord 122600f42eabSMark Lord mv_config_fbs(port_mmio, want_ncq, want_fbs); 122700f42eabSMark Lord 122800f42eabSMark Lord if (want_fbs) { 122900f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 123000f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 123100f42eabSMark Lord } 123200f42eabSMark Lord 1233e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1234e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1235616d4a98SMark Lord if (HAS_PCI(ap->host)) 1236c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1237616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1238616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1239c6fd2807SJeff Garzik } 1240c6fd2807SJeff Garzik 124172109168SMark Lord if (want_ncq) { 124272109168SMark Lord cfg |= EDMA_CFG_NCQ; 124372109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 124472109168SMark Lord } else 124572109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 124672109168SMark Lord 1247c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1248c6fd2807SJeff Garzik } 1249c6fd2807SJeff Garzik 1250da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1251da2fa9baSMark Lord { 1252da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1253da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1254eb73d558SMark Lord int tag; 1255da2fa9baSMark Lord 1256da2fa9baSMark Lord if (pp->crqb) { 1257da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1258da2fa9baSMark Lord pp->crqb = NULL; 1259da2fa9baSMark Lord } 1260da2fa9baSMark Lord if (pp->crpb) { 1261da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1262da2fa9baSMark Lord pp->crpb = NULL; 1263da2fa9baSMark Lord } 1264eb73d558SMark Lord /* 1265eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1266eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1267eb73d558SMark Lord */ 1268eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1269eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1270eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1271eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1272eb73d558SMark Lord pp->sg_tbl[tag], 1273eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1274eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1275eb73d558SMark Lord } 1276da2fa9baSMark Lord } 1277da2fa9baSMark Lord } 1278da2fa9baSMark Lord 1279c6fd2807SJeff Garzik /** 1280c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1281c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1282c6fd2807SJeff Garzik * 1283c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1284c6fd2807SJeff Garzik * zero indices. 1285c6fd2807SJeff Garzik * 1286c6fd2807SJeff Garzik * LOCKING: 1287c6fd2807SJeff Garzik * Inherited from caller. 1288c6fd2807SJeff Garzik */ 1289c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1290c6fd2807SJeff Garzik { 1291cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1292cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1293c6fd2807SJeff Garzik struct mv_port_priv *pp; 1294dde20207SJames Bottomley int tag; 1295c6fd2807SJeff Garzik 129624dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1297c6fd2807SJeff Garzik if (!pp) 129824dc5f33STejun Heo return -ENOMEM; 1299da2fa9baSMark Lord ap->private_data = pp; 1300c6fd2807SJeff Garzik 1301da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1302da2fa9baSMark Lord if (!pp->crqb) 1303da2fa9baSMark Lord return -ENOMEM; 1304da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1305c6fd2807SJeff Garzik 1306da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1307da2fa9baSMark Lord if (!pp->crpb) 1308da2fa9baSMark Lord goto out_port_free_dma_mem; 1309da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1310c6fd2807SJeff Garzik 1311eb73d558SMark Lord /* 1312eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1313eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1314eb73d558SMark Lord */ 1315eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1316eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1317eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1318eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1319eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1320da2fa9baSMark Lord goto out_port_free_dma_mem; 1321eb73d558SMark Lord } else { 1322eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1323eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1324eb73d558SMark Lord } 1325eb73d558SMark Lord } 1326c6fd2807SJeff Garzik return 0; 1327da2fa9baSMark Lord 1328da2fa9baSMark Lord out_port_free_dma_mem: 1329da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1330da2fa9baSMark Lord return -ENOMEM; 1331c6fd2807SJeff Garzik } 1332c6fd2807SJeff Garzik 1333c6fd2807SJeff Garzik /** 1334c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1335c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1336c6fd2807SJeff Garzik * 1337c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1338c6fd2807SJeff Garzik * 1339c6fd2807SJeff Garzik * LOCKING: 1340cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1341c6fd2807SJeff Garzik */ 1342c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1343c6fd2807SJeff Garzik { 1344e12bef50SMark Lord mv_stop_edma(ap); 1345da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1346c6fd2807SJeff Garzik } 1347c6fd2807SJeff Garzik 1348c6fd2807SJeff Garzik /** 1349c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1350c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1351c6fd2807SJeff Garzik * 1352c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1353c6fd2807SJeff Garzik * 1354c6fd2807SJeff Garzik * LOCKING: 1355c6fd2807SJeff Garzik * Inherited from caller. 1356c6fd2807SJeff Garzik */ 13576c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1358c6fd2807SJeff Garzik { 1359c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1360c6fd2807SJeff Garzik struct scatterlist *sg; 13613be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1362ff2aeb1eSTejun Heo unsigned int si; 1363c6fd2807SJeff Garzik 1364eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1365ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1366d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1367d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1368c6fd2807SJeff Garzik 13694007b493SOlof Johansson while (sg_len) { 13704007b493SOlof Johansson u32 offset = addr & 0xffff; 13714007b493SOlof Johansson u32 len = sg_len; 13724007b493SOlof Johansson 13734007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 13744007b493SOlof Johansson len = 0x10000 - offset; 13754007b493SOlof Johansson 1376d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1377d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 13786c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1379c6fd2807SJeff Garzik 13804007b493SOlof Johansson sg_len -= len; 13814007b493SOlof Johansson addr += len; 13824007b493SOlof Johansson 13833be6cbd7SJeff Garzik last_sg = mv_sg; 1384d88184fbSJeff Garzik mv_sg++; 1385c6fd2807SJeff Garzik } 13864007b493SOlof Johansson } 13873be6cbd7SJeff Garzik 13883be6cbd7SJeff Garzik if (likely(last_sg)) 13893be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1390c6fd2807SJeff Garzik } 1391c6fd2807SJeff Garzik 13925796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1393c6fd2807SJeff Garzik { 1394c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1395c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1396c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1397c6fd2807SJeff Garzik } 1398c6fd2807SJeff Garzik 1399c6fd2807SJeff Garzik /** 1400c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1401c6fd2807SJeff Garzik * @qc: queued command to prepare 1402c6fd2807SJeff Garzik * 1403c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1404c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1405c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1406c6fd2807SJeff Garzik * the SG load routine. 1407c6fd2807SJeff Garzik * 1408c6fd2807SJeff Garzik * LOCKING: 1409c6fd2807SJeff Garzik * Inherited from caller. 1410c6fd2807SJeff Garzik */ 1411c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1412c6fd2807SJeff Garzik { 1413c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1414c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1415c6fd2807SJeff Garzik __le16 *cw; 1416c6fd2807SJeff Garzik struct ata_taskfile *tf; 1417c6fd2807SJeff Garzik u16 flags = 0; 1418c6fd2807SJeff Garzik unsigned in_index; 1419c6fd2807SJeff Garzik 1420138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1421138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1422c6fd2807SJeff Garzik return; 1423c6fd2807SJeff Garzik 1424c6fd2807SJeff Garzik /* Fill in command request block 1425c6fd2807SJeff Garzik */ 1426c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1427c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1428c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1429c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1430e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1431c6fd2807SJeff Garzik 1432bdd4dddeSJeff Garzik /* get current queue index from software */ 1433fcfb1f77SMark Lord in_index = pp->req_idx; 1434c6fd2807SJeff Garzik 1435c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1436eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1437c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1438eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1439c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1440c6fd2807SJeff Garzik 1441c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1442c6fd2807SJeff Garzik tf = &qc->tf; 1443c6fd2807SJeff Garzik 1444c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1445c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1446c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1447c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1448c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1449c6fd2807SJeff Garzik */ 1450c6fd2807SJeff Garzik switch (tf->command) { 1451c6fd2807SJeff Garzik case ATA_CMD_READ: 1452c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1453c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1454c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1455c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1456c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1457c6fd2807SJeff Garzik break; 1458c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1459c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1460c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1461c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1462c6fd2807SJeff Garzik break; 1463c6fd2807SJeff Garzik default: 1464c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1465c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1466c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1467c6fd2807SJeff Garzik * driver needs work. 1468c6fd2807SJeff Garzik * 1469c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1470c6fd2807SJeff Garzik * return error here. 1471c6fd2807SJeff Garzik */ 1472c6fd2807SJeff Garzik BUG_ON(tf->command); 1473c6fd2807SJeff Garzik break; 1474c6fd2807SJeff Garzik } 1475c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1476c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1477c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1478c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1479c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1480c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1481c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1482c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1483c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1484c6fd2807SJeff Garzik 1485c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1486c6fd2807SJeff Garzik return; 1487c6fd2807SJeff Garzik mv_fill_sg(qc); 1488c6fd2807SJeff Garzik } 1489c6fd2807SJeff Garzik 1490c6fd2807SJeff Garzik /** 1491c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1492c6fd2807SJeff Garzik * @qc: queued command to prepare 1493c6fd2807SJeff Garzik * 1494c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1495c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1496c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1497c6fd2807SJeff Garzik * the SG load routine. 1498c6fd2807SJeff Garzik * 1499c6fd2807SJeff Garzik * LOCKING: 1500c6fd2807SJeff Garzik * Inherited from caller. 1501c6fd2807SJeff Garzik */ 1502c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1503c6fd2807SJeff Garzik { 1504c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1505c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1506c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1507c6fd2807SJeff Garzik struct ata_taskfile *tf; 1508c6fd2807SJeff Garzik unsigned in_index; 1509c6fd2807SJeff Garzik u32 flags = 0; 1510c6fd2807SJeff Garzik 1511138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1512138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1513c6fd2807SJeff Garzik return; 1514c6fd2807SJeff Garzik 1515e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1516c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1517c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1518c6fd2807SJeff Garzik 1519c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1520c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 15218c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1522e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1523c6fd2807SJeff Garzik 1524bdd4dddeSJeff Garzik /* get current queue index from software */ 1525fcfb1f77SMark Lord in_index = pp->req_idx; 1526c6fd2807SJeff Garzik 1527c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1528eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1529eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1530c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1531c6fd2807SJeff Garzik 1532c6fd2807SJeff Garzik tf = &qc->tf; 1533c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1534c6fd2807SJeff Garzik (tf->command << 16) | 1535c6fd2807SJeff Garzik (tf->feature << 24) 1536c6fd2807SJeff Garzik ); 1537c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1538c6fd2807SJeff Garzik (tf->lbal << 0) | 1539c6fd2807SJeff Garzik (tf->lbam << 8) | 1540c6fd2807SJeff Garzik (tf->lbah << 16) | 1541c6fd2807SJeff Garzik (tf->device << 24) 1542c6fd2807SJeff Garzik ); 1543c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1544c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1545c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1546c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1547c6fd2807SJeff Garzik (tf->hob_feature << 24) 1548c6fd2807SJeff Garzik ); 1549c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1550c6fd2807SJeff Garzik (tf->nsect << 0) | 1551c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1552c6fd2807SJeff Garzik ); 1553c6fd2807SJeff Garzik 1554c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1555c6fd2807SJeff Garzik return; 1556c6fd2807SJeff Garzik mv_fill_sg(qc); 1557c6fd2807SJeff Garzik } 1558c6fd2807SJeff Garzik 1559c6fd2807SJeff Garzik /** 1560c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1561c6fd2807SJeff Garzik * @qc: queued command to start 1562c6fd2807SJeff Garzik * 1563c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1564c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1565c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1566c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1567c6fd2807SJeff Garzik * 1568c6fd2807SJeff Garzik * LOCKING: 1569c6fd2807SJeff Garzik * Inherited from caller. 1570c6fd2807SJeff Garzik */ 1571c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1572c6fd2807SJeff Garzik { 1573c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1574c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1575c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1576bdd4dddeSJeff Garzik u32 in_index; 1577c6fd2807SJeff Garzik 1578138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1579138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 158017c5aab5SMark Lord /* 158117c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 1582c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1583c6fd2807SJeff Garzik * shadow block, etc registers. 1584c6fd2807SJeff Garzik */ 1585b562468cSMark Lord mv_stop_edma(ap); 1586e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 15879363c382STejun Heo return ata_sff_qc_issue(qc); 1588c6fd2807SJeff Garzik } 1589c6fd2807SJeff Garzik 159072109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1591bdd4dddeSJeff Garzik 1592fcfb1f77SMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1593fcfb1f77SMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 1594c6fd2807SJeff Garzik 1595c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1596bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1597bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1598c6fd2807SJeff Garzik 1599c6fd2807SJeff Garzik return 0; 1600c6fd2807SJeff Garzik } 1601c6fd2807SJeff Garzik 16028f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 16038f767f8aSMark Lord { 16048f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 16058f767f8aSMark Lord struct ata_queued_cmd *qc; 16068f767f8aSMark Lord 16078f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 16088f767f8aSMark Lord return NULL; 16098f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 16108f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 16118f767f8aSMark Lord qc = NULL; 16128f767f8aSMark Lord return qc; 16138f767f8aSMark Lord } 16148f767f8aSMark Lord 161529d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 161629d187bbSMark Lord { 161729d187bbSMark Lord unsigned int pmp, pmp_map; 161829d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 161929d187bbSMark Lord 162029d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 162129d187bbSMark Lord /* 162229d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 162329d187bbSMark Lord * before we freeze the port entirely. 162429d187bbSMark Lord * 162529d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 162629d187bbSMark Lord */ 162729d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 162829d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 162929d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 163029d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 163129d187bbSMark Lord if (pmp_map & this_pmp) { 163229d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 163329d187bbSMark Lord pmp_map &= ~this_pmp; 163429d187bbSMark Lord ata_eh_analyze_ncq_error(link); 163529d187bbSMark Lord } 163629d187bbSMark Lord } 163729d187bbSMark Lord ata_port_freeze(ap); 163829d187bbSMark Lord } 163929d187bbSMark Lord sata_pmp_error_handler(ap); 164029d187bbSMark Lord } 164129d187bbSMark Lord 16424c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 16434c299ca3SMark Lord { 16444c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 16454c299ca3SMark Lord 16464c299ca3SMark Lord return readl(port_mmio + SATA_TESTCTL_OFS) >> 16; 16474c299ca3SMark Lord } 16484c299ca3SMark Lord 16494c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 16504c299ca3SMark Lord { 16514c299ca3SMark Lord struct ata_eh_info *ehi; 16524c299ca3SMark Lord unsigned int pmp; 16534c299ca3SMark Lord 16544c299ca3SMark Lord /* 16554c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 16564c299ca3SMark Lord */ 16574c299ca3SMark Lord ehi = &ap->link.eh_info; 16584c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 16594c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 16604c299ca3SMark Lord if (pmp_map & this_pmp) { 16614c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 16624c299ca3SMark Lord 16634c299ca3SMark Lord pmp_map &= ~this_pmp; 16644c299ca3SMark Lord ehi = &link->eh_info; 16654c299ca3SMark Lord ata_ehi_clear_desc(ehi); 16664c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 16674c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 16684c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 16694c299ca3SMark Lord ata_link_abort(link); 16704c299ca3SMark Lord } 16714c299ca3SMark Lord } 16724c299ca3SMark Lord } 16734c299ca3SMark Lord 16744c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 16754c299ca3SMark Lord { 16764c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 16774c299ca3SMark Lord int failed_links; 16784c299ca3SMark Lord unsigned int old_map, new_map; 16794c299ca3SMark Lord 16804c299ca3SMark Lord /* 16814c299ca3SMark Lord * Device error during FBS+NCQ operation: 16824c299ca3SMark Lord * 16834c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 16844c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 16854c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 16864c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 16874c299ca3SMark Lord */ 16884c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 16894c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 16904c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 16914c299ca3SMark Lord } 16924c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 16934c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 16944c299ca3SMark Lord 16954c299ca3SMark Lord if (old_map != new_map) { 16964c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 16974c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 16984c299ca3SMark Lord } 1699c46938ccSMark Lord failed_links = hweight16(new_map); 17004c299ca3SMark Lord 17014c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 17024c299ca3SMark Lord "failed_links=%d nr_active_links=%d\n", 17034c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 17044c299ca3SMark Lord ap->qc_active, failed_links, 17054c299ca3SMark Lord ap->nr_active_links); 17064c299ca3SMark Lord 17074c299ca3SMark Lord if (ap->nr_active_links <= failed_links) { 17084c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 17094c299ca3SMark Lord mv_stop_edma(ap); 17104c299ca3SMark Lord mv_eh_freeze(ap); 17114c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 17124c299ca3SMark Lord return 1; /* handled */ 17134c299ca3SMark Lord } 17144c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 17154c299ca3SMark Lord return 1; /* handled */ 17164c299ca3SMark Lord } 17174c299ca3SMark Lord 17184c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 17194c299ca3SMark Lord { 17204c299ca3SMark Lord /* 17214c299ca3SMark Lord * Possible future enhancement: 17224c299ca3SMark Lord * 17234c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 17244c299ca3SMark Lord * See related notes in mv_edma_cfg(). 17254c299ca3SMark Lord * 17264c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 17274c299ca3SMark Lord * 17284c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 17294c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 17304c299ca3SMark Lord */ 17314c299ca3SMark Lord return 0; /* not handled */ 17324c299ca3SMark Lord } 17334c299ca3SMark Lord 17344c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 17354c299ca3SMark Lord { 17364c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 17374c299ca3SMark Lord 17384c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 17394c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 17404c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 17414c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 17424c299ca3SMark Lord 17434c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 17444c299ca3SMark Lord return 0; /* non DEV error: not handled */ 17454c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 17464c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 17474c299ca3SMark Lord return 0; /* other problems: not handled */ 17484c299ca3SMark Lord 17494c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 17504c299ca3SMark Lord /* 17514c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 17524c299ca3SMark Lord * If it did, then something is wrong elsewhere, 17534c299ca3SMark Lord * and we cannot handle it here. 17544c299ca3SMark Lord */ 17554c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 17564c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 17574c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 17584c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 17594c299ca3SMark Lord return 0; /* not handled */ 17604c299ca3SMark Lord } 17614c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 17624c299ca3SMark Lord } else { 17634c299ca3SMark Lord /* 17644c299ca3SMark Lord * EDMA should have self-disabled for this case. 17654c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 17664c299ca3SMark Lord * and we cannot handle it here. 17674c299ca3SMark Lord */ 17684c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 17694c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 17704c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 17714c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 17724c299ca3SMark Lord return 0; /* not handled */ 17734c299ca3SMark Lord } 17744c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 17754c299ca3SMark Lord } 17764c299ca3SMark Lord return 0; /* not handled */ 17774c299ca3SMark Lord } 17784c299ca3SMark Lord 1779a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 17808f767f8aSMark Lord { 17818f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 1782a9010329SMark Lord char *when = "idle"; 17838f767f8aSMark Lord 17848f767f8aSMark Lord ata_ehi_clear_desc(ehi); 1785a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 1786a9010329SMark Lord when = "disabled"; 1787a9010329SMark Lord } else if (edma_was_enabled) { 1788a9010329SMark Lord when = "EDMA enabled"; 17898f767f8aSMark Lord } else { 17908f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 17918f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1792a9010329SMark Lord when = "polling"; 17938f767f8aSMark Lord } 1794a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 17958f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 17968f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 17978f767f8aSMark Lord ata_port_freeze(ap); 17988f767f8aSMark Lord } 17998f767f8aSMark Lord 1800c6fd2807SJeff Garzik /** 1801c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1802c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 18038d07379dSMark Lord * @qc: affected command (non-NCQ), or NULL 1804c6fd2807SJeff Garzik * 18058d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 18068d07379dSMark Lord * which also performs a COMRESET. 18078d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 1808c6fd2807SJeff Garzik * 1809c6fd2807SJeff Garzik * LOCKING: 1810c6fd2807SJeff Garzik * Inherited from caller. 1811c6fd2807SJeff Garzik */ 181237b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 1813c6fd2807SJeff Garzik { 1814c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1815bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1816e4006077SMark Lord u32 fis_cause = 0; 1817bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1818bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1819bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 18209af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 182137b9046aSMark Lord struct ata_queued_cmd *qc; 182237b9046aSMark Lord int abort = 0; 1823c6fd2807SJeff Garzik 18248d07379dSMark Lord /* 182537b9046aSMark Lord * Read and clear the SError and err_cause bits. 1826e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 1827e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 1828bdd4dddeSJeff Garzik */ 182937b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 183037b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 183137b9046aSMark Lord 1832bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1833e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1834e4006077SMark Lord fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1835e4006077SMark Lord writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1836e4006077SMark Lord } 18378d07379dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1838bdd4dddeSJeff Garzik 18394c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 18404c299ca3SMark Lord /* 18414c299ca3SMark Lord * Device errors during FIS-based switching operation 18424c299ca3SMark Lord * require special handling. 18434c299ca3SMark Lord */ 18444c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 18454c299ca3SMark Lord return; 18464c299ca3SMark Lord } 18474c299ca3SMark Lord 184837b9046aSMark Lord qc = mv_get_active_qc(ap); 184937b9046aSMark Lord ata_ehi_clear_desc(ehi); 185037b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 185137b9046aSMark Lord edma_err_cause, pp->pp_flags); 1852e4006077SMark Lord 1853*c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1854e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 1855*c443c500SMark Lord if (fis_cause & SATA_FIS_IRQ_AN) { 1856*c443c500SMark Lord u32 ec = edma_err_cause & 1857*c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 1858*c443c500SMark Lord sata_async_notification(ap); 1859*c443c500SMark Lord if (!ec) 1860*c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 1861*c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 1862*c443c500SMark Lord } 1863*c443c500SMark Lord } 1864bdd4dddeSJeff Garzik /* 1865352fab70SMark Lord * All generations share these EDMA error cause bits: 1866bdd4dddeSJeff Garzik */ 186737b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 1868bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 186937b9046aSMark Lord action |= ATA_EH_RESET; 187037b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 187137b9046aSMark Lord } 1872bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 18736c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1874bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1875bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1876cf480626STejun Heo action |= ATA_EH_RESET; 1877b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1878bdd4dddeSJeff Garzik } 1879bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1880bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1881bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1882b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1883cf480626STejun Heo action |= ATA_EH_RESET; 1884bdd4dddeSJeff Garzik } 1885bdd4dddeSJeff Garzik 1886352fab70SMark Lord /* 1887352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 1888352fab70SMark Lord * different FREEZE bits, and no SERR bit: 1889352fab70SMark Lord */ 1890ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1891bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1892bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1893c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1894b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1895c6fd2807SJeff Garzik } 1896bdd4dddeSJeff Garzik } else { 1897bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1898bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1899bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1900b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1901bdd4dddeSJeff Garzik } 1902bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 19038d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 19048d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 1905cf480626STejun Heo action |= ATA_EH_RESET; 1906bdd4dddeSJeff Garzik } 1907bdd4dddeSJeff Garzik } 1908c6fd2807SJeff Garzik 1909bdd4dddeSJeff Garzik if (!err_mask) { 1910bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1911cf480626STejun Heo action |= ATA_EH_RESET; 1912bdd4dddeSJeff Garzik } 1913bdd4dddeSJeff Garzik 1914bdd4dddeSJeff Garzik ehi->serror |= serr; 1915bdd4dddeSJeff Garzik ehi->action |= action; 1916bdd4dddeSJeff Garzik 1917bdd4dddeSJeff Garzik if (qc) 1918bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1919bdd4dddeSJeff Garzik else 1920bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1921bdd4dddeSJeff Garzik 192237b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 192337b9046aSMark Lord /* 192437b9046aSMark Lord * Cannot do ata_port_freeze() here, 192537b9046aSMark Lord * because it would kill PIO access, 192637b9046aSMark Lord * which is needed for further diagnosis. 192737b9046aSMark Lord */ 192837b9046aSMark Lord mv_eh_freeze(ap); 192937b9046aSMark Lord abort = 1; 193037b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 193137b9046aSMark Lord /* 193237b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 193337b9046aSMark Lord */ 1934bdd4dddeSJeff Garzik ata_port_freeze(ap); 193537b9046aSMark Lord } else { 193637b9046aSMark Lord abort = 1; 193737b9046aSMark Lord } 193837b9046aSMark Lord 193937b9046aSMark Lord if (abort) { 194037b9046aSMark Lord if (qc) 194137b9046aSMark Lord ata_link_abort(qc->dev->link); 1942bdd4dddeSJeff Garzik else 1943bdd4dddeSJeff Garzik ata_port_abort(ap); 1944bdd4dddeSJeff Garzik } 194537b9046aSMark Lord } 1946bdd4dddeSJeff Garzik 1947fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 1948fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1949fcfb1f77SMark Lord { 1950fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1951fcfb1f77SMark Lord 1952fcfb1f77SMark Lord if (qc) { 1953fcfb1f77SMark Lord u8 ata_status; 1954fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 1955fcfb1f77SMark Lord /* 1956fcfb1f77SMark Lord * edma_status from a response queue entry: 1957fcfb1f77SMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1958fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 1959fcfb1f77SMark Lord */ 1960fcfb1f77SMark Lord if (!ncq_enabled) { 1961fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1962fcfb1f77SMark Lord if (err_cause) { 1963fcfb1f77SMark Lord /* 1964fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 1965fcfb1f77SMark Lord * So do nothing at all here. 1966fcfb1f77SMark Lord */ 1967fcfb1f77SMark Lord return; 1968fcfb1f77SMark Lord } 1969fcfb1f77SMark Lord } 1970fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 197137b9046aSMark Lord if (!ac_err_mask(ata_status)) 1972fcfb1f77SMark Lord ata_qc_complete(qc); 197337b9046aSMark Lord /* else: leave it for mv_err_intr() */ 1974fcfb1f77SMark Lord } else { 1975fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 1976fcfb1f77SMark Lord __func__, tag); 1977fcfb1f77SMark Lord } 1978fcfb1f77SMark Lord } 1979fcfb1f77SMark Lord 1980fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 1981bdd4dddeSJeff Garzik { 1982bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1983bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1984fcfb1f77SMark Lord u32 in_index; 1985bdd4dddeSJeff Garzik bool work_done = false; 1986fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 1987bdd4dddeSJeff Garzik 1988fcfb1f77SMark Lord /* Get the hardware queue position index */ 1989bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1990bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1991bdd4dddeSJeff Garzik 1992fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 1993fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 19946c1153e0SJeff Garzik unsigned int tag; 1995fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 1996bdd4dddeSJeff Garzik 1997fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1998bdd4dddeSJeff Garzik 1999fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2000fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 20019af5c9c9STejun Heo tag = ap->link.active_tag; 2002fcfb1f77SMark Lord } else { 2003fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2004fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2005bdd4dddeSJeff Garzik } 2006fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2007bdd4dddeSJeff Garzik work_done = true; 2008bdd4dddeSJeff Garzik } 2009bdd4dddeSJeff Garzik 2010352fab70SMark Lord /* Update the software queue position index in hardware */ 2011bdd4dddeSJeff Garzik if (work_done) 2012bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2013fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2014bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 2015c6fd2807SJeff Garzik } 2016c6fd2807SJeff Garzik 2017a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2018a9010329SMark Lord { 2019a9010329SMark Lord struct mv_port_priv *pp; 2020a9010329SMark Lord int edma_was_enabled; 2021a9010329SMark Lord 2022a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2023a9010329SMark Lord mv_unexpected_intr(ap, 0); 2024a9010329SMark Lord return; 2025a9010329SMark Lord } 2026a9010329SMark Lord /* 2027a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2028a9010329SMark Lord * so that we have a consistent view for this port, 2029a9010329SMark Lord * even if something we call of our routines changes it. 2030a9010329SMark Lord */ 2031a9010329SMark Lord pp = ap->private_data; 2032a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2033a9010329SMark Lord /* 2034a9010329SMark Lord * Process completed CRPB response(s) before other events. 2035a9010329SMark Lord */ 2036a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2037a9010329SMark Lord mv_process_crpb_entries(ap, pp); 20384c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 20394c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2040a9010329SMark Lord } 2041a9010329SMark Lord /* 2042a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2043a9010329SMark Lord */ 2044a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2045a9010329SMark Lord mv_err_intr(ap); 2046a9010329SMark Lord } else if (!edma_was_enabled) { 2047a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2048a9010329SMark Lord if (qc) 2049a9010329SMark Lord ata_sff_host_intr(ap, qc); 2050a9010329SMark Lord else 2051a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2052a9010329SMark Lord } 2053a9010329SMark Lord } 2054a9010329SMark Lord 2055c6fd2807SJeff Garzik /** 2056c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2057cca3974eSJeff Garzik * @host: host specific structure 20587368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2059c6fd2807SJeff Garzik * 2060c6fd2807SJeff Garzik * LOCKING: 2061c6fd2807SJeff Garzik * Inherited from caller. 2062c6fd2807SJeff Garzik */ 20637368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2064c6fd2807SJeff Garzik { 2065f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2066eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2067a3718c1fSMark Lord unsigned int handled = 0, port; 2068c6fd2807SJeff Garzik 2069a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2070cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2071eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2072eabd5eb1SMark Lord 2073a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2074a3718c1fSMark Lord /* 2075eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2076eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2077a3718c1fSMark Lord */ 2078eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2079eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2080eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2081eabd5eb1SMark Lord /* 2082eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2083eabd5eb1SMark Lord */ 2084eabd5eb1SMark Lord if (!hc_cause) { 2085eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2086eabd5eb1SMark Lord continue; 2087eabd5eb1SMark Lord } 2088eabd5eb1SMark Lord /* 2089eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2090eabd5eb1SMark Lord * because doing so hurts performance, and 2091eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2092eabd5eb1SMark Lord * 2093eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2094eabd5eb1SMark Lord * the ports that we are handling this time through. 2095eabd5eb1SMark Lord * 2096eabd5eb1SMark Lord * This requires that we create a bitmap for those 2097eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2098eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2099eabd5eb1SMark Lord */ 2100eabd5eb1SMark Lord ack_irqs = 0; 2101eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2102eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2103eabd5eb1SMark Lord break; 2104eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2105eabd5eb1SMark Lord if (hc_cause & port_mask) 2106eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2107eabd5eb1SMark Lord } 2108a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2109eabd5eb1SMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS); 2110a3718c1fSMark Lord handled = 1; 2111a3718c1fSMark Lord } 2112a9010329SMark Lord /* 2113a9010329SMark Lord * Handle interrupts signalled for this port: 2114a9010329SMark Lord */ 2115eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2116a9010329SMark Lord if (port_cause) 2117a9010329SMark Lord mv_port_intr(ap, port_cause); 2118eabd5eb1SMark Lord } 2119a3718c1fSMark Lord return handled; 2120c6fd2807SJeff Garzik } 2121c6fd2807SJeff Garzik 2122a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2123bdd4dddeSJeff Garzik { 212402a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2125bdd4dddeSJeff Garzik struct ata_port *ap; 2126bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2127bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2128bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2129bdd4dddeSJeff Garzik u32 err_cause; 2130bdd4dddeSJeff Garzik 213102a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 2132bdd4dddeSJeff Garzik 2133bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2134bdd4dddeSJeff Garzik err_cause); 2135bdd4dddeSJeff Garzik 2136bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2137bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2138bdd4dddeSJeff Garzik 213902a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2140bdd4dddeSJeff Garzik 2141bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2142bdd4dddeSJeff Garzik ap = host->ports[i]; 2143936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 21449af5c9c9STejun Heo ehi = &ap->link.eh_info; 2145bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2146bdd4dddeSJeff Garzik if (!printed++) 2147bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2148bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2149bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2150cf480626STejun Heo ehi->action = ATA_EH_RESET; 21519af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2152bdd4dddeSJeff Garzik if (qc) 2153bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2154bdd4dddeSJeff Garzik else 2155bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2156bdd4dddeSJeff Garzik 2157bdd4dddeSJeff Garzik ata_port_freeze(ap); 2158bdd4dddeSJeff Garzik } 2159bdd4dddeSJeff Garzik } 2160a3718c1fSMark Lord return 1; /* handled */ 2161bdd4dddeSJeff Garzik } 2162bdd4dddeSJeff Garzik 2163c6fd2807SJeff Garzik /** 2164c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2165c6fd2807SJeff Garzik * @irq: unused 2166c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2167c6fd2807SJeff Garzik * 2168c6fd2807SJeff Garzik * Read the read only register to determine if any host 2169c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2170c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2171c6fd2807SJeff Garzik * reported here. 2172c6fd2807SJeff Garzik * 2173c6fd2807SJeff Garzik * LOCKING: 2174cca3974eSJeff Garzik * This routine holds the host lock while processing pending 2175c6fd2807SJeff Garzik * interrupts. 2176c6fd2807SJeff Garzik */ 21777d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 2178c6fd2807SJeff Garzik { 2179cca3974eSJeff Garzik struct ata_host *host = dev_instance; 2180f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2181a3718c1fSMark Lord unsigned int handled = 0; 21827368f919SMark Lord u32 main_irq_cause, main_irq_mask; 2183c6fd2807SJeff Garzik 2184646a4da5SMark Lord spin_lock(&host->lock); 21857368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 21867368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 2187352fab70SMark Lord /* 2188352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 2189352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 2190c6fd2807SJeff Garzik */ 21917368f919SMark Lord if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) { 21927368f919SMark Lord if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host))) 2193a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 2194a3718c1fSMark Lord else 21957368f919SMark Lord handled = mv_host_intr(host, main_irq_cause); 2196bdd4dddeSJeff Garzik } 2197cca3974eSJeff Garzik spin_unlock(&host->lock); 2198c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 2199c6fd2807SJeff Garzik } 2200c6fd2807SJeff Garzik 2201c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2202c6fd2807SJeff Garzik { 2203c6fd2807SJeff Garzik unsigned int ofs; 2204c6fd2807SJeff Garzik 2205c6fd2807SJeff Garzik switch (sc_reg_in) { 2206c6fd2807SJeff Garzik case SCR_STATUS: 2207c6fd2807SJeff Garzik case SCR_ERROR: 2208c6fd2807SJeff Garzik case SCR_CONTROL: 2209c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 2210c6fd2807SJeff Garzik break; 2211c6fd2807SJeff Garzik default: 2212c6fd2807SJeff Garzik ofs = 0xffffffffU; 2213c6fd2807SJeff Garzik break; 2214c6fd2807SJeff Garzik } 2215c6fd2807SJeff Garzik return ofs; 2216c6fd2807SJeff Garzik } 2217c6fd2807SJeff Garzik 2218da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 2219c6fd2807SJeff Garzik { 2220f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2221f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 22220d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2223c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2224c6fd2807SJeff Garzik 2225da3dbb17STejun Heo if (ofs != 0xffffffffU) { 2226da3dbb17STejun Heo *val = readl(addr + ofs); 2227da3dbb17STejun Heo return 0; 2228da3dbb17STejun Heo } else 2229da3dbb17STejun Heo return -EINVAL; 2230c6fd2807SJeff Garzik } 2231c6fd2807SJeff Garzik 2232da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 2233c6fd2807SJeff Garzik { 2234f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2235f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 22360d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2237c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2238c6fd2807SJeff Garzik 2239da3dbb17STejun Heo if (ofs != 0xffffffffU) { 22400d5ff566STejun Heo writelfl(val, addr + ofs); 2241da3dbb17STejun Heo return 0; 2242da3dbb17STejun Heo } else 2243da3dbb17STejun Heo return -EINVAL; 2244c6fd2807SJeff Garzik } 2245c6fd2807SJeff Garzik 22467bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2247c6fd2807SJeff Garzik { 22487bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2249c6fd2807SJeff Garzik int early_5080; 2250c6fd2807SJeff Garzik 225144c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2252c6fd2807SJeff Garzik 2253c6fd2807SJeff Garzik if (!early_5080) { 2254c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2255c6fd2807SJeff Garzik tmp |= (1 << 0); 2256c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2257c6fd2807SJeff Garzik } 2258c6fd2807SJeff Garzik 22597bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2260c6fd2807SJeff Garzik } 2261c6fd2807SJeff Garzik 2262c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2263c6fd2807SJeff Garzik { 22648e7decdbSMark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2265c6fd2807SJeff Garzik } 2266c6fd2807SJeff Garzik 2267c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2268c6fd2807SJeff Garzik void __iomem *mmio) 2269c6fd2807SJeff Garzik { 2270c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2271c6fd2807SJeff Garzik u32 tmp; 2272c6fd2807SJeff Garzik 2273c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2274c6fd2807SJeff Garzik 2275c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2276c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2277c6fd2807SJeff Garzik } 2278c6fd2807SJeff Garzik 2279c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2280c6fd2807SJeff Garzik { 2281c6fd2807SJeff Garzik u32 tmp; 2282c6fd2807SJeff Garzik 22838e7decdbSMark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2284c6fd2807SJeff Garzik 2285c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2286c6fd2807SJeff Garzik 2287c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2288c6fd2807SJeff Garzik tmp |= ~(1 << 0); 2289c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2290c6fd2807SJeff Garzik } 2291c6fd2807SJeff Garzik 2292c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2293c6fd2807SJeff Garzik unsigned int port) 2294c6fd2807SJeff Garzik { 2295c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2296c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2297c6fd2807SJeff Garzik u32 tmp; 2298c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2299c6fd2807SJeff Garzik 2300c6fd2807SJeff Garzik if (fix_apm_sq) { 23018e7decdbSMark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2302c6fd2807SJeff Garzik tmp |= (1 << 19); 23038e7decdbSMark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2304c6fd2807SJeff Garzik 23058e7decdbSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2306c6fd2807SJeff Garzik tmp &= ~0x3; 2307c6fd2807SJeff Garzik tmp |= 0x1; 23088e7decdbSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2309c6fd2807SJeff Garzik } 2310c6fd2807SJeff Garzik 2311c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2312c6fd2807SJeff Garzik tmp &= ~mask; 2313c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 2314c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 2315c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2316c6fd2807SJeff Garzik } 2317c6fd2807SJeff Garzik 2318c6fd2807SJeff Garzik 2319c6fd2807SJeff Garzik #undef ZERO 2320c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 2321c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2322c6fd2807SJeff Garzik unsigned int port) 2323c6fd2807SJeff Garzik { 2324c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2325c6fd2807SJeff Garzik 2326e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2327c6fd2807SJeff Garzik 2328c6fd2807SJeff Garzik ZERO(0x028); /* command */ 2329c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2330c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 2331c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 2332c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 2333c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 2334c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 2335c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 2336c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 2337c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 2338c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 2339c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 23408e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2341c6fd2807SJeff Garzik } 2342c6fd2807SJeff Garzik #undef ZERO 2343c6fd2807SJeff Garzik 2344c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 2345c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2346c6fd2807SJeff Garzik unsigned int hc) 2347c6fd2807SJeff Garzik { 2348c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2349c6fd2807SJeff Garzik u32 tmp; 2350c6fd2807SJeff Garzik 2351c6fd2807SJeff Garzik ZERO(0x00c); 2352c6fd2807SJeff Garzik ZERO(0x010); 2353c6fd2807SJeff Garzik ZERO(0x014); 2354c6fd2807SJeff Garzik ZERO(0x018); 2355c6fd2807SJeff Garzik 2356c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2357c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2358c6fd2807SJeff Garzik tmp |= 0x03030303; 2359c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2360c6fd2807SJeff Garzik } 2361c6fd2807SJeff Garzik #undef ZERO 2362c6fd2807SJeff Garzik 2363c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2364c6fd2807SJeff Garzik unsigned int n_hc) 2365c6fd2807SJeff Garzik { 2366c6fd2807SJeff Garzik unsigned int hc, port; 2367c6fd2807SJeff Garzik 2368c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2369c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2370c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2371c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2372c6fd2807SJeff Garzik 2373c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2374c6fd2807SJeff Garzik } 2375c6fd2807SJeff Garzik 2376c6fd2807SJeff Garzik return 0; 2377c6fd2807SJeff Garzik } 2378c6fd2807SJeff Garzik 2379c6fd2807SJeff Garzik #undef ZERO 2380c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 23817bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2382c6fd2807SJeff Garzik { 238302a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2384c6fd2807SJeff Garzik u32 tmp; 2385c6fd2807SJeff Garzik 23868e7decdbSMark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2387c6fd2807SJeff Garzik tmp &= 0xff00ffff; 23888e7decdbSMark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2389c6fd2807SJeff Garzik 2390c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2391c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 23928e7decdbSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 23937368f919SMark Lord ZERO(PCI_HC_MAIN_IRQ_MASK_OFS); 2394c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 239502a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 239602a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2397c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2398c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2399c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2400c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2401c6fd2807SJeff Garzik } 2402c6fd2807SJeff Garzik #undef ZERO 2403c6fd2807SJeff Garzik 2404c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2405c6fd2807SJeff Garzik { 2406c6fd2807SJeff Garzik u32 tmp; 2407c6fd2807SJeff Garzik 2408c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2409c6fd2807SJeff Garzik 24108e7decdbSMark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2411c6fd2807SJeff Garzik tmp &= 0x3; 2412c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 24138e7decdbSMark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2414c6fd2807SJeff Garzik } 2415c6fd2807SJeff Garzik 2416c6fd2807SJeff Garzik /** 2417c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2418c6fd2807SJeff Garzik * @mmio: base address of the HBA 2419c6fd2807SJeff Garzik * 2420c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2421c6fd2807SJeff Garzik * 2422c6fd2807SJeff Garzik * LOCKING: 2423c6fd2807SJeff Garzik * Inherited from caller. 2424c6fd2807SJeff Garzik */ 2425c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2426c6fd2807SJeff Garzik unsigned int n_hc) 2427c6fd2807SJeff Garzik { 2428c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2429c6fd2807SJeff Garzik int i, rc = 0; 2430c6fd2807SJeff Garzik u32 t; 2431c6fd2807SJeff Garzik 2432c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2433c6fd2807SJeff Garzik * register" table. 2434c6fd2807SJeff Garzik */ 2435c6fd2807SJeff Garzik t = readl(reg); 2436c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2437c6fd2807SJeff Garzik 2438c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2439c6fd2807SJeff Garzik udelay(1); 2440c6fd2807SJeff Garzik t = readl(reg); 24412dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2442c6fd2807SJeff Garzik break; 2443c6fd2807SJeff Garzik } 2444c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2445c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2446c6fd2807SJeff Garzik rc = 1; 2447c6fd2807SJeff Garzik goto done; 2448c6fd2807SJeff Garzik } 2449c6fd2807SJeff Garzik 2450c6fd2807SJeff Garzik /* set reset */ 2451c6fd2807SJeff Garzik i = 5; 2452c6fd2807SJeff Garzik do { 2453c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2454c6fd2807SJeff Garzik t = readl(reg); 2455c6fd2807SJeff Garzik udelay(1); 2456c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2457c6fd2807SJeff Garzik 2458c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2459c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2460c6fd2807SJeff Garzik rc = 1; 2461c6fd2807SJeff Garzik goto done; 2462c6fd2807SJeff Garzik } 2463c6fd2807SJeff Garzik 2464c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2465c6fd2807SJeff Garzik i = 5; 2466c6fd2807SJeff Garzik do { 2467c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2468c6fd2807SJeff Garzik t = readl(reg); 2469c6fd2807SJeff Garzik udelay(1); 2470c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2471c6fd2807SJeff Garzik 2472c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2473c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2474c6fd2807SJeff Garzik rc = 1; 2475c6fd2807SJeff Garzik } 2476c6fd2807SJeff Garzik done: 2477c6fd2807SJeff Garzik return rc; 2478c6fd2807SJeff Garzik } 2479c6fd2807SJeff Garzik 2480c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2481c6fd2807SJeff Garzik void __iomem *mmio) 2482c6fd2807SJeff Garzik { 2483c6fd2807SJeff Garzik void __iomem *port_mmio; 2484c6fd2807SJeff Garzik u32 tmp; 2485c6fd2807SJeff Garzik 24868e7decdbSMark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2487c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2488c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2489c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2490c6fd2807SJeff Garzik return; 2491c6fd2807SJeff Garzik } 2492c6fd2807SJeff Garzik 2493c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2494c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2495c6fd2807SJeff Garzik 2496c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2497c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2498c6fd2807SJeff Garzik } 2499c6fd2807SJeff Garzik 2500c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2501c6fd2807SJeff Garzik { 25028e7decdbSMark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2503c6fd2807SJeff Garzik } 2504c6fd2807SJeff Garzik 2505c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2506c6fd2807SJeff Garzik unsigned int port) 2507c6fd2807SJeff Garzik { 2508c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2509c6fd2807SJeff Garzik 2510c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2511c6fd2807SJeff Garzik int fix_phy_mode2 = 2512c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2513c6fd2807SJeff Garzik int fix_phy_mode4 = 2514c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2515c6fd2807SJeff Garzik u32 m2, tmp; 2516c6fd2807SJeff Garzik 2517c6fd2807SJeff Garzik if (fix_phy_mode2) { 2518c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2519c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2520c6fd2807SJeff Garzik m2 |= (1 << 31); 2521c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2522c6fd2807SJeff Garzik 2523c6fd2807SJeff Garzik udelay(200); 2524c6fd2807SJeff Garzik 2525c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2526c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2527c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2528c6fd2807SJeff Garzik 2529c6fd2807SJeff Garzik udelay(200); 2530c6fd2807SJeff Garzik } 2531c6fd2807SJeff Garzik 2532c6fd2807SJeff Garzik /* who knows what this magic does */ 2533c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2534c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2535c6fd2807SJeff Garzik tmp |= 0x2A800000; 2536c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2537c6fd2807SJeff Garzik 2538c6fd2807SJeff Garzik if (fix_phy_mode4) { 2539c6fd2807SJeff Garzik u32 m4; 2540c6fd2807SJeff Garzik 2541c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2542c6fd2807SJeff Garzik 2543c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2544e12bef50SMark Lord tmp = readl(port_mmio + PHY_MODE3); 2545c6fd2807SJeff Garzik 2546e12bef50SMark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2547c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2548c6fd2807SJeff Garzik 2549c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2550c6fd2807SJeff Garzik 2551c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2552e12bef50SMark Lord writel(tmp, port_mmio + PHY_MODE3); 2553c6fd2807SJeff Garzik } 2554c6fd2807SJeff Garzik 2555c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2556c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2557c6fd2807SJeff Garzik 2558c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2559c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2560c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2561c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2562c6fd2807SJeff Garzik 2563c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2564c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2565c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2566c6fd2807SJeff Garzik m2 |= 0x0000900F; 2567c6fd2807SJeff Garzik } 2568c6fd2807SJeff Garzik 2569c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2570c6fd2807SJeff Garzik } 2571c6fd2807SJeff Garzik 2572f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2573f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2574f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2575f351b2d6SSaeed Bishara void __iomem *mmio) 2576f351b2d6SSaeed Bishara { 2577f351b2d6SSaeed Bishara return; 2578f351b2d6SSaeed Bishara } 2579f351b2d6SSaeed Bishara 2580f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2581f351b2d6SSaeed Bishara void __iomem *mmio) 2582f351b2d6SSaeed Bishara { 2583f351b2d6SSaeed Bishara void __iomem *port_mmio; 2584f351b2d6SSaeed Bishara u32 tmp; 2585f351b2d6SSaeed Bishara 2586f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2587f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2588f351b2d6SSaeed Bishara 2589f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2590f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2591f351b2d6SSaeed Bishara } 2592f351b2d6SSaeed Bishara 2593f351b2d6SSaeed Bishara #undef ZERO 2594f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2595f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2596f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2597f351b2d6SSaeed Bishara { 2598f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2599f351b2d6SSaeed Bishara 2600e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2601f351b2d6SSaeed Bishara 2602f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2603f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2604f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2605f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2606f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2607f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2608f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2609f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2610f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2611f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2612f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2613f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 26148e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2615f351b2d6SSaeed Bishara } 2616f351b2d6SSaeed Bishara 2617f351b2d6SSaeed Bishara #undef ZERO 2618f351b2d6SSaeed Bishara 2619f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2620f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2621f351b2d6SSaeed Bishara void __iomem *mmio) 2622f351b2d6SSaeed Bishara { 2623f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2624f351b2d6SSaeed Bishara 2625f351b2d6SSaeed Bishara ZERO(0x00c); 2626f351b2d6SSaeed Bishara ZERO(0x010); 2627f351b2d6SSaeed Bishara ZERO(0x014); 2628f351b2d6SSaeed Bishara 2629f351b2d6SSaeed Bishara } 2630f351b2d6SSaeed Bishara 2631f351b2d6SSaeed Bishara #undef ZERO 2632f351b2d6SSaeed Bishara 2633f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2634f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2635f351b2d6SSaeed Bishara { 2636f351b2d6SSaeed Bishara unsigned int port; 2637f351b2d6SSaeed Bishara 2638f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2639f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2640f351b2d6SSaeed Bishara 2641f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2642f351b2d6SSaeed Bishara 2643f351b2d6SSaeed Bishara return 0; 2644f351b2d6SSaeed Bishara } 2645f351b2d6SSaeed Bishara 2646f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2647f351b2d6SSaeed Bishara void __iomem *mmio) 2648f351b2d6SSaeed Bishara { 2649f351b2d6SSaeed Bishara return; 2650f351b2d6SSaeed Bishara } 2651f351b2d6SSaeed Bishara 2652f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2653f351b2d6SSaeed Bishara { 2654f351b2d6SSaeed Bishara return; 2655f351b2d6SSaeed Bishara } 2656f351b2d6SSaeed Bishara 26578e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2658b67a1064SMark Lord { 26598e7decdbSMark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2660b67a1064SMark Lord 26618e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2662b67a1064SMark Lord if (want_gen2i) 26638e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 26648e7decdbSMark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2665b67a1064SMark Lord } 2666b67a1064SMark Lord 2667e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2668c6fd2807SJeff Garzik unsigned int port_no) 2669c6fd2807SJeff Garzik { 2670c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2671c6fd2807SJeff Garzik 26728e7decdbSMark Lord /* 26738e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 26748e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 26758e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 26768e7decdbSMark Lord */ 26770d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 26788e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2679c6fd2807SJeff Garzik 2680b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 26818e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 26828e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 2683c6fd2807SJeff Garzik } 2684b67a1064SMark Lord /* 26858e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2686b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2687b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2688c6fd2807SJeff Garzik */ 26898e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2690b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2691c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2692c6fd2807SJeff Garzik 2693c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2694c6fd2807SJeff Garzik 2695ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2696c6fd2807SJeff Garzik mdelay(1); 2697c6fd2807SJeff Garzik } 2698c6fd2807SJeff Garzik 2699e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 2700e49856d8SMark Lord { 2701e49856d8SMark Lord if (sata_pmp_supported(ap)) { 2702e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 2703e49856d8SMark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2704e49856d8SMark Lord int old = reg & 0xf; 2705e49856d8SMark Lord 2706e49856d8SMark Lord if (old != pmp) { 2707e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 2708e49856d8SMark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2709e49856d8SMark Lord } 2710e49856d8SMark Lord } 2711e49856d8SMark Lord } 2712e49856d8SMark Lord 2713e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2714bdd4dddeSJeff Garzik unsigned long deadline) 2715c6fd2807SJeff Garzik { 2716e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2717e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 2718e49856d8SMark Lord } 2719c6fd2807SJeff Garzik 2720e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 2721e49856d8SMark Lord unsigned long deadline) 2722da3dbb17STejun Heo { 2723e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2724e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 2725bdd4dddeSJeff Garzik } 2726bdd4dddeSJeff Garzik 2727cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2728bdd4dddeSJeff Garzik unsigned long deadline) 2729bdd4dddeSJeff Garzik { 2730cc0680a5STejun Heo struct ata_port *ap = link->ap; 2731bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2732b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 2733f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 27340d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 27350d8be5cbSMark Lord u32 sstatus; 27360d8be5cbSMark Lord bool online; 2737bdd4dddeSJeff Garzik 2738e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2739b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2740bdd4dddeSJeff Garzik 27410d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 27420d8be5cbSMark Lord do { 274317c5aab5SMark Lord const unsigned long *timing = 274417c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 2745bdd4dddeSJeff Garzik 274617c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 274717c5aab5SMark Lord &online, NULL); 27489dcffd99SMark Lord rc = online ? -EAGAIN : rc; 274917c5aab5SMark Lord if (rc) 27500d8be5cbSMark Lord return rc; 27510d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 27520d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 27530d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 27548e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 27550d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 27560d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 2757bdd4dddeSJeff Garzik } 27580d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2759bdd4dddeSJeff Garzik 276017c5aab5SMark Lord return rc; 2761bdd4dddeSJeff Garzik } 2762bdd4dddeSJeff Garzik 2763bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2764c6fd2807SJeff Garzik { 2765f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 27661cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 27677368f919SMark Lord u32 main_irq_mask; 2768c6fd2807SJeff Garzik 2769bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2770c6fd2807SJeff Garzik 27711cfd19aeSMark Lord mv_stop_edma(ap); 27721cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2773c6fd2807SJeff Garzik 2774bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 27757368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 27767368f919SMark Lord main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift); 27777368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2778c6fd2807SJeff Garzik } 2779bdd4dddeSJeff Garzik 2780bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2781bdd4dddeSJeff Garzik { 2782f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 27831cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 27841cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2785bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 27867368f919SMark Lord u32 main_irq_mask, hc_irq_cause; 2787bdd4dddeSJeff Garzik 2788bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2789bdd4dddeSJeff Garzik 27901cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2791bdd4dddeSJeff Garzik 2792bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2793bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2794bdd4dddeSJeff Garzik 2795bdd4dddeSJeff Garzik /* clear pending irq events */ 2796bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 27971cfd19aeSMark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 27981cfd19aeSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2799bdd4dddeSJeff Garzik 2800bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 28017368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 28027368f919SMark Lord main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift); 28037368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2804c6fd2807SJeff Garzik } 2805c6fd2807SJeff Garzik 2806c6fd2807SJeff Garzik /** 2807c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2808c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2809c6fd2807SJeff Garzik * @port_mmio: base address of the port 2810c6fd2807SJeff Garzik * 2811c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2812c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2813c6fd2807SJeff Garzik * start of the port. 2814c6fd2807SJeff Garzik * 2815c6fd2807SJeff Garzik * LOCKING: 2816c6fd2807SJeff Garzik * Inherited from caller. 2817c6fd2807SJeff Garzik */ 2818c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2819c6fd2807SJeff Garzik { 28200d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2821c6fd2807SJeff Garzik unsigned serr_ofs; 2822c6fd2807SJeff Garzik 2823c6fd2807SJeff Garzik /* PIO related setup 2824c6fd2807SJeff Garzik */ 2825c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2826c6fd2807SJeff Garzik port->error_addr = 2827c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2828c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2829c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2830c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2831c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2832c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2833c6fd2807SJeff Garzik port->status_addr = 2834c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2835c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2836c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2837c6fd2807SJeff Garzik 2838c6fd2807SJeff Garzik /* unused: */ 28398d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2840c6fd2807SJeff Garzik 2841c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2842c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2843c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2844c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2845c6fd2807SJeff Garzik 2846646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2847646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2848c6fd2807SJeff Garzik 2849c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2850c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2851c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2852c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2853c6fd2807SJeff Garzik } 2854c6fd2807SJeff Garzik 2855616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 2856616d4a98SMark Lord { 2857616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2858616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2859616d4a98SMark Lord u32 reg; 2860616d4a98SMark Lord 2861616d4a98SMark Lord if (!HAS_PCI(host) || !IS_PCIE(hpriv)) 2862616d4a98SMark Lord return 0; /* not PCI-X capable */ 2863616d4a98SMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2864616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2865616d4a98SMark Lord return 0; /* conventional PCI mode */ 2866616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 2867616d4a98SMark Lord } 2868616d4a98SMark Lord 2869616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 2870616d4a98SMark Lord { 2871616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2872616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2873616d4a98SMark Lord u32 reg; 2874616d4a98SMark Lord 2875616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 2876616d4a98SMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2877616d4a98SMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2878616d4a98SMark Lord return 0; /* not okay */ 2879616d4a98SMark Lord } 2880616d4a98SMark Lord return 1; /* okay */ 2881616d4a98SMark Lord } 2882616d4a98SMark Lord 28834447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2884c6fd2807SJeff Garzik { 28854447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 28864447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2887c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2888c6fd2807SJeff Garzik 2889c6fd2807SJeff Garzik switch (board_idx) { 2890c6fd2807SJeff Garzik case chip_5080: 2891c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2892ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2893c6fd2807SJeff Garzik 289444c10138SAuke Kok switch (pdev->revision) { 2895c6fd2807SJeff Garzik case 0x1: 2896c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2897c6fd2807SJeff Garzik break; 2898c6fd2807SJeff Garzik case 0x3: 2899c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2900c6fd2807SJeff Garzik break; 2901c6fd2807SJeff Garzik default: 2902c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2903c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2904c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2905c6fd2807SJeff Garzik break; 2906c6fd2807SJeff Garzik } 2907c6fd2807SJeff Garzik break; 2908c6fd2807SJeff Garzik 2909c6fd2807SJeff Garzik case chip_504x: 2910c6fd2807SJeff Garzik case chip_508x: 2911c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2912ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2913c6fd2807SJeff Garzik 291444c10138SAuke Kok switch (pdev->revision) { 2915c6fd2807SJeff Garzik case 0x0: 2916c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2917c6fd2807SJeff Garzik break; 2918c6fd2807SJeff Garzik case 0x3: 2919c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2920c6fd2807SJeff Garzik break; 2921c6fd2807SJeff Garzik default: 2922c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2923c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2924c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2925c6fd2807SJeff Garzik break; 2926c6fd2807SJeff Garzik } 2927c6fd2807SJeff Garzik break; 2928c6fd2807SJeff Garzik 2929c6fd2807SJeff Garzik case chip_604x: 2930c6fd2807SJeff Garzik case chip_608x: 2931c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2932ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2933c6fd2807SJeff Garzik 293444c10138SAuke Kok switch (pdev->revision) { 2935c6fd2807SJeff Garzik case 0x7: 2936c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2937c6fd2807SJeff Garzik break; 2938c6fd2807SJeff Garzik case 0x9: 2939c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2940c6fd2807SJeff Garzik break; 2941c6fd2807SJeff Garzik default: 2942c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2943c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2944c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2945c6fd2807SJeff Garzik break; 2946c6fd2807SJeff Garzik } 2947c6fd2807SJeff Garzik break; 2948c6fd2807SJeff Garzik 2949c6fd2807SJeff Garzik case chip_7042: 2950616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2951306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2952306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2953306b30f7SMark Lord { 29544e520033SMark Lord /* 29554e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 29564e520033SMark Lord * 29574e520033SMark Lord * Unconfigured drives are treated as "Legacy" 29584e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 29594e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 29604e520033SMark Lord * 29614e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 29624e520033SMark Lord * alone, but instead overwrite a high numbered 29634e520033SMark Lord * sector for the RAID metadata. This sector can 29644e520033SMark Lord * be determined exactly, by truncating the physical 29654e520033SMark Lord * drive capacity to a nice even GB value. 29664e520033SMark Lord * 29674e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 29684e520033SMark Lord * 29694e520033SMark Lord * Warn the user, lest they think we're just buggy. 29704e520033SMark Lord */ 29714e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 29724e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 29734e520033SMark Lord " regardless of if/how they are configured." 29744e520033SMark Lord " BEWARE!\n"); 29754e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 29764e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 29774e520033SMark Lord " and avoid the final two gigabytes on" 29784e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2979306b30f7SMark Lord } 29808e7decdbSMark Lord /* drop through */ 2981c6fd2807SJeff Garzik case chip_6042: 2982c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2983c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2984616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 2985616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 2986c6fd2807SJeff Garzik 298744c10138SAuke Kok switch (pdev->revision) { 2988c6fd2807SJeff Garzik case 0x0: 2989c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2990c6fd2807SJeff Garzik break; 2991c6fd2807SJeff Garzik case 0x1: 2992c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2993c6fd2807SJeff Garzik break; 2994c6fd2807SJeff Garzik default: 2995c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2996c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2997c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2998c6fd2807SJeff Garzik break; 2999c6fd2807SJeff Garzik } 3000c6fd2807SJeff Garzik break; 3001f351b2d6SSaeed Bishara case chip_soc: 3002f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3003f351b2d6SSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 3004f351b2d6SSaeed Bishara break; 3005c6fd2807SJeff Garzik 3006c6fd2807SJeff Garzik default: 3007f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 30085796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 3009c6fd2807SJeff Garzik return 1; 3010c6fd2807SJeff Garzik } 3011c6fd2807SJeff Garzik 3012c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 301302a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 301402a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 301502a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 301602a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 301702a121daSMark Lord } else { 301802a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 301902a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 302002a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 302102a121daSMark Lord } 3022c6fd2807SJeff Garzik 3023c6fd2807SJeff Garzik return 0; 3024c6fd2807SJeff Garzik } 3025c6fd2807SJeff Garzik 3026c6fd2807SJeff Garzik /** 3027c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 30284447d351STejun Heo * @host: ATA host to initialize 30294447d351STejun Heo * @board_idx: controller index 3030c6fd2807SJeff Garzik * 3031c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3032c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3033c6fd2807SJeff Garzik * 3034c6fd2807SJeff Garzik * LOCKING: 3035c6fd2807SJeff Garzik * Inherited from caller. 3036c6fd2807SJeff Garzik */ 30374447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 3038c6fd2807SJeff Garzik { 3039c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 30404447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3041f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3042c6fd2807SJeff Garzik 30434447d351STejun Heo rc = mv_chip_id(host, board_idx); 3044c6fd2807SJeff Garzik if (rc) 3045c6fd2807SJeff Garzik goto done; 3046c6fd2807SJeff Garzik 3047f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 30487368f919SMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 30497368f919SMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 3050f351b2d6SSaeed Bishara } else { 30517368f919SMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 30527368f919SMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 3053f351b2d6SSaeed Bishara } 3054352fab70SMark Lord 3055352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 30567368f919SMark Lord writel(0, hpriv->main_irq_mask_addr); 3057f351b2d6SSaeed Bishara 30584447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3059c6fd2807SJeff Garzik 30604447d351STejun Heo for (port = 0; port < host->n_ports; port++) 3061c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3062c6fd2807SJeff Garzik 3063c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3064c6fd2807SJeff Garzik if (rc) 3065c6fd2807SJeff Garzik goto done; 3066c6fd2807SJeff Garzik 3067c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 30687bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3069c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3070c6fd2807SJeff Garzik 30714447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3072cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3073c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3074cbcdd875STejun Heo 3075cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3076cbcdd875STejun Heo 30777bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3078f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 3079f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 3080cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 3081cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 3082f351b2d6SSaeed Bishara } 30837bb3c529SSaeed Bishara #endif 3084c6fd2807SJeff Garzik } 3085c6fd2807SJeff Garzik 3086c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3087c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3088c6fd2807SJeff Garzik 3089c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3090c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3091c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 3092c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 3093c6fd2807SJeff Garzik 3094c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3095c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 3096c6fd2807SJeff Garzik } 3097c6fd2807SJeff Garzik 3098f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 3099c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 310002a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 3101c6fd2807SJeff Garzik 3102c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 310302a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 3104ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 3105f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_5, 31067368f919SMark Lord hpriv->main_irq_mask_addr); 3107fb621e2fSJeff Garzik else 3108f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS, 31097368f919SMark Lord hpriv->main_irq_mask_addr); 3110c6fd2807SJeff Garzik 3111c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 3112c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 31137368f919SMark Lord readl(hpriv->main_irq_cause_addr), 31147368f919SMark Lord readl(hpriv->main_irq_mask_addr), 311502a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 311602a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 3117f351b2d6SSaeed Bishara } else { 3118f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_SOC, 31197368f919SMark Lord hpriv->main_irq_mask_addr); 3120f351b2d6SSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n", 31217368f919SMark Lord readl(hpriv->main_irq_cause_addr), 31227368f919SMark Lord readl(hpriv->main_irq_mask_addr)); 3123f351b2d6SSaeed Bishara } 3124c6fd2807SJeff Garzik done: 3125c6fd2807SJeff Garzik return rc; 3126c6fd2807SJeff Garzik } 3127c6fd2807SJeff Garzik 3128fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3129fbf14e2fSByron Bradley { 3130fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3131fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 3132fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 3133fbf14e2fSByron Bradley return -ENOMEM; 3134fbf14e2fSByron Bradley 3135fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3136fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 3137fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 3138fbf14e2fSByron Bradley return -ENOMEM; 3139fbf14e2fSByron Bradley 3140fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3141fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 3142fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 3143fbf14e2fSByron Bradley return -ENOMEM; 3144fbf14e2fSByron Bradley 3145fbf14e2fSByron Bradley return 0; 3146fbf14e2fSByron Bradley } 3147fbf14e2fSByron Bradley 314815a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 314915a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 315015a32632SLennert Buytenhek { 315115a32632SLennert Buytenhek int i; 315215a32632SLennert Buytenhek 315315a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 315415a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 315515a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 315615a32632SLennert Buytenhek } 315715a32632SLennert Buytenhek 315815a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 315915a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 316015a32632SLennert Buytenhek 316115a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 316215a32632SLennert Buytenhek (cs->mbus_attr << 8) | 316315a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 316415a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 316515a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 316615a32632SLennert Buytenhek } 316715a32632SLennert Buytenhek } 316815a32632SLennert Buytenhek 3169f351b2d6SSaeed Bishara /** 3170f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3171f351b2d6SSaeed Bishara * host 3172f351b2d6SSaeed Bishara * @pdev: platform device found 3173f351b2d6SSaeed Bishara * 3174f351b2d6SSaeed Bishara * LOCKING: 3175f351b2d6SSaeed Bishara * Inherited from caller. 3176f351b2d6SSaeed Bishara */ 3177f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 3178f351b2d6SSaeed Bishara { 3179f351b2d6SSaeed Bishara static int printed_version; 3180f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 3181f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 3182f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 3183f351b2d6SSaeed Bishara struct ata_host *host; 3184f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 3185f351b2d6SSaeed Bishara struct resource *res; 3186f351b2d6SSaeed Bishara int n_ports, rc; 3187f351b2d6SSaeed Bishara 3188f351b2d6SSaeed Bishara if (!printed_version++) 3189f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3190f351b2d6SSaeed Bishara 3191f351b2d6SSaeed Bishara /* 3192f351b2d6SSaeed Bishara * Simple resource validation .. 3193f351b2d6SSaeed Bishara */ 3194f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 3195f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 3196f351b2d6SSaeed Bishara return -EINVAL; 3197f351b2d6SSaeed Bishara } 3198f351b2d6SSaeed Bishara 3199f351b2d6SSaeed Bishara /* 3200f351b2d6SSaeed Bishara * Get the register base first 3201f351b2d6SSaeed Bishara */ 3202f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3203f351b2d6SSaeed Bishara if (res == NULL) 3204f351b2d6SSaeed Bishara return -EINVAL; 3205f351b2d6SSaeed Bishara 3206f351b2d6SSaeed Bishara /* allocate host */ 3207f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 3208f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 3209f351b2d6SSaeed Bishara 3210f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 3211f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 3212f351b2d6SSaeed Bishara 3213f351b2d6SSaeed Bishara if (!host || !hpriv) 3214f351b2d6SSaeed Bishara return -ENOMEM; 3215f351b2d6SSaeed Bishara host->private_data = hpriv; 3216f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 3217f351b2d6SSaeed Bishara 3218f351b2d6SSaeed Bishara host->iomap = NULL; 3219f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3220f1cb0ea1SSaeed Bishara res->end - res->start + 1); 3221f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 3222f351b2d6SSaeed Bishara 322315a32632SLennert Buytenhek /* 322415a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 322515a32632SLennert Buytenhek */ 322615a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 322715a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 322815a32632SLennert Buytenhek 3229fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3230fbf14e2fSByron Bradley if (rc) 3231fbf14e2fSByron Bradley return rc; 3232fbf14e2fSByron Bradley 3233f351b2d6SSaeed Bishara /* initialize adapter */ 3234f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 3235f351b2d6SSaeed Bishara if (rc) 3236f351b2d6SSaeed Bishara return rc; 3237f351b2d6SSaeed Bishara 3238f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3239f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3240f351b2d6SSaeed Bishara host->n_ports); 3241f351b2d6SSaeed Bishara 3242f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3243f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3244f351b2d6SSaeed Bishara } 3245f351b2d6SSaeed Bishara 3246f351b2d6SSaeed Bishara /* 3247f351b2d6SSaeed Bishara * 3248f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3249f351b2d6SSaeed Bishara * @pdev: platform device 3250f351b2d6SSaeed Bishara * 3251f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3252f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3253f351b2d6SSaeed Bishara */ 3254f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3255f351b2d6SSaeed Bishara { 3256f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3257f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3258f351b2d6SSaeed Bishara 3259f351b2d6SSaeed Bishara ata_host_detach(host); 3260f351b2d6SSaeed Bishara return 0; 3261f351b2d6SSaeed Bishara } 3262f351b2d6SSaeed Bishara 3263f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3264f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3265f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3266f351b2d6SSaeed Bishara .driver = { 3267f351b2d6SSaeed Bishara .name = DRV_NAME, 3268f351b2d6SSaeed Bishara .owner = THIS_MODULE, 3269f351b2d6SSaeed Bishara }, 3270f351b2d6SSaeed Bishara }; 3271f351b2d6SSaeed Bishara 3272f351b2d6SSaeed Bishara 32737bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3274f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3275f351b2d6SSaeed Bishara const struct pci_device_id *ent); 3276f351b2d6SSaeed Bishara 32777bb3c529SSaeed Bishara 32787bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 32797bb3c529SSaeed Bishara .name = DRV_NAME, 32807bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 3281f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 32827bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 32837bb3c529SSaeed Bishara }; 32847bb3c529SSaeed Bishara 32857bb3c529SSaeed Bishara /* 32867bb3c529SSaeed Bishara * module options 32877bb3c529SSaeed Bishara */ 32887bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 32897bb3c529SSaeed Bishara 32907bb3c529SSaeed Bishara 32917bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 32927bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 32937bb3c529SSaeed Bishara { 32947bb3c529SSaeed Bishara int rc; 32957bb3c529SSaeed Bishara 32967bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 32977bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 32987bb3c529SSaeed Bishara if (rc) { 32997bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 33007bb3c529SSaeed Bishara if (rc) { 33017bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33027bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 33037bb3c529SSaeed Bishara return rc; 33047bb3c529SSaeed Bishara } 33057bb3c529SSaeed Bishara } 33067bb3c529SSaeed Bishara } else { 33077bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 33087bb3c529SSaeed Bishara if (rc) { 33097bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33107bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 33117bb3c529SSaeed Bishara return rc; 33127bb3c529SSaeed Bishara } 33137bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 33147bb3c529SSaeed Bishara if (rc) { 33157bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33167bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 33177bb3c529SSaeed Bishara return rc; 33187bb3c529SSaeed Bishara } 33197bb3c529SSaeed Bishara } 33207bb3c529SSaeed Bishara 33217bb3c529SSaeed Bishara return rc; 33227bb3c529SSaeed Bishara } 33237bb3c529SSaeed Bishara 3324c6fd2807SJeff Garzik /** 3325c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 33264447d351STejun Heo * @host: ATA host to print info about 3327c6fd2807SJeff Garzik * 3328c6fd2807SJeff Garzik * FIXME: complete this. 3329c6fd2807SJeff Garzik * 3330c6fd2807SJeff Garzik * LOCKING: 3331c6fd2807SJeff Garzik * Inherited from caller. 3332c6fd2807SJeff Garzik */ 33334447d351STejun Heo static void mv_print_info(struct ata_host *host) 3334c6fd2807SJeff Garzik { 33354447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 33364447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 333744c10138SAuke Kok u8 scc; 3338c1e4fe71SJeff Garzik const char *scc_s, *gen; 3339c6fd2807SJeff Garzik 3340c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 3341c6fd2807SJeff Garzik * what errata to workaround 3342c6fd2807SJeff Garzik */ 3343c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 3344c6fd2807SJeff Garzik if (scc == 0) 3345c6fd2807SJeff Garzik scc_s = "SCSI"; 3346c6fd2807SJeff Garzik else if (scc == 0x01) 3347c6fd2807SJeff Garzik scc_s = "RAID"; 3348c6fd2807SJeff Garzik else 3349c1e4fe71SJeff Garzik scc_s = "?"; 3350c1e4fe71SJeff Garzik 3351c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 3352c1e4fe71SJeff Garzik gen = "I"; 3353c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 3354c1e4fe71SJeff Garzik gen = "II"; 3355c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 3356c1e4fe71SJeff Garzik gen = "IIE"; 3357c1e4fe71SJeff Garzik else 3358c1e4fe71SJeff Garzik gen = "?"; 3359c6fd2807SJeff Garzik 3360c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3361c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3362c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 3363c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 3364c6fd2807SJeff Garzik } 3365c6fd2807SJeff Garzik 3366c6fd2807SJeff Garzik /** 3367f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 3368c6fd2807SJeff Garzik * @pdev: PCI device found 3369c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 3370c6fd2807SJeff Garzik * 3371c6fd2807SJeff Garzik * LOCKING: 3372c6fd2807SJeff Garzik * Inherited from caller. 3373c6fd2807SJeff Garzik */ 3374f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3375f351b2d6SSaeed Bishara const struct pci_device_id *ent) 3376c6fd2807SJeff Garzik { 33772dcb407eSJeff Garzik static int printed_version; 3378c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 33794447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 33804447d351STejun Heo struct ata_host *host; 33814447d351STejun Heo struct mv_host_priv *hpriv; 33824447d351STejun Heo int n_ports, rc; 3383c6fd2807SJeff Garzik 3384c6fd2807SJeff Garzik if (!printed_version++) 3385c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3386c6fd2807SJeff Garzik 33874447d351STejun Heo /* allocate host */ 33884447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 33894447d351STejun Heo 33904447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 33914447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 33924447d351STejun Heo if (!host || !hpriv) 33934447d351STejun Heo return -ENOMEM; 33944447d351STejun Heo host->private_data = hpriv; 3395f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 33964447d351STejun Heo 33974447d351STejun Heo /* acquire resources */ 339824dc5f33STejun Heo rc = pcim_enable_device(pdev); 339924dc5f33STejun Heo if (rc) 3400c6fd2807SJeff Garzik return rc; 3401c6fd2807SJeff Garzik 34020d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 34030d5ff566STejun Heo if (rc == -EBUSY) 340424dc5f33STejun Heo pcim_pin_device(pdev); 34050d5ff566STejun Heo if (rc) 340624dc5f33STejun Heo return rc; 34074447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 3408f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 3409c6fd2807SJeff Garzik 3410d88184fbSJeff Garzik rc = pci_go_64(pdev); 3411d88184fbSJeff Garzik if (rc) 3412d88184fbSJeff Garzik return rc; 3413d88184fbSJeff Garzik 3414da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3415da2fa9baSMark Lord if (rc) 3416da2fa9baSMark Lord return rc; 3417da2fa9baSMark Lord 3418c6fd2807SJeff Garzik /* initialize adapter */ 34194447d351STejun Heo rc = mv_init_host(host, board_idx); 342024dc5f33STejun Heo if (rc) 342124dc5f33STejun Heo return rc; 3422c6fd2807SJeff Garzik 3423c6fd2807SJeff Garzik /* Enable interrupts */ 34246a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 3425c6fd2807SJeff Garzik pci_intx(pdev, 1); 3426c6fd2807SJeff Garzik 3427c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 34284447d351STejun Heo mv_print_info(host); 3429c6fd2807SJeff Garzik 34304447d351STejun Heo pci_set_master(pdev); 3431ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 34324447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3433c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 3434c6fd2807SJeff Garzik } 34357bb3c529SSaeed Bishara #endif 3436c6fd2807SJeff Garzik 3437f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 3438f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 3439f351b2d6SSaeed Bishara 3440c6fd2807SJeff Garzik static int __init mv_init(void) 3441c6fd2807SJeff Garzik { 34427bb3c529SSaeed Bishara int rc = -ENODEV; 34437bb3c529SSaeed Bishara #ifdef CONFIG_PCI 34447bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 3445f351b2d6SSaeed Bishara if (rc < 0) 3446f351b2d6SSaeed Bishara return rc; 3447f351b2d6SSaeed Bishara #endif 3448f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3449f351b2d6SSaeed Bishara 3450f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 3451f351b2d6SSaeed Bishara if (rc < 0) 3452f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 34537bb3c529SSaeed Bishara #endif 34547bb3c529SSaeed Bishara return rc; 3455c6fd2807SJeff Garzik } 3456c6fd2807SJeff Garzik 3457c6fd2807SJeff Garzik static void __exit mv_exit(void) 3458c6fd2807SJeff Garzik { 34597bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3460c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 34617bb3c529SSaeed Bishara #endif 3462f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 3463c6fd2807SJeff Garzik } 3464c6fd2807SJeff Garzik 3465c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 3466c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 3467c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 3468c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 3469c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 347017c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 3471c6fd2807SJeff Garzik 34727bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3473c6fd2807SJeff Garzik module_param(msi, int, 0444); 3474c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 34757bb3c529SSaeed Bishara #endif 3476c6fd2807SJeff Garzik 3477c6fd2807SJeff Garzik module_init(mv_init); 3478c6fd2807SJeff Garzik module_exit(mv_exit); 3479