1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 6c6fd2807SJeff Garzik * 7c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 8c6fd2807SJeff Garzik * 9c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 10c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 11c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 14c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c6fd2807SJeff Garzik * GNU General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 19c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 20c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik */ 23c6fd2807SJeff Garzik 244a05e209SJeff Garzik /* 254a05e209SJeff Garzik sata_mv TODO list: 264a05e209SJeff Garzik 274a05e209SJeff Garzik 1) Needs a full errata audit for all chipsets. I implemented most 284a05e209SJeff Garzik of the errata workarounds found in the Marvell vendor driver, but 294a05e209SJeff Garzik I distinctly remember a couple workarounds (one related to PCI-X) 304a05e209SJeff Garzik are still needed. 314a05e209SJeff Garzik 324a05e209SJeff Garzik 4) Add NCQ support (easy to intermediate, once new-EH support appears) 334a05e209SJeff Garzik 344a05e209SJeff Garzik 5) Investigate problems with PCI Message Signalled Interrupts (MSI). 354a05e209SJeff Garzik 364a05e209SJeff Garzik 6) Add port multiplier support (intermediate) 374a05e209SJeff Garzik 384a05e209SJeff Garzik 7) Test and verify 3.0 Gbps support 394a05e209SJeff Garzik 404a05e209SJeff Garzik 8) Develop a low-power-consumption strategy, and implement it. 414a05e209SJeff Garzik 424a05e209SJeff Garzik 9) [Experiment, low priority] See if ATAPI can be supported using 434a05e209SJeff Garzik "unknown FIS" or "vendor-specific FIS" support, or something creative 444a05e209SJeff Garzik like that. 454a05e209SJeff Garzik 464a05e209SJeff Garzik 10) [Experiment, low priority] Investigate interrupt coalescing. 474a05e209SJeff Garzik Quite often, especially with PCI Message Signalled Interrupts (MSI), 484a05e209SJeff Garzik the overhead reduced by interrupt mitigation is quite often not 494a05e209SJeff Garzik worth the latency cost. 504a05e209SJeff Garzik 514a05e209SJeff Garzik 11) [Experiment, Marvell value added] Is it possible to use target 524a05e209SJeff Garzik mode to cross-connect two Linux boxes with Marvell cards? If so, 534a05e209SJeff Garzik creating LibATA target mode support would be very interesting. 544a05e209SJeff Garzik 554a05e209SJeff Garzik Target mode, for those without docs, is the ability to directly 564a05e209SJeff Garzik connect two SATA controllers. 574a05e209SJeff Garzik 584a05e209SJeff Garzik 13) Verify that 7042 is fully supported. I only have a 6042. 594a05e209SJeff Garzik 604a05e209SJeff Garzik */ 614a05e209SJeff Garzik 624a05e209SJeff Garzik 63c6fd2807SJeff Garzik #include <linux/kernel.h> 64c6fd2807SJeff Garzik #include <linux/module.h> 65c6fd2807SJeff Garzik #include <linux/pci.h> 66c6fd2807SJeff Garzik #include <linux/init.h> 67c6fd2807SJeff Garzik #include <linux/blkdev.h> 68c6fd2807SJeff Garzik #include <linux/delay.h> 69c6fd2807SJeff Garzik #include <linux/interrupt.h> 70c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 71c6fd2807SJeff Garzik #include <linux/device.h> 72c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 73c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 74c6fd2807SJeff Garzik #include <linux/libata.h> 75c6fd2807SJeff Garzik 76c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 778bc3fc47SJeff Garzik #define DRV_VERSION "0.81" 78c6fd2807SJeff Garzik 79c6fd2807SJeff Garzik enum { 80c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 81c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 82c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 83c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 84c6fd2807SJeff Garzik 85c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 86c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 87c6fd2807SJeff Garzik 88c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 89c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 91c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 92c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 93c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 94c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 95c6fd2807SJeff Garzik 96c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 97c6fd2807SJeff Garzik MV_FLASH_CTL = 0x1046c, 98c6fd2807SJeff Garzik MV_GPIO_PORT_CTL = 0x104f0, 99c6fd2807SJeff Garzik MV_RESET_CFG = 0x180d8, 100c6fd2807SJeff Garzik 101c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 102c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 103c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 104c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 105c6fd2807SJeff Garzik 106c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 107c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 108c6fd2807SJeff Garzik 109c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 110c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 111c6fd2807SJeff Garzik * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB 112c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 113c6fd2807SJeff Garzik */ 114c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 115c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 116c6fd2807SJeff Garzik MV_MAX_SG_CT = 176, 117c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 118c6fd2807SJeff Garzik MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ), 119c6fd2807SJeff Garzik 120c6fd2807SJeff Garzik MV_PORTS_PER_HC = 4, 121c6fd2807SJeff Garzik /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ 122c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 123c6fd2807SJeff Garzik /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ 124c6fd2807SJeff Garzik MV_PORT_MASK = 3, 125c6fd2807SJeff Garzik 126c6fd2807SJeff Garzik /* Host Flags */ 127c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 128c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 129c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 130*bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 131*bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 132c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 133c6fd2807SJeff Garzik 134c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 135c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 136c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 137c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 138c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 139c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 140c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 141c6fd2807SJeff Garzik 142c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 143c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 144c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 145c6fd2807SJeff Garzik 146c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 147c6fd2807SJeff Garzik 148c6fd2807SJeff Garzik /* PCI interface registers */ 149c6fd2807SJeff Garzik 150c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 151c6fd2807SJeff Garzik 152c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 153c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 154c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 155c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 156c6fd2807SJeff Garzik 157c6fd2807SJeff Garzik MV_PCI_MODE = 0xd00, 158c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 159c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 160c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 161c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 162c6fd2807SJeff Garzik MV_PCI_XBAR_TMOUT = 0x1d04, 163c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 164c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 165c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 166c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 167c6fd2807SJeff Garzik 168c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 169c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 170c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 171c6fd2807SJeff Garzik 172c6fd2807SJeff Garzik HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 173c6fd2807SJeff Garzik HC_MAIN_IRQ_MASK_OFS = 0x1d64, 174c6fd2807SJeff Garzik PORT0_ERR = (1 << 0), /* shift by port # */ 175c6fd2807SJeff Garzik PORT0_DONE = (1 << 1), /* shift by port # */ 176c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 177c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 178c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 179c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 180c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 181fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 182fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 183c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 184c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 185c6fd2807SJeff Garzik SELF_INT = (1 << 23), 186c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 187c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 188fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 189c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 190c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 191c6fd2807SJeff Garzik HC_MAIN_RSVD), 192fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 193fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 194c6fd2807SJeff Garzik 195c6fd2807SJeff Garzik /* SATAHC registers */ 196c6fd2807SJeff Garzik HC_CFG_OFS = 0, 197c6fd2807SJeff Garzik 198c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 199c6fd2807SJeff Garzik CRPB_DMA_DONE = (1 << 0), /* shift by port # */ 200c6fd2807SJeff Garzik HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ 201c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 202c6fd2807SJeff Garzik 203c6fd2807SJeff Garzik /* Shadow block registers */ 204c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 205c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 206c6fd2807SJeff Garzik 207c6fd2807SJeff Garzik /* SATA registers */ 208c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 209c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 210c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 211c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 212c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 213c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 214c6fd2807SJeff Garzik MV5_LT_MODE = 0x30, 215c6fd2807SJeff Garzik MV5_PHY_CTL = 0x0C, 216c6fd2807SJeff Garzik SATA_INTERFACE_CTL = 0x050, 217c6fd2807SJeff Garzik 218c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 219c6fd2807SJeff Garzik 220c6fd2807SJeff Garzik /* Port registers */ 221c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 222c6fd2807SJeff Garzik EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */ 223c6fd2807SJeff Garzik EDMA_CFG_NCQ = (1 << 5), 224c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 225c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 226c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 227c6fd2807SJeff Garzik 228c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 229c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 230c6fd2807SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), 231c6fd2807SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), 232c6fd2807SJeff Garzik EDMA_ERR_DEV = (1 << 2), 233c6fd2807SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), 234c6fd2807SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), 235c6fd2807SJeff Garzik EDMA_ERR_SERR = (1 << 5), 236c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 237c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 238c6fd2807SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), 239c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 240c6fd2807SJeff Garzik EDMA_ERR_CRBQ_PAR = (1 << 9), 241c6fd2807SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), 242c6fd2807SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), 243c6fd2807SJeff Garzik EDMA_ERR_IORDY = (1 << 12), 244c6fd2807SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), 245c6fd2807SJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), 246c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), 247c6fd2807SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), 248c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), 249c6fd2807SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), 250c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 251c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 252*bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 253*bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 254*bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 255*bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 256*bdd4dddeSJeff Garzik EDMA_ERR_SERR | 257*bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 258*bdd4dddeSJeff Garzik EDMA_ERR_CRBQ_PAR | 259*bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 260*bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 261*bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 262*bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 263c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 264c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 265*bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 266*bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 267*bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 268*bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 269*bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 270*bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 271*bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 272*bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 273*bdd4dddeSJeff Garzik EDMA_ERR_CRBQ_PAR | 274*bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 275*bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 276*bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 277c6fd2807SJeff Garzik 278c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 279c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 280c6fd2807SJeff Garzik 281c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 282c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 283c6fd2807SJeff Garzik 284c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 285c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 286c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 287c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 288c6fd2807SJeff Garzik 289c6fd2807SJeff Garzik EDMA_CMD_OFS = 0x28, 290c6fd2807SJeff Garzik EDMA_EN = (1 << 0), 291c6fd2807SJeff Garzik EDMA_DS = (1 << 1), 292c6fd2807SJeff Garzik ATA_RST = (1 << 2), 293c6fd2807SJeff Garzik 294c6fd2807SJeff Garzik EDMA_IORDY_TMOUT = 0x34, 295c6fd2807SJeff Garzik EDMA_ARB_CFG = 0x38, 296c6fd2807SJeff Garzik 297c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 298c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 299c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 300c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 301c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 302c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 303c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 304c6fd2807SJeff Garzik MV_HP_50XX = (1 << 6), 305c6fd2807SJeff Garzik MV_HP_GEN_IIE = (1 << 7), 306c6fd2807SJeff Garzik 307c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 308c6fd2807SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), 309c6fd2807SJeff Garzik MV_PP_FLAG_EDMA_DS_ACT = (1 << 1), 310c5d3e45aSJeff Garzik MV_PP_FLAG_HAD_A_RESET = (1 << 2), 311c6fd2807SJeff Garzik }; 312c6fd2807SJeff Garzik 313c6fd2807SJeff Garzik #define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX) 314c6fd2807SJeff Garzik #define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0) 315c6fd2807SJeff Garzik #define IS_GEN_I(hpriv) IS_50XX(hpriv) 316c6fd2807SJeff Garzik #define IS_GEN_II(hpriv) IS_60XX(hpriv) 317c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 318c6fd2807SJeff Garzik 319c6fd2807SJeff Garzik enum { 320d88184fbSJeff Garzik MV_DMA_BOUNDARY = 0xffffffffU, 321c6fd2807SJeff Garzik 322c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 323c6fd2807SJeff Garzik 324c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 325c6fd2807SJeff Garzik }; 326c6fd2807SJeff Garzik 327c6fd2807SJeff Garzik enum chip_type { 328c6fd2807SJeff Garzik chip_504x, 329c6fd2807SJeff Garzik chip_508x, 330c6fd2807SJeff Garzik chip_5080, 331c6fd2807SJeff Garzik chip_604x, 332c6fd2807SJeff Garzik chip_608x, 333c6fd2807SJeff Garzik chip_6042, 334c6fd2807SJeff Garzik chip_7042, 335c6fd2807SJeff Garzik }; 336c6fd2807SJeff Garzik 337c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 338c6fd2807SJeff Garzik struct mv_crqb { 339c6fd2807SJeff Garzik __le32 sg_addr; 340c6fd2807SJeff Garzik __le32 sg_addr_hi; 341c6fd2807SJeff Garzik __le16 ctrl_flags; 342c6fd2807SJeff Garzik __le16 ata_cmd[11]; 343c6fd2807SJeff Garzik }; 344c6fd2807SJeff Garzik 345c6fd2807SJeff Garzik struct mv_crqb_iie { 346c6fd2807SJeff Garzik __le32 addr; 347c6fd2807SJeff Garzik __le32 addr_hi; 348c6fd2807SJeff Garzik __le32 flags; 349c6fd2807SJeff Garzik __le32 len; 350c6fd2807SJeff Garzik __le32 ata_cmd[4]; 351c6fd2807SJeff Garzik }; 352c6fd2807SJeff Garzik 353c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 354c6fd2807SJeff Garzik struct mv_crpb { 355c6fd2807SJeff Garzik __le16 id; 356c6fd2807SJeff Garzik __le16 flags; 357c6fd2807SJeff Garzik __le32 tmstmp; 358c6fd2807SJeff Garzik }; 359c6fd2807SJeff Garzik 360c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 361c6fd2807SJeff Garzik struct mv_sg { 362c6fd2807SJeff Garzik __le32 addr; 363c6fd2807SJeff Garzik __le32 flags_size; 364c6fd2807SJeff Garzik __le32 addr_hi; 365c6fd2807SJeff Garzik __le32 reserved; 366c6fd2807SJeff Garzik }; 367c6fd2807SJeff Garzik 368c6fd2807SJeff Garzik struct mv_port_priv { 369c6fd2807SJeff Garzik struct mv_crqb *crqb; 370c6fd2807SJeff Garzik dma_addr_t crqb_dma; 371c6fd2807SJeff Garzik struct mv_crpb *crpb; 372c6fd2807SJeff Garzik dma_addr_t crpb_dma; 373c6fd2807SJeff Garzik struct mv_sg *sg_tbl; 374c6fd2807SJeff Garzik dma_addr_t sg_tbl_dma; 375*bdd4dddeSJeff Garzik 376*bdd4dddeSJeff Garzik unsigned int req_idx; 377*bdd4dddeSJeff Garzik unsigned int resp_idx; 378*bdd4dddeSJeff Garzik 379c6fd2807SJeff Garzik u32 pp_flags; 380c6fd2807SJeff Garzik }; 381c6fd2807SJeff Garzik 382c6fd2807SJeff Garzik struct mv_port_signal { 383c6fd2807SJeff Garzik u32 amps; 384c6fd2807SJeff Garzik u32 pre; 385c6fd2807SJeff Garzik }; 386c6fd2807SJeff Garzik 387c6fd2807SJeff Garzik struct mv_host_priv; 388c6fd2807SJeff Garzik struct mv_hw_ops { 389c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 390c6fd2807SJeff Garzik unsigned int port); 391c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 392c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 393c6fd2807SJeff Garzik void __iomem *mmio); 394c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 395c6fd2807SJeff Garzik unsigned int n_hc); 396c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 397c6fd2807SJeff Garzik void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio); 398c6fd2807SJeff Garzik }; 399c6fd2807SJeff Garzik 400c6fd2807SJeff Garzik struct mv_host_priv { 401c6fd2807SJeff Garzik u32 hp_flags; 402c6fd2807SJeff Garzik struct mv_port_signal signal[8]; 403c6fd2807SJeff Garzik const struct mv_hw_ops *ops; 404c6fd2807SJeff Garzik }; 405c6fd2807SJeff Garzik 406c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap); 407c6fd2807SJeff Garzik static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in); 408c6fd2807SJeff Garzik static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 409c6fd2807SJeff Garzik static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in); 410c6fd2807SJeff Garzik static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 411c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 412c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 413c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 414c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 415c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 416*bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap); 417*bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc); 418*bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 419*bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 420c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 421c6fd2807SJeff Garzik 422c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 423c6fd2807SJeff Garzik unsigned int port); 424c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 425c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 426c6fd2807SJeff Garzik void __iomem *mmio); 427c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 428c6fd2807SJeff Garzik unsigned int n_hc); 429c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 430c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio); 431c6fd2807SJeff Garzik 432c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 433c6fd2807SJeff Garzik unsigned int port); 434c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 435c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 436c6fd2807SJeff Garzik void __iomem *mmio); 437c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 438c6fd2807SJeff Garzik unsigned int n_hc); 439c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 440c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio); 441c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 442c6fd2807SJeff Garzik unsigned int port_no); 443c6fd2807SJeff Garzik 444c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 445c6fd2807SJeff Garzik .module = THIS_MODULE, 446c6fd2807SJeff Garzik .name = DRV_NAME, 447c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 448c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 449c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 450c5d3e45aSJeff Garzik .this_id = ATA_SHT_THIS_ID, 451c5d3e45aSJeff Garzik .sg_tablesize = MV_MAX_SG_CT, 452c5d3e45aSJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 453c5d3e45aSJeff Garzik .emulated = ATA_SHT_EMULATED, 454c5d3e45aSJeff Garzik .use_clustering = 1, 455c5d3e45aSJeff Garzik .proc_name = DRV_NAME, 456c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 457c5d3e45aSJeff Garzik .slave_configure = ata_scsi_slave_config, 458c5d3e45aSJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 459c5d3e45aSJeff Garzik .bios_param = ata_std_bios_param, 460c5d3e45aSJeff Garzik }; 461c5d3e45aSJeff Garzik 462c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 463c5d3e45aSJeff Garzik .module = THIS_MODULE, 464c5d3e45aSJeff Garzik .name = DRV_NAME, 465c5d3e45aSJeff Garzik .ioctl = ata_scsi_ioctl, 466c5d3e45aSJeff Garzik .queuecommand = ata_scsi_queuecmd, 467c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 468c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 469d88184fbSJeff Garzik .sg_tablesize = MV_MAX_SG_CT, 470c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 471c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 472d88184fbSJeff Garzik .use_clustering = 1, 473c6fd2807SJeff Garzik .proc_name = DRV_NAME, 474c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 475c6fd2807SJeff Garzik .slave_configure = ata_scsi_slave_config, 476c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 477c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 478c6fd2807SJeff Garzik }; 479c6fd2807SJeff Garzik 480c6fd2807SJeff Garzik static const struct ata_port_operations mv5_ops = { 481c6fd2807SJeff Garzik .port_disable = ata_port_disable, 482c6fd2807SJeff Garzik 483c6fd2807SJeff Garzik .tf_load = ata_tf_load, 484c6fd2807SJeff Garzik .tf_read = ata_tf_read, 485c6fd2807SJeff Garzik .check_status = ata_check_status, 486c6fd2807SJeff Garzik .exec_command = ata_exec_command, 487c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 488c6fd2807SJeff Garzik 489cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 490c6fd2807SJeff Garzik 491c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 492c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 4930d5ff566STejun Heo .data_xfer = ata_data_xfer, 494c6fd2807SJeff Garzik 495c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 496246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 497246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 498c6fd2807SJeff Garzik 499*bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 500*bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 501*bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 502*bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 503*bdd4dddeSJeff Garzik 504c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 505c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 506c6fd2807SJeff Garzik 507c6fd2807SJeff Garzik .port_start = mv_port_start, 508c6fd2807SJeff Garzik .port_stop = mv_port_stop, 509c6fd2807SJeff Garzik }; 510c6fd2807SJeff Garzik 511c6fd2807SJeff Garzik static const struct ata_port_operations mv6_ops = { 512c6fd2807SJeff Garzik .port_disable = ata_port_disable, 513c6fd2807SJeff Garzik 514c6fd2807SJeff Garzik .tf_load = ata_tf_load, 515c6fd2807SJeff Garzik .tf_read = ata_tf_read, 516c6fd2807SJeff Garzik .check_status = ata_check_status, 517c6fd2807SJeff Garzik .exec_command = ata_exec_command, 518c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 519c6fd2807SJeff Garzik 520cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 521c6fd2807SJeff Garzik 522c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 523c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5240d5ff566STejun Heo .data_xfer = ata_data_xfer, 525c6fd2807SJeff Garzik 526c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 527246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 528246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 529c6fd2807SJeff Garzik 530*bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 531*bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 532*bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 533*bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 534*bdd4dddeSJeff Garzik 535c6fd2807SJeff Garzik .scr_read = mv_scr_read, 536c6fd2807SJeff Garzik .scr_write = mv_scr_write, 537c6fd2807SJeff Garzik 538c6fd2807SJeff Garzik .port_start = mv_port_start, 539c6fd2807SJeff Garzik .port_stop = mv_port_stop, 540c6fd2807SJeff Garzik }; 541c6fd2807SJeff Garzik 542c6fd2807SJeff Garzik static const struct ata_port_operations mv_iie_ops = { 543c6fd2807SJeff Garzik .port_disable = ata_port_disable, 544c6fd2807SJeff Garzik 545c6fd2807SJeff Garzik .tf_load = ata_tf_load, 546c6fd2807SJeff Garzik .tf_read = ata_tf_read, 547c6fd2807SJeff Garzik .check_status = ata_check_status, 548c6fd2807SJeff Garzik .exec_command = ata_exec_command, 549c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 550c6fd2807SJeff Garzik 551cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 552c6fd2807SJeff Garzik 553c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 554c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5550d5ff566STejun Heo .data_xfer = ata_data_xfer, 556c6fd2807SJeff Garzik 557c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 558246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 559246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 560c6fd2807SJeff Garzik 561*bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 562*bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 563*bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 564*bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 565*bdd4dddeSJeff Garzik 566c6fd2807SJeff Garzik .scr_read = mv_scr_read, 567c6fd2807SJeff Garzik .scr_write = mv_scr_write, 568c6fd2807SJeff Garzik 569c6fd2807SJeff Garzik .port_start = mv_port_start, 570c6fd2807SJeff Garzik .port_stop = mv_port_stop, 571c6fd2807SJeff Garzik }; 572c6fd2807SJeff Garzik 573c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 574c6fd2807SJeff Garzik { /* chip_504x */ 575cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 576c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 577bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 578c6fd2807SJeff Garzik .port_ops = &mv5_ops, 579c6fd2807SJeff Garzik }, 580c6fd2807SJeff Garzik { /* chip_508x */ 581c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 582c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 583bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 584c6fd2807SJeff Garzik .port_ops = &mv5_ops, 585c6fd2807SJeff Garzik }, 586c6fd2807SJeff Garzik { /* chip_5080 */ 587c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 588c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 589bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 590c6fd2807SJeff Garzik .port_ops = &mv5_ops, 591c6fd2807SJeff Garzik }, 592c6fd2807SJeff Garzik { /* chip_604x */ 593c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 594c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 595bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 596c6fd2807SJeff Garzik .port_ops = &mv6_ops, 597c6fd2807SJeff Garzik }, 598c6fd2807SJeff Garzik { /* chip_608x */ 599c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 600c5d3e45aSJeff Garzik MV_FLAG_DUAL_HC, 601c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 602bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 603c6fd2807SJeff Garzik .port_ops = &mv6_ops, 604c6fd2807SJeff Garzik }, 605c6fd2807SJeff Garzik { /* chip_6042 */ 606c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 607c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 608bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 609c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 610c6fd2807SJeff Garzik }, 611c6fd2807SJeff Garzik { /* chip_7042 */ 612c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 613c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 614bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 615c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 616c6fd2807SJeff Garzik }, 617c6fd2807SJeff Garzik }; 618c6fd2807SJeff Garzik 619c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6202d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6212d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6222d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6232d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 624c6fd2807SJeff Garzik 6252d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6262d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6272d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6282d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6292d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 630c6fd2807SJeff Garzik 6312d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6322d2744fcSJeff Garzik 633d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 634d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 635d9f9c6bcSFlorian Attenberger 636e93f09dcSOlof Johansson { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 637e93f09dcSOlof Johansson 6386a3d586dSMorrison, Tom /* add Marvell 7042 support */ 6396a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6406a3d586dSMorrison, Tom 641c6fd2807SJeff Garzik { } /* terminate list */ 642c6fd2807SJeff Garzik }; 643c6fd2807SJeff Garzik 644c6fd2807SJeff Garzik static struct pci_driver mv_pci_driver = { 645c6fd2807SJeff Garzik .name = DRV_NAME, 646c6fd2807SJeff Garzik .id_table = mv_pci_tbl, 647c6fd2807SJeff Garzik .probe = mv_init_one, 648c6fd2807SJeff Garzik .remove = ata_pci_remove_one, 649c6fd2807SJeff Garzik }; 650c6fd2807SJeff Garzik 651c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 652c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 653c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 654c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 655c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 656c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 657c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 658c6fd2807SJeff Garzik }; 659c6fd2807SJeff Garzik 660c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 661c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 662c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 663c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 664c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 665c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 666c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 667c6fd2807SJeff Garzik }; 668c6fd2807SJeff Garzik 669c6fd2807SJeff Garzik /* 670c6fd2807SJeff Garzik * module options 671c6fd2807SJeff Garzik */ 672c6fd2807SJeff Garzik static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 673c6fd2807SJeff Garzik 674c6fd2807SJeff Garzik 675d88184fbSJeff Garzik /* move to PCI layer or libata core? */ 676d88184fbSJeff Garzik static int pci_go_64(struct pci_dev *pdev) 677d88184fbSJeff Garzik { 678d88184fbSJeff Garzik int rc; 679d88184fbSJeff Garzik 680d88184fbSJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 681d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 682d88184fbSJeff Garzik if (rc) { 683d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 684d88184fbSJeff Garzik if (rc) { 685d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 686d88184fbSJeff Garzik "64-bit DMA enable failed\n"); 687d88184fbSJeff Garzik return rc; 688d88184fbSJeff Garzik } 689d88184fbSJeff Garzik } 690d88184fbSJeff Garzik } else { 691d88184fbSJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 692d88184fbSJeff Garzik if (rc) { 693d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 694d88184fbSJeff Garzik "32-bit DMA enable failed\n"); 695d88184fbSJeff Garzik return rc; 696d88184fbSJeff Garzik } 697d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 698d88184fbSJeff Garzik if (rc) { 699d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 700d88184fbSJeff Garzik "32-bit consistent DMA enable failed\n"); 701d88184fbSJeff Garzik return rc; 702d88184fbSJeff Garzik } 703d88184fbSJeff Garzik } 704d88184fbSJeff Garzik 705d88184fbSJeff Garzik return rc; 706d88184fbSJeff Garzik } 707d88184fbSJeff Garzik 708c6fd2807SJeff Garzik /* 709c6fd2807SJeff Garzik * Functions 710c6fd2807SJeff Garzik */ 711c6fd2807SJeff Garzik 712c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 713c6fd2807SJeff Garzik { 714c6fd2807SJeff Garzik writel(data, addr); 715c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 716c6fd2807SJeff Garzik } 717c6fd2807SJeff Garzik 718c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 719c6fd2807SJeff Garzik { 720c6fd2807SJeff Garzik return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 721c6fd2807SJeff Garzik } 722c6fd2807SJeff Garzik 723c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 724c6fd2807SJeff Garzik { 725c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 726c6fd2807SJeff Garzik } 727c6fd2807SJeff Garzik 728c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 729c6fd2807SJeff Garzik { 730c6fd2807SJeff Garzik return port & MV_PORT_MASK; 731c6fd2807SJeff Garzik } 732c6fd2807SJeff Garzik 733c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 734c6fd2807SJeff Garzik unsigned int port) 735c6fd2807SJeff Garzik { 736c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 737c6fd2807SJeff Garzik } 738c6fd2807SJeff Garzik 739c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 740c6fd2807SJeff Garzik { 741c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 742c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 743c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 744c6fd2807SJeff Garzik } 745c6fd2807SJeff Garzik 746c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 747c6fd2807SJeff Garzik { 7480d5ff566STejun Heo return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no); 749c6fd2807SJeff Garzik } 750c6fd2807SJeff Garzik 751cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 752c6fd2807SJeff Garzik { 753cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 754c6fd2807SJeff Garzik } 755c6fd2807SJeff Garzik 756c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap) 757c6fd2807SJeff Garzik { 758c6fd2807SJeff Garzik } 759c6fd2807SJeff Garzik 760c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 761c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 762c5d3e45aSJeff Garzik struct mv_port_priv *pp) 763c5d3e45aSJeff Garzik { 764*bdd4dddeSJeff Garzik u32 index; 765*bdd4dddeSJeff Garzik 766c5d3e45aSJeff Garzik /* 767c5d3e45aSJeff Garzik * initialize request queue 768c5d3e45aSJeff Garzik */ 769*bdd4dddeSJeff Garzik index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 770*bdd4dddeSJeff Garzik 771c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 772c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 773*bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 774c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 775c5d3e45aSJeff Garzik 776c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 777*bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 778c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 779c5d3e45aSJeff Garzik else 780*bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 781c5d3e45aSJeff Garzik 782c5d3e45aSJeff Garzik /* 783c5d3e45aSJeff Garzik * initialize response queue 784c5d3e45aSJeff Garzik */ 785*bdd4dddeSJeff Garzik index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; 786*bdd4dddeSJeff Garzik 787c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 788c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 789c5d3e45aSJeff Garzik 790c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 791*bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 792c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 793c5d3e45aSJeff Garzik else 794*bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 795c5d3e45aSJeff Garzik 796*bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 797c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 798c5d3e45aSJeff Garzik } 799c5d3e45aSJeff Garzik 800c6fd2807SJeff Garzik /** 801c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 802c6fd2807SJeff Garzik * @base: port base address 803c6fd2807SJeff Garzik * @pp: port private data 804c6fd2807SJeff Garzik * 805c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 806c6fd2807SJeff Garzik * WARN_ON. 807c6fd2807SJeff Garzik * 808c6fd2807SJeff Garzik * LOCKING: 809c6fd2807SJeff Garzik * Inherited from caller. 810c6fd2807SJeff Garzik */ 811c5d3e45aSJeff Garzik static void mv_start_dma(void __iomem *base, struct mv_host_priv *hpriv, 812c5d3e45aSJeff Garzik struct mv_port_priv *pp) 813c6fd2807SJeff Garzik { 814c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 815*bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 816*bdd4dddeSJeff Garzik writelfl(0, base + EDMA_ERR_IRQ_CAUSE_OFS); 817*bdd4dddeSJeff Garzik 818*bdd4dddeSJeff Garzik mv_set_edma_ptrs(base, hpriv, pp); 819*bdd4dddeSJeff Garzik 820c6fd2807SJeff Garzik writelfl(EDMA_EN, base + EDMA_CMD_OFS); 821c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 822c6fd2807SJeff Garzik } 823c6fd2807SJeff Garzik WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS))); 824c6fd2807SJeff Garzik } 825c6fd2807SJeff Garzik 826c6fd2807SJeff Garzik /** 827c6fd2807SJeff Garzik * mv_stop_dma - Disable eDMA engine 828c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 829c6fd2807SJeff Garzik * 830c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 831c6fd2807SJeff Garzik * WARN_ON. 832c6fd2807SJeff Garzik * 833c6fd2807SJeff Garzik * LOCKING: 834c6fd2807SJeff Garzik * Inherited from caller. 835c6fd2807SJeff Garzik */ 836c5d3e45aSJeff Garzik static int mv_stop_dma(struct ata_port *ap) 837c6fd2807SJeff Garzik { 838c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 839c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 840c6fd2807SJeff Garzik u32 reg; 841c5d3e45aSJeff Garzik int i, err = 0; 842c6fd2807SJeff Garzik 8434537deb5SJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 844c6fd2807SJeff Garzik /* Disable EDMA if active. The disable bit auto clears. 845c6fd2807SJeff Garzik */ 846c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 847c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 848c6fd2807SJeff Garzik } else { 849c6fd2807SJeff Garzik WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)); 850c6fd2807SJeff Garzik } 851c6fd2807SJeff Garzik 852c6fd2807SJeff Garzik /* now properly wait for the eDMA to stop */ 853c6fd2807SJeff Garzik for (i = 1000; i > 0; i--) { 854c6fd2807SJeff Garzik reg = readl(port_mmio + EDMA_CMD_OFS); 8554537deb5SJeff Garzik if (!(reg & EDMA_EN)) 856c6fd2807SJeff Garzik break; 8574537deb5SJeff Garzik 858c6fd2807SJeff Garzik udelay(100); 859c6fd2807SJeff Garzik } 860c6fd2807SJeff Garzik 861c5d3e45aSJeff Garzik if (reg & EDMA_EN) { 862c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 863c5d3e45aSJeff Garzik err = -EIO; 864c6fd2807SJeff Garzik } 865c5d3e45aSJeff Garzik 866c5d3e45aSJeff Garzik return err; 867c6fd2807SJeff Garzik } 868c6fd2807SJeff Garzik 869c6fd2807SJeff Garzik #ifdef ATA_DEBUG 870c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 871c6fd2807SJeff Garzik { 872c6fd2807SJeff Garzik int b, w; 873c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 874c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 875c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 876c6fd2807SJeff Garzik printk("%08x ",readl(start + b)); 877c6fd2807SJeff Garzik b += sizeof(u32); 878c6fd2807SJeff Garzik } 879c6fd2807SJeff Garzik printk("\n"); 880c6fd2807SJeff Garzik } 881c6fd2807SJeff Garzik } 882c6fd2807SJeff Garzik #endif 883c6fd2807SJeff Garzik 884c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 885c6fd2807SJeff Garzik { 886c6fd2807SJeff Garzik #ifdef ATA_DEBUG 887c6fd2807SJeff Garzik int b, w; 888c6fd2807SJeff Garzik u32 dw; 889c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 890c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 891c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 892c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev,b,&dw); 893c6fd2807SJeff Garzik printk("%08x ",dw); 894c6fd2807SJeff Garzik b += sizeof(u32); 895c6fd2807SJeff Garzik } 896c6fd2807SJeff Garzik printk("\n"); 897c6fd2807SJeff Garzik } 898c6fd2807SJeff Garzik #endif 899c6fd2807SJeff Garzik } 900c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 901c6fd2807SJeff Garzik struct pci_dev *pdev) 902c6fd2807SJeff Garzik { 903c6fd2807SJeff Garzik #ifdef ATA_DEBUG 904c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 905c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 906c6fd2807SJeff Garzik void __iomem *port_base; 907c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 908c6fd2807SJeff Garzik 909c6fd2807SJeff Garzik if (0 > port) { 910c6fd2807SJeff Garzik start_hc = start_port = 0; 911c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 912c6fd2807SJeff Garzik num_hcs = 2; 913c6fd2807SJeff Garzik } else { 914c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 915c6fd2807SJeff Garzik start_port = port; 916c6fd2807SJeff Garzik num_ports = num_hcs = 1; 917c6fd2807SJeff Garzik } 918c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 919c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 920c6fd2807SJeff Garzik 921c6fd2807SJeff Garzik if (NULL != pdev) { 922c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 923c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 924c6fd2807SJeff Garzik } 925c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 926c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 927c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 928c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 929c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 930c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 931c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 932c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 933c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 934c6fd2807SJeff Garzik } 935c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 936c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 937c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n",p); 938c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 939c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n",p); 940c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 941c6fd2807SJeff Garzik } 942c6fd2807SJeff Garzik #endif 943c6fd2807SJeff Garzik } 944c6fd2807SJeff Garzik 945c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 946c6fd2807SJeff Garzik { 947c6fd2807SJeff Garzik unsigned int ofs; 948c6fd2807SJeff Garzik 949c6fd2807SJeff Garzik switch (sc_reg_in) { 950c6fd2807SJeff Garzik case SCR_STATUS: 951c6fd2807SJeff Garzik case SCR_CONTROL: 952c6fd2807SJeff Garzik case SCR_ERROR: 953c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 954c6fd2807SJeff Garzik break; 955c6fd2807SJeff Garzik case SCR_ACTIVE: 956c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 957c6fd2807SJeff Garzik break; 958c6fd2807SJeff Garzik default: 959c6fd2807SJeff Garzik ofs = 0xffffffffU; 960c6fd2807SJeff Garzik break; 961c6fd2807SJeff Garzik } 962c6fd2807SJeff Garzik return ofs; 963c6fd2807SJeff Garzik } 964c6fd2807SJeff Garzik 965c6fd2807SJeff Garzik static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in) 966c6fd2807SJeff Garzik { 967c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 968c6fd2807SJeff Garzik 96935177265SJeff Garzik if (0xffffffffU != ofs) 970c6fd2807SJeff Garzik return readl(mv_ap_base(ap) + ofs); 97135177265SJeff Garzik else 972c6fd2807SJeff Garzik return (u32) ofs; 973c6fd2807SJeff Garzik } 974c6fd2807SJeff Garzik 975c6fd2807SJeff Garzik static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 976c6fd2807SJeff Garzik { 977c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 978c6fd2807SJeff Garzik 97935177265SJeff Garzik if (0xffffffffU != ofs) 980c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 981c6fd2807SJeff Garzik } 982c6fd2807SJeff Garzik 983c5d3e45aSJeff Garzik static void mv_edma_cfg(struct ata_port *ap, struct mv_host_priv *hpriv, 984c5d3e45aSJeff Garzik void __iomem *port_mmio) 985c6fd2807SJeff Garzik { 986c6fd2807SJeff Garzik u32 cfg = readl(port_mmio + EDMA_CFG_OFS); 987c6fd2807SJeff Garzik 988c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 989c5d3e45aSJeff Garzik cfg &= ~(1 << 9); /* disable eQue */ 990c6fd2807SJeff Garzik 991e728eabeSJeff Garzik if (IS_GEN_I(hpriv)) { 992e728eabeSJeff Garzik cfg &= ~0x1f; /* clear queue depth */ 993c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 994e728eabeSJeff Garzik } 995c6fd2807SJeff Garzik 996e728eabeSJeff Garzik else if (IS_GEN_II(hpriv)) { 997e728eabeSJeff Garzik cfg &= ~0x1f; /* clear queue depth */ 998c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 999e728eabeSJeff Garzik cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */ 1000e728eabeSJeff Garzik } 1001c6fd2807SJeff Garzik 1002c6fd2807SJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1003e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1004e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1005c6fd2807SJeff Garzik cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */ 1006c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1007e728eabeSJeff Garzik cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ 1008e728eabeSJeff Garzik cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */ 10094537deb5SJeff Garzik cfg &= ~(EDMA_CFG_NCQ); /* clear NCQ */ 1010c6fd2807SJeff Garzik } 1011c6fd2807SJeff Garzik 1012c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1013c6fd2807SJeff Garzik } 1014c6fd2807SJeff Garzik 1015c6fd2807SJeff Garzik /** 1016c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1017c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1018c6fd2807SJeff Garzik * 1019c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1020c6fd2807SJeff Garzik * zero indices. 1021c6fd2807SJeff Garzik * 1022c6fd2807SJeff Garzik * LOCKING: 1023c6fd2807SJeff Garzik * Inherited from caller. 1024c6fd2807SJeff Garzik */ 1025c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1026c6fd2807SJeff Garzik { 1027cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1028cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1029c6fd2807SJeff Garzik struct mv_port_priv *pp; 1030c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1031c6fd2807SJeff Garzik void *mem; 1032c6fd2807SJeff Garzik dma_addr_t mem_dma; 103324dc5f33STejun Heo int rc; 1034c6fd2807SJeff Garzik 103524dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1036c6fd2807SJeff Garzik if (!pp) 103724dc5f33STejun Heo return -ENOMEM; 1038c6fd2807SJeff Garzik 103924dc5f33STejun Heo mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma, 1040c6fd2807SJeff Garzik GFP_KERNEL); 1041c6fd2807SJeff Garzik if (!mem) 104224dc5f33STejun Heo return -ENOMEM; 1043c6fd2807SJeff Garzik memset(mem, 0, MV_PORT_PRIV_DMA_SZ); 1044c6fd2807SJeff Garzik 1045c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 1046c6fd2807SJeff Garzik if (rc) 104724dc5f33STejun Heo return rc; 1048c6fd2807SJeff Garzik 1049c6fd2807SJeff Garzik /* First item in chunk of DMA memory: 1050c6fd2807SJeff Garzik * 32-slot command request table (CRQB), 32 bytes each in size 1051c6fd2807SJeff Garzik */ 1052c6fd2807SJeff Garzik pp->crqb = mem; 1053c6fd2807SJeff Garzik pp->crqb_dma = mem_dma; 1054c6fd2807SJeff Garzik mem += MV_CRQB_Q_SZ; 1055c6fd2807SJeff Garzik mem_dma += MV_CRQB_Q_SZ; 1056c6fd2807SJeff Garzik 1057c6fd2807SJeff Garzik /* Second item: 1058c6fd2807SJeff Garzik * 32-slot command response table (CRPB), 8 bytes each in size 1059c6fd2807SJeff Garzik */ 1060c6fd2807SJeff Garzik pp->crpb = mem; 1061c6fd2807SJeff Garzik pp->crpb_dma = mem_dma; 1062c6fd2807SJeff Garzik mem += MV_CRPB_Q_SZ; 1063c6fd2807SJeff Garzik mem_dma += MV_CRPB_Q_SZ; 1064c6fd2807SJeff Garzik 1065c6fd2807SJeff Garzik /* Third item: 1066c6fd2807SJeff Garzik * Table of scatter-gather descriptors (ePRD), 16 bytes each 1067c6fd2807SJeff Garzik */ 1068c6fd2807SJeff Garzik pp->sg_tbl = mem; 1069c6fd2807SJeff Garzik pp->sg_tbl_dma = mem_dma; 1070c6fd2807SJeff Garzik 1071c5d3e45aSJeff Garzik mv_edma_cfg(ap, hpriv, port_mmio); 1072c6fd2807SJeff Garzik 1073c5d3e45aSJeff Garzik mv_set_edma_ptrs(port_mmio, hpriv, pp); 1074c6fd2807SJeff Garzik 1075c6fd2807SJeff Garzik /* Don't turn on EDMA here...do it before DMA commands only. Else 1076c6fd2807SJeff Garzik * we'll be unable to send non-data, PIO, etc due to restricted access 1077c6fd2807SJeff Garzik * to shadow regs. 1078c6fd2807SJeff Garzik */ 1079c6fd2807SJeff Garzik ap->private_data = pp; 1080c6fd2807SJeff Garzik return 0; 1081c6fd2807SJeff Garzik } 1082c6fd2807SJeff Garzik 1083c6fd2807SJeff Garzik /** 1084c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1085c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1086c6fd2807SJeff Garzik * 1087c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1088c6fd2807SJeff Garzik * 1089c6fd2807SJeff Garzik * LOCKING: 1090cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1091c6fd2807SJeff Garzik */ 1092c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1093c6fd2807SJeff Garzik { 1094c6fd2807SJeff Garzik unsigned long flags; 1095c6fd2807SJeff Garzik 1096cca3974eSJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 1097c6fd2807SJeff Garzik mv_stop_dma(ap); 1098cca3974eSJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 1099c6fd2807SJeff Garzik } 1100c6fd2807SJeff Garzik 1101c6fd2807SJeff Garzik /** 1102c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1103c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1104c6fd2807SJeff Garzik * 1105c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1106c6fd2807SJeff Garzik * 1107c6fd2807SJeff Garzik * LOCKING: 1108c6fd2807SJeff Garzik * Inherited from caller. 1109c6fd2807SJeff Garzik */ 1110d88184fbSJeff Garzik static unsigned int mv_fill_sg(struct ata_queued_cmd *qc) 1111c6fd2807SJeff Garzik { 1112c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1113d88184fbSJeff Garzik unsigned int n_sg = 0; 1114c6fd2807SJeff Garzik struct scatterlist *sg; 1115d88184fbSJeff Garzik struct mv_sg *mv_sg; 1116c6fd2807SJeff Garzik 1117d88184fbSJeff Garzik mv_sg = pp->sg_tbl; 1118c6fd2807SJeff Garzik ata_for_each_sg(sg, qc) { 1119d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1120d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1121c6fd2807SJeff Garzik 1122d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1123d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 1124d88184fbSJeff Garzik mv_sg->flags_size = cpu_to_le32(sg_len & 0xffff); 1125c6fd2807SJeff Garzik 1126d88184fbSJeff Garzik if (ata_sg_is_last(sg, qc)) 1127d88184fbSJeff Garzik mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1128c6fd2807SJeff Garzik 1129d88184fbSJeff Garzik mv_sg++; 1130d88184fbSJeff Garzik n_sg++; 1131c6fd2807SJeff Garzik } 1132d88184fbSJeff Garzik 1133d88184fbSJeff Garzik return n_sg; 1134c6fd2807SJeff Garzik } 1135c6fd2807SJeff Garzik 1136c6fd2807SJeff Garzik static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1137c6fd2807SJeff Garzik { 1138c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1139c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1140c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1141c6fd2807SJeff Garzik } 1142c6fd2807SJeff Garzik 1143c6fd2807SJeff Garzik /** 1144c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1145c6fd2807SJeff Garzik * @qc: queued command to prepare 1146c6fd2807SJeff Garzik * 1147c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1148c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1149c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1150c6fd2807SJeff Garzik * the SG load routine. 1151c6fd2807SJeff Garzik * 1152c6fd2807SJeff Garzik * LOCKING: 1153c6fd2807SJeff Garzik * Inherited from caller. 1154c6fd2807SJeff Garzik */ 1155c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1156c6fd2807SJeff Garzik { 1157c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1158c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1159c6fd2807SJeff Garzik __le16 *cw; 1160c6fd2807SJeff Garzik struct ata_taskfile *tf; 1161c6fd2807SJeff Garzik u16 flags = 0; 1162c6fd2807SJeff Garzik unsigned in_index; 1163c6fd2807SJeff Garzik 1164c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1165c6fd2807SJeff Garzik return; 1166c6fd2807SJeff Garzik 1167c6fd2807SJeff Garzik /* Fill in command request block 1168c6fd2807SJeff Garzik */ 1169c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1170c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1171c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1172c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 11734537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* 50xx appears to ignore this*/ 1174c6fd2807SJeff Garzik 1175*bdd4dddeSJeff Garzik /* get current queue index from software */ 1176*bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1177c6fd2807SJeff Garzik 1178c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1179c6fd2807SJeff Garzik cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1180c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1181c6fd2807SJeff Garzik cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1182c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1183c6fd2807SJeff Garzik 1184c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1185c6fd2807SJeff Garzik tf = &qc->tf; 1186c6fd2807SJeff Garzik 1187c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1188c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1189c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1190c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1191c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1192c6fd2807SJeff Garzik */ 1193c6fd2807SJeff Garzik switch (tf->command) { 1194c6fd2807SJeff Garzik case ATA_CMD_READ: 1195c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1196c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1197c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1198c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1199c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1200c6fd2807SJeff Garzik break; 1201c6fd2807SJeff Garzik #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */ 1202c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1203c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1204c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1205c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1206c6fd2807SJeff Garzik break; 1207c6fd2807SJeff Garzik #endif /* FIXME: remove this line when NCQ added */ 1208c6fd2807SJeff Garzik default: 1209c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1210c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1211c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1212c6fd2807SJeff Garzik * driver needs work. 1213c6fd2807SJeff Garzik * 1214c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1215c6fd2807SJeff Garzik * return error here. 1216c6fd2807SJeff Garzik */ 1217c6fd2807SJeff Garzik BUG_ON(tf->command); 1218c6fd2807SJeff Garzik break; 1219c6fd2807SJeff Garzik } 1220c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1221c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1222c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1223c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1224c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1225c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1226c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1227c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1228c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1229c6fd2807SJeff Garzik 1230c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1231c6fd2807SJeff Garzik return; 1232c6fd2807SJeff Garzik mv_fill_sg(qc); 1233c6fd2807SJeff Garzik } 1234c6fd2807SJeff Garzik 1235c6fd2807SJeff Garzik /** 1236c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1237c6fd2807SJeff Garzik * @qc: queued command to prepare 1238c6fd2807SJeff Garzik * 1239c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1240c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1241c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1242c6fd2807SJeff Garzik * the SG load routine. 1243c6fd2807SJeff Garzik * 1244c6fd2807SJeff Garzik * LOCKING: 1245c6fd2807SJeff Garzik * Inherited from caller. 1246c6fd2807SJeff Garzik */ 1247c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1248c6fd2807SJeff Garzik { 1249c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1250c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1251c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1252c6fd2807SJeff Garzik struct ata_taskfile *tf; 1253c6fd2807SJeff Garzik unsigned in_index; 1254c6fd2807SJeff Garzik u32 flags = 0; 1255c6fd2807SJeff Garzik 1256c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1257c6fd2807SJeff Garzik return; 1258c6fd2807SJeff Garzik 1259c6fd2807SJeff Garzik /* Fill in Gen IIE command request block 1260c6fd2807SJeff Garzik */ 1261c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1262c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1263c6fd2807SJeff Garzik 1264c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1265c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 12664537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* "I/O Id" is -really- 12674537deb5SJeff Garzik what we use as our tag */ 1268c6fd2807SJeff Garzik 1269*bdd4dddeSJeff Garzik /* get current queue index from software */ 1270*bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1271c6fd2807SJeff Garzik 1272c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1273c6fd2807SJeff Garzik crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1274c6fd2807SJeff Garzik crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1275c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1276c6fd2807SJeff Garzik 1277c6fd2807SJeff Garzik tf = &qc->tf; 1278c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1279c6fd2807SJeff Garzik (tf->command << 16) | 1280c6fd2807SJeff Garzik (tf->feature << 24) 1281c6fd2807SJeff Garzik ); 1282c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1283c6fd2807SJeff Garzik (tf->lbal << 0) | 1284c6fd2807SJeff Garzik (tf->lbam << 8) | 1285c6fd2807SJeff Garzik (tf->lbah << 16) | 1286c6fd2807SJeff Garzik (tf->device << 24) 1287c6fd2807SJeff Garzik ); 1288c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1289c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1290c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1291c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1292c6fd2807SJeff Garzik (tf->hob_feature << 24) 1293c6fd2807SJeff Garzik ); 1294c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1295c6fd2807SJeff Garzik (tf->nsect << 0) | 1296c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1297c6fd2807SJeff Garzik ); 1298c6fd2807SJeff Garzik 1299c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1300c6fd2807SJeff Garzik return; 1301c6fd2807SJeff Garzik mv_fill_sg(qc); 1302c6fd2807SJeff Garzik } 1303c6fd2807SJeff Garzik 1304c6fd2807SJeff Garzik /** 1305c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1306c6fd2807SJeff Garzik * @qc: queued command to start 1307c6fd2807SJeff Garzik * 1308c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1309c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1310c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1311c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1312c6fd2807SJeff Garzik * 1313c6fd2807SJeff Garzik * LOCKING: 1314c6fd2807SJeff Garzik * Inherited from caller. 1315c6fd2807SJeff Garzik */ 1316c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1317c6fd2807SJeff Garzik { 1318c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1319c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1320c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1321c5d3e45aSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1322*bdd4dddeSJeff Garzik u32 in_index; 1323c6fd2807SJeff Garzik 1324c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) { 1325c6fd2807SJeff Garzik /* We're about to send a non-EDMA capable command to the 1326c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1327c6fd2807SJeff Garzik * shadow block, etc registers. 1328c6fd2807SJeff Garzik */ 1329c5d3e45aSJeff Garzik mv_stop_dma(ap); 1330c6fd2807SJeff Garzik return ata_qc_issue_prot(qc); 1331c6fd2807SJeff Garzik } 1332c6fd2807SJeff Garzik 1333*bdd4dddeSJeff Garzik mv_start_dma(port_mmio, hpriv, pp); 1334*bdd4dddeSJeff Garzik 1335*bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1336c6fd2807SJeff Garzik 1337c6fd2807SJeff Garzik /* until we do queuing, the queue should be empty at this point */ 1338c6fd2807SJeff Garzik WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) 1339c6fd2807SJeff Garzik >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK)); 1340c6fd2807SJeff Garzik 1341*bdd4dddeSJeff Garzik pp->req_idx++; 1342c6fd2807SJeff Garzik 1343*bdd4dddeSJeff Garzik in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 1344c6fd2807SJeff Garzik 1345c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1346*bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1347*bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1348c6fd2807SJeff Garzik 1349c6fd2807SJeff Garzik return 0; 1350c6fd2807SJeff Garzik } 1351c6fd2807SJeff Garzik 1352c6fd2807SJeff Garzik /** 1353c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1354c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1355c6fd2807SJeff Garzik * @reset_allowed: bool: 0 == don't trigger from reset here 1356c6fd2807SJeff Garzik * 1357c6fd2807SJeff Garzik * In most cases, just clear the interrupt and move on. However, 1358c6fd2807SJeff Garzik * some cases require an eDMA reset, which is done right before 1359c6fd2807SJeff Garzik * the COMRESET in mv_phy_reset(). The SERR case requires a 1360c6fd2807SJeff Garzik * clear of pending errors in the SATA SERROR register. Finally, 1361c6fd2807SJeff Garzik * if the port disabled DMA, update our cached copy to match. 1362c6fd2807SJeff Garzik * 1363c6fd2807SJeff Garzik * LOCKING: 1364c6fd2807SJeff Garzik * Inherited from caller. 1365c6fd2807SJeff Garzik */ 1366*bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 1367c6fd2807SJeff Garzik { 1368c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1369*bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1370*bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1371*bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1372*bdd4dddeSJeff Garzik unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1373*bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 1374*bdd4dddeSJeff Garzik struct ata_eh_info *ehi = &ap->eh_info; 1375c6fd2807SJeff Garzik 1376*bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1377c6fd2807SJeff Garzik 1378*bdd4dddeSJeff Garzik if (!edma_enabled) { 1379*bdd4dddeSJeff Garzik /* just a guess: do we need to do this? should we 1380*bdd4dddeSJeff Garzik * expand this, and do it in all cases? 1381*bdd4dddeSJeff Garzik */ 1382c6fd2807SJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 1383c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 1384c6fd2807SJeff Garzik } 1385*bdd4dddeSJeff Garzik 1386*bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1387*bdd4dddeSJeff Garzik 1388*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); 1389*bdd4dddeSJeff Garzik 1390*bdd4dddeSJeff Garzik /* 1391*bdd4dddeSJeff Garzik * all generations share these EDMA error cause bits 1392*bdd4dddeSJeff Garzik */ 1393*bdd4dddeSJeff Garzik 1394*bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1395*bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1396*bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 1397*bdd4dddeSJeff Garzik EDMA_ERR_CRBQ_PAR | EDMA_ERR_CRPB_PAR | 1398*bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1399*bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1400*bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1401*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, ", parity error"); 1402*bdd4dddeSJeff Garzik } 1403*bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1404*bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1405*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1406*bdd4dddeSJeff Garzik ", dev disconnect" : ", dev connect"); 1407*bdd4dddeSJeff Garzik } 1408*bdd4dddeSJeff Garzik 1409*bdd4dddeSJeff Garzik if (IS_50XX(hpriv)) { 1410*bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1411*bdd4dddeSJeff Garzik 1412*bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1413c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1414c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1415*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, ", EDMA self-disable"); 1416c6fd2807SJeff Garzik } 1417*bdd4dddeSJeff Garzik } else { 1418*bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1419*bdd4dddeSJeff Garzik 1420*bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1421*bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1422*bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1423*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, ", EDMA self-disable"); 1424*bdd4dddeSJeff Garzik } 1425*bdd4dddeSJeff Garzik 1426*bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 1427*bdd4dddeSJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 1428*bdd4dddeSJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 1429*bdd4dddeSJeff Garzik err_mask = AC_ERR_ATA_BUS; 1430*bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1431*bdd4dddeSJeff Garzik } 1432*bdd4dddeSJeff Garzik } 1433c6fd2807SJeff Garzik 1434c6fd2807SJeff Garzik /* Clear EDMA now that SERR cleanup done */ 1435c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1436c6fd2807SJeff Garzik 1437*bdd4dddeSJeff Garzik if (!err_mask) { 1438*bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1439*bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1440*bdd4dddeSJeff Garzik } 1441*bdd4dddeSJeff Garzik 1442*bdd4dddeSJeff Garzik ehi->serror |= serr; 1443*bdd4dddeSJeff Garzik ehi->action |= action; 1444*bdd4dddeSJeff Garzik 1445*bdd4dddeSJeff Garzik if (qc) 1446*bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1447*bdd4dddeSJeff Garzik else 1448*bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1449*bdd4dddeSJeff Garzik 1450*bdd4dddeSJeff Garzik if (edma_err_cause & eh_freeze_mask) 1451*bdd4dddeSJeff Garzik ata_port_freeze(ap); 1452*bdd4dddeSJeff Garzik else 1453*bdd4dddeSJeff Garzik ata_port_abort(ap); 1454*bdd4dddeSJeff Garzik } 1455*bdd4dddeSJeff Garzik 1456*bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap) 1457*bdd4dddeSJeff Garzik { 1458*bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1459*bdd4dddeSJeff Garzik u8 ata_status; 1460*bdd4dddeSJeff Garzik 1461*bdd4dddeSJeff Garzik /* ignore spurious intr if drive still BUSY */ 1462*bdd4dddeSJeff Garzik ata_status = readb(ap->ioaddr.status_addr); 1463*bdd4dddeSJeff Garzik if (unlikely(ata_status & ATA_BUSY)) 1464*bdd4dddeSJeff Garzik return; 1465*bdd4dddeSJeff Garzik 1466*bdd4dddeSJeff Garzik /* get active ATA command */ 1467*bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1468*bdd4dddeSJeff Garzik if (unlikely(!qc)) /* no active tag */ 1469*bdd4dddeSJeff Garzik return; 1470*bdd4dddeSJeff Garzik if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ 1471*bdd4dddeSJeff Garzik return; 1472*bdd4dddeSJeff Garzik 1473*bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1474*bdd4dddeSJeff Garzik qc->err_mask |= ac_err_mask(ata_status); 1475*bdd4dddeSJeff Garzik ata_qc_complete(qc); 1476*bdd4dddeSJeff Garzik } 1477*bdd4dddeSJeff Garzik 1478*bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap) 1479*bdd4dddeSJeff Garzik { 1480*bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1481*bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1482*bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1483*bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1484*bdd4dddeSJeff Garzik u32 out_index, in_index; 1485*bdd4dddeSJeff Garzik bool work_done = false; 1486*bdd4dddeSJeff Garzik 1487*bdd4dddeSJeff Garzik /* get h/w response queue pointer */ 1488*bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1489*bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1490*bdd4dddeSJeff Garzik 1491*bdd4dddeSJeff Garzik while (1) { 1492*bdd4dddeSJeff Garzik u16 status; 1493*bdd4dddeSJeff Garzik 1494*bdd4dddeSJeff Garzik /* get s/w response queue last-read pointer, and compare */ 1495*bdd4dddeSJeff Garzik out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; 1496*bdd4dddeSJeff Garzik if (in_index == out_index) 1497*bdd4dddeSJeff Garzik break; 1498*bdd4dddeSJeff Garzik 1499*bdd4dddeSJeff Garzik 1500*bdd4dddeSJeff Garzik /* 50xx: get active ATA command */ 1501*bdd4dddeSJeff Garzik if (IS_GEN_I(hpriv)) 1502*bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1503*bdd4dddeSJeff Garzik 1504*bdd4dddeSJeff Garzik /* 60xx: get active ATA command via tag, to enable support 1505*bdd4dddeSJeff Garzik * for queueing. this works transparently for queued and 1506*bdd4dddeSJeff Garzik * non-queued modes. 1507*bdd4dddeSJeff Garzik */ 1508*bdd4dddeSJeff Garzik else { 1509*bdd4dddeSJeff Garzik unsigned int tag; 1510*bdd4dddeSJeff Garzik 1511*bdd4dddeSJeff Garzik if (IS_GEN_II(hpriv)) 1512*bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1513*bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_6) & 0x3f; 1514*bdd4dddeSJeff Garzik else 1515*bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1516*bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_7) & 0x3f; 1517*bdd4dddeSJeff Garzik 1518*bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, tag); 1519*bdd4dddeSJeff Garzik } 1520*bdd4dddeSJeff Garzik 1521*bdd4dddeSJeff Garzik /* lower 8 bits of status are EDMA_ERR_IRQ_CAUSE_OFS 1522*bdd4dddeSJeff Garzik * bits (WARNING: might not necessarily be associated 1523*bdd4dddeSJeff Garzik * with this command), which -should- be clear 1524*bdd4dddeSJeff Garzik * if all is well 1525*bdd4dddeSJeff Garzik */ 1526*bdd4dddeSJeff Garzik status = le16_to_cpu(pp->crpb[out_index].flags); 1527*bdd4dddeSJeff Garzik if (unlikely(status & 0xff)) { 1528*bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1529*bdd4dddeSJeff Garzik return; 1530*bdd4dddeSJeff Garzik } 1531*bdd4dddeSJeff Garzik 1532*bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1533*bdd4dddeSJeff Garzik if (qc) { 1534*bdd4dddeSJeff Garzik qc->err_mask |= 1535*bdd4dddeSJeff Garzik ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); 1536*bdd4dddeSJeff Garzik ata_qc_complete(qc); 1537*bdd4dddeSJeff Garzik } 1538*bdd4dddeSJeff Garzik 1539*bdd4dddeSJeff Garzik /* advance software response queue pointer, to 1540*bdd4dddeSJeff Garzik * indicate (after the loop completes) to hardware 1541*bdd4dddeSJeff Garzik * that we have consumed a response queue entry. 1542*bdd4dddeSJeff Garzik */ 1543*bdd4dddeSJeff Garzik work_done = true; 1544*bdd4dddeSJeff Garzik pp->resp_idx++; 1545*bdd4dddeSJeff Garzik } 1546*bdd4dddeSJeff Garzik 1547*bdd4dddeSJeff Garzik if (work_done) 1548*bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1549*bdd4dddeSJeff Garzik (out_index << EDMA_RSP_Q_PTR_SHIFT), 1550*bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1551c6fd2807SJeff Garzik } 1552c6fd2807SJeff Garzik 1553c6fd2807SJeff Garzik /** 1554c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1555cca3974eSJeff Garzik * @host: host specific structure 1556c6fd2807SJeff Garzik * @relevant: port error bits relevant to this host controller 1557c6fd2807SJeff Garzik * @hc: which host controller we're to look at 1558c6fd2807SJeff Garzik * 1559c6fd2807SJeff Garzik * Read then write clear the HC interrupt status then walk each 1560c6fd2807SJeff Garzik * port connected to the HC and see if it needs servicing. Port 1561c6fd2807SJeff Garzik * success ints are reported in the HC interrupt status reg, the 1562c6fd2807SJeff Garzik * port error ints are reported in the higher level main 1563c6fd2807SJeff Garzik * interrupt status register and thus are passed in via the 1564c6fd2807SJeff Garzik * 'relevant' argument. 1565c6fd2807SJeff Garzik * 1566c6fd2807SJeff Garzik * LOCKING: 1567c6fd2807SJeff Garzik * Inherited from caller. 1568c6fd2807SJeff Garzik */ 1569cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) 1570c6fd2807SJeff Garzik { 15710d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1572c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1573c6fd2807SJeff Garzik u32 hc_irq_cause; 1574c5d3e45aSJeff Garzik int port, port0; 1575c6fd2807SJeff Garzik 157635177265SJeff Garzik if (hc == 0) 1577c6fd2807SJeff Garzik port0 = 0; 157835177265SJeff Garzik else 1579c6fd2807SJeff Garzik port0 = MV_PORTS_PER_HC; 1580c6fd2807SJeff Garzik 1581c6fd2807SJeff Garzik /* we'll need the HC success int register in most cases */ 1582c6fd2807SJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1583*bdd4dddeSJeff Garzik if (!hc_irq_cause) 1584*bdd4dddeSJeff Garzik return; 1585*bdd4dddeSJeff Garzik 1586c6fd2807SJeff Garzik writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1587c6fd2807SJeff Garzik 1588c6fd2807SJeff Garzik VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", 1589c6fd2807SJeff Garzik hc,relevant,hc_irq_cause); 1590c6fd2807SJeff Garzik 1591c6fd2807SJeff Garzik for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) { 1592cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 1593c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1594*bdd4dddeSJeff Garzik int have_err_bits, hard_port, shift; 1595c6fd2807SJeff Garzik 1596*bdd4dddeSJeff Garzik if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) 1597c6fd2807SJeff Garzik continue; 1598c6fd2807SJeff Garzik 1599c6fd2807SJeff Garzik shift = port << 1; /* (port * 2) */ 1600c6fd2807SJeff Garzik if (port >= MV_PORTS_PER_HC) { 1601c6fd2807SJeff Garzik shift++; /* skip bit 8 in the HC Main IRQ reg */ 1602c6fd2807SJeff Garzik } 1603*bdd4dddeSJeff Garzik have_err_bits = ((PORT0_ERR << shift) & relevant); 1604*bdd4dddeSJeff Garzik 1605*bdd4dddeSJeff Garzik if (unlikely(have_err_bits)) { 1606*bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1607*bdd4dddeSJeff Garzik 1608*bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1609*bdd4dddeSJeff Garzik if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1610*bdd4dddeSJeff Garzik continue; 1611*bdd4dddeSJeff Garzik 1612*bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1613*bdd4dddeSJeff Garzik continue; 1614c6fd2807SJeff Garzik } 1615c6fd2807SJeff Garzik 1616*bdd4dddeSJeff Garzik hard_port = mv_hardport_from_port(port); /* range 0..3 */ 1617*bdd4dddeSJeff Garzik 1618*bdd4dddeSJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 1619*bdd4dddeSJeff Garzik if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) 1620*bdd4dddeSJeff Garzik mv_intr_edma(ap); 1621*bdd4dddeSJeff Garzik } else { 1622*bdd4dddeSJeff Garzik if ((DEV_IRQ << hard_port) & hc_irq_cause) 1623*bdd4dddeSJeff Garzik mv_intr_pio(ap); 1624c6fd2807SJeff Garzik } 1625c6fd2807SJeff Garzik } 1626c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 1627c6fd2807SJeff Garzik } 1628c6fd2807SJeff Garzik 1629*bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio) 1630*bdd4dddeSJeff Garzik { 1631*bdd4dddeSJeff Garzik struct ata_port *ap; 1632*bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1633*bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1634*bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1635*bdd4dddeSJeff Garzik u32 err_cause; 1636*bdd4dddeSJeff Garzik 1637*bdd4dddeSJeff Garzik err_cause = readl(mmio + PCI_IRQ_CAUSE_OFS); 1638*bdd4dddeSJeff Garzik 1639*bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1640*bdd4dddeSJeff Garzik err_cause); 1641*bdd4dddeSJeff Garzik 1642*bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1643*bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1644*bdd4dddeSJeff Garzik 1645*bdd4dddeSJeff Garzik writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); 1646*bdd4dddeSJeff Garzik 1647*bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1648*bdd4dddeSJeff Garzik ap = host->ports[i]; 1649*bdd4dddeSJeff Garzik if (!ata_port_offline(ap)) { 1650*bdd4dddeSJeff Garzik ehi = &ap->eh_info; 1651*bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1652*bdd4dddeSJeff Garzik if (!printed++) 1653*bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1654*bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1655*bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1656*bdd4dddeSJeff Garzik ehi->action = ATA_EH_HARDRESET; 1657*bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1658*bdd4dddeSJeff Garzik if (qc) 1659*bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1660*bdd4dddeSJeff Garzik else 1661*bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1662*bdd4dddeSJeff Garzik 1663*bdd4dddeSJeff Garzik ata_port_freeze(ap); 1664*bdd4dddeSJeff Garzik } 1665*bdd4dddeSJeff Garzik } 1666*bdd4dddeSJeff Garzik } 1667*bdd4dddeSJeff Garzik 1668c6fd2807SJeff Garzik /** 1669c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1670c6fd2807SJeff Garzik * @irq: unused 1671c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1672c6fd2807SJeff Garzik * 1673c6fd2807SJeff Garzik * Read the read only register to determine if any host 1674c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1675c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1676c6fd2807SJeff Garzik * reported here. 1677c6fd2807SJeff Garzik * 1678c6fd2807SJeff Garzik * LOCKING: 1679cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1680c6fd2807SJeff Garzik * interrupts. 1681c6fd2807SJeff Garzik */ 16827d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1683c6fd2807SJeff Garzik { 1684cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1685c6fd2807SJeff Garzik unsigned int hc, handled = 0, n_hcs; 16860d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1687c6fd2807SJeff Garzik u32 irq_stat; 1688c6fd2807SJeff Garzik 1689c6fd2807SJeff Garzik irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS); 1690c6fd2807SJeff Garzik 1691c6fd2807SJeff Garzik /* check the cases where we either have nothing pending or have read 1692c6fd2807SJeff Garzik * a bogus register value which can indicate HW removal or PCI fault 1693c6fd2807SJeff Garzik */ 169435177265SJeff Garzik if (!irq_stat || (0xffffffffU == irq_stat)) 1695c6fd2807SJeff Garzik return IRQ_NONE; 1696c6fd2807SJeff Garzik 1697cca3974eSJeff Garzik n_hcs = mv_get_hc_count(host->ports[0]->flags); 1698cca3974eSJeff Garzik spin_lock(&host->lock); 1699c6fd2807SJeff Garzik 1700*bdd4dddeSJeff Garzik if (unlikely(irq_stat & PCI_ERR)) { 1701*bdd4dddeSJeff Garzik mv_pci_error(host, mmio); 1702*bdd4dddeSJeff Garzik handled = 1; 1703*bdd4dddeSJeff Garzik goto out_unlock; /* skip all other HC irq handling */ 1704*bdd4dddeSJeff Garzik } 1705*bdd4dddeSJeff Garzik 1706c6fd2807SJeff Garzik for (hc = 0; hc < n_hcs; hc++) { 1707c6fd2807SJeff Garzik u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); 1708c6fd2807SJeff Garzik if (relevant) { 1709cca3974eSJeff Garzik mv_host_intr(host, relevant, hc); 1710*bdd4dddeSJeff Garzik handled = 1; 1711c6fd2807SJeff Garzik } 1712c6fd2807SJeff Garzik } 1713c6fd2807SJeff Garzik 1714*bdd4dddeSJeff Garzik out_unlock: 1715cca3974eSJeff Garzik spin_unlock(&host->lock); 1716c6fd2807SJeff Garzik 1717c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1718c6fd2807SJeff Garzik } 1719c6fd2807SJeff Garzik 1720c6fd2807SJeff Garzik static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 1721c6fd2807SJeff Garzik { 1722c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 1723c6fd2807SJeff Garzik unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 1724c6fd2807SJeff Garzik 1725c6fd2807SJeff Garzik return hc_mmio + ofs; 1726c6fd2807SJeff Garzik } 1727c6fd2807SJeff Garzik 1728c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1729c6fd2807SJeff Garzik { 1730c6fd2807SJeff Garzik unsigned int ofs; 1731c6fd2807SJeff Garzik 1732c6fd2807SJeff Garzik switch (sc_reg_in) { 1733c6fd2807SJeff Garzik case SCR_STATUS: 1734c6fd2807SJeff Garzik case SCR_ERROR: 1735c6fd2807SJeff Garzik case SCR_CONTROL: 1736c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1737c6fd2807SJeff Garzik break; 1738c6fd2807SJeff Garzik default: 1739c6fd2807SJeff Garzik ofs = 0xffffffffU; 1740c6fd2807SJeff Garzik break; 1741c6fd2807SJeff Garzik } 1742c6fd2807SJeff Garzik return ofs; 1743c6fd2807SJeff Garzik } 1744c6fd2807SJeff Garzik 1745c6fd2807SJeff Garzik static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in) 1746c6fd2807SJeff Garzik { 17470d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 17480d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1749c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1750c6fd2807SJeff Garzik 1751c6fd2807SJeff Garzik if (ofs != 0xffffffffU) 17520d5ff566STejun Heo return readl(addr + ofs); 1753c6fd2807SJeff Garzik else 1754c6fd2807SJeff Garzik return (u32) ofs; 1755c6fd2807SJeff Garzik } 1756c6fd2807SJeff Garzik 1757c6fd2807SJeff Garzik static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1758c6fd2807SJeff Garzik { 17590d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 17600d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1761c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1762c6fd2807SJeff Garzik 1763c6fd2807SJeff Garzik if (ofs != 0xffffffffU) 17640d5ff566STejun Heo writelfl(val, addr + ofs); 1765c6fd2807SJeff Garzik } 1766c6fd2807SJeff Garzik 1767c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio) 1768c6fd2807SJeff Garzik { 1769c6fd2807SJeff Garzik u8 rev_id; 1770c6fd2807SJeff Garzik int early_5080; 1771c6fd2807SJeff Garzik 1772c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); 1773c6fd2807SJeff Garzik 1774c6fd2807SJeff Garzik early_5080 = (pdev->device == 0x5080) && (rev_id == 0); 1775c6fd2807SJeff Garzik 1776c6fd2807SJeff Garzik if (!early_5080) { 1777c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1778c6fd2807SJeff Garzik tmp |= (1 << 0); 1779c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1780c6fd2807SJeff Garzik } 1781c6fd2807SJeff Garzik 1782c6fd2807SJeff Garzik mv_reset_pci_bus(pdev, mmio); 1783c6fd2807SJeff Garzik } 1784c6fd2807SJeff Garzik 1785c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1786c6fd2807SJeff Garzik { 1787c6fd2807SJeff Garzik writel(0x0fcfffff, mmio + MV_FLASH_CTL); 1788c6fd2807SJeff Garzik } 1789c6fd2807SJeff Garzik 1790c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1791c6fd2807SJeff Garzik void __iomem *mmio) 1792c6fd2807SJeff Garzik { 1793c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1794c6fd2807SJeff Garzik u32 tmp; 1795c6fd2807SJeff Garzik 1796c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1797c6fd2807SJeff Garzik 1798c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1799c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1800c6fd2807SJeff Garzik } 1801c6fd2807SJeff Garzik 1802c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1803c6fd2807SJeff Garzik { 1804c6fd2807SJeff Garzik u32 tmp; 1805c6fd2807SJeff Garzik 1806c6fd2807SJeff Garzik writel(0, mmio + MV_GPIO_PORT_CTL); 1807c6fd2807SJeff Garzik 1808c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1809c6fd2807SJeff Garzik 1810c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1811c6fd2807SJeff Garzik tmp |= ~(1 << 0); 1812c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1813c6fd2807SJeff Garzik } 1814c6fd2807SJeff Garzik 1815c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 1816c6fd2807SJeff Garzik unsigned int port) 1817c6fd2807SJeff Garzik { 1818c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 1819c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 1820c6fd2807SJeff Garzik u32 tmp; 1821c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 1822c6fd2807SJeff Garzik 1823c6fd2807SJeff Garzik if (fix_apm_sq) { 1824c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_LT_MODE); 1825c6fd2807SJeff Garzik tmp |= (1 << 19); 1826c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_LT_MODE); 1827c6fd2807SJeff Garzik 1828c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_CTL); 1829c6fd2807SJeff Garzik tmp &= ~0x3; 1830c6fd2807SJeff Garzik tmp |= 0x1; 1831c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_CTL); 1832c6fd2807SJeff Garzik } 1833c6fd2807SJeff Garzik 1834c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1835c6fd2807SJeff Garzik tmp &= ~mask; 1836c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 1837c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 1838c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 1839c6fd2807SJeff Garzik } 1840c6fd2807SJeff Garzik 1841c6fd2807SJeff Garzik 1842c6fd2807SJeff Garzik #undef ZERO 1843c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 1844c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 1845c6fd2807SJeff Garzik unsigned int port) 1846c6fd2807SJeff Garzik { 1847c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 1848c6fd2807SJeff Garzik 1849c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 1850c6fd2807SJeff Garzik 1851c6fd2807SJeff Garzik mv_channel_reset(hpriv, mmio, port); 1852c6fd2807SJeff Garzik 1853c6fd2807SJeff Garzik ZERO(0x028); /* command */ 1854c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 1855c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 1856c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 1857c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 1858c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 1859c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 1860c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 1861c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 1862c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 1863c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 1864c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 1865c6fd2807SJeff Garzik writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 1866c6fd2807SJeff Garzik } 1867c6fd2807SJeff Garzik #undef ZERO 1868c6fd2807SJeff Garzik 1869c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 1870c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1871c6fd2807SJeff Garzik unsigned int hc) 1872c6fd2807SJeff Garzik { 1873c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1874c6fd2807SJeff Garzik u32 tmp; 1875c6fd2807SJeff Garzik 1876c6fd2807SJeff Garzik ZERO(0x00c); 1877c6fd2807SJeff Garzik ZERO(0x010); 1878c6fd2807SJeff Garzik ZERO(0x014); 1879c6fd2807SJeff Garzik ZERO(0x018); 1880c6fd2807SJeff Garzik 1881c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 1882c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 1883c6fd2807SJeff Garzik tmp |= 0x03030303; 1884c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 1885c6fd2807SJeff Garzik } 1886c6fd2807SJeff Garzik #undef ZERO 1887c6fd2807SJeff Garzik 1888c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1889c6fd2807SJeff Garzik unsigned int n_hc) 1890c6fd2807SJeff Garzik { 1891c6fd2807SJeff Garzik unsigned int hc, port; 1892c6fd2807SJeff Garzik 1893c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 1894c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 1895c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 1896c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 1897c6fd2807SJeff Garzik 1898c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 1899c6fd2807SJeff Garzik } 1900c6fd2807SJeff Garzik 1901c6fd2807SJeff Garzik return 0; 1902c6fd2807SJeff Garzik } 1903c6fd2807SJeff Garzik 1904c6fd2807SJeff Garzik #undef ZERO 1905c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 1906c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio) 1907c6fd2807SJeff Garzik { 1908c6fd2807SJeff Garzik u32 tmp; 1909c6fd2807SJeff Garzik 1910c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_MODE); 1911c6fd2807SJeff Garzik tmp &= 0xff00ffff; 1912c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_MODE); 1913c6fd2807SJeff Garzik 1914c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 1915c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 1916c6fd2807SJeff Garzik writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 1917c6fd2807SJeff Garzik ZERO(HC_MAIN_IRQ_MASK_OFS); 1918c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 1919c6fd2807SJeff Garzik ZERO(PCI_IRQ_CAUSE_OFS); 1920c6fd2807SJeff Garzik ZERO(PCI_IRQ_MASK_OFS); 1921c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 1922c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 1923c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 1924c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 1925c6fd2807SJeff Garzik } 1926c6fd2807SJeff Garzik #undef ZERO 1927c6fd2807SJeff Garzik 1928c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1929c6fd2807SJeff Garzik { 1930c6fd2807SJeff Garzik u32 tmp; 1931c6fd2807SJeff Garzik 1932c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 1933c6fd2807SJeff Garzik 1934c6fd2807SJeff Garzik tmp = readl(mmio + MV_GPIO_PORT_CTL); 1935c6fd2807SJeff Garzik tmp &= 0x3; 1936c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 1937c6fd2807SJeff Garzik writel(tmp, mmio + MV_GPIO_PORT_CTL); 1938c6fd2807SJeff Garzik } 1939c6fd2807SJeff Garzik 1940c6fd2807SJeff Garzik /** 1941c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 1942c6fd2807SJeff Garzik * @mmio: base address of the HBA 1943c6fd2807SJeff Garzik * 1944c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 1945c6fd2807SJeff Garzik * 1946c6fd2807SJeff Garzik * LOCKING: 1947c6fd2807SJeff Garzik * Inherited from caller. 1948c6fd2807SJeff Garzik */ 1949c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1950c6fd2807SJeff Garzik unsigned int n_hc) 1951c6fd2807SJeff Garzik { 1952c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 1953c6fd2807SJeff Garzik int i, rc = 0; 1954c6fd2807SJeff Garzik u32 t; 1955c6fd2807SJeff Garzik 1956c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 1957c6fd2807SJeff Garzik * register" table. 1958c6fd2807SJeff Garzik */ 1959c6fd2807SJeff Garzik t = readl(reg); 1960c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 1961c6fd2807SJeff Garzik 1962c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 1963c6fd2807SJeff Garzik udelay(1); 1964c6fd2807SJeff Garzik t = readl(reg); 1965c6fd2807SJeff Garzik if (PCI_MASTER_EMPTY & t) { 1966c6fd2807SJeff Garzik break; 1967c6fd2807SJeff Garzik } 1968c6fd2807SJeff Garzik } 1969c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 1970c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 1971c6fd2807SJeff Garzik rc = 1; 1972c6fd2807SJeff Garzik goto done; 1973c6fd2807SJeff Garzik } 1974c6fd2807SJeff Garzik 1975c6fd2807SJeff Garzik /* set reset */ 1976c6fd2807SJeff Garzik i = 5; 1977c6fd2807SJeff Garzik do { 1978c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 1979c6fd2807SJeff Garzik t = readl(reg); 1980c6fd2807SJeff Garzik udelay(1); 1981c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 1982c6fd2807SJeff Garzik 1983c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 1984c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 1985c6fd2807SJeff Garzik rc = 1; 1986c6fd2807SJeff Garzik goto done; 1987c6fd2807SJeff Garzik } 1988c6fd2807SJeff Garzik 1989c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 1990c6fd2807SJeff Garzik i = 5; 1991c6fd2807SJeff Garzik do { 1992c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 1993c6fd2807SJeff Garzik t = readl(reg); 1994c6fd2807SJeff Garzik udelay(1); 1995c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 1996c6fd2807SJeff Garzik 1997c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 1998c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 1999c6fd2807SJeff Garzik rc = 1; 2000c6fd2807SJeff Garzik } 2001c6fd2807SJeff Garzik done: 2002c6fd2807SJeff Garzik return rc; 2003c6fd2807SJeff Garzik } 2004c6fd2807SJeff Garzik 2005c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2006c6fd2807SJeff Garzik void __iomem *mmio) 2007c6fd2807SJeff Garzik { 2008c6fd2807SJeff Garzik void __iomem *port_mmio; 2009c6fd2807SJeff Garzik u32 tmp; 2010c6fd2807SJeff Garzik 2011c6fd2807SJeff Garzik tmp = readl(mmio + MV_RESET_CFG); 2012c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2013c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2014c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2015c6fd2807SJeff Garzik return; 2016c6fd2807SJeff Garzik } 2017c6fd2807SJeff Garzik 2018c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2019c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2020c6fd2807SJeff Garzik 2021c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2022c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2023c6fd2807SJeff Garzik } 2024c6fd2807SJeff Garzik 2025c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2026c6fd2807SJeff Garzik { 2027c6fd2807SJeff Garzik writel(0x00000060, mmio + MV_GPIO_PORT_CTL); 2028c6fd2807SJeff Garzik } 2029c6fd2807SJeff Garzik 2030c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2031c6fd2807SJeff Garzik unsigned int port) 2032c6fd2807SJeff Garzik { 2033c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2034c6fd2807SJeff Garzik 2035c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2036c6fd2807SJeff Garzik int fix_phy_mode2 = 2037c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2038c6fd2807SJeff Garzik int fix_phy_mode4 = 2039c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2040c6fd2807SJeff Garzik u32 m2, tmp; 2041c6fd2807SJeff Garzik 2042c6fd2807SJeff Garzik if (fix_phy_mode2) { 2043c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2044c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2045c6fd2807SJeff Garzik m2 |= (1 << 31); 2046c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2047c6fd2807SJeff Garzik 2048c6fd2807SJeff Garzik udelay(200); 2049c6fd2807SJeff Garzik 2050c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2051c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2052c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2053c6fd2807SJeff Garzik 2054c6fd2807SJeff Garzik udelay(200); 2055c6fd2807SJeff Garzik } 2056c6fd2807SJeff Garzik 2057c6fd2807SJeff Garzik /* who knows what this magic does */ 2058c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2059c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2060c6fd2807SJeff Garzik tmp |= 0x2A800000; 2061c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik if (fix_phy_mode4) { 2064c6fd2807SJeff Garzik u32 m4; 2065c6fd2807SJeff Garzik 2066c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2067c6fd2807SJeff Garzik 2068c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2069c6fd2807SJeff Garzik tmp = readl(port_mmio + 0x310); 2070c6fd2807SJeff Garzik 2071c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2072c6fd2807SJeff Garzik 2073c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2074c6fd2807SJeff Garzik 2075c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2076c6fd2807SJeff Garzik writel(tmp, port_mmio + 0x310); 2077c6fd2807SJeff Garzik } 2078c6fd2807SJeff Garzik 2079c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2080c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2081c6fd2807SJeff Garzik 2082c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2083c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2084c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2085c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2086c6fd2807SJeff Garzik 2087c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2088c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2089c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2090c6fd2807SJeff Garzik m2 |= 0x0000900F; 2091c6fd2807SJeff Garzik } 2092c6fd2807SJeff Garzik 2093c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2094c6fd2807SJeff Garzik } 2095c6fd2807SJeff Garzik 2096c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 2097c6fd2807SJeff Garzik unsigned int port_no) 2098c6fd2807SJeff Garzik { 2099c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2100c6fd2807SJeff Garzik 2101c6fd2807SJeff Garzik writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2102c6fd2807SJeff Garzik 2103c6fd2807SJeff Garzik if (IS_60XX(hpriv)) { 2104c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2105c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2106c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2107c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2108c6fd2807SJeff Garzik } 2109c6fd2807SJeff Garzik 2110c6fd2807SJeff Garzik udelay(25); /* allow reset propagation */ 2111c6fd2807SJeff Garzik 2112c6fd2807SJeff Garzik /* Spec never mentions clearing the bit. Marvell's driver does 2113c6fd2807SJeff Garzik * clear the bit, however. 2114c6fd2807SJeff Garzik */ 2115c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2116c6fd2807SJeff Garzik 2117c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2118c6fd2807SJeff Garzik 2119c6fd2807SJeff Garzik if (IS_50XX(hpriv)) 2120c6fd2807SJeff Garzik mdelay(1); 2121c6fd2807SJeff Garzik } 2122c6fd2807SJeff Garzik 2123c6fd2807SJeff Garzik /** 2124*bdd4dddeSJeff Garzik * mv_phy_reset - Perform eDMA reset followed by COMRESET 2125c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2126c6fd2807SJeff Garzik * 2127c6fd2807SJeff Garzik * Part of this is taken from __sata_phy_reset and modified to 2128c6fd2807SJeff Garzik * not sleep since this routine gets called from interrupt level. 2129c6fd2807SJeff Garzik * 2130c6fd2807SJeff Garzik * LOCKING: 2131c6fd2807SJeff Garzik * Inherited from caller. This is coded to safe to call at 2132c6fd2807SJeff Garzik * interrupt level, i.e. it does not sleep. 2133c6fd2807SJeff Garzik */ 2134*bdd4dddeSJeff Garzik static void mv_phy_reset(struct ata_port *ap, unsigned int *class, 2135*bdd4dddeSJeff Garzik unsigned long deadline) 2136c6fd2807SJeff Garzik { 2137c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2138cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2139c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2140c6fd2807SJeff Garzik int retry = 5; 2141c6fd2807SJeff Garzik u32 sstatus; 2142c6fd2807SJeff Garzik 2143c6fd2807SJeff Garzik VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio); 2144c6fd2807SJeff Garzik 2145c6fd2807SJeff Garzik DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x " 2146c6fd2807SJeff Garzik "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS), 2147c6fd2807SJeff Garzik mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL)); 2148c6fd2807SJeff Garzik 2149c6fd2807SJeff Garzik /* Issue COMRESET via SControl */ 2150c6fd2807SJeff Garzik comreset_retry: 2151c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_CONTROL, 0x301); 2152*bdd4dddeSJeff Garzik msleep(1); 2153c6fd2807SJeff Garzik 2154c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_CONTROL, 0x300); 2155*bdd4dddeSJeff Garzik msleep(20); 2156c6fd2807SJeff Garzik 2157c6fd2807SJeff Garzik do { 2158c6fd2807SJeff Garzik sata_scr_read(ap, SCR_STATUS, &sstatus); 2159dd1dc802SJeff Garzik if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0)) 2160c6fd2807SJeff Garzik break; 2161c6fd2807SJeff Garzik 2162*bdd4dddeSJeff Garzik msleep(1); 2163c5d3e45aSJeff Garzik } while (time_before(jiffies, deadline)); 2164c6fd2807SJeff Garzik 2165c6fd2807SJeff Garzik /* work around errata */ 2166c6fd2807SJeff Garzik if (IS_60XX(hpriv) && 2167c6fd2807SJeff Garzik (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) && 2168c6fd2807SJeff Garzik (retry-- > 0)) 2169c6fd2807SJeff Garzik goto comreset_retry; 2170c6fd2807SJeff Garzik 2171c6fd2807SJeff Garzik DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x " 2172c6fd2807SJeff Garzik "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS), 2173c6fd2807SJeff Garzik mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL)); 2174c6fd2807SJeff Garzik 2175*bdd4dddeSJeff Garzik if (ata_port_offline(ap)) { 2176*bdd4dddeSJeff Garzik *class = ATA_DEV_NONE; 2177c6fd2807SJeff Garzik return; 2178c6fd2807SJeff Garzik } 2179c6fd2807SJeff Garzik 2180c6fd2807SJeff Garzik /* even after SStatus reflects that device is ready, 2181c6fd2807SJeff Garzik * it seems to take a while for link to be fully 2182c6fd2807SJeff Garzik * established (and thus Status no longer 0x80/0x7F), 2183c6fd2807SJeff Garzik * so we poll a bit for that, here. 2184c6fd2807SJeff Garzik */ 2185c6fd2807SJeff Garzik retry = 20; 2186c6fd2807SJeff Garzik while (1) { 2187c6fd2807SJeff Garzik u8 drv_stat = ata_check_status(ap); 2188c6fd2807SJeff Garzik if ((drv_stat != 0x80) && (drv_stat != 0x7f)) 2189c6fd2807SJeff Garzik break; 2190*bdd4dddeSJeff Garzik msleep(500); 2191c6fd2807SJeff Garzik if (retry-- <= 0) 2192c6fd2807SJeff Garzik break; 2193*bdd4dddeSJeff Garzik if (time_after(jiffies, deadline)) 2194*bdd4dddeSJeff Garzik break; 2195c6fd2807SJeff Garzik } 2196c6fd2807SJeff Garzik 2197*bdd4dddeSJeff Garzik /* FIXME: if we passed the deadline, the following 2198*bdd4dddeSJeff Garzik * code probably produces an invalid result 2199*bdd4dddeSJeff Garzik */ 2200c6fd2807SJeff Garzik 2201*bdd4dddeSJeff Garzik /* finally, read device signature from TF registers */ 2202*bdd4dddeSJeff Garzik *class = ata_dev_try_classify(ap, 0, NULL); 2203c6fd2807SJeff Garzik 2204c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2205c6fd2807SJeff Garzik 2206*bdd4dddeSJeff Garzik WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2207c6fd2807SJeff Garzik 2208c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 2209c6fd2807SJeff Garzik } 2210c6fd2807SJeff Garzik 2211*bdd4dddeSJeff Garzik static int mv_prereset(struct ata_port *ap, unsigned long deadline) 2212c6fd2807SJeff Garzik { 2213*bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2214*bdd4dddeSJeff Garzik struct ata_eh_context *ehc = &ap->eh_context; 2215*bdd4dddeSJeff Garzik int rc; 2216*bdd4dddeSJeff Garzik 2217*bdd4dddeSJeff Garzik rc = mv_stop_dma(ap); 2218*bdd4dddeSJeff Garzik if (rc) 2219*bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2220*bdd4dddeSJeff Garzik 2221*bdd4dddeSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) { 2222*bdd4dddeSJeff Garzik pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET; 2223*bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2224c6fd2807SJeff Garzik } 2225c6fd2807SJeff Garzik 2226*bdd4dddeSJeff Garzik /* if we're about to do hardreset, nothing more to do */ 2227*bdd4dddeSJeff Garzik if (ehc->i.action & ATA_EH_HARDRESET) 2228*bdd4dddeSJeff Garzik return 0; 2229*bdd4dddeSJeff Garzik 2230*bdd4dddeSJeff Garzik if (ata_port_online(ap)) 2231*bdd4dddeSJeff Garzik rc = ata_wait_ready(ap, deadline); 2232*bdd4dddeSJeff Garzik else 2233*bdd4dddeSJeff Garzik rc = -ENODEV; 2234*bdd4dddeSJeff Garzik 2235*bdd4dddeSJeff Garzik return rc; 2236*bdd4dddeSJeff Garzik } 2237*bdd4dddeSJeff Garzik 2238*bdd4dddeSJeff Garzik static int mv_hardreset(struct ata_port *ap, unsigned int *class, 2239*bdd4dddeSJeff Garzik unsigned long deadline) 2240*bdd4dddeSJeff Garzik { 2241*bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2242*bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2243*bdd4dddeSJeff Garzik 2244*bdd4dddeSJeff Garzik mv_stop_dma(ap); 2245*bdd4dddeSJeff Garzik 2246*bdd4dddeSJeff Garzik mv_channel_reset(hpriv, mmio, ap->port_no); 2247*bdd4dddeSJeff Garzik 2248*bdd4dddeSJeff Garzik mv_phy_reset(ap, class, deadline); 2249*bdd4dddeSJeff Garzik 2250*bdd4dddeSJeff Garzik return 0; 2251*bdd4dddeSJeff Garzik } 2252*bdd4dddeSJeff Garzik 2253*bdd4dddeSJeff Garzik static void mv_postreset(struct ata_port *ap, unsigned int *classes) 2254*bdd4dddeSJeff Garzik { 2255*bdd4dddeSJeff Garzik u32 serr; 2256*bdd4dddeSJeff Garzik 2257*bdd4dddeSJeff Garzik /* print link status */ 2258*bdd4dddeSJeff Garzik sata_print_link_status(ap); 2259*bdd4dddeSJeff Garzik 2260*bdd4dddeSJeff Garzik /* clear SError */ 2261*bdd4dddeSJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 2262*bdd4dddeSJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 2263*bdd4dddeSJeff Garzik 2264*bdd4dddeSJeff Garzik /* bail out if no device is present */ 2265*bdd4dddeSJeff Garzik if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) { 2266*bdd4dddeSJeff Garzik DPRINTK("EXIT, no device\n"); 2267*bdd4dddeSJeff Garzik return; 2268*bdd4dddeSJeff Garzik } 2269*bdd4dddeSJeff Garzik 2270*bdd4dddeSJeff Garzik /* set up device control */ 2271*bdd4dddeSJeff Garzik iowrite8(ap->ctl, ap->ioaddr.ctl_addr); 2272*bdd4dddeSJeff Garzik } 2273*bdd4dddeSJeff Garzik 2274*bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap) 2275*bdd4dddeSJeff Garzik { 2276*bdd4dddeSJeff Garzik ata_do_eh(ap, mv_prereset, ata_std_softreset, 2277*bdd4dddeSJeff Garzik mv_hardreset, mv_postreset); 2278*bdd4dddeSJeff Garzik } 2279*bdd4dddeSJeff Garzik 2280*bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc) 2281*bdd4dddeSJeff Garzik { 2282*bdd4dddeSJeff Garzik mv_stop_dma(qc->ap); 2283*bdd4dddeSJeff Garzik } 2284*bdd4dddeSJeff Garzik 2285*bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2286c6fd2807SJeff Garzik { 22870d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2288*bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2289*bdd4dddeSJeff Garzik u32 tmp, mask; 2290*bdd4dddeSJeff Garzik unsigned int shift; 2291c6fd2807SJeff Garzik 2292*bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2293c6fd2807SJeff Garzik 2294*bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2295*bdd4dddeSJeff Garzik if (hc > 0) 2296*bdd4dddeSJeff Garzik shift++; 2297c6fd2807SJeff Garzik 2298*bdd4dddeSJeff Garzik mask = 0x3 << shift; 2299c6fd2807SJeff Garzik 2300*bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 2301*bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2302*bdd4dddeSJeff Garzik writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2303c6fd2807SJeff Garzik } 2304*bdd4dddeSJeff Garzik 2305*bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2306*bdd4dddeSJeff Garzik { 2307*bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2308*bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2309*bdd4dddeSJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2310*bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2311*bdd4dddeSJeff Garzik u32 tmp, mask, hc_irq_cause; 2312*bdd4dddeSJeff Garzik unsigned int shift, hc_port_no = ap->port_no; 2313*bdd4dddeSJeff Garzik 2314*bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2315*bdd4dddeSJeff Garzik 2316*bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2317*bdd4dddeSJeff Garzik if (hc > 0) { 2318*bdd4dddeSJeff Garzik shift++; 2319*bdd4dddeSJeff Garzik hc_port_no -= 4; 2320*bdd4dddeSJeff Garzik } 2321*bdd4dddeSJeff Garzik 2322*bdd4dddeSJeff Garzik mask = 0x3 << shift; 2323*bdd4dddeSJeff Garzik 2324*bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2325*bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2326*bdd4dddeSJeff Garzik 2327*bdd4dddeSJeff Garzik /* clear pending irq events */ 2328*bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 2329*bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ 2330*bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ 2331*bdd4dddeSJeff Garzik writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2332*bdd4dddeSJeff Garzik 2333*bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 2334*bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2335*bdd4dddeSJeff Garzik writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2336c6fd2807SJeff Garzik } 2337c6fd2807SJeff Garzik 2338c6fd2807SJeff Garzik /** 2339c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2340c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2341c6fd2807SJeff Garzik * @port_mmio: base address of the port 2342c6fd2807SJeff Garzik * 2343c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2344c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2345c6fd2807SJeff Garzik * start of the port. 2346c6fd2807SJeff Garzik * 2347c6fd2807SJeff Garzik * LOCKING: 2348c6fd2807SJeff Garzik * Inherited from caller. 2349c6fd2807SJeff Garzik */ 2350c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2351c6fd2807SJeff Garzik { 23520d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2353c6fd2807SJeff Garzik unsigned serr_ofs; 2354c6fd2807SJeff Garzik 2355c6fd2807SJeff Garzik /* PIO related setup 2356c6fd2807SJeff Garzik */ 2357c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2358c6fd2807SJeff Garzik port->error_addr = 2359c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2360c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2361c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2362c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2363c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2364c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2365c6fd2807SJeff Garzik port->status_addr = 2366c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2367c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2368c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2369c6fd2807SJeff Garzik 2370c6fd2807SJeff Garzik /* unused: */ 23718d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2372c6fd2807SJeff Garzik 2373c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2374c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2375c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2376c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2377c6fd2807SJeff Garzik 2378c6fd2807SJeff Garzik /* unmask all EDMA error interrupts */ 2379c6fd2807SJeff Garzik writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2380c6fd2807SJeff Garzik 2381c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2382c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2383c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2384c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2385c6fd2807SJeff Garzik } 2386c6fd2807SJeff Garzik 23874447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2388c6fd2807SJeff Garzik { 23894447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 23904447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2391c6fd2807SJeff Garzik u8 rev_id; 2392c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2393c6fd2807SJeff Garzik 2394c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); 2395c6fd2807SJeff Garzik 2396c6fd2807SJeff Garzik switch(board_idx) { 2397c6fd2807SJeff Garzik case chip_5080: 2398c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2399c6fd2807SJeff Garzik hp_flags |= MV_HP_50XX; 2400c6fd2807SJeff Garzik 2401c6fd2807SJeff Garzik switch (rev_id) { 2402c6fd2807SJeff Garzik case 0x1: 2403c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2404c6fd2807SJeff Garzik break; 2405c6fd2807SJeff Garzik case 0x3: 2406c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2407c6fd2807SJeff Garzik break; 2408c6fd2807SJeff Garzik default: 2409c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2410c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2411c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2412c6fd2807SJeff Garzik break; 2413c6fd2807SJeff Garzik } 2414c6fd2807SJeff Garzik break; 2415c6fd2807SJeff Garzik 2416c6fd2807SJeff Garzik case chip_504x: 2417c6fd2807SJeff Garzik case chip_508x: 2418c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2419c6fd2807SJeff Garzik hp_flags |= MV_HP_50XX; 2420c6fd2807SJeff Garzik 2421c6fd2807SJeff Garzik switch (rev_id) { 2422c6fd2807SJeff Garzik case 0x0: 2423c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2424c6fd2807SJeff Garzik break; 2425c6fd2807SJeff Garzik case 0x3: 2426c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2427c6fd2807SJeff Garzik break; 2428c6fd2807SJeff Garzik default: 2429c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2430c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2431c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2432c6fd2807SJeff Garzik break; 2433c6fd2807SJeff Garzik } 2434c6fd2807SJeff Garzik break; 2435c6fd2807SJeff Garzik 2436c6fd2807SJeff Garzik case chip_604x: 2437c6fd2807SJeff Garzik case chip_608x: 2438c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2439c6fd2807SJeff Garzik 2440c6fd2807SJeff Garzik switch (rev_id) { 2441c6fd2807SJeff Garzik case 0x7: 2442c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2443c6fd2807SJeff Garzik break; 2444c6fd2807SJeff Garzik case 0x9: 2445c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2446c6fd2807SJeff Garzik break; 2447c6fd2807SJeff Garzik default: 2448c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2449c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2450c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2451c6fd2807SJeff Garzik break; 2452c6fd2807SJeff Garzik } 2453c6fd2807SJeff Garzik break; 2454c6fd2807SJeff Garzik 2455c6fd2807SJeff Garzik case chip_7042: 2456c6fd2807SJeff Garzik case chip_6042: 2457c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2458c6fd2807SJeff Garzik 2459c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2460c6fd2807SJeff Garzik 2461c6fd2807SJeff Garzik switch (rev_id) { 2462c6fd2807SJeff Garzik case 0x0: 2463c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2464c6fd2807SJeff Garzik break; 2465c6fd2807SJeff Garzik case 0x1: 2466c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2467c6fd2807SJeff Garzik break; 2468c6fd2807SJeff Garzik default: 2469c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2470c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2471c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2472c6fd2807SJeff Garzik break; 2473c6fd2807SJeff Garzik } 2474c6fd2807SJeff Garzik break; 2475c6fd2807SJeff Garzik 2476c6fd2807SJeff Garzik default: 2477c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx); 2478c6fd2807SJeff Garzik return 1; 2479c6fd2807SJeff Garzik } 2480c6fd2807SJeff Garzik 2481c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 2482c6fd2807SJeff Garzik 2483c6fd2807SJeff Garzik return 0; 2484c6fd2807SJeff Garzik } 2485c6fd2807SJeff Garzik 2486c6fd2807SJeff Garzik /** 2487c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 24884447d351STejun Heo * @host: ATA host to initialize 24894447d351STejun Heo * @board_idx: controller index 2490c6fd2807SJeff Garzik * 2491c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2492c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2493c6fd2807SJeff Garzik * 2494c6fd2807SJeff Garzik * LOCKING: 2495c6fd2807SJeff Garzik * Inherited from caller. 2496c6fd2807SJeff Garzik */ 24974447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2498c6fd2807SJeff Garzik { 2499c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 25004447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 25014447d351STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 25024447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2503c6fd2807SJeff Garzik 2504c6fd2807SJeff Garzik /* global interrupt mask */ 2505c6fd2807SJeff Garzik writel(0, mmio + HC_MAIN_IRQ_MASK_OFS); 2506c6fd2807SJeff Garzik 25074447d351STejun Heo rc = mv_chip_id(host, board_idx); 2508c6fd2807SJeff Garzik if (rc) 2509c6fd2807SJeff Garzik goto done; 2510c6fd2807SJeff Garzik 25114447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2512c6fd2807SJeff Garzik 25134447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2514c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2515c6fd2807SJeff Garzik 2516c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2517c6fd2807SJeff Garzik if (rc) 2518c6fd2807SJeff Garzik goto done; 2519c6fd2807SJeff Garzik 2520c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 2521c6fd2807SJeff Garzik hpriv->ops->reset_bus(pdev, mmio); 2522c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2523c6fd2807SJeff Garzik 25244447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2525c6fd2807SJeff Garzik if (IS_60XX(hpriv)) { 2526c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2527c6fd2807SJeff Garzik 2528c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2529c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2530c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2531c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2532c6fd2807SJeff Garzik } 2533c6fd2807SJeff Garzik 2534c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port); 2535c6fd2807SJeff Garzik } 2536c6fd2807SJeff Garzik 25374447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2538c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 25394447d351STejun Heo mv_port_init(&host->ports[port]->ioaddr, port_mmio); 2540c6fd2807SJeff Garzik } 2541c6fd2807SJeff Garzik 2542c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2543c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2544c6fd2807SJeff Garzik 2545c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2546c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2547c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2548c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2549c6fd2807SJeff Garzik 2550c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2551c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2552c6fd2807SJeff Garzik } 2553c6fd2807SJeff Garzik 2554c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 2555c6fd2807SJeff Garzik writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); 2556c6fd2807SJeff Garzik 2557c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 2558c6fd2807SJeff Garzik writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS); 2559fb621e2fSJeff Garzik 2560fb621e2fSJeff Garzik if (IS_50XX(hpriv)) 2561fb621e2fSJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS); 2562fb621e2fSJeff Garzik else 2563c6fd2807SJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS); 2564c6fd2807SJeff Garzik 2565c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2566c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 2567c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_CAUSE_OFS), 2568c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_MASK_OFS), 2569c6fd2807SJeff Garzik readl(mmio + PCI_IRQ_CAUSE_OFS), 2570c6fd2807SJeff Garzik readl(mmio + PCI_IRQ_MASK_OFS)); 2571c6fd2807SJeff Garzik 2572c6fd2807SJeff Garzik done: 2573c6fd2807SJeff Garzik return rc; 2574c6fd2807SJeff Garzik } 2575c6fd2807SJeff Garzik 2576c6fd2807SJeff Garzik /** 2577c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 25784447d351STejun Heo * @host: ATA host to print info about 2579c6fd2807SJeff Garzik * 2580c6fd2807SJeff Garzik * FIXME: complete this. 2581c6fd2807SJeff Garzik * 2582c6fd2807SJeff Garzik * LOCKING: 2583c6fd2807SJeff Garzik * Inherited from caller. 2584c6fd2807SJeff Garzik */ 25854447d351STejun Heo static void mv_print_info(struct ata_host *host) 2586c6fd2807SJeff Garzik { 25874447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 25884447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2589c6fd2807SJeff Garzik u8 rev_id, scc; 2590c1e4fe71SJeff Garzik const char *scc_s, *gen; 2591c6fd2807SJeff Garzik 2592c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 2593c6fd2807SJeff Garzik * what errata to workaround 2594c6fd2807SJeff Garzik */ 2595c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); 2596c6fd2807SJeff Garzik 2597c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 2598c6fd2807SJeff Garzik if (scc == 0) 2599c6fd2807SJeff Garzik scc_s = "SCSI"; 2600c6fd2807SJeff Garzik else if (scc == 0x01) 2601c6fd2807SJeff Garzik scc_s = "RAID"; 2602c6fd2807SJeff Garzik else 2603c1e4fe71SJeff Garzik scc_s = "?"; 2604c1e4fe71SJeff Garzik 2605c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 2606c1e4fe71SJeff Garzik gen = "I"; 2607c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 2608c1e4fe71SJeff Garzik gen = "II"; 2609c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 2610c1e4fe71SJeff Garzik gen = "IIE"; 2611c1e4fe71SJeff Garzik else 2612c1e4fe71SJeff Garzik gen = "?"; 2613c6fd2807SJeff Garzik 2614c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 2615c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 2616c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 2617c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 2618c6fd2807SJeff Garzik } 2619c6fd2807SJeff Garzik 2620c6fd2807SJeff Garzik /** 2621c6fd2807SJeff Garzik * mv_init_one - handle a positive probe of a Marvell host 2622c6fd2807SJeff Garzik * @pdev: PCI device found 2623c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 2624c6fd2807SJeff Garzik * 2625c6fd2807SJeff Garzik * LOCKING: 2626c6fd2807SJeff Garzik * Inherited from caller. 2627c6fd2807SJeff Garzik */ 2628c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 2629c6fd2807SJeff Garzik { 2630c6fd2807SJeff Garzik static int printed_version = 0; 2631c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 26324447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 26334447d351STejun Heo struct ata_host *host; 26344447d351STejun Heo struct mv_host_priv *hpriv; 26354447d351STejun Heo int n_ports, rc; 2636c6fd2807SJeff Garzik 2637c6fd2807SJeff Garzik if (!printed_version++) 2638c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2639c6fd2807SJeff Garzik 26404447d351STejun Heo /* allocate host */ 26414447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 26424447d351STejun Heo 26434447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 26444447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 26454447d351STejun Heo if (!host || !hpriv) 26464447d351STejun Heo return -ENOMEM; 26474447d351STejun Heo host->private_data = hpriv; 26484447d351STejun Heo 26494447d351STejun Heo /* acquire resources */ 265024dc5f33STejun Heo rc = pcim_enable_device(pdev); 265124dc5f33STejun Heo if (rc) 2652c6fd2807SJeff Garzik return rc; 2653c6fd2807SJeff Garzik 26540d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 26550d5ff566STejun Heo if (rc == -EBUSY) 265624dc5f33STejun Heo pcim_pin_device(pdev); 26570d5ff566STejun Heo if (rc) 265824dc5f33STejun Heo return rc; 26594447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 2660c6fd2807SJeff Garzik 2661d88184fbSJeff Garzik rc = pci_go_64(pdev); 2662d88184fbSJeff Garzik if (rc) 2663d88184fbSJeff Garzik return rc; 2664d88184fbSJeff Garzik 2665c6fd2807SJeff Garzik /* initialize adapter */ 26664447d351STejun Heo rc = mv_init_host(host, board_idx); 266724dc5f33STejun Heo if (rc) 266824dc5f33STejun Heo return rc; 2669c6fd2807SJeff Garzik 2670c6fd2807SJeff Garzik /* Enable interrupts */ 26716a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 2672c6fd2807SJeff Garzik pci_intx(pdev, 1); 2673c6fd2807SJeff Garzik 2674c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 26754447d351STejun Heo mv_print_info(host); 2676c6fd2807SJeff Garzik 26774447d351STejun Heo pci_set_master(pdev); 26784537deb5SJeff Garzik pci_set_mwi(pdev); 26794447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 2680c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 2681c6fd2807SJeff Garzik } 2682c6fd2807SJeff Garzik 2683c6fd2807SJeff Garzik static int __init mv_init(void) 2684c6fd2807SJeff Garzik { 2685c6fd2807SJeff Garzik return pci_register_driver(&mv_pci_driver); 2686c6fd2807SJeff Garzik } 2687c6fd2807SJeff Garzik 2688c6fd2807SJeff Garzik static void __exit mv_exit(void) 2689c6fd2807SJeff Garzik { 2690c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 2691c6fd2807SJeff Garzik } 2692c6fd2807SJeff Garzik 2693c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 2694c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 2695c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 2696c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 2697c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 2698c6fd2807SJeff Garzik 2699c6fd2807SJeff Garzik module_param(msi, int, 0444); 2700c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 2701c6fd2807SJeff Garzik 2702c6fd2807SJeff Garzik module_init(mv_init); 2703c6fd2807SJeff Garzik module_exit(mv_exit); 2704