1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 6c6fd2807SJeff Garzik * 7c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 8c6fd2807SJeff Garzik * 9c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 10c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 11c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 14c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c6fd2807SJeff Garzik * GNU General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 19c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 20c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik */ 23c6fd2807SJeff Garzik 244a05e209SJeff Garzik /* 254a05e209SJeff Garzik sata_mv TODO list: 264a05e209SJeff Garzik 274a05e209SJeff Garzik 1) Needs a full errata audit for all chipsets. I implemented most 284a05e209SJeff Garzik of the errata workarounds found in the Marvell vendor driver, but 294a05e209SJeff Garzik I distinctly remember a couple workarounds (one related to PCI-X) 304a05e209SJeff Garzik are still needed. 314a05e209SJeff Garzik 324a05e209SJeff Garzik 4) Add NCQ support (easy to intermediate, once new-EH support appears) 334a05e209SJeff Garzik 344a05e209SJeff Garzik 5) Investigate problems with PCI Message Signalled Interrupts (MSI). 354a05e209SJeff Garzik 364a05e209SJeff Garzik 6) Add port multiplier support (intermediate) 374a05e209SJeff Garzik 384a05e209SJeff Garzik 8) Develop a low-power-consumption strategy, and implement it. 394a05e209SJeff Garzik 404a05e209SJeff Garzik 9) [Experiment, low priority] See if ATAPI can be supported using 414a05e209SJeff Garzik "unknown FIS" or "vendor-specific FIS" support, or something creative 424a05e209SJeff Garzik like that. 434a05e209SJeff Garzik 444a05e209SJeff Garzik 10) [Experiment, low priority] Investigate interrupt coalescing. 454a05e209SJeff Garzik Quite often, especially with PCI Message Signalled Interrupts (MSI), 464a05e209SJeff Garzik the overhead reduced by interrupt mitigation is quite often not 474a05e209SJeff Garzik worth the latency cost. 484a05e209SJeff Garzik 494a05e209SJeff Garzik 11) [Experiment, Marvell value added] Is it possible to use target 504a05e209SJeff Garzik mode to cross-connect two Linux boxes with Marvell cards? If so, 514a05e209SJeff Garzik creating LibATA target mode support would be very interesting. 524a05e209SJeff Garzik 534a05e209SJeff Garzik Target mode, for those without docs, is the ability to directly 544a05e209SJeff Garzik connect two SATA controllers. 554a05e209SJeff Garzik 564a05e209SJeff Garzik 13) Verify that 7042 is fully supported. I only have a 6042. 574a05e209SJeff Garzik 584a05e209SJeff Garzik */ 594a05e209SJeff Garzik 604a05e209SJeff Garzik 61c6fd2807SJeff Garzik #include <linux/kernel.h> 62c6fd2807SJeff Garzik #include <linux/module.h> 63c6fd2807SJeff Garzik #include <linux/pci.h> 64c6fd2807SJeff Garzik #include <linux/init.h> 65c6fd2807SJeff Garzik #include <linux/blkdev.h> 66c6fd2807SJeff Garzik #include <linux/delay.h> 67c6fd2807SJeff Garzik #include <linux/interrupt.h> 68c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 69c6fd2807SJeff Garzik #include <linux/device.h> 70c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 71c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 72c6fd2807SJeff Garzik #include <linux/libata.h> 73c6fd2807SJeff Garzik 74c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 752a3103ceSJeff Garzik #define DRV_VERSION "1.0" 76c6fd2807SJeff Garzik 77c6fd2807SJeff Garzik enum { 78c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 79c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 80c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 81c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 82c6fd2807SJeff Garzik 83c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 84c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 85c6fd2807SJeff Garzik 86c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 87c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 88c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 91c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 92c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 93c6fd2807SJeff Garzik 94c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 95c6fd2807SJeff Garzik MV_FLASH_CTL = 0x1046c, 96c6fd2807SJeff Garzik MV_GPIO_PORT_CTL = 0x104f0, 97c6fd2807SJeff Garzik MV_RESET_CFG = 0x180d8, 98c6fd2807SJeff Garzik 99c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 100c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 101c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 102c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 103c6fd2807SJeff Garzik 104c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 105c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 106c6fd2807SJeff Garzik 107c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 108c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 109c6fd2807SJeff Garzik * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB 110c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 111c6fd2807SJeff Garzik */ 112c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 113c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 114c6fd2807SJeff Garzik MV_MAX_SG_CT = 176, 115c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 116c6fd2807SJeff Garzik MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ), 117c6fd2807SJeff Garzik 118c6fd2807SJeff Garzik MV_PORTS_PER_HC = 4, 119c6fd2807SJeff Garzik /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ 120c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 121c6fd2807SJeff Garzik /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ 122c6fd2807SJeff Garzik MV_PORT_MASK = 3, 123c6fd2807SJeff Garzik 124c6fd2807SJeff Garzik /* Host Flags */ 125c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 126c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 127c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 128bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 129bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 130c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 131c6fd2807SJeff Garzik 132c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 133c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 134c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 135c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 136c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 137c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 138c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 139c6fd2807SJeff Garzik 140c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 141c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 142c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 143c6fd2807SJeff Garzik 144c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 145c6fd2807SJeff Garzik 146c6fd2807SJeff Garzik /* PCI interface registers */ 147c6fd2807SJeff Garzik 148c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 149c6fd2807SJeff Garzik 150c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 151c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 152c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 153c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 154c6fd2807SJeff Garzik 155c6fd2807SJeff Garzik MV_PCI_MODE = 0xd00, 156c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 157c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 158c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 159c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 160c6fd2807SJeff Garzik MV_PCI_XBAR_TMOUT = 0x1d04, 161c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 162c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 163c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 164c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 165c6fd2807SJeff Garzik 166c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 167c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 168c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 169c6fd2807SJeff Garzik 170c6fd2807SJeff Garzik HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 171c6fd2807SJeff Garzik HC_MAIN_IRQ_MASK_OFS = 0x1d64, 172c6fd2807SJeff Garzik PORT0_ERR = (1 << 0), /* shift by port # */ 173c6fd2807SJeff Garzik PORT0_DONE = (1 << 1), /* shift by port # */ 174c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 175c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 176c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 177c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 178c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 179fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 180fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 181c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 182c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 183c6fd2807SJeff Garzik SELF_INT = (1 << 23), 184c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 185c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 186fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 187c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 188c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 189c6fd2807SJeff Garzik HC_MAIN_RSVD), 190fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 191fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 192c6fd2807SJeff Garzik 193c6fd2807SJeff Garzik /* SATAHC registers */ 194c6fd2807SJeff Garzik HC_CFG_OFS = 0, 195c6fd2807SJeff Garzik 196c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 197c6fd2807SJeff Garzik CRPB_DMA_DONE = (1 << 0), /* shift by port # */ 198c6fd2807SJeff Garzik HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ 199c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 200c6fd2807SJeff Garzik 201c6fd2807SJeff Garzik /* Shadow block registers */ 202c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 203c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 204c6fd2807SJeff Garzik 205c6fd2807SJeff Garzik /* SATA registers */ 206c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 207c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 208c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 209c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 210c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 211c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 212c6fd2807SJeff Garzik MV5_LT_MODE = 0x30, 213c6fd2807SJeff Garzik MV5_PHY_CTL = 0x0C, 214c6fd2807SJeff Garzik SATA_INTERFACE_CTL = 0x050, 215c6fd2807SJeff Garzik 216c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 217c6fd2807SJeff Garzik 218c6fd2807SJeff Garzik /* Port registers */ 219c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 220c6fd2807SJeff Garzik EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */ 221c6fd2807SJeff Garzik EDMA_CFG_NCQ = (1 << 5), 222c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 223c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 224c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 225c6fd2807SJeff Garzik 226c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 227c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2286c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2296c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2306c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2316c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2326c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2336c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 234c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 235c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2366c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 237c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2386c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2396c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2406c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2416c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 2426c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 243c6fd2807SJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), 2446c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 2456c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 2466c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 2476c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 248c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 249c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 250bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 251bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 252bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 253bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 254bdd4dddeSJeff Garzik EDMA_ERR_SERR | 255bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 2566c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 257bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 258bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 259bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 260bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 261c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 262c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 263bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 264bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 265bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 266bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 267bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 268bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 269bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 270bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 2716c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 272bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 273bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 274bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 275c6fd2807SJeff Garzik 276c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 277c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 278c6fd2807SJeff Garzik 279c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 280c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 281c6fd2807SJeff Garzik 282c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 283c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 284c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 285c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 286c6fd2807SJeff Garzik 2870ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 2880ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 2890ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 2900ea9e179SJeff Garzik ATA_RST = (1 << 2), /* reset trans/link/phy */ 291c6fd2807SJeff Garzik 292c6fd2807SJeff Garzik EDMA_IORDY_TMOUT = 0x34, 293c6fd2807SJeff Garzik EDMA_ARB_CFG = 0x38, 294c6fd2807SJeff Garzik 295c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 296c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 297c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 298c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 299c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 300c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 301c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3020ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3030ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3040ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 305c6fd2807SJeff Garzik 306c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3070ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 3080ea9e179SJeff Garzik MV_PP_FLAG_HAD_A_RESET = (1 << 2), /* 1st hard reset complete? */ 309c6fd2807SJeff Garzik }; 310c6fd2807SJeff Garzik 311ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 312ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 313c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 314c6fd2807SJeff Garzik 315c6fd2807SJeff Garzik enum { 316*baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 317*baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 318*baf14aa1SJeff Garzik */ 319*baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 320c6fd2807SJeff Garzik 3210ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3220ea9e179SJeff Garzik * of EDMA request queue DMA address 3230ea9e179SJeff Garzik */ 324c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 325c6fd2807SJeff Garzik 3260ea9e179SJeff Garzik /* ditto, for response queue */ 327c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 328c6fd2807SJeff Garzik }; 329c6fd2807SJeff Garzik 330c6fd2807SJeff Garzik enum chip_type { 331c6fd2807SJeff Garzik chip_504x, 332c6fd2807SJeff Garzik chip_508x, 333c6fd2807SJeff Garzik chip_5080, 334c6fd2807SJeff Garzik chip_604x, 335c6fd2807SJeff Garzik chip_608x, 336c6fd2807SJeff Garzik chip_6042, 337c6fd2807SJeff Garzik chip_7042, 338c6fd2807SJeff Garzik }; 339c6fd2807SJeff Garzik 340c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 341c6fd2807SJeff Garzik struct mv_crqb { 342c6fd2807SJeff Garzik __le32 sg_addr; 343c6fd2807SJeff Garzik __le32 sg_addr_hi; 344c6fd2807SJeff Garzik __le16 ctrl_flags; 345c6fd2807SJeff Garzik __le16 ata_cmd[11]; 346c6fd2807SJeff Garzik }; 347c6fd2807SJeff Garzik 348c6fd2807SJeff Garzik struct mv_crqb_iie { 349c6fd2807SJeff Garzik __le32 addr; 350c6fd2807SJeff Garzik __le32 addr_hi; 351c6fd2807SJeff Garzik __le32 flags; 352c6fd2807SJeff Garzik __le32 len; 353c6fd2807SJeff Garzik __le32 ata_cmd[4]; 354c6fd2807SJeff Garzik }; 355c6fd2807SJeff Garzik 356c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 357c6fd2807SJeff Garzik struct mv_crpb { 358c6fd2807SJeff Garzik __le16 id; 359c6fd2807SJeff Garzik __le16 flags; 360c6fd2807SJeff Garzik __le32 tmstmp; 361c6fd2807SJeff Garzik }; 362c6fd2807SJeff Garzik 363c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 364c6fd2807SJeff Garzik struct mv_sg { 365c6fd2807SJeff Garzik __le32 addr; 366c6fd2807SJeff Garzik __le32 flags_size; 367c6fd2807SJeff Garzik __le32 addr_hi; 368c6fd2807SJeff Garzik __le32 reserved; 369c6fd2807SJeff Garzik }; 370c6fd2807SJeff Garzik 371c6fd2807SJeff Garzik struct mv_port_priv { 372c6fd2807SJeff Garzik struct mv_crqb *crqb; 373c6fd2807SJeff Garzik dma_addr_t crqb_dma; 374c6fd2807SJeff Garzik struct mv_crpb *crpb; 375c6fd2807SJeff Garzik dma_addr_t crpb_dma; 376c6fd2807SJeff Garzik struct mv_sg *sg_tbl; 377c6fd2807SJeff Garzik dma_addr_t sg_tbl_dma; 378bdd4dddeSJeff Garzik 379bdd4dddeSJeff Garzik unsigned int req_idx; 380bdd4dddeSJeff Garzik unsigned int resp_idx; 381bdd4dddeSJeff Garzik 382c6fd2807SJeff Garzik u32 pp_flags; 383c6fd2807SJeff Garzik }; 384c6fd2807SJeff Garzik 385c6fd2807SJeff Garzik struct mv_port_signal { 386c6fd2807SJeff Garzik u32 amps; 387c6fd2807SJeff Garzik u32 pre; 388c6fd2807SJeff Garzik }; 389c6fd2807SJeff Garzik 390c6fd2807SJeff Garzik struct mv_host_priv; 391c6fd2807SJeff Garzik struct mv_hw_ops { 392c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 393c6fd2807SJeff Garzik unsigned int port); 394c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 395c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 396c6fd2807SJeff Garzik void __iomem *mmio); 397c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 398c6fd2807SJeff Garzik unsigned int n_hc); 399c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 400c6fd2807SJeff Garzik void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio); 401c6fd2807SJeff Garzik }; 402c6fd2807SJeff Garzik 403c6fd2807SJeff Garzik struct mv_host_priv { 404c6fd2807SJeff Garzik u32 hp_flags; 405c6fd2807SJeff Garzik struct mv_port_signal signal[8]; 406c6fd2807SJeff Garzik const struct mv_hw_ops *ops; 407c6fd2807SJeff Garzik }; 408c6fd2807SJeff Garzik 409c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap); 410da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 411da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 412da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 413da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 414c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 415c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 416c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 417c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 418c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 419bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap); 420bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc); 421bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 422bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 423c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 424c6fd2807SJeff Garzik 425c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 426c6fd2807SJeff Garzik unsigned int port); 427c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 428c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 429c6fd2807SJeff Garzik void __iomem *mmio); 430c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 431c6fd2807SJeff Garzik unsigned int n_hc); 432c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 433c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio); 434c6fd2807SJeff Garzik 435c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 436c6fd2807SJeff Garzik unsigned int port); 437c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 438c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 439c6fd2807SJeff Garzik void __iomem *mmio); 440c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 441c6fd2807SJeff Garzik unsigned int n_hc); 442c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 443c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio); 444c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 445c6fd2807SJeff Garzik unsigned int port_no); 446c6fd2807SJeff Garzik 447c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 448c6fd2807SJeff Garzik .module = THIS_MODULE, 449c6fd2807SJeff Garzik .name = DRV_NAME, 450c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 451c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 452c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 453c5d3e45aSJeff Garzik .this_id = ATA_SHT_THIS_ID, 454*baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 455c5d3e45aSJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 456c5d3e45aSJeff Garzik .emulated = ATA_SHT_EMULATED, 457c5d3e45aSJeff Garzik .use_clustering = 1, 458c5d3e45aSJeff Garzik .proc_name = DRV_NAME, 459c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 460c5d3e45aSJeff Garzik .slave_configure = ata_scsi_slave_config, 461c5d3e45aSJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 462c5d3e45aSJeff Garzik .bios_param = ata_std_bios_param, 463c5d3e45aSJeff Garzik }; 464c5d3e45aSJeff Garzik 465c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 466c5d3e45aSJeff Garzik .module = THIS_MODULE, 467c5d3e45aSJeff Garzik .name = DRV_NAME, 468c5d3e45aSJeff Garzik .ioctl = ata_scsi_ioctl, 469c5d3e45aSJeff Garzik .queuecommand = ata_scsi_queuecmd, 470c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 471c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 472*baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 473c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 474c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 475d88184fbSJeff Garzik .use_clustering = 1, 476c6fd2807SJeff Garzik .proc_name = DRV_NAME, 477c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 478c6fd2807SJeff Garzik .slave_configure = ata_scsi_slave_config, 479c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 480c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 481c6fd2807SJeff Garzik }; 482c6fd2807SJeff Garzik 483c6fd2807SJeff Garzik static const struct ata_port_operations mv5_ops = { 484c6fd2807SJeff Garzik .port_disable = ata_port_disable, 485c6fd2807SJeff Garzik 486c6fd2807SJeff Garzik .tf_load = ata_tf_load, 487c6fd2807SJeff Garzik .tf_read = ata_tf_read, 488c6fd2807SJeff Garzik .check_status = ata_check_status, 489c6fd2807SJeff Garzik .exec_command = ata_exec_command, 490c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 491c6fd2807SJeff Garzik 492cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 493c6fd2807SJeff Garzik 494c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 495c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 4960d5ff566STejun Heo .data_xfer = ata_data_xfer, 497c6fd2807SJeff Garzik 498c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 499246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 500246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 501c6fd2807SJeff Garzik 502bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 503bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 504bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 505bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 506bdd4dddeSJeff Garzik 507c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 508c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 509c6fd2807SJeff Garzik 510c6fd2807SJeff Garzik .port_start = mv_port_start, 511c6fd2807SJeff Garzik .port_stop = mv_port_stop, 512c6fd2807SJeff Garzik }; 513c6fd2807SJeff Garzik 514c6fd2807SJeff Garzik static const struct ata_port_operations mv6_ops = { 515c6fd2807SJeff Garzik .port_disable = ata_port_disable, 516c6fd2807SJeff Garzik 517c6fd2807SJeff Garzik .tf_load = ata_tf_load, 518c6fd2807SJeff Garzik .tf_read = ata_tf_read, 519c6fd2807SJeff Garzik .check_status = ata_check_status, 520c6fd2807SJeff Garzik .exec_command = ata_exec_command, 521c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 522c6fd2807SJeff Garzik 523cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 524c6fd2807SJeff Garzik 525c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 526c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5270d5ff566STejun Heo .data_xfer = ata_data_xfer, 528c6fd2807SJeff Garzik 529c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 530246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 531246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 532c6fd2807SJeff Garzik 533bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 534bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 535bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 536bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 537bdd4dddeSJeff Garzik 538c6fd2807SJeff Garzik .scr_read = mv_scr_read, 539c6fd2807SJeff Garzik .scr_write = mv_scr_write, 540c6fd2807SJeff Garzik 541c6fd2807SJeff Garzik .port_start = mv_port_start, 542c6fd2807SJeff Garzik .port_stop = mv_port_stop, 543c6fd2807SJeff Garzik }; 544c6fd2807SJeff Garzik 545c6fd2807SJeff Garzik static const struct ata_port_operations mv_iie_ops = { 546c6fd2807SJeff Garzik .port_disable = ata_port_disable, 547c6fd2807SJeff Garzik 548c6fd2807SJeff Garzik .tf_load = ata_tf_load, 549c6fd2807SJeff Garzik .tf_read = ata_tf_read, 550c6fd2807SJeff Garzik .check_status = ata_check_status, 551c6fd2807SJeff Garzik .exec_command = ata_exec_command, 552c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 553c6fd2807SJeff Garzik 554cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 555c6fd2807SJeff Garzik 556c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 557c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5580d5ff566STejun Heo .data_xfer = ata_data_xfer, 559c6fd2807SJeff Garzik 560c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 561246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 562246ce3b6SAkira Iguchi .irq_ack = ata_irq_ack, 563c6fd2807SJeff Garzik 564bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 565bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 566bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 567bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 568bdd4dddeSJeff Garzik 569c6fd2807SJeff Garzik .scr_read = mv_scr_read, 570c6fd2807SJeff Garzik .scr_write = mv_scr_write, 571c6fd2807SJeff Garzik 572c6fd2807SJeff Garzik .port_start = mv_port_start, 573c6fd2807SJeff Garzik .port_stop = mv_port_stop, 574c6fd2807SJeff Garzik }; 575c6fd2807SJeff Garzik 576c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 577c6fd2807SJeff Garzik { /* chip_504x */ 578cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 579c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 580bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 581c6fd2807SJeff Garzik .port_ops = &mv5_ops, 582c6fd2807SJeff Garzik }, 583c6fd2807SJeff Garzik { /* chip_508x */ 584c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 585c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 586bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 587c6fd2807SJeff Garzik .port_ops = &mv5_ops, 588c6fd2807SJeff Garzik }, 589c6fd2807SJeff Garzik { /* chip_5080 */ 590c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 591c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 592bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 593c6fd2807SJeff Garzik .port_ops = &mv5_ops, 594c6fd2807SJeff Garzik }, 595c6fd2807SJeff Garzik { /* chip_604x */ 596c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 597c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 598bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 599c6fd2807SJeff Garzik .port_ops = &mv6_ops, 600c6fd2807SJeff Garzik }, 601c6fd2807SJeff Garzik { /* chip_608x */ 602c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 603c5d3e45aSJeff Garzik MV_FLAG_DUAL_HC, 604c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 605bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 606c6fd2807SJeff Garzik .port_ops = &mv6_ops, 607c6fd2807SJeff Garzik }, 608c6fd2807SJeff Garzik { /* chip_6042 */ 609c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 610c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 611bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 612c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 613c6fd2807SJeff Garzik }, 614c6fd2807SJeff Garzik { /* chip_7042 */ 615c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 616c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 617bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 618c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 619c6fd2807SJeff Garzik }, 620c6fd2807SJeff Garzik }; 621c6fd2807SJeff Garzik 622c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6232d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6242d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6252d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6262d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 627cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 628cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 629cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 630c6fd2807SJeff Garzik 6312d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6322d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6332d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6342d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6352d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 636c6fd2807SJeff Garzik 6372d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6382d2744fcSJeff Garzik 639d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 640d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 641d9f9c6bcSFlorian Attenberger 642e93f09dcSOlof Johansson { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 643e93f09dcSOlof Johansson 6446a3d586dSMorrison, Tom /* add Marvell 7042 support */ 6456a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6466a3d586dSMorrison, Tom 647c6fd2807SJeff Garzik { } /* terminate list */ 648c6fd2807SJeff Garzik }; 649c6fd2807SJeff Garzik 650c6fd2807SJeff Garzik static struct pci_driver mv_pci_driver = { 651c6fd2807SJeff Garzik .name = DRV_NAME, 652c6fd2807SJeff Garzik .id_table = mv_pci_tbl, 653c6fd2807SJeff Garzik .probe = mv_init_one, 654c6fd2807SJeff Garzik .remove = ata_pci_remove_one, 655c6fd2807SJeff Garzik }; 656c6fd2807SJeff Garzik 657c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 658c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 659c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 660c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 661c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 662c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 663c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 664c6fd2807SJeff Garzik }; 665c6fd2807SJeff Garzik 666c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 667c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 668c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 669c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 670c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 671c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 672c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 673c6fd2807SJeff Garzik }; 674c6fd2807SJeff Garzik 675c6fd2807SJeff Garzik /* 676c6fd2807SJeff Garzik * module options 677c6fd2807SJeff Garzik */ 678c6fd2807SJeff Garzik static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 679c6fd2807SJeff Garzik 680c6fd2807SJeff Garzik 681d88184fbSJeff Garzik /* move to PCI layer or libata core? */ 682d88184fbSJeff Garzik static int pci_go_64(struct pci_dev *pdev) 683d88184fbSJeff Garzik { 684d88184fbSJeff Garzik int rc; 685d88184fbSJeff Garzik 686d88184fbSJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 687d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 688d88184fbSJeff Garzik if (rc) { 689d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 690d88184fbSJeff Garzik if (rc) { 691d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 692d88184fbSJeff Garzik "64-bit DMA enable failed\n"); 693d88184fbSJeff Garzik return rc; 694d88184fbSJeff Garzik } 695d88184fbSJeff Garzik } 696d88184fbSJeff Garzik } else { 697d88184fbSJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 698d88184fbSJeff Garzik if (rc) { 699d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 700d88184fbSJeff Garzik "32-bit DMA enable failed\n"); 701d88184fbSJeff Garzik return rc; 702d88184fbSJeff Garzik } 703d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 704d88184fbSJeff Garzik if (rc) { 705d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 706d88184fbSJeff Garzik "32-bit consistent DMA enable failed\n"); 707d88184fbSJeff Garzik return rc; 708d88184fbSJeff Garzik } 709d88184fbSJeff Garzik } 710d88184fbSJeff Garzik 711d88184fbSJeff Garzik return rc; 712d88184fbSJeff Garzik } 713d88184fbSJeff Garzik 714c6fd2807SJeff Garzik /* 715c6fd2807SJeff Garzik * Functions 716c6fd2807SJeff Garzik */ 717c6fd2807SJeff Garzik 718c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 719c6fd2807SJeff Garzik { 720c6fd2807SJeff Garzik writel(data, addr); 721c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 722c6fd2807SJeff Garzik } 723c6fd2807SJeff Garzik 724c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 725c6fd2807SJeff Garzik { 726c6fd2807SJeff Garzik return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 727c6fd2807SJeff Garzik } 728c6fd2807SJeff Garzik 729c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 730c6fd2807SJeff Garzik { 731c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 732c6fd2807SJeff Garzik } 733c6fd2807SJeff Garzik 734c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 735c6fd2807SJeff Garzik { 736c6fd2807SJeff Garzik return port & MV_PORT_MASK; 737c6fd2807SJeff Garzik } 738c6fd2807SJeff Garzik 739c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 740c6fd2807SJeff Garzik unsigned int port) 741c6fd2807SJeff Garzik { 742c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 743c6fd2807SJeff Garzik } 744c6fd2807SJeff Garzik 745c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 746c6fd2807SJeff Garzik { 747c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 748c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 749c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 750c6fd2807SJeff Garzik } 751c6fd2807SJeff Garzik 752c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 753c6fd2807SJeff Garzik { 7540d5ff566STejun Heo return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no); 755c6fd2807SJeff Garzik } 756c6fd2807SJeff Garzik 757cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 758c6fd2807SJeff Garzik { 759cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 760c6fd2807SJeff Garzik } 761c6fd2807SJeff Garzik 762c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap) 763c6fd2807SJeff Garzik { 764c6fd2807SJeff Garzik } 765c6fd2807SJeff Garzik 766c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 767c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 768c5d3e45aSJeff Garzik struct mv_port_priv *pp) 769c5d3e45aSJeff Garzik { 770bdd4dddeSJeff Garzik u32 index; 771bdd4dddeSJeff Garzik 772c5d3e45aSJeff Garzik /* 773c5d3e45aSJeff Garzik * initialize request queue 774c5d3e45aSJeff Garzik */ 775bdd4dddeSJeff Garzik index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 776bdd4dddeSJeff Garzik 777c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 778c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 779bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 780c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 781c5d3e45aSJeff Garzik 782c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 783bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 784c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 785c5d3e45aSJeff Garzik else 786bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 787c5d3e45aSJeff Garzik 788c5d3e45aSJeff Garzik /* 789c5d3e45aSJeff Garzik * initialize response queue 790c5d3e45aSJeff Garzik */ 791bdd4dddeSJeff Garzik index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; 792bdd4dddeSJeff Garzik 793c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 794c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 795c5d3e45aSJeff Garzik 796c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 797bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 798c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 799c5d3e45aSJeff Garzik else 800bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 801c5d3e45aSJeff Garzik 802bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 803c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 804c5d3e45aSJeff Garzik } 805c5d3e45aSJeff Garzik 806c6fd2807SJeff Garzik /** 807c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 808c6fd2807SJeff Garzik * @base: port base address 809c6fd2807SJeff Garzik * @pp: port private data 810c6fd2807SJeff Garzik * 811c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 812c6fd2807SJeff Garzik * WARN_ON. 813c6fd2807SJeff Garzik * 814c6fd2807SJeff Garzik * LOCKING: 815c6fd2807SJeff Garzik * Inherited from caller. 816c6fd2807SJeff Garzik */ 817c5d3e45aSJeff Garzik static void mv_start_dma(void __iomem *base, struct mv_host_priv *hpriv, 818c5d3e45aSJeff Garzik struct mv_port_priv *pp) 819c6fd2807SJeff Garzik { 820c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 821bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 822bdd4dddeSJeff Garzik writelfl(0, base + EDMA_ERR_IRQ_CAUSE_OFS); 823bdd4dddeSJeff Garzik 824bdd4dddeSJeff Garzik mv_set_edma_ptrs(base, hpriv, pp); 825bdd4dddeSJeff Garzik 826c6fd2807SJeff Garzik writelfl(EDMA_EN, base + EDMA_CMD_OFS); 827c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 828c6fd2807SJeff Garzik } 829c6fd2807SJeff Garzik WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS))); 830c6fd2807SJeff Garzik } 831c6fd2807SJeff Garzik 832c6fd2807SJeff Garzik /** 8330ea9e179SJeff Garzik * __mv_stop_dma - Disable eDMA engine 834c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 835c6fd2807SJeff Garzik * 836c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 837c6fd2807SJeff Garzik * WARN_ON. 838c6fd2807SJeff Garzik * 839c6fd2807SJeff Garzik * LOCKING: 840c6fd2807SJeff Garzik * Inherited from caller. 841c6fd2807SJeff Garzik */ 8420ea9e179SJeff Garzik static int __mv_stop_dma(struct ata_port *ap) 843c6fd2807SJeff Garzik { 844c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 845c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 846c6fd2807SJeff Garzik u32 reg; 847c5d3e45aSJeff Garzik int i, err = 0; 848c6fd2807SJeff Garzik 8494537deb5SJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 850c6fd2807SJeff Garzik /* Disable EDMA if active. The disable bit auto clears. 851c6fd2807SJeff Garzik */ 852c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 853c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 854c6fd2807SJeff Garzik } else { 855c6fd2807SJeff Garzik WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)); 856c6fd2807SJeff Garzik } 857c6fd2807SJeff Garzik 858c6fd2807SJeff Garzik /* now properly wait for the eDMA to stop */ 859c6fd2807SJeff Garzik for (i = 1000; i > 0; i--) { 860c6fd2807SJeff Garzik reg = readl(port_mmio + EDMA_CMD_OFS); 8614537deb5SJeff Garzik if (!(reg & EDMA_EN)) 862c6fd2807SJeff Garzik break; 8634537deb5SJeff Garzik 864c6fd2807SJeff Garzik udelay(100); 865c6fd2807SJeff Garzik } 866c6fd2807SJeff Garzik 867c5d3e45aSJeff Garzik if (reg & EDMA_EN) { 868c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 869c5d3e45aSJeff Garzik err = -EIO; 870c6fd2807SJeff Garzik } 871c5d3e45aSJeff Garzik 872c5d3e45aSJeff Garzik return err; 873c6fd2807SJeff Garzik } 874c6fd2807SJeff Garzik 8750ea9e179SJeff Garzik static int mv_stop_dma(struct ata_port *ap) 8760ea9e179SJeff Garzik { 8770ea9e179SJeff Garzik unsigned long flags; 8780ea9e179SJeff Garzik int rc; 8790ea9e179SJeff Garzik 8800ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 8810ea9e179SJeff Garzik rc = __mv_stop_dma(ap); 8820ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 8830ea9e179SJeff Garzik 8840ea9e179SJeff Garzik return rc; 8850ea9e179SJeff Garzik } 8860ea9e179SJeff Garzik 887c6fd2807SJeff Garzik #ifdef ATA_DEBUG 888c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 889c6fd2807SJeff Garzik { 890c6fd2807SJeff Garzik int b, w; 891c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 892c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 893c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 894c6fd2807SJeff Garzik printk("%08x ",readl(start + b)); 895c6fd2807SJeff Garzik b += sizeof(u32); 896c6fd2807SJeff Garzik } 897c6fd2807SJeff Garzik printk("\n"); 898c6fd2807SJeff Garzik } 899c6fd2807SJeff Garzik } 900c6fd2807SJeff Garzik #endif 901c6fd2807SJeff Garzik 902c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 903c6fd2807SJeff Garzik { 904c6fd2807SJeff Garzik #ifdef ATA_DEBUG 905c6fd2807SJeff Garzik int b, w; 906c6fd2807SJeff Garzik u32 dw; 907c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 908c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 909c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 910c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev,b,&dw); 911c6fd2807SJeff Garzik printk("%08x ",dw); 912c6fd2807SJeff Garzik b += sizeof(u32); 913c6fd2807SJeff Garzik } 914c6fd2807SJeff Garzik printk("\n"); 915c6fd2807SJeff Garzik } 916c6fd2807SJeff Garzik #endif 917c6fd2807SJeff Garzik } 918c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 919c6fd2807SJeff Garzik struct pci_dev *pdev) 920c6fd2807SJeff Garzik { 921c6fd2807SJeff Garzik #ifdef ATA_DEBUG 922c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 923c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 924c6fd2807SJeff Garzik void __iomem *port_base; 925c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 926c6fd2807SJeff Garzik 927c6fd2807SJeff Garzik if (0 > port) { 928c6fd2807SJeff Garzik start_hc = start_port = 0; 929c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 930c6fd2807SJeff Garzik num_hcs = 2; 931c6fd2807SJeff Garzik } else { 932c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 933c6fd2807SJeff Garzik start_port = port; 934c6fd2807SJeff Garzik num_ports = num_hcs = 1; 935c6fd2807SJeff Garzik } 936c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 937c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 938c6fd2807SJeff Garzik 939c6fd2807SJeff Garzik if (NULL != pdev) { 940c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 941c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 942c6fd2807SJeff Garzik } 943c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 944c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 945c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 946c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 947c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 948c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 949c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 950c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 951c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 952c6fd2807SJeff Garzik } 953c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 954c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 955c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n",p); 956c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 957c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n",p); 958c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 959c6fd2807SJeff Garzik } 960c6fd2807SJeff Garzik #endif 961c6fd2807SJeff Garzik } 962c6fd2807SJeff Garzik 963c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 964c6fd2807SJeff Garzik { 965c6fd2807SJeff Garzik unsigned int ofs; 966c6fd2807SJeff Garzik 967c6fd2807SJeff Garzik switch (sc_reg_in) { 968c6fd2807SJeff Garzik case SCR_STATUS: 969c6fd2807SJeff Garzik case SCR_CONTROL: 970c6fd2807SJeff Garzik case SCR_ERROR: 971c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 972c6fd2807SJeff Garzik break; 973c6fd2807SJeff Garzik case SCR_ACTIVE: 974c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 975c6fd2807SJeff Garzik break; 976c6fd2807SJeff Garzik default: 977c6fd2807SJeff Garzik ofs = 0xffffffffU; 978c6fd2807SJeff Garzik break; 979c6fd2807SJeff Garzik } 980c6fd2807SJeff Garzik return ofs; 981c6fd2807SJeff Garzik } 982c6fd2807SJeff Garzik 983da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 984c6fd2807SJeff Garzik { 985c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 986c6fd2807SJeff Garzik 987da3dbb17STejun Heo if (ofs != 0xffffffffU) { 988da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 989da3dbb17STejun Heo return 0; 990da3dbb17STejun Heo } else 991da3dbb17STejun Heo return -EINVAL; 992c6fd2807SJeff Garzik } 993c6fd2807SJeff Garzik 994da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 995c6fd2807SJeff Garzik { 996c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 997c6fd2807SJeff Garzik 998da3dbb17STejun Heo if (ofs != 0xffffffffU) { 999c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1000da3dbb17STejun Heo return 0; 1001da3dbb17STejun Heo } else 1002da3dbb17STejun Heo return -EINVAL; 1003c6fd2807SJeff Garzik } 1004c6fd2807SJeff Garzik 1005c5d3e45aSJeff Garzik static void mv_edma_cfg(struct ata_port *ap, struct mv_host_priv *hpriv, 1006c5d3e45aSJeff Garzik void __iomem *port_mmio) 1007c6fd2807SJeff Garzik { 1008c6fd2807SJeff Garzik u32 cfg = readl(port_mmio + EDMA_CFG_OFS); 1009c6fd2807SJeff Garzik 1010c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1011c5d3e45aSJeff Garzik cfg &= ~(1 << 9); /* disable eQue */ 1012c6fd2807SJeff Garzik 1013e728eabeSJeff Garzik if (IS_GEN_I(hpriv)) { 1014e728eabeSJeff Garzik cfg &= ~0x1f; /* clear queue depth */ 1015c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1016e728eabeSJeff Garzik } 1017c6fd2807SJeff Garzik 1018e728eabeSJeff Garzik else if (IS_GEN_II(hpriv)) { 1019e728eabeSJeff Garzik cfg &= ~0x1f; /* clear queue depth */ 1020c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1021e728eabeSJeff Garzik cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */ 1022e728eabeSJeff Garzik } 1023c6fd2807SJeff Garzik 1024c6fd2807SJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1025e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1026e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1027c6fd2807SJeff Garzik cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */ 1028c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1029e728eabeSJeff Garzik cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ 1030e728eabeSJeff Garzik cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */ 10314537deb5SJeff Garzik cfg &= ~(EDMA_CFG_NCQ); /* clear NCQ */ 1032c6fd2807SJeff Garzik } 1033c6fd2807SJeff Garzik 1034c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1035c6fd2807SJeff Garzik } 1036c6fd2807SJeff Garzik 1037c6fd2807SJeff Garzik /** 1038c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1039c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1040c6fd2807SJeff Garzik * 1041c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1042c6fd2807SJeff Garzik * zero indices. 1043c6fd2807SJeff Garzik * 1044c6fd2807SJeff Garzik * LOCKING: 1045c6fd2807SJeff Garzik * Inherited from caller. 1046c6fd2807SJeff Garzik */ 1047c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1048c6fd2807SJeff Garzik { 1049cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1050cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1051c6fd2807SJeff Garzik struct mv_port_priv *pp; 1052c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1053c6fd2807SJeff Garzik void *mem; 1054c6fd2807SJeff Garzik dma_addr_t mem_dma; 10550ea9e179SJeff Garzik unsigned long flags; 105624dc5f33STejun Heo int rc; 1057c6fd2807SJeff Garzik 105824dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1059c6fd2807SJeff Garzik if (!pp) 106024dc5f33STejun Heo return -ENOMEM; 1061c6fd2807SJeff Garzik 106224dc5f33STejun Heo mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma, 1063c6fd2807SJeff Garzik GFP_KERNEL); 1064c6fd2807SJeff Garzik if (!mem) 106524dc5f33STejun Heo return -ENOMEM; 1066c6fd2807SJeff Garzik memset(mem, 0, MV_PORT_PRIV_DMA_SZ); 1067c6fd2807SJeff Garzik 1068c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 1069c6fd2807SJeff Garzik if (rc) 107024dc5f33STejun Heo return rc; 1071c6fd2807SJeff Garzik 1072c6fd2807SJeff Garzik /* First item in chunk of DMA memory: 1073c6fd2807SJeff Garzik * 32-slot command request table (CRQB), 32 bytes each in size 1074c6fd2807SJeff Garzik */ 1075c6fd2807SJeff Garzik pp->crqb = mem; 1076c6fd2807SJeff Garzik pp->crqb_dma = mem_dma; 1077c6fd2807SJeff Garzik mem += MV_CRQB_Q_SZ; 1078c6fd2807SJeff Garzik mem_dma += MV_CRQB_Q_SZ; 1079c6fd2807SJeff Garzik 1080c6fd2807SJeff Garzik /* Second item: 1081c6fd2807SJeff Garzik * 32-slot command response table (CRPB), 8 bytes each in size 1082c6fd2807SJeff Garzik */ 1083c6fd2807SJeff Garzik pp->crpb = mem; 1084c6fd2807SJeff Garzik pp->crpb_dma = mem_dma; 1085c6fd2807SJeff Garzik mem += MV_CRPB_Q_SZ; 1086c6fd2807SJeff Garzik mem_dma += MV_CRPB_Q_SZ; 1087c6fd2807SJeff Garzik 1088c6fd2807SJeff Garzik /* Third item: 1089c6fd2807SJeff Garzik * Table of scatter-gather descriptors (ePRD), 16 bytes each 1090c6fd2807SJeff Garzik */ 1091c6fd2807SJeff Garzik pp->sg_tbl = mem; 1092c6fd2807SJeff Garzik pp->sg_tbl_dma = mem_dma; 1093c6fd2807SJeff Garzik 10940ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 10950ea9e179SJeff Garzik 1096c5d3e45aSJeff Garzik mv_edma_cfg(ap, hpriv, port_mmio); 1097c6fd2807SJeff Garzik 1098c5d3e45aSJeff Garzik mv_set_edma_ptrs(port_mmio, hpriv, pp); 1099c6fd2807SJeff Garzik 11000ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 11010ea9e179SJeff Garzik 1102c6fd2807SJeff Garzik /* Don't turn on EDMA here...do it before DMA commands only. Else 1103c6fd2807SJeff Garzik * we'll be unable to send non-data, PIO, etc due to restricted access 1104c6fd2807SJeff Garzik * to shadow regs. 1105c6fd2807SJeff Garzik */ 1106c6fd2807SJeff Garzik ap->private_data = pp; 1107c6fd2807SJeff Garzik return 0; 1108c6fd2807SJeff Garzik } 1109c6fd2807SJeff Garzik 1110c6fd2807SJeff Garzik /** 1111c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1112c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1113c6fd2807SJeff Garzik * 1114c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1115c6fd2807SJeff Garzik * 1116c6fd2807SJeff Garzik * LOCKING: 1117cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1118c6fd2807SJeff Garzik */ 1119c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1120c6fd2807SJeff Garzik { 1121c6fd2807SJeff Garzik mv_stop_dma(ap); 1122c6fd2807SJeff Garzik } 1123c6fd2807SJeff Garzik 1124c6fd2807SJeff Garzik /** 1125c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1126c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1127c6fd2807SJeff Garzik * 1128c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1129c6fd2807SJeff Garzik * 1130c6fd2807SJeff Garzik * LOCKING: 1131c6fd2807SJeff Garzik * Inherited from caller. 1132c6fd2807SJeff Garzik */ 1133d88184fbSJeff Garzik static unsigned int mv_fill_sg(struct ata_queued_cmd *qc) 1134c6fd2807SJeff Garzik { 1135c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1136d88184fbSJeff Garzik unsigned int n_sg = 0; 1137c6fd2807SJeff Garzik struct scatterlist *sg; 1138d88184fbSJeff Garzik struct mv_sg *mv_sg; 1139c6fd2807SJeff Garzik 1140d88184fbSJeff Garzik mv_sg = pp->sg_tbl; 1141c6fd2807SJeff Garzik ata_for_each_sg(sg, qc) { 1142d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1143d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1144c6fd2807SJeff Garzik 11454007b493SOlof Johansson while (sg_len) { 11464007b493SOlof Johansson u32 offset = addr & 0xffff; 11474007b493SOlof Johansson u32 len = sg_len; 11484007b493SOlof Johansson 11494007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 11504007b493SOlof Johansson len = 0x10000 - offset; 11514007b493SOlof Johansson 1152d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1153d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 11544007b493SOlof Johansson mv_sg->flags_size = cpu_to_le32(len); 1155c6fd2807SJeff Garzik 11564007b493SOlof Johansson sg_len -= len; 11574007b493SOlof Johansson addr += len; 11584007b493SOlof Johansson 11594007b493SOlof Johansson if (!sg_len && ata_sg_is_last(sg, qc)) 1160d88184fbSJeff Garzik mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1161c6fd2807SJeff Garzik 1162d88184fbSJeff Garzik mv_sg++; 1163d88184fbSJeff Garzik n_sg++; 1164c6fd2807SJeff Garzik } 1165d88184fbSJeff Garzik 11664007b493SOlof Johansson } 11674007b493SOlof Johansson 1168d88184fbSJeff Garzik return n_sg; 1169c6fd2807SJeff Garzik } 1170c6fd2807SJeff Garzik 1171c6fd2807SJeff Garzik static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1172c6fd2807SJeff Garzik { 1173c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1174c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1175c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1176c6fd2807SJeff Garzik } 1177c6fd2807SJeff Garzik 1178c6fd2807SJeff Garzik /** 1179c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1180c6fd2807SJeff Garzik * @qc: queued command to prepare 1181c6fd2807SJeff Garzik * 1182c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1183c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1184c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1185c6fd2807SJeff Garzik * the SG load routine. 1186c6fd2807SJeff Garzik * 1187c6fd2807SJeff Garzik * LOCKING: 1188c6fd2807SJeff Garzik * Inherited from caller. 1189c6fd2807SJeff Garzik */ 1190c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1191c6fd2807SJeff Garzik { 1192c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1193c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1194c6fd2807SJeff Garzik __le16 *cw; 1195c6fd2807SJeff Garzik struct ata_taskfile *tf; 1196c6fd2807SJeff Garzik u16 flags = 0; 1197c6fd2807SJeff Garzik unsigned in_index; 1198c6fd2807SJeff Garzik 1199c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1200c6fd2807SJeff Garzik return; 1201c6fd2807SJeff Garzik 1202c6fd2807SJeff Garzik /* Fill in command request block 1203c6fd2807SJeff Garzik */ 1204c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1205c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1206c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1207c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 12084537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* 50xx appears to ignore this*/ 1209c6fd2807SJeff Garzik 1210bdd4dddeSJeff Garzik /* get current queue index from software */ 1211bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1212c6fd2807SJeff Garzik 1213c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1214c6fd2807SJeff Garzik cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1215c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1216c6fd2807SJeff Garzik cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1217c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1218c6fd2807SJeff Garzik 1219c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1220c6fd2807SJeff Garzik tf = &qc->tf; 1221c6fd2807SJeff Garzik 1222c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1223c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1224c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1225c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1226c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1227c6fd2807SJeff Garzik */ 1228c6fd2807SJeff Garzik switch (tf->command) { 1229c6fd2807SJeff Garzik case ATA_CMD_READ: 1230c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1231c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1232c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1233c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1234c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1235c6fd2807SJeff Garzik break; 1236c6fd2807SJeff Garzik #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */ 1237c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1238c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1239c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1240c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1241c6fd2807SJeff Garzik break; 1242c6fd2807SJeff Garzik #endif /* FIXME: remove this line when NCQ added */ 1243c6fd2807SJeff Garzik default: 1244c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1245c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1246c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1247c6fd2807SJeff Garzik * driver needs work. 1248c6fd2807SJeff Garzik * 1249c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1250c6fd2807SJeff Garzik * return error here. 1251c6fd2807SJeff Garzik */ 1252c6fd2807SJeff Garzik BUG_ON(tf->command); 1253c6fd2807SJeff Garzik break; 1254c6fd2807SJeff Garzik } 1255c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1256c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1257c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1258c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1259c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1260c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1261c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1262c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1263c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1264c6fd2807SJeff Garzik 1265c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1266c6fd2807SJeff Garzik return; 1267c6fd2807SJeff Garzik mv_fill_sg(qc); 1268c6fd2807SJeff Garzik } 1269c6fd2807SJeff Garzik 1270c6fd2807SJeff Garzik /** 1271c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1272c6fd2807SJeff Garzik * @qc: queued command to prepare 1273c6fd2807SJeff Garzik * 1274c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1275c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1276c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1277c6fd2807SJeff Garzik * the SG load routine. 1278c6fd2807SJeff Garzik * 1279c6fd2807SJeff Garzik * LOCKING: 1280c6fd2807SJeff Garzik * Inherited from caller. 1281c6fd2807SJeff Garzik */ 1282c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1283c6fd2807SJeff Garzik { 1284c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1285c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1286c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1287c6fd2807SJeff Garzik struct ata_taskfile *tf; 1288c6fd2807SJeff Garzik unsigned in_index; 1289c6fd2807SJeff Garzik u32 flags = 0; 1290c6fd2807SJeff Garzik 1291c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1292c6fd2807SJeff Garzik return; 1293c6fd2807SJeff Garzik 1294c6fd2807SJeff Garzik /* Fill in Gen IIE command request block 1295c6fd2807SJeff Garzik */ 1296c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1297c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1298c6fd2807SJeff Garzik 1299c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1300c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 13014537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* "I/O Id" is -really- 13024537deb5SJeff Garzik what we use as our tag */ 1303c6fd2807SJeff Garzik 1304bdd4dddeSJeff Garzik /* get current queue index from software */ 1305bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1306c6fd2807SJeff Garzik 1307c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1308c6fd2807SJeff Garzik crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1309c6fd2807SJeff Garzik crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1310c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1311c6fd2807SJeff Garzik 1312c6fd2807SJeff Garzik tf = &qc->tf; 1313c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1314c6fd2807SJeff Garzik (tf->command << 16) | 1315c6fd2807SJeff Garzik (tf->feature << 24) 1316c6fd2807SJeff Garzik ); 1317c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1318c6fd2807SJeff Garzik (tf->lbal << 0) | 1319c6fd2807SJeff Garzik (tf->lbam << 8) | 1320c6fd2807SJeff Garzik (tf->lbah << 16) | 1321c6fd2807SJeff Garzik (tf->device << 24) 1322c6fd2807SJeff Garzik ); 1323c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1324c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1325c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1326c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1327c6fd2807SJeff Garzik (tf->hob_feature << 24) 1328c6fd2807SJeff Garzik ); 1329c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1330c6fd2807SJeff Garzik (tf->nsect << 0) | 1331c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1332c6fd2807SJeff Garzik ); 1333c6fd2807SJeff Garzik 1334c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1335c6fd2807SJeff Garzik return; 1336c6fd2807SJeff Garzik mv_fill_sg(qc); 1337c6fd2807SJeff Garzik } 1338c6fd2807SJeff Garzik 1339c6fd2807SJeff Garzik /** 1340c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1341c6fd2807SJeff Garzik * @qc: queued command to start 1342c6fd2807SJeff Garzik * 1343c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1344c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1345c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1346c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1347c6fd2807SJeff Garzik * 1348c6fd2807SJeff Garzik * LOCKING: 1349c6fd2807SJeff Garzik * Inherited from caller. 1350c6fd2807SJeff Garzik */ 1351c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1352c6fd2807SJeff Garzik { 1353c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1354c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1355c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1356c5d3e45aSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1357bdd4dddeSJeff Garzik u32 in_index; 1358c6fd2807SJeff Garzik 1359c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) { 1360c6fd2807SJeff Garzik /* We're about to send a non-EDMA capable command to the 1361c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1362c6fd2807SJeff Garzik * shadow block, etc registers. 1363c6fd2807SJeff Garzik */ 13640ea9e179SJeff Garzik __mv_stop_dma(ap); 1365c6fd2807SJeff Garzik return ata_qc_issue_prot(qc); 1366c6fd2807SJeff Garzik } 1367c6fd2807SJeff Garzik 1368bdd4dddeSJeff Garzik mv_start_dma(port_mmio, hpriv, pp); 1369bdd4dddeSJeff Garzik 1370bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1371c6fd2807SJeff Garzik 1372c6fd2807SJeff Garzik /* until we do queuing, the queue should be empty at this point */ 1373c6fd2807SJeff Garzik WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) 1374c6fd2807SJeff Garzik >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK)); 1375c6fd2807SJeff Garzik 1376bdd4dddeSJeff Garzik pp->req_idx++; 1377c6fd2807SJeff Garzik 1378bdd4dddeSJeff Garzik in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 1379c6fd2807SJeff Garzik 1380c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1381bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1382bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1383c6fd2807SJeff Garzik 1384c6fd2807SJeff Garzik return 0; 1385c6fd2807SJeff Garzik } 1386c6fd2807SJeff Garzik 1387c6fd2807SJeff Garzik /** 1388c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1389c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1390c6fd2807SJeff Garzik * @reset_allowed: bool: 0 == don't trigger from reset here 1391c6fd2807SJeff Garzik * 1392c6fd2807SJeff Garzik * In most cases, just clear the interrupt and move on. However, 1393c6fd2807SJeff Garzik * some cases require an eDMA reset, which is done right before 1394c6fd2807SJeff Garzik * the COMRESET in mv_phy_reset(). The SERR case requires a 1395c6fd2807SJeff Garzik * clear of pending errors in the SATA SERROR register. Finally, 1396c6fd2807SJeff Garzik * if the port disabled DMA, update our cached copy to match. 1397c6fd2807SJeff Garzik * 1398c6fd2807SJeff Garzik * LOCKING: 1399c6fd2807SJeff Garzik * Inherited from caller. 1400c6fd2807SJeff Garzik */ 1401bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 1402c6fd2807SJeff Garzik { 1403c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1404bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1405bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1406bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1407bdd4dddeSJeff Garzik unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1408bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 1409bdd4dddeSJeff Garzik struct ata_eh_info *ehi = &ap->eh_info; 1410c6fd2807SJeff Garzik 1411bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1412c6fd2807SJeff Garzik 1413bdd4dddeSJeff Garzik if (!edma_enabled) { 1414bdd4dddeSJeff Garzik /* just a guess: do we need to do this? should we 1415bdd4dddeSJeff Garzik * expand this, and do it in all cases? 1416bdd4dddeSJeff Garzik */ 1417c6fd2807SJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 1418c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 1419c6fd2807SJeff Garzik } 1420bdd4dddeSJeff Garzik 1421bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1422bdd4dddeSJeff Garzik 1423bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); 1424bdd4dddeSJeff Garzik 1425bdd4dddeSJeff Garzik /* 1426bdd4dddeSJeff Garzik * all generations share these EDMA error cause bits 1427bdd4dddeSJeff Garzik */ 1428bdd4dddeSJeff Garzik 1429bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1430bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1431bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 14326c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1433bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1434bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1435bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1436b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1437bdd4dddeSJeff Garzik } 1438bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1439bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1440bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1441b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1442bdd4dddeSJeff Garzik } 1443bdd4dddeSJeff Garzik 1444ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1445bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1446bdd4dddeSJeff Garzik 1447bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1448c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1449c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1450b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1451c6fd2807SJeff Garzik } 1452bdd4dddeSJeff Garzik } else { 1453bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1454bdd4dddeSJeff Garzik 1455bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1456bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1457bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1458b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1459bdd4dddeSJeff Garzik } 1460bdd4dddeSJeff Garzik 1461bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 1462bdd4dddeSJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 1463bdd4dddeSJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 1464bdd4dddeSJeff Garzik err_mask = AC_ERR_ATA_BUS; 1465bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1466bdd4dddeSJeff Garzik } 1467bdd4dddeSJeff Garzik } 1468c6fd2807SJeff Garzik 1469c6fd2807SJeff Garzik /* Clear EDMA now that SERR cleanup done */ 1470c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1471c6fd2807SJeff Garzik 1472bdd4dddeSJeff Garzik if (!err_mask) { 1473bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1474bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1475bdd4dddeSJeff Garzik } 1476bdd4dddeSJeff Garzik 1477bdd4dddeSJeff Garzik ehi->serror |= serr; 1478bdd4dddeSJeff Garzik ehi->action |= action; 1479bdd4dddeSJeff Garzik 1480bdd4dddeSJeff Garzik if (qc) 1481bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1482bdd4dddeSJeff Garzik else 1483bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1484bdd4dddeSJeff Garzik 1485bdd4dddeSJeff Garzik if (edma_err_cause & eh_freeze_mask) 1486bdd4dddeSJeff Garzik ata_port_freeze(ap); 1487bdd4dddeSJeff Garzik else 1488bdd4dddeSJeff Garzik ata_port_abort(ap); 1489bdd4dddeSJeff Garzik } 1490bdd4dddeSJeff Garzik 1491bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap) 1492bdd4dddeSJeff Garzik { 1493bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1494bdd4dddeSJeff Garzik u8 ata_status; 1495bdd4dddeSJeff Garzik 1496bdd4dddeSJeff Garzik /* ignore spurious intr if drive still BUSY */ 1497bdd4dddeSJeff Garzik ata_status = readb(ap->ioaddr.status_addr); 1498bdd4dddeSJeff Garzik if (unlikely(ata_status & ATA_BUSY)) 1499bdd4dddeSJeff Garzik return; 1500bdd4dddeSJeff Garzik 1501bdd4dddeSJeff Garzik /* get active ATA command */ 1502bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1503bdd4dddeSJeff Garzik if (unlikely(!qc)) /* no active tag */ 1504bdd4dddeSJeff Garzik return; 1505bdd4dddeSJeff Garzik if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ 1506bdd4dddeSJeff Garzik return; 1507bdd4dddeSJeff Garzik 1508bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1509bdd4dddeSJeff Garzik qc->err_mask |= ac_err_mask(ata_status); 1510bdd4dddeSJeff Garzik ata_qc_complete(qc); 1511bdd4dddeSJeff Garzik } 1512bdd4dddeSJeff Garzik 1513bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap) 1514bdd4dddeSJeff Garzik { 1515bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1516bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1517bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1518bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1519bdd4dddeSJeff Garzik u32 out_index, in_index; 1520bdd4dddeSJeff Garzik bool work_done = false; 1521bdd4dddeSJeff Garzik 1522bdd4dddeSJeff Garzik /* get h/w response queue pointer */ 1523bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1524bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1525bdd4dddeSJeff Garzik 1526bdd4dddeSJeff Garzik while (1) { 1527bdd4dddeSJeff Garzik u16 status; 15286c1153e0SJeff Garzik unsigned int tag; 1529bdd4dddeSJeff Garzik 1530bdd4dddeSJeff Garzik /* get s/w response queue last-read pointer, and compare */ 1531bdd4dddeSJeff Garzik out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; 1532bdd4dddeSJeff Garzik if (in_index == out_index) 1533bdd4dddeSJeff Garzik break; 1534bdd4dddeSJeff Garzik 1535bdd4dddeSJeff Garzik /* 50xx: get active ATA command */ 1536bdd4dddeSJeff Garzik if (IS_GEN_I(hpriv)) 15376c1153e0SJeff Garzik tag = ap->active_tag; 1538bdd4dddeSJeff Garzik 15396c1153e0SJeff Garzik /* Gen II/IIE: get active ATA command via tag, to enable 15406c1153e0SJeff Garzik * support for queueing. this works transparently for 15416c1153e0SJeff Garzik * queued and non-queued modes. 1542bdd4dddeSJeff Garzik */ 15436c1153e0SJeff Garzik else if (IS_GEN_II(hpriv)) 1544bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1545bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_6) & 0x3f; 15466c1153e0SJeff Garzik 15476c1153e0SJeff Garzik else /* IS_GEN_IIE */ 1548bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1549bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_7) & 0x3f; 1550bdd4dddeSJeff Garzik 1551bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, tag); 1552bdd4dddeSJeff Garzik 1553bdd4dddeSJeff Garzik /* lower 8 bits of status are EDMA_ERR_IRQ_CAUSE_OFS 1554bdd4dddeSJeff Garzik * bits (WARNING: might not necessarily be associated 1555bdd4dddeSJeff Garzik * with this command), which -should- be clear 1556bdd4dddeSJeff Garzik * if all is well 1557bdd4dddeSJeff Garzik */ 1558bdd4dddeSJeff Garzik status = le16_to_cpu(pp->crpb[out_index].flags); 1559bdd4dddeSJeff Garzik if (unlikely(status & 0xff)) { 1560bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1561bdd4dddeSJeff Garzik return; 1562bdd4dddeSJeff Garzik } 1563bdd4dddeSJeff Garzik 1564bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1565bdd4dddeSJeff Garzik if (qc) { 1566bdd4dddeSJeff Garzik qc->err_mask |= 1567bdd4dddeSJeff Garzik ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); 1568bdd4dddeSJeff Garzik ata_qc_complete(qc); 1569bdd4dddeSJeff Garzik } 1570bdd4dddeSJeff Garzik 1571bdd4dddeSJeff Garzik /* advance software response queue pointer, to 1572bdd4dddeSJeff Garzik * indicate (after the loop completes) to hardware 1573bdd4dddeSJeff Garzik * that we have consumed a response queue entry. 1574bdd4dddeSJeff Garzik */ 1575bdd4dddeSJeff Garzik work_done = true; 1576bdd4dddeSJeff Garzik pp->resp_idx++; 1577bdd4dddeSJeff Garzik } 1578bdd4dddeSJeff Garzik 1579bdd4dddeSJeff Garzik if (work_done) 1580bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1581bdd4dddeSJeff Garzik (out_index << EDMA_RSP_Q_PTR_SHIFT), 1582bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1583c6fd2807SJeff Garzik } 1584c6fd2807SJeff Garzik 1585c6fd2807SJeff Garzik /** 1586c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1587cca3974eSJeff Garzik * @host: host specific structure 1588c6fd2807SJeff Garzik * @relevant: port error bits relevant to this host controller 1589c6fd2807SJeff Garzik * @hc: which host controller we're to look at 1590c6fd2807SJeff Garzik * 1591c6fd2807SJeff Garzik * Read then write clear the HC interrupt status then walk each 1592c6fd2807SJeff Garzik * port connected to the HC and see if it needs servicing. Port 1593c6fd2807SJeff Garzik * success ints are reported in the HC interrupt status reg, the 1594c6fd2807SJeff Garzik * port error ints are reported in the higher level main 1595c6fd2807SJeff Garzik * interrupt status register and thus are passed in via the 1596c6fd2807SJeff Garzik * 'relevant' argument. 1597c6fd2807SJeff Garzik * 1598c6fd2807SJeff Garzik * LOCKING: 1599c6fd2807SJeff Garzik * Inherited from caller. 1600c6fd2807SJeff Garzik */ 1601cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) 1602c6fd2807SJeff Garzik { 16030d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1604c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1605c6fd2807SJeff Garzik u32 hc_irq_cause; 1606c5d3e45aSJeff Garzik int port, port0; 1607c6fd2807SJeff Garzik 160835177265SJeff Garzik if (hc == 0) 1609c6fd2807SJeff Garzik port0 = 0; 161035177265SJeff Garzik else 1611c6fd2807SJeff Garzik port0 = MV_PORTS_PER_HC; 1612c6fd2807SJeff Garzik 1613c6fd2807SJeff Garzik /* we'll need the HC success int register in most cases */ 1614c6fd2807SJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1615bdd4dddeSJeff Garzik if (!hc_irq_cause) 1616bdd4dddeSJeff Garzik return; 1617bdd4dddeSJeff Garzik 1618c6fd2807SJeff Garzik writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1619c6fd2807SJeff Garzik 1620c6fd2807SJeff Garzik VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", 1621c6fd2807SJeff Garzik hc,relevant,hc_irq_cause); 1622c6fd2807SJeff Garzik 1623c6fd2807SJeff Garzik for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) { 1624cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 1625c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1626bdd4dddeSJeff Garzik int have_err_bits, hard_port, shift; 1627c6fd2807SJeff Garzik 1628bdd4dddeSJeff Garzik if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) 1629c6fd2807SJeff Garzik continue; 1630c6fd2807SJeff Garzik 1631c6fd2807SJeff Garzik shift = port << 1; /* (port * 2) */ 1632c6fd2807SJeff Garzik if (port >= MV_PORTS_PER_HC) { 1633c6fd2807SJeff Garzik shift++; /* skip bit 8 in the HC Main IRQ reg */ 1634c6fd2807SJeff Garzik } 1635bdd4dddeSJeff Garzik have_err_bits = ((PORT0_ERR << shift) & relevant); 1636bdd4dddeSJeff Garzik 1637bdd4dddeSJeff Garzik if (unlikely(have_err_bits)) { 1638bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1639bdd4dddeSJeff Garzik 1640bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1641bdd4dddeSJeff Garzik if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1642bdd4dddeSJeff Garzik continue; 1643bdd4dddeSJeff Garzik 1644bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1645bdd4dddeSJeff Garzik continue; 1646c6fd2807SJeff Garzik } 1647c6fd2807SJeff Garzik 1648bdd4dddeSJeff Garzik hard_port = mv_hardport_from_port(port); /* range 0..3 */ 1649bdd4dddeSJeff Garzik 1650bdd4dddeSJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 1651bdd4dddeSJeff Garzik if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) 1652bdd4dddeSJeff Garzik mv_intr_edma(ap); 1653bdd4dddeSJeff Garzik } else { 1654bdd4dddeSJeff Garzik if ((DEV_IRQ << hard_port) & hc_irq_cause) 1655bdd4dddeSJeff Garzik mv_intr_pio(ap); 1656c6fd2807SJeff Garzik } 1657c6fd2807SJeff Garzik } 1658c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 1659c6fd2807SJeff Garzik } 1660c6fd2807SJeff Garzik 1661bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio) 1662bdd4dddeSJeff Garzik { 1663bdd4dddeSJeff Garzik struct ata_port *ap; 1664bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1665bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1666bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1667bdd4dddeSJeff Garzik u32 err_cause; 1668bdd4dddeSJeff Garzik 1669bdd4dddeSJeff Garzik err_cause = readl(mmio + PCI_IRQ_CAUSE_OFS); 1670bdd4dddeSJeff Garzik 1671bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1672bdd4dddeSJeff Garzik err_cause); 1673bdd4dddeSJeff Garzik 1674bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1675bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1676bdd4dddeSJeff Garzik 1677bdd4dddeSJeff Garzik writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); 1678bdd4dddeSJeff Garzik 1679bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1680bdd4dddeSJeff Garzik ap = host->ports[i]; 1681bdd4dddeSJeff Garzik if (!ata_port_offline(ap)) { 1682bdd4dddeSJeff Garzik ehi = &ap->eh_info; 1683bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1684bdd4dddeSJeff Garzik if (!printed++) 1685bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1686bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1687bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1688bdd4dddeSJeff Garzik ehi->action = ATA_EH_HARDRESET; 1689bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, ap->active_tag); 1690bdd4dddeSJeff Garzik if (qc) 1691bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1692bdd4dddeSJeff Garzik else 1693bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1694bdd4dddeSJeff Garzik 1695bdd4dddeSJeff Garzik ata_port_freeze(ap); 1696bdd4dddeSJeff Garzik } 1697bdd4dddeSJeff Garzik } 1698bdd4dddeSJeff Garzik } 1699bdd4dddeSJeff Garzik 1700c6fd2807SJeff Garzik /** 1701c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1702c6fd2807SJeff Garzik * @irq: unused 1703c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1704c6fd2807SJeff Garzik * 1705c6fd2807SJeff Garzik * Read the read only register to determine if any host 1706c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1707c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1708c6fd2807SJeff Garzik * reported here. 1709c6fd2807SJeff Garzik * 1710c6fd2807SJeff Garzik * LOCKING: 1711cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1712c6fd2807SJeff Garzik * interrupts. 1713c6fd2807SJeff Garzik */ 17147d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1715c6fd2807SJeff Garzik { 1716cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1717c6fd2807SJeff Garzik unsigned int hc, handled = 0, n_hcs; 17180d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1719c6fd2807SJeff Garzik u32 irq_stat; 1720c6fd2807SJeff Garzik 1721c6fd2807SJeff Garzik irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS); 1722c6fd2807SJeff Garzik 1723c6fd2807SJeff Garzik /* check the cases where we either have nothing pending or have read 1724c6fd2807SJeff Garzik * a bogus register value which can indicate HW removal or PCI fault 1725c6fd2807SJeff Garzik */ 172635177265SJeff Garzik if (!irq_stat || (0xffffffffU == irq_stat)) 1727c6fd2807SJeff Garzik return IRQ_NONE; 1728c6fd2807SJeff Garzik 1729cca3974eSJeff Garzik n_hcs = mv_get_hc_count(host->ports[0]->flags); 1730cca3974eSJeff Garzik spin_lock(&host->lock); 1731c6fd2807SJeff Garzik 1732bdd4dddeSJeff Garzik if (unlikely(irq_stat & PCI_ERR)) { 1733bdd4dddeSJeff Garzik mv_pci_error(host, mmio); 1734bdd4dddeSJeff Garzik handled = 1; 1735bdd4dddeSJeff Garzik goto out_unlock; /* skip all other HC irq handling */ 1736bdd4dddeSJeff Garzik } 1737bdd4dddeSJeff Garzik 1738c6fd2807SJeff Garzik for (hc = 0; hc < n_hcs; hc++) { 1739c6fd2807SJeff Garzik u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); 1740c6fd2807SJeff Garzik if (relevant) { 1741cca3974eSJeff Garzik mv_host_intr(host, relevant, hc); 1742bdd4dddeSJeff Garzik handled = 1; 1743c6fd2807SJeff Garzik } 1744c6fd2807SJeff Garzik } 1745c6fd2807SJeff Garzik 1746bdd4dddeSJeff Garzik out_unlock: 1747cca3974eSJeff Garzik spin_unlock(&host->lock); 1748c6fd2807SJeff Garzik 1749c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1750c6fd2807SJeff Garzik } 1751c6fd2807SJeff Garzik 1752c6fd2807SJeff Garzik static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 1753c6fd2807SJeff Garzik { 1754c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 1755c6fd2807SJeff Garzik unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 1756c6fd2807SJeff Garzik 1757c6fd2807SJeff Garzik return hc_mmio + ofs; 1758c6fd2807SJeff Garzik } 1759c6fd2807SJeff Garzik 1760c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1761c6fd2807SJeff Garzik { 1762c6fd2807SJeff Garzik unsigned int ofs; 1763c6fd2807SJeff Garzik 1764c6fd2807SJeff Garzik switch (sc_reg_in) { 1765c6fd2807SJeff Garzik case SCR_STATUS: 1766c6fd2807SJeff Garzik case SCR_ERROR: 1767c6fd2807SJeff Garzik case SCR_CONTROL: 1768c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1769c6fd2807SJeff Garzik break; 1770c6fd2807SJeff Garzik default: 1771c6fd2807SJeff Garzik ofs = 0xffffffffU; 1772c6fd2807SJeff Garzik break; 1773c6fd2807SJeff Garzik } 1774c6fd2807SJeff Garzik return ofs; 1775c6fd2807SJeff Garzik } 1776c6fd2807SJeff Garzik 1777da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1778c6fd2807SJeff Garzik { 17790d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 17800d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1781c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1782c6fd2807SJeff Garzik 1783da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1784da3dbb17STejun Heo *val = readl(addr + ofs); 1785da3dbb17STejun Heo return 0; 1786da3dbb17STejun Heo } else 1787da3dbb17STejun Heo return -EINVAL; 1788c6fd2807SJeff Garzik } 1789c6fd2807SJeff Garzik 1790da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1791c6fd2807SJeff Garzik { 17920d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 17930d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1794c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1795c6fd2807SJeff Garzik 1796da3dbb17STejun Heo if (ofs != 0xffffffffU) { 17970d5ff566STejun Heo writelfl(val, addr + ofs); 1798da3dbb17STejun Heo return 0; 1799da3dbb17STejun Heo } else 1800da3dbb17STejun Heo return -EINVAL; 1801c6fd2807SJeff Garzik } 1802c6fd2807SJeff Garzik 1803c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio) 1804c6fd2807SJeff Garzik { 1805c6fd2807SJeff Garzik int early_5080; 1806c6fd2807SJeff Garzik 180744c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 1808c6fd2807SJeff Garzik 1809c6fd2807SJeff Garzik if (!early_5080) { 1810c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1811c6fd2807SJeff Garzik tmp |= (1 << 0); 1812c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1813c6fd2807SJeff Garzik } 1814c6fd2807SJeff Garzik 1815c6fd2807SJeff Garzik mv_reset_pci_bus(pdev, mmio); 1816c6fd2807SJeff Garzik } 1817c6fd2807SJeff Garzik 1818c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1819c6fd2807SJeff Garzik { 1820c6fd2807SJeff Garzik writel(0x0fcfffff, mmio + MV_FLASH_CTL); 1821c6fd2807SJeff Garzik } 1822c6fd2807SJeff Garzik 1823c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1824c6fd2807SJeff Garzik void __iomem *mmio) 1825c6fd2807SJeff Garzik { 1826c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1827c6fd2807SJeff Garzik u32 tmp; 1828c6fd2807SJeff Garzik 1829c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1830c6fd2807SJeff Garzik 1831c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1832c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1833c6fd2807SJeff Garzik } 1834c6fd2807SJeff Garzik 1835c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1836c6fd2807SJeff Garzik { 1837c6fd2807SJeff Garzik u32 tmp; 1838c6fd2807SJeff Garzik 1839c6fd2807SJeff Garzik writel(0, mmio + MV_GPIO_PORT_CTL); 1840c6fd2807SJeff Garzik 1841c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1842c6fd2807SJeff Garzik 1843c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1844c6fd2807SJeff Garzik tmp |= ~(1 << 0); 1845c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1846c6fd2807SJeff Garzik } 1847c6fd2807SJeff Garzik 1848c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 1849c6fd2807SJeff Garzik unsigned int port) 1850c6fd2807SJeff Garzik { 1851c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 1852c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 1853c6fd2807SJeff Garzik u32 tmp; 1854c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 1855c6fd2807SJeff Garzik 1856c6fd2807SJeff Garzik if (fix_apm_sq) { 1857c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_LT_MODE); 1858c6fd2807SJeff Garzik tmp |= (1 << 19); 1859c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_LT_MODE); 1860c6fd2807SJeff Garzik 1861c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_CTL); 1862c6fd2807SJeff Garzik tmp &= ~0x3; 1863c6fd2807SJeff Garzik tmp |= 0x1; 1864c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_CTL); 1865c6fd2807SJeff Garzik } 1866c6fd2807SJeff Garzik 1867c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1868c6fd2807SJeff Garzik tmp &= ~mask; 1869c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 1870c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 1871c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 1872c6fd2807SJeff Garzik } 1873c6fd2807SJeff Garzik 1874c6fd2807SJeff Garzik 1875c6fd2807SJeff Garzik #undef ZERO 1876c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 1877c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 1878c6fd2807SJeff Garzik unsigned int port) 1879c6fd2807SJeff Garzik { 1880c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 1881c6fd2807SJeff Garzik 1882c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 1883c6fd2807SJeff Garzik 1884c6fd2807SJeff Garzik mv_channel_reset(hpriv, mmio, port); 1885c6fd2807SJeff Garzik 1886c6fd2807SJeff Garzik ZERO(0x028); /* command */ 1887c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 1888c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 1889c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 1890c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 1891c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 1892c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 1893c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 1894c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 1895c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 1896c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 1897c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 1898c6fd2807SJeff Garzik writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 1899c6fd2807SJeff Garzik } 1900c6fd2807SJeff Garzik #undef ZERO 1901c6fd2807SJeff Garzik 1902c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 1903c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1904c6fd2807SJeff Garzik unsigned int hc) 1905c6fd2807SJeff Garzik { 1906c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1907c6fd2807SJeff Garzik u32 tmp; 1908c6fd2807SJeff Garzik 1909c6fd2807SJeff Garzik ZERO(0x00c); 1910c6fd2807SJeff Garzik ZERO(0x010); 1911c6fd2807SJeff Garzik ZERO(0x014); 1912c6fd2807SJeff Garzik ZERO(0x018); 1913c6fd2807SJeff Garzik 1914c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 1915c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 1916c6fd2807SJeff Garzik tmp |= 0x03030303; 1917c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 1918c6fd2807SJeff Garzik } 1919c6fd2807SJeff Garzik #undef ZERO 1920c6fd2807SJeff Garzik 1921c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1922c6fd2807SJeff Garzik unsigned int n_hc) 1923c6fd2807SJeff Garzik { 1924c6fd2807SJeff Garzik unsigned int hc, port; 1925c6fd2807SJeff Garzik 1926c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 1927c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 1928c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 1929c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 1930c6fd2807SJeff Garzik 1931c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 1932c6fd2807SJeff Garzik } 1933c6fd2807SJeff Garzik 1934c6fd2807SJeff Garzik return 0; 1935c6fd2807SJeff Garzik } 1936c6fd2807SJeff Garzik 1937c6fd2807SJeff Garzik #undef ZERO 1938c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 1939c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio) 1940c6fd2807SJeff Garzik { 1941c6fd2807SJeff Garzik u32 tmp; 1942c6fd2807SJeff Garzik 1943c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_MODE); 1944c6fd2807SJeff Garzik tmp &= 0xff00ffff; 1945c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_MODE); 1946c6fd2807SJeff Garzik 1947c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 1948c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 1949c6fd2807SJeff Garzik writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 1950c6fd2807SJeff Garzik ZERO(HC_MAIN_IRQ_MASK_OFS); 1951c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 1952c6fd2807SJeff Garzik ZERO(PCI_IRQ_CAUSE_OFS); 1953c6fd2807SJeff Garzik ZERO(PCI_IRQ_MASK_OFS); 1954c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 1955c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 1956c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 1957c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 1958c6fd2807SJeff Garzik } 1959c6fd2807SJeff Garzik #undef ZERO 1960c6fd2807SJeff Garzik 1961c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1962c6fd2807SJeff Garzik { 1963c6fd2807SJeff Garzik u32 tmp; 1964c6fd2807SJeff Garzik 1965c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 1966c6fd2807SJeff Garzik 1967c6fd2807SJeff Garzik tmp = readl(mmio + MV_GPIO_PORT_CTL); 1968c6fd2807SJeff Garzik tmp &= 0x3; 1969c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 1970c6fd2807SJeff Garzik writel(tmp, mmio + MV_GPIO_PORT_CTL); 1971c6fd2807SJeff Garzik } 1972c6fd2807SJeff Garzik 1973c6fd2807SJeff Garzik /** 1974c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 1975c6fd2807SJeff Garzik * @mmio: base address of the HBA 1976c6fd2807SJeff Garzik * 1977c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 1978c6fd2807SJeff Garzik * 1979c6fd2807SJeff Garzik * LOCKING: 1980c6fd2807SJeff Garzik * Inherited from caller. 1981c6fd2807SJeff Garzik */ 1982c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1983c6fd2807SJeff Garzik unsigned int n_hc) 1984c6fd2807SJeff Garzik { 1985c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 1986c6fd2807SJeff Garzik int i, rc = 0; 1987c6fd2807SJeff Garzik u32 t; 1988c6fd2807SJeff Garzik 1989c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 1990c6fd2807SJeff Garzik * register" table. 1991c6fd2807SJeff Garzik */ 1992c6fd2807SJeff Garzik t = readl(reg); 1993c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 1994c6fd2807SJeff Garzik 1995c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 1996c6fd2807SJeff Garzik udelay(1); 1997c6fd2807SJeff Garzik t = readl(reg); 1998c6fd2807SJeff Garzik if (PCI_MASTER_EMPTY & t) { 1999c6fd2807SJeff Garzik break; 2000c6fd2807SJeff Garzik } 2001c6fd2807SJeff Garzik } 2002c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2003c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2004c6fd2807SJeff Garzik rc = 1; 2005c6fd2807SJeff Garzik goto done; 2006c6fd2807SJeff Garzik } 2007c6fd2807SJeff Garzik 2008c6fd2807SJeff Garzik /* set reset */ 2009c6fd2807SJeff Garzik i = 5; 2010c6fd2807SJeff Garzik do { 2011c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2012c6fd2807SJeff Garzik t = readl(reg); 2013c6fd2807SJeff Garzik udelay(1); 2014c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2015c6fd2807SJeff Garzik 2016c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2017c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2018c6fd2807SJeff Garzik rc = 1; 2019c6fd2807SJeff Garzik goto done; 2020c6fd2807SJeff Garzik } 2021c6fd2807SJeff Garzik 2022c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2023c6fd2807SJeff Garzik i = 5; 2024c6fd2807SJeff Garzik do { 2025c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2026c6fd2807SJeff Garzik t = readl(reg); 2027c6fd2807SJeff Garzik udelay(1); 2028c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2029c6fd2807SJeff Garzik 2030c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2031c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2032c6fd2807SJeff Garzik rc = 1; 2033c6fd2807SJeff Garzik } 2034c6fd2807SJeff Garzik done: 2035c6fd2807SJeff Garzik return rc; 2036c6fd2807SJeff Garzik } 2037c6fd2807SJeff Garzik 2038c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2039c6fd2807SJeff Garzik void __iomem *mmio) 2040c6fd2807SJeff Garzik { 2041c6fd2807SJeff Garzik void __iomem *port_mmio; 2042c6fd2807SJeff Garzik u32 tmp; 2043c6fd2807SJeff Garzik 2044c6fd2807SJeff Garzik tmp = readl(mmio + MV_RESET_CFG); 2045c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2046c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2047c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2048c6fd2807SJeff Garzik return; 2049c6fd2807SJeff Garzik } 2050c6fd2807SJeff Garzik 2051c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2052c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2053c6fd2807SJeff Garzik 2054c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2055c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2056c6fd2807SJeff Garzik } 2057c6fd2807SJeff Garzik 2058c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2059c6fd2807SJeff Garzik { 2060c6fd2807SJeff Garzik writel(0x00000060, mmio + MV_GPIO_PORT_CTL); 2061c6fd2807SJeff Garzik } 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2064c6fd2807SJeff Garzik unsigned int port) 2065c6fd2807SJeff Garzik { 2066c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2067c6fd2807SJeff Garzik 2068c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2069c6fd2807SJeff Garzik int fix_phy_mode2 = 2070c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2071c6fd2807SJeff Garzik int fix_phy_mode4 = 2072c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2073c6fd2807SJeff Garzik u32 m2, tmp; 2074c6fd2807SJeff Garzik 2075c6fd2807SJeff Garzik if (fix_phy_mode2) { 2076c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2077c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2078c6fd2807SJeff Garzik m2 |= (1 << 31); 2079c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2080c6fd2807SJeff Garzik 2081c6fd2807SJeff Garzik udelay(200); 2082c6fd2807SJeff Garzik 2083c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2084c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2085c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2086c6fd2807SJeff Garzik 2087c6fd2807SJeff Garzik udelay(200); 2088c6fd2807SJeff Garzik } 2089c6fd2807SJeff Garzik 2090c6fd2807SJeff Garzik /* who knows what this magic does */ 2091c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2092c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2093c6fd2807SJeff Garzik tmp |= 0x2A800000; 2094c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2095c6fd2807SJeff Garzik 2096c6fd2807SJeff Garzik if (fix_phy_mode4) { 2097c6fd2807SJeff Garzik u32 m4; 2098c6fd2807SJeff Garzik 2099c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2100c6fd2807SJeff Garzik 2101c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2102c6fd2807SJeff Garzik tmp = readl(port_mmio + 0x310); 2103c6fd2807SJeff Garzik 2104c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2105c6fd2807SJeff Garzik 2106c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2107c6fd2807SJeff Garzik 2108c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2109c6fd2807SJeff Garzik writel(tmp, port_mmio + 0x310); 2110c6fd2807SJeff Garzik } 2111c6fd2807SJeff Garzik 2112c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2113c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2114c6fd2807SJeff Garzik 2115c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2116c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2117c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2118c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2119c6fd2807SJeff Garzik 2120c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2121c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2122c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2123c6fd2807SJeff Garzik m2 |= 0x0000900F; 2124c6fd2807SJeff Garzik } 2125c6fd2807SJeff Garzik 2126c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2127c6fd2807SJeff Garzik } 2128c6fd2807SJeff Garzik 2129c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 2130c6fd2807SJeff Garzik unsigned int port_no) 2131c6fd2807SJeff Garzik { 2132c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2133c6fd2807SJeff Garzik 2134c6fd2807SJeff Garzik writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2135c6fd2807SJeff Garzik 2136ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2137c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2138c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2139c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2140c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2141c6fd2807SJeff Garzik } 2142c6fd2807SJeff Garzik 2143c6fd2807SJeff Garzik udelay(25); /* allow reset propagation */ 2144c6fd2807SJeff Garzik 2145c6fd2807SJeff Garzik /* Spec never mentions clearing the bit. Marvell's driver does 2146c6fd2807SJeff Garzik * clear the bit, however. 2147c6fd2807SJeff Garzik */ 2148c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2149c6fd2807SJeff Garzik 2150c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2151c6fd2807SJeff Garzik 2152ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2153c6fd2807SJeff Garzik mdelay(1); 2154c6fd2807SJeff Garzik } 2155c6fd2807SJeff Garzik 2156c6fd2807SJeff Garzik /** 2157bdd4dddeSJeff Garzik * mv_phy_reset - Perform eDMA reset followed by COMRESET 2158c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2159c6fd2807SJeff Garzik * 2160c6fd2807SJeff Garzik * Part of this is taken from __sata_phy_reset and modified to 2161c6fd2807SJeff Garzik * not sleep since this routine gets called from interrupt level. 2162c6fd2807SJeff Garzik * 2163c6fd2807SJeff Garzik * LOCKING: 2164c6fd2807SJeff Garzik * Inherited from caller. This is coded to safe to call at 2165c6fd2807SJeff Garzik * interrupt level, i.e. it does not sleep. 2166c6fd2807SJeff Garzik */ 2167bdd4dddeSJeff Garzik static void mv_phy_reset(struct ata_port *ap, unsigned int *class, 2168bdd4dddeSJeff Garzik unsigned long deadline) 2169c6fd2807SJeff Garzik { 2170c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2171cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2172c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2173c6fd2807SJeff Garzik int retry = 5; 2174c6fd2807SJeff Garzik u32 sstatus; 2175c6fd2807SJeff Garzik 2176c6fd2807SJeff Garzik VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio); 2177c6fd2807SJeff Garzik 2178da3dbb17STejun Heo #ifdef DEBUG 2179da3dbb17STejun Heo { 2180da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2181da3dbb17STejun Heo 2182da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2183da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2184da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2185c6fd2807SJeff Garzik DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x " 2186da3dbb17STejun Heo "SCtrl 0x%08x\n", status, serror, scontrol); 2187da3dbb17STejun Heo } 2188da3dbb17STejun Heo #endif 2189c6fd2807SJeff Garzik 2190c6fd2807SJeff Garzik /* Issue COMRESET via SControl */ 2191c6fd2807SJeff Garzik comreset_retry: 2192c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_CONTROL, 0x301); 2193bdd4dddeSJeff Garzik msleep(1); 2194c6fd2807SJeff Garzik 2195c6fd2807SJeff Garzik sata_scr_write_flush(ap, SCR_CONTROL, 0x300); 2196bdd4dddeSJeff Garzik msleep(20); 2197c6fd2807SJeff Garzik 2198c6fd2807SJeff Garzik do { 2199c6fd2807SJeff Garzik sata_scr_read(ap, SCR_STATUS, &sstatus); 2200dd1dc802SJeff Garzik if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0)) 2201c6fd2807SJeff Garzik break; 2202c6fd2807SJeff Garzik 2203bdd4dddeSJeff Garzik msleep(1); 2204c5d3e45aSJeff Garzik } while (time_before(jiffies, deadline)); 2205c6fd2807SJeff Garzik 2206c6fd2807SJeff Garzik /* work around errata */ 2207ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv) && 2208c6fd2807SJeff Garzik (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) && 2209c6fd2807SJeff Garzik (retry-- > 0)) 2210c6fd2807SJeff Garzik goto comreset_retry; 2211c6fd2807SJeff Garzik 2212da3dbb17STejun Heo #ifdef DEBUG 2213da3dbb17STejun Heo { 2214da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2215da3dbb17STejun Heo 2216da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2217da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2218da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2219c6fd2807SJeff Garzik DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x " 2220da3dbb17STejun Heo "SCtrl 0x%08x\n", sstatus, serror, scontrol); 2221da3dbb17STejun Heo } 2222da3dbb17STejun Heo #endif 2223c6fd2807SJeff Garzik 2224bdd4dddeSJeff Garzik if (ata_port_offline(ap)) { 2225bdd4dddeSJeff Garzik *class = ATA_DEV_NONE; 2226c6fd2807SJeff Garzik return; 2227c6fd2807SJeff Garzik } 2228c6fd2807SJeff Garzik 2229c6fd2807SJeff Garzik /* even after SStatus reflects that device is ready, 2230c6fd2807SJeff Garzik * it seems to take a while for link to be fully 2231c6fd2807SJeff Garzik * established (and thus Status no longer 0x80/0x7F), 2232c6fd2807SJeff Garzik * so we poll a bit for that, here. 2233c6fd2807SJeff Garzik */ 2234c6fd2807SJeff Garzik retry = 20; 2235c6fd2807SJeff Garzik while (1) { 2236c6fd2807SJeff Garzik u8 drv_stat = ata_check_status(ap); 2237c6fd2807SJeff Garzik if ((drv_stat != 0x80) && (drv_stat != 0x7f)) 2238c6fd2807SJeff Garzik break; 2239bdd4dddeSJeff Garzik msleep(500); 2240c6fd2807SJeff Garzik if (retry-- <= 0) 2241c6fd2807SJeff Garzik break; 2242bdd4dddeSJeff Garzik if (time_after(jiffies, deadline)) 2243bdd4dddeSJeff Garzik break; 2244c6fd2807SJeff Garzik } 2245c6fd2807SJeff Garzik 2246bdd4dddeSJeff Garzik /* FIXME: if we passed the deadline, the following 2247bdd4dddeSJeff Garzik * code probably produces an invalid result 2248bdd4dddeSJeff Garzik */ 2249c6fd2807SJeff Garzik 2250bdd4dddeSJeff Garzik /* finally, read device signature from TF registers */ 2251bdd4dddeSJeff Garzik *class = ata_dev_try_classify(ap, 0, NULL); 2252c6fd2807SJeff Garzik 2253c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2254c6fd2807SJeff Garzik 2255bdd4dddeSJeff Garzik WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2256c6fd2807SJeff Garzik 2257c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 2258c6fd2807SJeff Garzik } 2259c6fd2807SJeff Garzik 2260bdd4dddeSJeff Garzik static int mv_prereset(struct ata_port *ap, unsigned long deadline) 2261c6fd2807SJeff Garzik { 2262bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2263bdd4dddeSJeff Garzik struct ata_eh_context *ehc = &ap->eh_context; 2264bdd4dddeSJeff Garzik int rc; 2265bdd4dddeSJeff Garzik 2266bdd4dddeSJeff Garzik rc = mv_stop_dma(ap); 2267bdd4dddeSJeff Garzik if (rc) 2268bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2269bdd4dddeSJeff Garzik 2270bdd4dddeSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) { 2271bdd4dddeSJeff Garzik pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET; 2272bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2273c6fd2807SJeff Garzik } 2274c6fd2807SJeff Garzik 2275bdd4dddeSJeff Garzik /* if we're about to do hardreset, nothing more to do */ 2276bdd4dddeSJeff Garzik if (ehc->i.action & ATA_EH_HARDRESET) 2277bdd4dddeSJeff Garzik return 0; 2278bdd4dddeSJeff Garzik 2279bdd4dddeSJeff Garzik if (ata_port_online(ap)) 2280bdd4dddeSJeff Garzik rc = ata_wait_ready(ap, deadline); 2281bdd4dddeSJeff Garzik else 2282bdd4dddeSJeff Garzik rc = -ENODEV; 2283bdd4dddeSJeff Garzik 2284bdd4dddeSJeff Garzik return rc; 2285bdd4dddeSJeff Garzik } 2286bdd4dddeSJeff Garzik 2287bdd4dddeSJeff Garzik static int mv_hardreset(struct ata_port *ap, unsigned int *class, 2288bdd4dddeSJeff Garzik unsigned long deadline) 2289bdd4dddeSJeff Garzik { 2290bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2291bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2292bdd4dddeSJeff Garzik 2293bdd4dddeSJeff Garzik mv_stop_dma(ap); 2294bdd4dddeSJeff Garzik 2295bdd4dddeSJeff Garzik mv_channel_reset(hpriv, mmio, ap->port_no); 2296bdd4dddeSJeff Garzik 2297bdd4dddeSJeff Garzik mv_phy_reset(ap, class, deadline); 2298bdd4dddeSJeff Garzik 2299bdd4dddeSJeff Garzik return 0; 2300bdd4dddeSJeff Garzik } 2301bdd4dddeSJeff Garzik 2302bdd4dddeSJeff Garzik static void mv_postreset(struct ata_port *ap, unsigned int *classes) 2303bdd4dddeSJeff Garzik { 2304bdd4dddeSJeff Garzik u32 serr; 2305bdd4dddeSJeff Garzik 2306bdd4dddeSJeff Garzik /* print link status */ 2307bdd4dddeSJeff Garzik sata_print_link_status(ap); 2308bdd4dddeSJeff Garzik 2309bdd4dddeSJeff Garzik /* clear SError */ 2310bdd4dddeSJeff Garzik sata_scr_read(ap, SCR_ERROR, &serr); 2311bdd4dddeSJeff Garzik sata_scr_write_flush(ap, SCR_ERROR, serr); 2312bdd4dddeSJeff Garzik 2313bdd4dddeSJeff Garzik /* bail out if no device is present */ 2314bdd4dddeSJeff Garzik if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) { 2315bdd4dddeSJeff Garzik DPRINTK("EXIT, no device\n"); 2316bdd4dddeSJeff Garzik return; 2317bdd4dddeSJeff Garzik } 2318bdd4dddeSJeff Garzik 2319bdd4dddeSJeff Garzik /* set up device control */ 2320bdd4dddeSJeff Garzik iowrite8(ap->ctl, ap->ioaddr.ctl_addr); 2321bdd4dddeSJeff Garzik } 2322bdd4dddeSJeff Garzik 2323bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap) 2324bdd4dddeSJeff Garzik { 2325bdd4dddeSJeff Garzik ata_do_eh(ap, mv_prereset, ata_std_softreset, 2326bdd4dddeSJeff Garzik mv_hardreset, mv_postreset); 2327bdd4dddeSJeff Garzik } 2328bdd4dddeSJeff Garzik 2329bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc) 2330bdd4dddeSJeff Garzik { 2331bdd4dddeSJeff Garzik mv_stop_dma(qc->ap); 2332bdd4dddeSJeff Garzik } 2333bdd4dddeSJeff Garzik 2334bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2335c6fd2807SJeff Garzik { 23360d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2337bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2338bdd4dddeSJeff Garzik u32 tmp, mask; 2339bdd4dddeSJeff Garzik unsigned int shift; 2340c6fd2807SJeff Garzik 2341bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2342c6fd2807SJeff Garzik 2343bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2344bdd4dddeSJeff Garzik if (hc > 0) 2345bdd4dddeSJeff Garzik shift++; 2346c6fd2807SJeff Garzik 2347bdd4dddeSJeff Garzik mask = 0x3 << shift; 2348c6fd2807SJeff Garzik 2349bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 2350bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2351bdd4dddeSJeff Garzik writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2352c6fd2807SJeff Garzik } 2353bdd4dddeSJeff Garzik 2354bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2355bdd4dddeSJeff Garzik { 2356bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2357bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2358bdd4dddeSJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2359bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2360bdd4dddeSJeff Garzik u32 tmp, mask, hc_irq_cause; 2361bdd4dddeSJeff Garzik unsigned int shift, hc_port_no = ap->port_no; 2362bdd4dddeSJeff Garzik 2363bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2364bdd4dddeSJeff Garzik 2365bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2366bdd4dddeSJeff Garzik if (hc > 0) { 2367bdd4dddeSJeff Garzik shift++; 2368bdd4dddeSJeff Garzik hc_port_no -= 4; 2369bdd4dddeSJeff Garzik } 2370bdd4dddeSJeff Garzik 2371bdd4dddeSJeff Garzik mask = 0x3 << shift; 2372bdd4dddeSJeff Garzik 2373bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2374bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2375bdd4dddeSJeff Garzik 2376bdd4dddeSJeff Garzik /* clear pending irq events */ 2377bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 2378bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ 2379bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ 2380bdd4dddeSJeff Garzik writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2381bdd4dddeSJeff Garzik 2382bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 2383bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2384bdd4dddeSJeff Garzik writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2385c6fd2807SJeff Garzik } 2386c6fd2807SJeff Garzik 2387c6fd2807SJeff Garzik /** 2388c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2389c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2390c6fd2807SJeff Garzik * @port_mmio: base address of the port 2391c6fd2807SJeff Garzik * 2392c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2393c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2394c6fd2807SJeff Garzik * start of the port. 2395c6fd2807SJeff Garzik * 2396c6fd2807SJeff Garzik * LOCKING: 2397c6fd2807SJeff Garzik * Inherited from caller. 2398c6fd2807SJeff Garzik */ 2399c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2400c6fd2807SJeff Garzik { 24010d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2402c6fd2807SJeff Garzik unsigned serr_ofs; 2403c6fd2807SJeff Garzik 2404c6fd2807SJeff Garzik /* PIO related setup 2405c6fd2807SJeff Garzik */ 2406c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2407c6fd2807SJeff Garzik port->error_addr = 2408c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2409c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2410c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2411c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2412c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2413c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2414c6fd2807SJeff Garzik port->status_addr = 2415c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2416c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2417c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2418c6fd2807SJeff Garzik 2419c6fd2807SJeff Garzik /* unused: */ 24208d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2421c6fd2807SJeff Garzik 2422c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2423c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2424c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2425c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2426c6fd2807SJeff Garzik 2427c6fd2807SJeff Garzik /* unmask all EDMA error interrupts */ 2428c6fd2807SJeff Garzik writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2429c6fd2807SJeff Garzik 2430c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2431c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2432c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2433c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2434c6fd2807SJeff Garzik } 2435c6fd2807SJeff Garzik 24364447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2437c6fd2807SJeff Garzik { 24384447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 24394447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2440c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2441c6fd2807SJeff Garzik 2442c6fd2807SJeff Garzik switch(board_idx) { 2443c6fd2807SJeff Garzik case chip_5080: 2444c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2445ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2446c6fd2807SJeff Garzik 244744c10138SAuke Kok switch (pdev->revision) { 2448c6fd2807SJeff Garzik case 0x1: 2449c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2450c6fd2807SJeff Garzik break; 2451c6fd2807SJeff Garzik case 0x3: 2452c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2453c6fd2807SJeff Garzik break; 2454c6fd2807SJeff Garzik default: 2455c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2456c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2457c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2458c6fd2807SJeff Garzik break; 2459c6fd2807SJeff Garzik } 2460c6fd2807SJeff Garzik break; 2461c6fd2807SJeff Garzik 2462c6fd2807SJeff Garzik case chip_504x: 2463c6fd2807SJeff Garzik case chip_508x: 2464c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2465ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2466c6fd2807SJeff Garzik 246744c10138SAuke Kok switch (pdev->revision) { 2468c6fd2807SJeff Garzik case 0x0: 2469c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2470c6fd2807SJeff Garzik break; 2471c6fd2807SJeff Garzik case 0x3: 2472c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2473c6fd2807SJeff Garzik break; 2474c6fd2807SJeff Garzik default: 2475c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2476c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2477c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2478c6fd2807SJeff Garzik break; 2479c6fd2807SJeff Garzik } 2480c6fd2807SJeff Garzik break; 2481c6fd2807SJeff Garzik 2482c6fd2807SJeff Garzik case chip_604x: 2483c6fd2807SJeff Garzik case chip_608x: 2484c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2485ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2486c6fd2807SJeff Garzik 248744c10138SAuke Kok switch (pdev->revision) { 2488c6fd2807SJeff Garzik case 0x7: 2489c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2490c6fd2807SJeff Garzik break; 2491c6fd2807SJeff Garzik case 0x9: 2492c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2493c6fd2807SJeff Garzik break; 2494c6fd2807SJeff Garzik default: 2495c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2496c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2497c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2498c6fd2807SJeff Garzik break; 2499c6fd2807SJeff Garzik } 2500c6fd2807SJeff Garzik break; 2501c6fd2807SJeff Garzik 2502c6fd2807SJeff Garzik case chip_7042: 2503c6fd2807SJeff Garzik case chip_6042: 2504c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2505c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2506c6fd2807SJeff Garzik 250744c10138SAuke Kok switch (pdev->revision) { 2508c6fd2807SJeff Garzik case 0x0: 2509c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2510c6fd2807SJeff Garzik break; 2511c6fd2807SJeff Garzik case 0x1: 2512c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2513c6fd2807SJeff Garzik break; 2514c6fd2807SJeff Garzik default: 2515c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2516c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2517c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2518c6fd2807SJeff Garzik break; 2519c6fd2807SJeff Garzik } 2520c6fd2807SJeff Garzik break; 2521c6fd2807SJeff Garzik 2522c6fd2807SJeff Garzik default: 2523c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx); 2524c6fd2807SJeff Garzik return 1; 2525c6fd2807SJeff Garzik } 2526c6fd2807SJeff Garzik 2527c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 2528c6fd2807SJeff Garzik 2529c6fd2807SJeff Garzik return 0; 2530c6fd2807SJeff Garzik } 2531c6fd2807SJeff Garzik 2532c6fd2807SJeff Garzik /** 2533c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 25344447d351STejun Heo * @host: ATA host to initialize 25354447d351STejun Heo * @board_idx: controller index 2536c6fd2807SJeff Garzik * 2537c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2538c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2539c6fd2807SJeff Garzik * 2540c6fd2807SJeff Garzik * LOCKING: 2541c6fd2807SJeff Garzik * Inherited from caller. 2542c6fd2807SJeff Garzik */ 25434447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2544c6fd2807SJeff Garzik { 2545c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 25464447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 25474447d351STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 25484447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2549c6fd2807SJeff Garzik 2550c6fd2807SJeff Garzik /* global interrupt mask */ 2551c6fd2807SJeff Garzik writel(0, mmio + HC_MAIN_IRQ_MASK_OFS); 2552c6fd2807SJeff Garzik 25534447d351STejun Heo rc = mv_chip_id(host, board_idx); 2554c6fd2807SJeff Garzik if (rc) 2555c6fd2807SJeff Garzik goto done; 2556c6fd2807SJeff Garzik 25574447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2558c6fd2807SJeff Garzik 25594447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2560c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2561c6fd2807SJeff Garzik 2562c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2563c6fd2807SJeff Garzik if (rc) 2564c6fd2807SJeff Garzik goto done; 2565c6fd2807SJeff Garzik 2566c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 2567c6fd2807SJeff Garzik hpriv->ops->reset_bus(pdev, mmio); 2568c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2569c6fd2807SJeff Garzik 25704447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2571ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2572c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2573c6fd2807SJeff Garzik 2574c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2575c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2576c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2577c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2578c6fd2807SJeff Garzik } 2579c6fd2807SJeff Garzik 2580c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port); 2581c6fd2807SJeff Garzik } 2582c6fd2807SJeff Garzik 25834447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2584c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 25854447d351STejun Heo mv_port_init(&host->ports[port]->ioaddr, port_mmio); 2586c6fd2807SJeff Garzik } 2587c6fd2807SJeff Garzik 2588c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2589c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2590c6fd2807SJeff Garzik 2591c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2592c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2593c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2594c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2595c6fd2807SJeff Garzik 2596c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2597c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2598c6fd2807SJeff Garzik } 2599c6fd2807SJeff Garzik 2600c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 2601c6fd2807SJeff Garzik writelfl(0, mmio + PCI_IRQ_CAUSE_OFS); 2602c6fd2807SJeff Garzik 2603c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 2604c6fd2807SJeff Garzik writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS); 2605fb621e2fSJeff Garzik 2606ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2607fb621e2fSJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS); 2608fb621e2fSJeff Garzik else 2609c6fd2807SJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS); 2610c6fd2807SJeff Garzik 2611c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2612c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 2613c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_CAUSE_OFS), 2614c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_MASK_OFS), 2615c6fd2807SJeff Garzik readl(mmio + PCI_IRQ_CAUSE_OFS), 2616c6fd2807SJeff Garzik readl(mmio + PCI_IRQ_MASK_OFS)); 2617c6fd2807SJeff Garzik 2618c6fd2807SJeff Garzik done: 2619c6fd2807SJeff Garzik return rc; 2620c6fd2807SJeff Garzik } 2621c6fd2807SJeff Garzik 2622c6fd2807SJeff Garzik /** 2623c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 26244447d351STejun Heo * @host: ATA host to print info about 2625c6fd2807SJeff Garzik * 2626c6fd2807SJeff Garzik * FIXME: complete this. 2627c6fd2807SJeff Garzik * 2628c6fd2807SJeff Garzik * LOCKING: 2629c6fd2807SJeff Garzik * Inherited from caller. 2630c6fd2807SJeff Garzik */ 26314447d351STejun Heo static void mv_print_info(struct ata_host *host) 2632c6fd2807SJeff Garzik { 26334447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 26344447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 263544c10138SAuke Kok u8 scc; 2636c1e4fe71SJeff Garzik const char *scc_s, *gen; 2637c6fd2807SJeff Garzik 2638c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 2639c6fd2807SJeff Garzik * what errata to workaround 2640c6fd2807SJeff Garzik */ 2641c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 2642c6fd2807SJeff Garzik if (scc == 0) 2643c6fd2807SJeff Garzik scc_s = "SCSI"; 2644c6fd2807SJeff Garzik else if (scc == 0x01) 2645c6fd2807SJeff Garzik scc_s = "RAID"; 2646c6fd2807SJeff Garzik else 2647c1e4fe71SJeff Garzik scc_s = "?"; 2648c1e4fe71SJeff Garzik 2649c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 2650c1e4fe71SJeff Garzik gen = "I"; 2651c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 2652c1e4fe71SJeff Garzik gen = "II"; 2653c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 2654c1e4fe71SJeff Garzik gen = "IIE"; 2655c1e4fe71SJeff Garzik else 2656c1e4fe71SJeff Garzik gen = "?"; 2657c6fd2807SJeff Garzik 2658c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 2659c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 2660c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 2661c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 2662c6fd2807SJeff Garzik } 2663c6fd2807SJeff Garzik 2664c6fd2807SJeff Garzik /** 2665c6fd2807SJeff Garzik * mv_init_one - handle a positive probe of a Marvell host 2666c6fd2807SJeff Garzik * @pdev: PCI device found 2667c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 2668c6fd2807SJeff Garzik * 2669c6fd2807SJeff Garzik * LOCKING: 2670c6fd2807SJeff Garzik * Inherited from caller. 2671c6fd2807SJeff Garzik */ 2672c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 2673c6fd2807SJeff Garzik { 2674c6fd2807SJeff Garzik static int printed_version = 0; 2675c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 26764447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 26774447d351STejun Heo struct ata_host *host; 26784447d351STejun Heo struct mv_host_priv *hpriv; 26794447d351STejun Heo int n_ports, rc; 2680c6fd2807SJeff Garzik 2681c6fd2807SJeff Garzik if (!printed_version++) 2682c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2683c6fd2807SJeff Garzik 26844447d351STejun Heo /* allocate host */ 26854447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 26864447d351STejun Heo 26874447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 26884447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 26894447d351STejun Heo if (!host || !hpriv) 26904447d351STejun Heo return -ENOMEM; 26914447d351STejun Heo host->private_data = hpriv; 26924447d351STejun Heo 26934447d351STejun Heo /* acquire resources */ 269424dc5f33STejun Heo rc = pcim_enable_device(pdev); 269524dc5f33STejun Heo if (rc) 2696c6fd2807SJeff Garzik return rc; 2697c6fd2807SJeff Garzik 26980d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 26990d5ff566STejun Heo if (rc == -EBUSY) 270024dc5f33STejun Heo pcim_pin_device(pdev); 27010d5ff566STejun Heo if (rc) 270224dc5f33STejun Heo return rc; 27034447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 2704c6fd2807SJeff Garzik 2705d88184fbSJeff Garzik rc = pci_go_64(pdev); 2706d88184fbSJeff Garzik if (rc) 2707d88184fbSJeff Garzik return rc; 2708d88184fbSJeff Garzik 2709c6fd2807SJeff Garzik /* initialize adapter */ 27104447d351STejun Heo rc = mv_init_host(host, board_idx); 271124dc5f33STejun Heo if (rc) 271224dc5f33STejun Heo return rc; 2713c6fd2807SJeff Garzik 2714c6fd2807SJeff Garzik /* Enable interrupts */ 27156a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 2716c6fd2807SJeff Garzik pci_intx(pdev, 1); 2717c6fd2807SJeff Garzik 2718c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 27194447d351STejun Heo mv_print_info(host); 2720c6fd2807SJeff Garzik 27214447d351STejun Heo pci_set_master(pdev); 2722ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 27234447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 2724c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 2725c6fd2807SJeff Garzik } 2726c6fd2807SJeff Garzik 2727c6fd2807SJeff Garzik static int __init mv_init(void) 2728c6fd2807SJeff Garzik { 2729c6fd2807SJeff Garzik return pci_register_driver(&mv_pci_driver); 2730c6fd2807SJeff Garzik } 2731c6fd2807SJeff Garzik 2732c6fd2807SJeff Garzik static void __exit mv_exit(void) 2733c6fd2807SJeff Garzik { 2734c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 2735c6fd2807SJeff Garzik } 2736c6fd2807SJeff Garzik 2737c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 2738c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 2739c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 2740c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 2741c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 2742c6fd2807SJeff Garzik 2743c6fd2807SJeff Garzik module_param(msi, int, 0444); 2744c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 2745c6fd2807SJeff Garzik 2746c6fd2807SJeff Garzik module_init(mv_init); 2747c6fd2807SJeff Garzik module_exit(mv_exit); 2748