1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 2685afb934SMark Lord * sata_mv TODO list: 2785afb934SMark Lord * 2885afb934SMark Lord * --> Errata workaround for NCQ device errors. 2985afb934SMark Lord * 3085afb934SMark Lord * --> More errata workarounds for PCI-X. 3185afb934SMark Lord * 3285afb934SMark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934SMark Lord * 3485afb934SMark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934SMark Lord * 3685afb934SMark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934SMark Lord * 3885afb934SMark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934SMark Lord * 4085afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934SMark Lord * 4285afb934SMark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934SMark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934SMark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934SMark Lord * worth the latency cost. 4685afb934SMark Lord * 4785afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934SMark Lord * creating LibATA target mode support would be very interesting. 5085afb934SMark Lord * 5185afb934SMark Lord * Target mode, for those without docs, is the ability to directly 5285afb934SMark Lord * connect two SATA ports. 534a05e209SJeff Garzik */ 544a05e209SJeff Garzik 55c6fd2807SJeff Garzik #include <linux/kernel.h> 56c6fd2807SJeff Garzik #include <linux/module.h> 57c6fd2807SJeff Garzik #include <linux/pci.h> 58c6fd2807SJeff Garzik #include <linux/init.h> 59c6fd2807SJeff Garzik #include <linux/blkdev.h> 60c6fd2807SJeff Garzik #include <linux/delay.h> 61c6fd2807SJeff Garzik #include <linux/interrupt.h> 628d8b6004SAndrew Morton #include <linux/dmapool.h> 63c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 64c6fd2807SJeff Garzik #include <linux/device.h> 65f351b2d6SSaeed Bishara #include <linux/platform_device.h> 66f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6715a32632SLennert Buytenhek #include <linux/mbus.h> 68c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 69c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 706c08772eSJeff Garzik #include <scsi/scsi_device.h> 71c6fd2807SJeff Garzik #include <linux/libata.h> 72c6fd2807SJeff Garzik 73c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 741fd2e1c2SMark Lord #define DRV_VERSION "1.20" 75c6fd2807SJeff Garzik 76c6fd2807SJeff Garzik enum { 77c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 78c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 79c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 80c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 81c6fd2807SJeff Garzik 82c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 83c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 84c6fd2807SJeff Garzik 85c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 86c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 87c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 88c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 90c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 91c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 92c6fd2807SJeff Garzik 93c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 948e7decdbSMark Lord MV_FLASH_CTL_OFS = 0x1046c, 958e7decdbSMark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 968e7decdbSMark Lord MV_RESET_CFG_OFS = 0x180d8, 97c6fd2807SJeff Garzik 98c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 99c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 100c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 101c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 102c6fd2807SJeff Garzik 103c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 104c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 105c6fd2807SJeff Garzik 106c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 107c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 108c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 109c6fd2807SJeff Garzik */ 110c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 111c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 112da2fa9baSMark Lord MV_MAX_SG_CT = 256, 113c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 114c6fd2807SJeff Garzik 115352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 116c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 117352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 118352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 119352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 120c6fd2807SJeff Garzik 121c6fd2807SJeff Garzik /* Host Flags */ 122c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 123c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1247bb3c529SSaeed Bishara /* SoC integrated controllers, no PCI interface */ 1257bb3c529SSaeed Bishara MV_FLAG_SOC = (1 << 28), 1267bb3c529SSaeed Bishara 127c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 128bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 129bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 130c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 131c6fd2807SJeff Garzik 132c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 133c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 134c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 135e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 136c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 137c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 138c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 139c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 140c6fd2807SJeff Garzik 141c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 142c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 143c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 146c6fd2807SJeff Garzik 147c6fd2807SJeff Garzik /* PCI interface registers */ 148c6fd2807SJeff Garzik 149c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 1508e7decdbSMark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 151c6fd2807SJeff Garzik 152c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 153c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 154c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 155c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 156c6fd2807SJeff Garzik 1578e7decdbSMark Lord MV_PCI_MODE_OFS = 0xd00, 1588e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1598e7decdbSMark Lord 160c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 161c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 162c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 163c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 1648e7decdbSMark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 165c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 166c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 167c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 168c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 169c6fd2807SJeff Garzik 170c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 171c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 172c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 173c6fd2807SJeff Garzik 17402a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17502a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 176646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17702a121daSMark Lord 1787368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1797368f919SMark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1807368f919SMark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1817368f919SMark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1827368f919SMark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 183352fab70SMark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 184352fab70SMark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 185c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 186c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 187c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 188c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 189c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 190fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 191fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 192c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 193c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 194c6fd2807SJeff Garzik SELF_INT = (1 << 23), 195c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 196c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 197fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 198f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 199c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 200f9f7fe01SMark Lord PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 201c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 202c6fd2807SJeff Garzik HC_MAIN_RSVD), 203fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 204fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 205f351b2d6SSaeed Bishara HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC), 206c6fd2807SJeff Garzik 207c6fd2807SJeff Garzik /* SATAHC registers */ 208c6fd2807SJeff Garzik HC_CFG_OFS = 0, 209c6fd2807SJeff Garzik 210c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 211352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 212352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 213c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 214c6fd2807SJeff Garzik 215c6fd2807SJeff Garzik /* Shadow block registers */ 216c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 217c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 218c6fd2807SJeff Garzik 219c6fd2807SJeff Garzik /* SATA registers */ 220c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 221c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2220c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 22317c5aab5SMark Lord 224e12bef50SMark Lord LTMODE_OFS = 0x30c, 22517c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 22617c5aab5SMark Lord 227c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 228c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 229c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 230e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 2318e7decdbSMark Lord SATA_TESTCTL_OFS = 0x348, 232e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 233e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23417c5aab5SMark Lord 2358e7decdbSMark Lord FISCFG_OFS = 0x360, 2368e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2378e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23817c5aab5SMark Lord 239c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 2408e7decdbSMark Lord MV5_LTMODE_OFS = 0x30, 2418e7decdbSMark Lord MV5_PHY_CTL_OFS = 0x0C, 2428e7decdbSMark Lord SATA_INTERFACE_CFG_OFS = 0x050, 243c6fd2807SJeff Garzik 244c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 245c6fd2807SJeff Garzik 246c6fd2807SJeff Garzik /* Port registers */ 247c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2480c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2490c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 250c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 251c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 252c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 253e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 254e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 255c6fd2807SJeff Garzik 256c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 257c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2586c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2596c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2606c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2616c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2626c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2636c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 264c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 265c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2666c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 267c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2686c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2696c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2706c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2716c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 272646a4da5SMark Lord 2736c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 274646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 275646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 276646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 277646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 278646a4da5SMark Lord 2796c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 280646a4da5SMark Lord 2816c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 283646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 284646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 285646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 286646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 287646a4da5SMark Lord 2886c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 289646a4da5SMark Lord 2906c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 291c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 292c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 293646a4da5SMark Lord 294646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 295646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 296646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29785afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 298646a4da5SMark Lord 299bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 300bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 301bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 302bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 303bdd4dddeSJeff Garzik EDMA_ERR_SERR | 304bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3056c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 306bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 307bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 308bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 309bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 310c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 311c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 312bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 313e12bef50SMark Lord 314bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 315bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 316bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 317bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 318bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 319bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 320bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3216c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 322bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 323bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 324bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 325c6fd2807SJeff Garzik 326c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 327c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 328c6fd2807SJeff Garzik 329c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 330c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 331c6fd2807SJeff Garzik 332c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 333c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 334c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 335c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 336c6fd2807SJeff Garzik 3370ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3380ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3390ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3408e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 341c6fd2807SJeff Garzik 3428e7decdbSMark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3438e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3448e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 3458e7decdbSMark Lord 3468e7decdbSMark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3478e7decdbSMark Lord EDMA_ARB_CFG_OFS = 0x38, 3488e7decdbSMark Lord 3498e7decdbSMark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 350c6fd2807SJeff Garzik 351352fab70SMark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 352352fab70SMark Lord 353c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 354c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 355c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 356c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 357c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 358c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 359c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3600ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3610ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3620ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36302a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 364616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 365c6fd2807SJeff Garzik 366c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3670ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 36872109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 36900f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 370c6fd2807SJeff Garzik }; 371c6fd2807SJeff Garzik 372ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 373ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 374c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3758e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3767bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 377c6fd2807SJeff Garzik 37815a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 37915a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38015a32632SLennert Buytenhek 381c6fd2807SJeff Garzik enum { 382baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 383baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 384baf14aa1SJeff Garzik */ 385baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 386c6fd2807SJeff Garzik 3870ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3880ea9e179SJeff Garzik * of EDMA request queue DMA address 3890ea9e179SJeff Garzik */ 390c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 391c6fd2807SJeff Garzik 3920ea9e179SJeff Garzik /* ditto, for response queue */ 393c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 394c6fd2807SJeff Garzik }; 395c6fd2807SJeff Garzik 396c6fd2807SJeff Garzik enum chip_type { 397c6fd2807SJeff Garzik chip_504x, 398c6fd2807SJeff Garzik chip_508x, 399c6fd2807SJeff Garzik chip_5080, 400c6fd2807SJeff Garzik chip_604x, 401c6fd2807SJeff Garzik chip_608x, 402c6fd2807SJeff Garzik chip_6042, 403c6fd2807SJeff Garzik chip_7042, 404f351b2d6SSaeed Bishara chip_soc, 405c6fd2807SJeff Garzik }; 406c6fd2807SJeff Garzik 407c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 408c6fd2807SJeff Garzik struct mv_crqb { 409c6fd2807SJeff Garzik __le32 sg_addr; 410c6fd2807SJeff Garzik __le32 sg_addr_hi; 411c6fd2807SJeff Garzik __le16 ctrl_flags; 412c6fd2807SJeff Garzik __le16 ata_cmd[11]; 413c6fd2807SJeff Garzik }; 414c6fd2807SJeff Garzik 415c6fd2807SJeff Garzik struct mv_crqb_iie { 416c6fd2807SJeff Garzik __le32 addr; 417c6fd2807SJeff Garzik __le32 addr_hi; 418c6fd2807SJeff Garzik __le32 flags; 419c6fd2807SJeff Garzik __le32 len; 420c6fd2807SJeff Garzik __le32 ata_cmd[4]; 421c6fd2807SJeff Garzik }; 422c6fd2807SJeff Garzik 423c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 424c6fd2807SJeff Garzik struct mv_crpb { 425c6fd2807SJeff Garzik __le16 id; 426c6fd2807SJeff Garzik __le16 flags; 427c6fd2807SJeff Garzik __le32 tmstmp; 428c6fd2807SJeff Garzik }; 429c6fd2807SJeff Garzik 430c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 431c6fd2807SJeff Garzik struct mv_sg { 432c6fd2807SJeff Garzik __le32 addr; 433c6fd2807SJeff Garzik __le32 flags_size; 434c6fd2807SJeff Garzik __le32 addr_hi; 435c6fd2807SJeff Garzik __le32 reserved; 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438c6fd2807SJeff Garzik struct mv_port_priv { 439c6fd2807SJeff Garzik struct mv_crqb *crqb; 440c6fd2807SJeff Garzik dma_addr_t crqb_dma; 441c6fd2807SJeff Garzik struct mv_crpb *crpb; 442c6fd2807SJeff Garzik dma_addr_t crpb_dma; 443eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 444eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 445bdd4dddeSJeff Garzik 446bdd4dddeSJeff Garzik unsigned int req_idx; 447bdd4dddeSJeff Garzik unsigned int resp_idx; 448bdd4dddeSJeff Garzik 449c6fd2807SJeff Garzik u32 pp_flags; 450c6fd2807SJeff Garzik }; 451c6fd2807SJeff Garzik 452c6fd2807SJeff Garzik struct mv_port_signal { 453c6fd2807SJeff Garzik u32 amps; 454c6fd2807SJeff Garzik u32 pre; 455c6fd2807SJeff Garzik }; 456c6fd2807SJeff Garzik 45702a121daSMark Lord struct mv_host_priv { 45802a121daSMark Lord u32 hp_flags; 45902a121daSMark Lord struct mv_port_signal signal[8]; 46002a121daSMark Lord const struct mv_hw_ops *ops; 461f351b2d6SSaeed Bishara int n_ports; 462f351b2d6SSaeed Bishara void __iomem *base; 4637368f919SMark Lord void __iomem *main_irq_cause_addr; 4647368f919SMark Lord void __iomem *main_irq_mask_addr; 46502a121daSMark Lord u32 irq_cause_ofs; 46602a121daSMark Lord u32 irq_mask_ofs; 46702a121daSMark Lord u32 unmask_all_irqs; 468da2fa9baSMark Lord /* 469da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 470da2fa9baSMark Lord * alignment for hardware-accessed data structures, 471da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 472da2fa9baSMark Lord */ 473da2fa9baSMark Lord struct dma_pool *crqb_pool; 474da2fa9baSMark Lord struct dma_pool *crpb_pool; 475da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 47602a121daSMark Lord }; 47702a121daSMark Lord 478c6fd2807SJeff Garzik struct mv_hw_ops { 479c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 480c6fd2807SJeff Garzik unsigned int port); 481c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 482c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 483c6fd2807SJeff Garzik void __iomem *mmio); 484c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 485c6fd2807SJeff Garzik unsigned int n_hc); 486c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4877bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 488c6fd2807SJeff Garzik }; 489c6fd2807SJeff Garzik 490da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 491da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 492da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 493da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 494c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 495c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 4963e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 497c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 498c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 499c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 500a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 501a1efdabaSTejun Heo unsigned long deadline); 502bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 503bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 504f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 505c6fd2807SJeff Garzik 506c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 507c6fd2807SJeff Garzik unsigned int port); 508c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 509c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 510c6fd2807SJeff Garzik void __iomem *mmio); 511c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 512c6fd2807SJeff Garzik unsigned int n_hc); 513c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5147bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 515c6fd2807SJeff Garzik 516c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 517c6fd2807SJeff Garzik unsigned int port); 518c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 519c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 520c6fd2807SJeff Garzik void __iomem *mmio); 521c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 522c6fd2807SJeff Garzik unsigned int n_hc); 523c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 524f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 525f351b2d6SSaeed Bishara void __iomem *mmio); 526f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 527f351b2d6SSaeed Bishara void __iomem *mmio); 528f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 529f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 530f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 531f351b2d6SSaeed Bishara void __iomem *mmio); 532f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5337bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 534e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 535c6fd2807SJeff Garzik unsigned int port_no); 536e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 537b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 538e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq); 539c6fd2807SJeff Garzik 540e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 541e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 542e49856d8SMark Lord unsigned long deadline); 543e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 544e49856d8SMark Lord unsigned long deadline); 545c6fd2807SJeff Garzik 546eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 547eb73d558SMark Lord * because we have to allow room for worst case splitting of 548eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 549eb73d558SMark Lord */ 550c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 55168d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 552baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 553c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 554c5d3e45aSJeff Garzik }; 555c5d3e45aSJeff Garzik 556c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 55768d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 558138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 559baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 560c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 561c6fd2807SJeff Garzik }; 562c6fd2807SJeff Garzik 563029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 564029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 565c6fd2807SJeff Garzik 5663e4a1391SMark Lord .qc_defer = mv_qc_defer, 567c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 568c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 569c6fd2807SJeff Garzik 570bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 571bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 572a1efdabaSTejun Heo .hardreset = mv_hardreset, 573a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 574029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 575bdd4dddeSJeff Garzik 576c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 577c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 578c6fd2807SJeff Garzik 579c6fd2807SJeff Garzik .port_start = mv_port_start, 580c6fd2807SJeff Garzik .port_stop = mv_port_stop, 581c6fd2807SJeff Garzik }; 582c6fd2807SJeff Garzik 583029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 584029cfd6bSTejun Heo .inherits = &mv5_ops, 585f273827eSMark Lord .dev_config = mv6_dev_config, 586c6fd2807SJeff Garzik .scr_read = mv_scr_read, 587c6fd2807SJeff Garzik .scr_write = mv_scr_write, 588c6fd2807SJeff Garzik 589e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 590e49856d8SMark Lord .pmp_softreset = mv_softreset, 591e49856d8SMark Lord .softreset = mv_softreset, 592e49856d8SMark Lord .error_handler = sata_pmp_error_handler, 593c6fd2807SJeff Garzik }; 594c6fd2807SJeff Garzik 595029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 596029cfd6bSTejun Heo .inherits = &mv6_ops, 597029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 598c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 599c6fd2807SJeff Garzik }; 600c6fd2807SJeff Garzik 601c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 602c6fd2807SJeff Garzik { /* chip_504x */ 603cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 604c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 605bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 606c6fd2807SJeff Garzik .port_ops = &mv5_ops, 607c6fd2807SJeff Garzik }, 608c6fd2807SJeff Garzik { /* chip_508x */ 609c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 610c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 611bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 612c6fd2807SJeff Garzik .port_ops = &mv5_ops, 613c6fd2807SJeff Garzik }, 614c6fd2807SJeff Garzik { /* chip_5080 */ 615c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 616c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 617bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 618c6fd2807SJeff Garzik .port_ops = &mv5_ops, 619c6fd2807SJeff Garzik }, 620c6fd2807SJeff Garzik { /* chip_604x */ 621138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 622e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 623138bfdd0SMark Lord ATA_FLAG_NCQ, 624c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 625bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 626c6fd2807SJeff Garzik .port_ops = &mv6_ops, 627c6fd2807SJeff Garzik }, 628c6fd2807SJeff Garzik { /* chip_608x */ 629c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 630e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 631138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 632c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 633bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 634c6fd2807SJeff Garzik .port_ops = &mv6_ops, 635c6fd2807SJeff Garzik }, 636c6fd2807SJeff Garzik { /* chip_6042 */ 637138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 638e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 639138bfdd0SMark Lord ATA_FLAG_NCQ, 640c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 641bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 642c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 643c6fd2807SJeff Garzik }, 644c6fd2807SJeff Garzik { /* chip_7042 */ 645138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 646e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 647138bfdd0SMark Lord ATA_FLAG_NCQ, 648c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 649bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 650c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 651c6fd2807SJeff Garzik }, 652f351b2d6SSaeed Bishara { /* chip_soc */ 65302c1f32fSMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 654e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 65502c1f32fSMark Lord ATA_FLAG_NCQ | MV_FLAG_SOC, 656f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 657f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 658f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 659f351b2d6SSaeed Bishara }, 660c6fd2807SJeff Garzik }; 661c6fd2807SJeff Garzik 662c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6632d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6642d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6652d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6662d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 667cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 668cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 669cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 670c6fd2807SJeff Garzik 6712d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6722d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6732d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6742d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6752d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 676c6fd2807SJeff Garzik 6772d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6782d2744fcSJeff Garzik 679d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 680d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 681d9f9c6bcSFlorian Attenberger 68202a121daSMark Lord /* Marvell 7042 support */ 6836a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6846a3d586dSMorrison, Tom 68502a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 68602a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68702a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68802a121daSMark Lord 689c6fd2807SJeff Garzik { } /* terminate list */ 690c6fd2807SJeff Garzik }; 691c6fd2807SJeff Garzik 692c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 693c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 694c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 695c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 696c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 697c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 698c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 699c6fd2807SJeff Garzik }; 700c6fd2807SJeff Garzik 701c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 702c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 703c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 704c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 705c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 706c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 707c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 708c6fd2807SJeff Garzik }; 709c6fd2807SJeff Garzik 710f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 711f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 712f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 713f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 714f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 715f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 716f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 717f351b2d6SSaeed Bishara }; 718f351b2d6SSaeed Bishara 719c6fd2807SJeff Garzik /* 720c6fd2807SJeff Garzik * Functions 721c6fd2807SJeff Garzik */ 722c6fd2807SJeff Garzik 723c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 724c6fd2807SJeff Garzik { 725c6fd2807SJeff Garzik writel(data, addr); 726c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 727c6fd2807SJeff Garzik } 728c6fd2807SJeff Garzik 729c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 730c6fd2807SJeff Garzik { 731c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 732c6fd2807SJeff Garzik } 733c6fd2807SJeff Garzik 734c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 735c6fd2807SJeff Garzik { 736c6fd2807SJeff Garzik return port & MV_PORT_MASK; 737c6fd2807SJeff Garzik } 738c6fd2807SJeff Garzik 7391cfd19aeSMark Lord /* 7401cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 7411cfd19aeSMark Lord * This is hot-path stuff, so not a function. 7421cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 7431cfd19aeSMark Lord * 7441cfd19aeSMark Lord * port is the sole input, in range 0..7. 7457368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7467368f919SMark Lord * hardport is the other output, in range 0..3. 7471cfd19aeSMark Lord * 7481cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 7491cfd19aeSMark Lord */ 7501cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7511cfd19aeSMark Lord { \ 7521cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7531cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 7541cfd19aeSMark Lord shift += hardport * 2; \ 7551cfd19aeSMark Lord } 7561cfd19aeSMark Lord 757352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 758352fab70SMark Lord { 759352fab70SMark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 760352fab70SMark Lord } 761352fab70SMark Lord 762c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 763c6fd2807SJeff Garzik unsigned int port) 764c6fd2807SJeff Garzik { 765c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 766c6fd2807SJeff Garzik } 767c6fd2807SJeff Garzik 768c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 769c6fd2807SJeff Garzik { 770c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 771c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 772c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 773c6fd2807SJeff Garzik } 774c6fd2807SJeff Garzik 775e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 776e12bef50SMark Lord { 777e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 778e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 779e12bef50SMark Lord 780e12bef50SMark Lord return hc_mmio + ofs; 781e12bef50SMark Lord } 782e12bef50SMark Lord 783f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 784f351b2d6SSaeed Bishara { 785f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 786f351b2d6SSaeed Bishara return hpriv->base; 787f351b2d6SSaeed Bishara } 788f351b2d6SSaeed Bishara 789c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 790c6fd2807SJeff Garzik { 791f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 792c6fd2807SJeff Garzik } 793c6fd2807SJeff Garzik 794cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 795c6fd2807SJeff Garzik { 796cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 797c6fd2807SJeff Garzik } 798c6fd2807SJeff Garzik 799c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 800c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 801c5d3e45aSJeff Garzik struct mv_port_priv *pp) 802c5d3e45aSJeff Garzik { 803bdd4dddeSJeff Garzik u32 index; 804bdd4dddeSJeff Garzik 805c5d3e45aSJeff Garzik /* 806c5d3e45aSJeff Garzik * initialize request queue 807c5d3e45aSJeff Garzik */ 808fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 809fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 810bdd4dddeSJeff Garzik 811c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 812c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 813bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 814c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 815c5d3e45aSJeff Garzik 816c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 817bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 818c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 819c5d3e45aSJeff Garzik else 820bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 821c5d3e45aSJeff Garzik 822c5d3e45aSJeff Garzik /* 823c5d3e45aSJeff Garzik * initialize response queue 824c5d3e45aSJeff Garzik */ 825fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 826fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 827bdd4dddeSJeff Garzik 828c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 829c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 830c5d3e45aSJeff Garzik 831c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 832bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 833c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 834c5d3e45aSJeff Garzik else 835bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 836c5d3e45aSJeff Garzik 837bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 838c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 839c5d3e45aSJeff Garzik } 840c5d3e45aSJeff Garzik 841c6fd2807SJeff Garzik /** 842c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 843c6fd2807SJeff Garzik * @base: port base address 844c6fd2807SJeff Garzik * @pp: port private data 845c6fd2807SJeff Garzik * 846c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 847c6fd2807SJeff Garzik * WARN_ON. 848c6fd2807SJeff Garzik * 849c6fd2807SJeff Garzik * LOCKING: 850c6fd2807SJeff Garzik * Inherited from caller. 851c6fd2807SJeff Garzik */ 8520c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 85372109168SMark Lord struct mv_port_priv *pp, u8 protocol) 854c6fd2807SJeff Garzik { 85572109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 85672109168SMark Lord 85772109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 85872109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 85972109168SMark Lord if (want_ncq != using_ncq) 860b562468cSMark Lord mv_stop_edma(ap); 86172109168SMark Lord } 862c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8630c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 864352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 8650c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 866352fab70SMark Lord mv_host_base(ap->host), hardport); 8670c58912eSMark Lord u32 hc_irq_cause, ipending; 8680c58912eSMark Lord 869bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 870f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 871bdd4dddeSJeff Garzik 8720c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8730c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 874352fab70SMark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 8750c58912eSMark Lord if (hc_irq_cause & ipending) { 8760c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8770c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8780c58912eSMark Lord } 8790c58912eSMark Lord 880e12bef50SMark Lord mv_edma_cfg(ap, want_ncq); 8810c58912eSMark Lord 8820c58912eSMark Lord /* clear FIS IRQ Cause */ 8830c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8840c58912eSMark Lord 885f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 886bdd4dddeSJeff Garzik 887f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 888c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 889c6fd2807SJeff Garzik } 890c6fd2807SJeff Garzik } 891c6fd2807SJeff Garzik 8929b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 8939b2c4e0bSMark Lord { 8949b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 8959b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 8969b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 8979b2c4e0bSMark Lord int i; 8989b2c4e0bSMark Lord 8999b2c4e0bSMark Lord /* 9009b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 9019b2c4e0bSMark Lord */ 9029b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 9039b2c4e0bSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9049b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 9059b2c4e0bSMark Lord break; 9069b2c4e0bSMark Lord udelay(per_loop); 9079b2c4e0bSMark Lord } 9089b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9099b2c4e0bSMark Lord } 9109b2c4e0bSMark Lord 911c6fd2807SJeff Garzik /** 912e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 913b562468cSMark Lord * @port_mmio: io base address 914c6fd2807SJeff Garzik * 915c6fd2807SJeff Garzik * LOCKING: 916c6fd2807SJeff Garzik * Inherited from caller. 917c6fd2807SJeff Garzik */ 918b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 919c6fd2807SJeff Garzik { 920b562468cSMark Lord int i; 921c6fd2807SJeff Garzik 922b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 923c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 924c6fd2807SJeff Garzik 925b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 926b562468cSMark Lord for (i = 10000; i > 0; i--) { 927b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9284537deb5SJeff Garzik if (!(reg & EDMA_EN)) 929b562468cSMark Lord return 0; 930b562468cSMark Lord udelay(10); 931c6fd2807SJeff Garzik } 932b562468cSMark Lord return -EIO; 933c6fd2807SJeff Garzik } 934c6fd2807SJeff Garzik 935e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 936c6fd2807SJeff Garzik { 937c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 938c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 939c6fd2807SJeff Garzik 940b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 941b562468cSMark Lord return 0; 942c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9439b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 944b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 945c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 946b562468cSMark Lord return -EIO; 947c6fd2807SJeff Garzik } 948b562468cSMark Lord return 0; 9490ea9e179SJeff Garzik } 9500ea9e179SJeff Garzik 951c6fd2807SJeff Garzik #ifdef ATA_DEBUG 952c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 953c6fd2807SJeff Garzik { 954c6fd2807SJeff Garzik int b, w; 955c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 956c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 957c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 958c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 959c6fd2807SJeff Garzik b += sizeof(u32); 960c6fd2807SJeff Garzik } 961c6fd2807SJeff Garzik printk("\n"); 962c6fd2807SJeff Garzik } 963c6fd2807SJeff Garzik } 964c6fd2807SJeff Garzik #endif 965c6fd2807SJeff Garzik 966c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 967c6fd2807SJeff Garzik { 968c6fd2807SJeff Garzik #ifdef ATA_DEBUG 969c6fd2807SJeff Garzik int b, w; 970c6fd2807SJeff Garzik u32 dw; 971c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 972c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 973c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 974c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 975c6fd2807SJeff Garzik printk("%08x ", dw); 976c6fd2807SJeff Garzik b += sizeof(u32); 977c6fd2807SJeff Garzik } 978c6fd2807SJeff Garzik printk("\n"); 979c6fd2807SJeff Garzik } 980c6fd2807SJeff Garzik #endif 981c6fd2807SJeff Garzik } 982c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 983c6fd2807SJeff Garzik struct pci_dev *pdev) 984c6fd2807SJeff Garzik { 985c6fd2807SJeff Garzik #ifdef ATA_DEBUG 986c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 987c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 988c6fd2807SJeff Garzik void __iomem *port_base; 989c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 990c6fd2807SJeff Garzik 991c6fd2807SJeff Garzik if (0 > port) { 992c6fd2807SJeff Garzik start_hc = start_port = 0; 993c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 994c6fd2807SJeff Garzik num_hcs = 2; 995c6fd2807SJeff Garzik } else { 996c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 997c6fd2807SJeff Garzik start_port = port; 998c6fd2807SJeff Garzik num_ports = num_hcs = 1; 999c6fd2807SJeff Garzik } 1000c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1001c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1002c6fd2807SJeff Garzik 1003c6fd2807SJeff Garzik if (NULL != pdev) { 1004c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1005c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1006c6fd2807SJeff Garzik } 1007c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1008c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1009c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1010c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1011c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1012c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1013c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1014c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1015c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1016c6fd2807SJeff Garzik } 1017c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1018c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1019c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1020c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1021c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1022c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1023c6fd2807SJeff Garzik } 1024c6fd2807SJeff Garzik #endif 1025c6fd2807SJeff Garzik } 1026c6fd2807SJeff Garzik 1027c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1028c6fd2807SJeff Garzik { 1029c6fd2807SJeff Garzik unsigned int ofs; 1030c6fd2807SJeff Garzik 1031c6fd2807SJeff Garzik switch (sc_reg_in) { 1032c6fd2807SJeff Garzik case SCR_STATUS: 1033c6fd2807SJeff Garzik case SCR_CONTROL: 1034c6fd2807SJeff Garzik case SCR_ERROR: 1035c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1036c6fd2807SJeff Garzik break; 1037c6fd2807SJeff Garzik case SCR_ACTIVE: 1038c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1039c6fd2807SJeff Garzik break; 1040c6fd2807SJeff Garzik default: 1041c6fd2807SJeff Garzik ofs = 0xffffffffU; 1042c6fd2807SJeff Garzik break; 1043c6fd2807SJeff Garzik } 1044c6fd2807SJeff Garzik return ofs; 1045c6fd2807SJeff Garzik } 1046c6fd2807SJeff Garzik 1047da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1048c6fd2807SJeff Garzik { 1049c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1050c6fd2807SJeff Garzik 1051da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1052da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1053da3dbb17STejun Heo return 0; 1054da3dbb17STejun Heo } else 1055da3dbb17STejun Heo return -EINVAL; 1056c6fd2807SJeff Garzik } 1057c6fd2807SJeff Garzik 1058da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1059c6fd2807SJeff Garzik { 1060c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1061c6fd2807SJeff Garzik 1062da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1063c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1064da3dbb17STejun Heo return 0; 1065da3dbb17STejun Heo } else 1066da3dbb17STejun Heo return -EINVAL; 1067c6fd2807SJeff Garzik } 1068c6fd2807SJeff Garzik 1069f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1070f273827eSMark Lord { 1071f273827eSMark Lord /* 1072e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1073e49856d8SMark Lord * 1074e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1075e49856d8SMark Lord * (no FIS-based switching). 1076e49856d8SMark Lord * 1077f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1078f273827eSMark Lord * See mv_qc_prep() for more info. 1079f273827eSMark Lord */ 1080e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1081352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1082e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1083352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1084352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1085352fab70SMark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1086352fab70SMark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1087352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1088352fab70SMark Lord "max_sectors limited to %u for NCQ\n", 1089352fab70SMark Lord adev->max_sectors); 1090352fab70SMark Lord } 1091f273827eSMark Lord } 1092e49856d8SMark Lord } 1093f273827eSMark Lord 10943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 10953e4a1391SMark Lord { 10963e4a1391SMark Lord struct ata_link *link = qc->dev->link; 10973e4a1391SMark Lord struct ata_port *ap = link->ap; 10983e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 10993e4a1391SMark Lord 11003e4a1391SMark Lord /* 11013e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 11023e4a1391SMark Lord */ 11033e4a1391SMark Lord if (ap->nr_active_links == 0) 11043e4a1391SMark Lord return 0; 11053e4a1391SMark Lord 11063e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11073e4a1391SMark Lord /* 11083e4a1391SMark Lord * The port is operating in host queuing mode (EDMA). 11093e4a1391SMark Lord * It can accomodate a new qc if the qc protocol 11103e4a1391SMark Lord * is compatible with the current host queue mode. 11113e4a1391SMark Lord */ 11123e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11133e4a1391SMark Lord /* 11143e4a1391SMark Lord * The host queue (EDMA) is in NCQ mode. 11153e4a1391SMark Lord * If the new qc is also an NCQ command, 11163e4a1391SMark Lord * then allow the new qc. 11173e4a1391SMark Lord */ 11183e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11193e4a1391SMark Lord return 0; 11203e4a1391SMark Lord } else { 11213e4a1391SMark Lord /* 11223e4a1391SMark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11233e4a1391SMark Lord * If the new qc is also a non-NCQ, DMA command, 11243e4a1391SMark Lord * then allow the new qc. 11253e4a1391SMark Lord */ 11263e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11273e4a1391SMark Lord return 0; 11283e4a1391SMark Lord } 11293e4a1391SMark Lord } 11303e4a1391SMark Lord return ATA_DEFER_PORT; 11313e4a1391SMark Lord } 11323e4a1391SMark Lord 113300f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs) 1134e49856d8SMark Lord { 113500f42eabSMark Lord u32 new_fiscfg, old_fiscfg; 113600f42eabSMark Lord u32 new_ltmode, old_ltmode; 113700f42eabSMark Lord u32 new_haltcond, old_haltcond; 113800f42eabSMark Lord 11398e7decdbSMark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 1140e49856d8SMark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 114100f42eabSMark Lord old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 114200f42eabSMark Lord 114300f42eabSMark Lord new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 114400f42eabSMark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 114500f42eabSMark Lord new_haltcond = old_haltcond | EDMA_ERR_DEV; 114600f42eabSMark Lord 114700f42eabSMark Lord if (want_fbs) { 11488e7decdbSMark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 1149e49856d8SMark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 1150e49856d8SMark Lord } 115100f42eabSMark Lord 11528e7decdbSMark Lord if (new_fiscfg != old_fiscfg) 11538e7decdbSMark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1154e49856d8SMark Lord if (new_ltmode != old_ltmode) 1155e49856d8SMark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 115600f42eabSMark Lord if (new_haltcond != old_haltcond) 115700f42eabSMark Lord writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS); 1158e49856d8SMark Lord } 1159c6fd2807SJeff Garzik 1160dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1161dd2890f6SMark Lord { 1162dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1163dd2890f6SMark Lord u32 old, new; 1164dd2890f6SMark Lord 1165dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1166dd2890f6SMark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1167dd2890f6SMark Lord if (want_ncq) 1168dd2890f6SMark Lord new = old | (1 << 22); 1169dd2890f6SMark Lord else 1170dd2890f6SMark Lord new = old & ~(1 << 22); 1171dd2890f6SMark Lord if (new != old) 1172dd2890f6SMark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1173dd2890f6SMark Lord } 1174dd2890f6SMark Lord 1175e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1176c6fd2807SJeff Garzik { 1177c6fd2807SJeff Garzik u32 cfg; 1178e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1179e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1180e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1181c6fd2807SJeff Garzik 1182c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1183c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 118400f42eabSMark Lord pp->pp_flags &= ~MV_PP_FLAG_FBS_EN; 1185c6fd2807SJeff Garzik 1186c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1187c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1188c6fd2807SJeff Garzik 1189dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1190c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1191dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1192c6fd2807SJeff Garzik 1193dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 119400f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 119500f42eabSMark Lord /* 119600f42eabSMark Lord * Possible future enhancement: 119700f42eabSMark Lord * 119800f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 119900f42eabSMark Lord * But first we need to have the error handling in place 120000f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 120100f42eabSMark Lord * So disallow non-NCQ FBS for now. 120200f42eabSMark Lord */ 120300f42eabSMark Lord want_fbs &= want_ncq; 120400f42eabSMark Lord 120500f42eabSMark Lord mv_config_fbs(port_mmio, want_ncq, want_fbs); 120600f42eabSMark Lord 120700f42eabSMark Lord if (want_fbs) { 120800f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 120900f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 121000f42eabSMark Lord } 121100f42eabSMark Lord 1212e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1213e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1214616d4a98SMark Lord if (HAS_PCI(ap->host)) 1215c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1216616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1217616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1218c6fd2807SJeff Garzik } 1219c6fd2807SJeff Garzik 122072109168SMark Lord if (want_ncq) { 122172109168SMark Lord cfg |= EDMA_CFG_NCQ; 122272109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 122372109168SMark Lord } else 122472109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 122572109168SMark Lord 1226c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1227c6fd2807SJeff Garzik } 1228c6fd2807SJeff Garzik 1229da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1230da2fa9baSMark Lord { 1231da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1232da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1233eb73d558SMark Lord int tag; 1234da2fa9baSMark Lord 1235da2fa9baSMark Lord if (pp->crqb) { 1236da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1237da2fa9baSMark Lord pp->crqb = NULL; 1238da2fa9baSMark Lord } 1239da2fa9baSMark Lord if (pp->crpb) { 1240da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1241da2fa9baSMark Lord pp->crpb = NULL; 1242da2fa9baSMark Lord } 1243eb73d558SMark Lord /* 1244eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1245eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1246eb73d558SMark Lord */ 1247eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1248eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1249eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1250eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1251eb73d558SMark Lord pp->sg_tbl[tag], 1252eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1253eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1254eb73d558SMark Lord } 1255da2fa9baSMark Lord } 1256da2fa9baSMark Lord } 1257da2fa9baSMark Lord 1258c6fd2807SJeff Garzik /** 1259c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1260c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1261c6fd2807SJeff Garzik * 1262c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1263c6fd2807SJeff Garzik * zero indices. 1264c6fd2807SJeff Garzik * 1265c6fd2807SJeff Garzik * LOCKING: 1266c6fd2807SJeff Garzik * Inherited from caller. 1267c6fd2807SJeff Garzik */ 1268c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1269c6fd2807SJeff Garzik { 1270cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1271cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1272c6fd2807SJeff Garzik struct mv_port_priv *pp; 1273dde20207SJames Bottomley int tag; 1274c6fd2807SJeff Garzik 127524dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1276c6fd2807SJeff Garzik if (!pp) 127724dc5f33STejun Heo return -ENOMEM; 1278da2fa9baSMark Lord ap->private_data = pp; 1279c6fd2807SJeff Garzik 1280da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1281da2fa9baSMark Lord if (!pp->crqb) 1282da2fa9baSMark Lord return -ENOMEM; 1283da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1284c6fd2807SJeff Garzik 1285da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1286da2fa9baSMark Lord if (!pp->crpb) 1287da2fa9baSMark Lord goto out_port_free_dma_mem; 1288da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1289c6fd2807SJeff Garzik 1290eb73d558SMark Lord /* 1291eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1292eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1293eb73d558SMark Lord */ 1294eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1295eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1296eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1297eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1298eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1299da2fa9baSMark Lord goto out_port_free_dma_mem; 1300eb73d558SMark Lord } else { 1301eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1302eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1303eb73d558SMark Lord } 1304eb73d558SMark Lord } 1305c6fd2807SJeff Garzik return 0; 1306da2fa9baSMark Lord 1307da2fa9baSMark Lord out_port_free_dma_mem: 1308da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1309da2fa9baSMark Lord return -ENOMEM; 1310c6fd2807SJeff Garzik } 1311c6fd2807SJeff Garzik 1312c6fd2807SJeff Garzik /** 1313c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1314c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1315c6fd2807SJeff Garzik * 1316c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1317c6fd2807SJeff Garzik * 1318c6fd2807SJeff Garzik * LOCKING: 1319cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1320c6fd2807SJeff Garzik */ 1321c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1322c6fd2807SJeff Garzik { 1323e12bef50SMark Lord mv_stop_edma(ap); 1324da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1325c6fd2807SJeff Garzik } 1326c6fd2807SJeff Garzik 1327c6fd2807SJeff Garzik /** 1328c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1329c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1330c6fd2807SJeff Garzik * 1331c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1332c6fd2807SJeff Garzik * 1333c6fd2807SJeff Garzik * LOCKING: 1334c6fd2807SJeff Garzik * Inherited from caller. 1335c6fd2807SJeff Garzik */ 13366c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1337c6fd2807SJeff Garzik { 1338c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1339c6fd2807SJeff Garzik struct scatterlist *sg; 13403be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1341ff2aeb1eSTejun Heo unsigned int si; 1342c6fd2807SJeff Garzik 1343eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1344ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1345d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1346d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1347c6fd2807SJeff Garzik 13484007b493SOlof Johansson while (sg_len) { 13494007b493SOlof Johansson u32 offset = addr & 0xffff; 13504007b493SOlof Johansson u32 len = sg_len; 13514007b493SOlof Johansson 13524007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 13534007b493SOlof Johansson len = 0x10000 - offset; 13544007b493SOlof Johansson 1355d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1356d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 13576c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1358c6fd2807SJeff Garzik 13594007b493SOlof Johansson sg_len -= len; 13604007b493SOlof Johansson addr += len; 13614007b493SOlof Johansson 13623be6cbd7SJeff Garzik last_sg = mv_sg; 1363d88184fbSJeff Garzik mv_sg++; 1364c6fd2807SJeff Garzik } 13654007b493SOlof Johansson } 13663be6cbd7SJeff Garzik 13673be6cbd7SJeff Garzik if (likely(last_sg)) 13683be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1369c6fd2807SJeff Garzik } 1370c6fd2807SJeff Garzik 13715796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1372c6fd2807SJeff Garzik { 1373c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1374c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1375c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1376c6fd2807SJeff Garzik } 1377c6fd2807SJeff Garzik 1378c6fd2807SJeff Garzik /** 1379c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1380c6fd2807SJeff Garzik * @qc: queued command to prepare 1381c6fd2807SJeff Garzik * 1382c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1383c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1384c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1385c6fd2807SJeff Garzik * the SG load routine. 1386c6fd2807SJeff Garzik * 1387c6fd2807SJeff Garzik * LOCKING: 1388c6fd2807SJeff Garzik * Inherited from caller. 1389c6fd2807SJeff Garzik */ 1390c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1391c6fd2807SJeff Garzik { 1392c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1393c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1394c6fd2807SJeff Garzik __le16 *cw; 1395c6fd2807SJeff Garzik struct ata_taskfile *tf; 1396c6fd2807SJeff Garzik u16 flags = 0; 1397c6fd2807SJeff Garzik unsigned in_index; 1398c6fd2807SJeff Garzik 1399138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1400138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1401c6fd2807SJeff Garzik return; 1402c6fd2807SJeff Garzik 1403c6fd2807SJeff Garzik /* Fill in command request block 1404c6fd2807SJeff Garzik */ 1405c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1406c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1407c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1408c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1409e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1410c6fd2807SJeff Garzik 1411bdd4dddeSJeff Garzik /* get current queue index from software */ 1412fcfb1f77SMark Lord in_index = pp->req_idx; 1413c6fd2807SJeff Garzik 1414c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1415eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1416c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1417eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1418c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1419c6fd2807SJeff Garzik 1420c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1421c6fd2807SJeff Garzik tf = &qc->tf; 1422c6fd2807SJeff Garzik 1423c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1424c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1425c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1426c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1427c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1428c6fd2807SJeff Garzik */ 1429c6fd2807SJeff Garzik switch (tf->command) { 1430c6fd2807SJeff Garzik case ATA_CMD_READ: 1431c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1432c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1433c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1434c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1435c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1436c6fd2807SJeff Garzik break; 1437c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1438c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1439c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1440c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1441c6fd2807SJeff Garzik break; 1442c6fd2807SJeff Garzik default: 1443c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1444c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1445c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1446c6fd2807SJeff Garzik * driver needs work. 1447c6fd2807SJeff Garzik * 1448c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1449c6fd2807SJeff Garzik * return error here. 1450c6fd2807SJeff Garzik */ 1451c6fd2807SJeff Garzik BUG_ON(tf->command); 1452c6fd2807SJeff Garzik break; 1453c6fd2807SJeff Garzik } 1454c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1455c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1456c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1457c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1458c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1459c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1460c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1461c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1462c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1463c6fd2807SJeff Garzik 1464c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1465c6fd2807SJeff Garzik return; 1466c6fd2807SJeff Garzik mv_fill_sg(qc); 1467c6fd2807SJeff Garzik } 1468c6fd2807SJeff Garzik 1469c6fd2807SJeff Garzik /** 1470c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1471c6fd2807SJeff Garzik * @qc: queued command to prepare 1472c6fd2807SJeff Garzik * 1473c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1474c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1475c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1476c6fd2807SJeff Garzik * the SG load routine. 1477c6fd2807SJeff Garzik * 1478c6fd2807SJeff Garzik * LOCKING: 1479c6fd2807SJeff Garzik * Inherited from caller. 1480c6fd2807SJeff Garzik */ 1481c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1482c6fd2807SJeff Garzik { 1483c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1484c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1485c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1486c6fd2807SJeff Garzik struct ata_taskfile *tf; 1487c6fd2807SJeff Garzik unsigned in_index; 1488c6fd2807SJeff Garzik u32 flags = 0; 1489c6fd2807SJeff Garzik 1490138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1491138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1492c6fd2807SJeff Garzik return; 1493c6fd2807SJeff Garzik 1494e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1495c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1496c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1497c6fd2807SJeff Garzik 1498c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1499c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 15008c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1501e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1502c6fd2807SJeff Garzik 1503bdd4dddeSJeff Garzik /* get current queue index from software */ 1504fcfb1f77SMark Lord in_index = pp->req_idx; 1505c6fd2807SJeff Garzik 1506c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1507eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1508eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1509c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1510c6fd2807SJeff Garzik 1511c6fd2807SJeff Garzik tf = &qc->tf; 1512c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1513c6fd2807SJeff Garzik (tf->command << 16) | 1514c6fd2807SJeff Garzik (tf->feature << 24) 1515c6fd2807SJeff Garzik ); 1516c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1517c6fd2807SJeff Garzik (tf->lbal << 0) | 1518c6fd2807SJeff Garzik (tf->lbam << 8) | 1519c6fd2807SJeff Garzik (tf->lbah << 16) | 1520c6fd2807SJeff Garzik (tf->device << 24) 1521c6fd2807SJeff Garzik ); 1522c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1523c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1524c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1525c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1526c6fd2807SJeff Garzik (tf->hob_feature << 24) 1527c6fd2807SJeff Garzik ); 1528c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1529c6fd2807SJeff Garzik (tf->nsect << 0) | 1530c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1531c6fd2807SJeff Garzik ); 1532c6fd2807SJeff Garzik 1533c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1534c6fd2807SJeff Garzik return; 1535c6fd2807SJeff Garzik mv_fill_sg(qc); 1536c6fd2807SJeff Garzik } 1537c6fd2807SJeff Garzik 1538c6fd2807SJeff Garzik /** 1539c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1540c6fd2807SJeff Garzik * @qc: queued command to start 1541c6fd2807SJeff Garzik * 1542c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1543c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1544c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1545c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1546c6fd2807SJeff Garzik * 1547c6fd2807SJeff Garzik * LOCKING: 1548c6fd2807SJeff Garzik * Inherited from caller. 1549c6fd2807SJeff Garzik */ 1550c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1551c6fd2807SJeff Garzik { 1552c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1553c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1554c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1555bdd4dddeSJeff Garzik u32 in_index; 1556c6fd2807SJeff Garzik 1557138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1558138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 155917c5aab5SMark Lord /* 156017c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 1561c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1562c6fd2807SJeff Garzik * shadow block, etc registers. 1563c6fd2807SJeff Garzik */ 1564b562468cSMark Lord mv_stop_edma(ap); 1565e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 15669363c382STejun Heo return ata_sff_qc_issue(qc); 1567c6fd2807SJeff Garzik } 1568c6fd2807SJeff Garzik 156972109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1570bdd4dddeSJeff Garzik 1571fcfb1f77SMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1572fcfb1f77SMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 1573c6fd2807SJeff Garzik 1574c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1575bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1576bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1577c6fd2807SJeff Garzik 1578c6fd2807SJeff Garzik return 0; 1579c6fd2807SJeff Garzik } 1580c6fd2807SJeff Garzik 15818f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 15828f767f8aSMark Lord { 15838f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 15848f767f8aSMark Lord struct ata_queued_cmd *qc; 15858f767f8aSMark Lord 15868f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 15878f767f8aSMark Lord return NULL; 15888f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 15898f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 15908f767f8aSMark Lord qc = NULL; 15918f767f8aSMark Lord return qc; 15928f767f8aSMark Lord } 15938f767f8aSMark Lord 1594*a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 15958f767f8aSMark Lord { 15968f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 1597*a9010329SMark Lord char *when = "idle"; 15988f767f8aSMark Lord 15998f767f8aSMark Lord ata_ehi_clear_desc(ehi); 1600*a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 1601*a9010329SMark Lord when = "disabled"; 1602*a9010329SMark Lord } else if (edma_was_enabled) { 1603*a9010329SMark Lord when = "EDMA enabled"; 16048f767f8aSMark Lord } else { 16058f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 16068f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1607*a9010329SMark Lord when = "polling"; 16088f767f8aSMark Lord } 1609*a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 16108f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 16118f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 16128f767f8aSMark Lord ata_port_freeze(ap); 16138f767f8aSMark Lord } 16148f767f8aSMark Lord 1615c6fd2807SJeff Garzik /** 1616c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1617c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 16188d07379dSMark Lord * @qc: affected command (non-NCQ), or NULL 1619c6fd2807SJeff Garzik * 16208d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 16218d07379dSMark Lord * which also performs a COMRESET. 16228d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 1623c6fd2807SJeff Garzik * 1624c6fd2807SJeff Garzik * LOCKING: 1625c6fd2807SJeff Garzik * Inherited from caller. 1626c6fd2807SJeff Garzik */ 162737b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 1628c6fd2807SJeff Garzik { 1629c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1630bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1631bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1632bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1633bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 16349af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 163537b9046aSMark Lord struct ata_queued_cmd *qc; 163637b9046aSMark Lord int abort = 0; 1637c6fd2807SJeff Garzik 16388d07379dSMark Lord /* 163937b9046aSMark Lord * Read and clear the SError and err_cause bits. 1640bdd4dddeSJeff Garzik */ 164137b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 164237b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 164337b9046aSMark Lord 1644bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 16458d07379dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1646bdd4dddeSJeff Garzik 164737b9046aSMark Lord ata_port_printk(ap, KERN_INFO, "%s: err_cause=%08x pp_flags=0x%x\n", 164837b9046aSMark Lord __func__, edma_err_cause, pp->pp_flags); 1649bdd4dddeSJeff Garzik 165037b9046aSMark Lord qc = mv_get_active_qc(ap); 165137b9046aSMark Lord ata_ehi_clear_desc(ehi); 165237b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 165337b9046aSMark Lord edma_err_cause, pp->pp_flags); 1654bdd4dddeSJeff Garzik /* 1655352fab70SMark Lord * All generations share these EDMA error cause bits: 1656bdd4dddeSJeff Garzik */ 165737b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 1658bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 165937b9046aSMark Lord action |= ATA_EH_RESET; 166037b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 166137b9046aSMark Lord } 1662bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 16636c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1664bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1665bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1666cf480626STejun Heo action |= ATA_EH_RESET; 1667b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1668bdd4dddeSJeff Garzik } 1669bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1670bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1671bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1672b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1673cf480626STejun Heo action |= ATA_EH_RESET; 1674bdd4dddeSJeff Garzik } 1675bdd4dddeSJeff Garzik 1676352fab70SMark Lord /* 1677352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 1678352fab70SMark Lord * different FREEZE bits, and no SERR bit: 1679352fab70SMark Lord */ 1680ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1681bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1682bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1683c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1684b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1685c6fd2807SJeff Garzik } 1686bdd4dddeSJeff Garzik } else { 1687bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1688bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1689bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1690b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1691bdd4dddeSJeff Garzik } 1692bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 16938d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 16948d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 1695cf480626STejun Heo action |= ATA_EH_RESET; 1696bdd4dddeSJeff Garzik } 1697bdd4dddeSJeff Garzik } 1698c6fd2807SJeff Garzik 1699bdd4dddeSJeff Garzik if (!err_mask) { 1700bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1701cf480626STejun Heo action |= ATA_EH_RESET; 1702bdd4dddeSJeff Garzik } 1703bdd4dddeSJeff Garzik 1704bdd4dddeSJeff Garzik ehi->serror |= serr; 1705bdd4dddeSJeff Garzik ehi->action |= action; 1706bdd4dddeSJeff Garzik 1707bdd4dddeSJeff Garzik if (qc) 1708bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1709bdd4dddeSJeff Garzik else 1710bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1711bdd4dddeSJeff Garzik 171237b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 171337b9046aSMark Lord /* 171437b9046aSMark Lord * Cannot do ata_port_freeze() here, 171537b9046aSMark Lord * because it would kill PIO access, 171637b9046aSMark Lord * which is needed for further diagnosis. 171737b9046aSMark Lord */ 171837b9046aSMark Lord mv_eh_freeze(ap); 171937b9046aSMark Lord abort = 1; 172037b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 172137b9046aSMark Lord /* 172237b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 172337b9046aSMark Lord */ 1724bdd4dddeSJeff Garzik ata_port_freeze(ap); 172537b9046aSMark Lord } else { 172637b9046aSMark Lord abort = 1; 172737b9046aSMark Lord } 172837b9046aSMark Lord 172937b9046aSMark Lord if (abort) { 173037b9046aSMark Lord if (qc) 173137b9046aSMark Lord ata_link_abort(qc->dev->link); 1732bdd4dddeSJeff Garzik else 1733bdd4dddeSJeff Garzik ata_port_abort(ap); 1734bdd4dddeSJeff Garzik } 173537b9046aSMark Lord } 1736bdd4dddeSJeff Garzik 1737fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 1738fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1739fcfb1f77SMark Lord { 1740fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1741fcfb1f77SMark Lord 1742fcfb1f77SMark Lord if (qc) { 1743fcfb1f77SMark Lord u8 ata_status; 1744fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 1745fcfb1f77SMark Lord /* 1746fcfb1f77SMark Lord * edma_status from a response queue entry: 1747fcfb1f77SMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1748fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 1749fcfb1f77SMark Lord */ 1750fcfb1f77SMark Lord if (!ncq_enabled) { 1751fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1752fcfb1f77SMark Lord if (err_cause) { 1753fcfb1f77SMark Lord /* 1754fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 1755fcfb1f77SMark Lord * So do nothing at all here. 1756fcfb1f77SMark Lord */ 1757fcfb1f77SMark Lord return; 1758fcfb1f77SMark Lord } 1759fcfb1f77SMark Lord } 1760fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 176137b9046aSMark Lord if (!ac_err_mask(ata_status)) 1762fcfb1f77SMark Lord ata_qc_complete(qc); 176337b9046aSMark Lord /* else: leave it for mv_err_intr() */ 1764fcfb1f77SMark Lord } else { 1765fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 1766fcfb1f77SMark Lord __func__, tag); 1767fcfb1f77SMark Lord } 1768fcfb1f77SMark Lord } 1769fcfb1f77SMark Lord 1770fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 1771bdd4dddeSJeff Garzik { 1772bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1773bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1774fcfb1f77SMark Lord u32 in_index; 1775bdd4dddeSJeff Garzik bool work_done = false; 1776fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 1777bdd4dddeSJeff Garzik 1778fcfb1f77SMark Lord /* Get the hardware queue position index */ 1779bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1780bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1781bdd4dddeSJeff Garzik 1782fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 1783fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 17846c1153e0SJeff Garzik unsigned int tag; 1785fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 1786bdd4dddeSJeff Garzik 1787fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1788bdd4dddeSJeff Garzik 1789fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 1790fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 17919af5c9c9STejun Heo tag = ap->link.active_tag; 1792fcfb1f77SMark Lord } else { 1793fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 1794fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 1795bdd4dddeSJeff Garzik } 1796fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 1797bdd4dddeSJeff Garzik work_done = true; 1798bdd4dddeSJeff Garzik } 1799bdd4dddeSJeff Garzik 1800352fab70SMark Lord /* Update the software queue position index in hardware */ 1801bdd4dddeSJeff Garzik if (work_done) 1802bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1803fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 1804bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1805c6fd2807SJeff Garzik } 1806c6fd2807SJeff Garzik 1807*a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 1808*a9010329SMark Lord { 1809*a9010329SMark Lord struct mv_port_priv *pp; 1810*a9010329SMark Lord int edma_was_enabled; 1811*a9010329SMark Lord 1812*a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 1813*a9010329SMark Lord mv_unexpected_intr(ap, 0); 1814*a9010329SMark Lord return; 1815*a9010329SMark Lord } 1816*a9010329SMark Lord /* 1817*a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 1818*a9010329SMark Lord * so that we have a consistent view for this port, 1819*a9010329SMark Lord * even if something we call of our routines changes it. 1820*a9010329SMark Lord */ 1821*a9010329SMark Lord pp = ap->private_data; 1822*a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1823*a9010329SMark Lord /* 1824*a9010329SMark Lord * Process completed CRPB response(s) before other events. 1825*a9010329SMark Lord */ 1826*a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 1827*a9010329SMark Lord mv_process_crpb_entries(ap, pp); 1828*a9010329SMark Lord } 1829*a9010329SMark Lord /* 1830*a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 1831*a9010329SMark Lord */ 1832*a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 1833*a9010329SMark Lord mv_err_intr(ap); 1834*a9010329SMark Lord } else if (!edma_was_enabled) { 1835*a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 1836*a9010329SMark Lord if (qc) 1837*a9010329SMark Lord ata_sff_host_intr(ap, qc); 1838*a9010329SMark Lord else 1839*a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 1840*a9010329SMark Lord } 1841*a9010329SMark Lord } 1842*a9010329SMark Lord 1843c6fd2807SJeff Garzik /** 1844c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1845cca3974eSJeff Garzik * @host: host specific structure 18467368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 1847c6fd2807SJeff Garzik * 1848c6fd2807SJeff Garzik * LOCKING: 1849c6fd2807SJeff Garzik * Inherited from caller. 1850c6fd2807SJeff Garzik */ 18517368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 1852c6fd2807SJeff Garzik { 1853f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1854eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 1855a3718c1fSMark Lord unsigned int handled = 0, port; 1856c6fd2807SJeff Garzik 1857a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1858cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 1859eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 1860eabd5eb1SMark Lord 1861a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 1862a3718c1fSMark Lord /* 1863eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 1864eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 1865a3718c1fSMark Lord */ 1866eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 1867eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 1868eabd5eb1SMark Lord u32 port_mask, ack_irqs; 1869eabd5eb1SMark Lord /* 1870eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 1871eabd5eb1SMark Lord */ 1872eabd5eb1SMark Lord if (!hc_cause) { 1873eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 1874eabd5eb1SMark Lord continue; 1875eabd5eb1SMark Lord } 1876eabd5eb1SMark Lord /* 1877eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 1878eabd5eb1SMark Lord * because doing so hurts performance, and 1879eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 1880eabd5eb1SMark Lord * 1881eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 1882eabd5eb1SMark Lord * the ports that we are handling this time through. 1883eabd5eb1SMark Lord * 1884eabd5eb1SMark Lord * This requires that we create a bitmap for those 1885eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 1886eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 1887eabd5eb1SMark Lord */ 1888eabd5eb1SMark Lord ack_irqs = 0; 1889eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 1890eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 1891eabd5eb1SMark Lord break; 1892eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 1893eabd5eb1SMark Lord if (hc_cause & port_mask) 1894eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 1895eabd5eb1SMark Lord } 1896a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 1897eabd5eb1SMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS); 1898a3718c1fSMark Lord handled = 1; 1899a3718c1fSMark Lord } 1900*a9010329SMark Lord /* 1901*a9010329SMark Lord * Handle interrupts signalled for this port: 1902*a9010329SMark Lord */ 1903eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 1904*a9010329SMark Lord if (port_cause) 1905*a9010329SMark Lord mv_port_intr(ap, port_cause); 1906eabd5eb1SMark Lord } 1907a3718c1fSMark Lord return handled; 1908c6fd2807SJeff Garzik } 1909c6fd2807SJeff Garzik 1910a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 1911bdd4dddeSJeff Garzik { 191202a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1913bdd4dddeSJeff Garzik struct ata_port *ap; 1914bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1915bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1916bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1917bdd4dddeSJeff Garzik u32 err_cause; 1918bdd4dddeSJeff Garzik 191902a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1920bdd4dddeSJeff Garzik 1921bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1922bdd4dddeSJeff Garzik err_cause); 1923bdd4dddeSJeff Garzik 1924bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1925bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1926bdd4dddeSJeff Garzik 192702a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1928bdd4dddeSJeff Garzik 1929bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1930bdd4dddeSJeff Garzik ap = host->ports[i]; 1931936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 19329af5c9c9STejun Heo ehi = &ap->link.eh_info; 1933bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1934bdd4dddeSJeff Garzik if (!printed++) 1935bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1936bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1937bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1938cf480626STejun Heo ehi->action = ATA_EH_RESET; 19399af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1940bdd4dddeSJeff Garzik if (qc) 1941bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1942bdd4dddeSJeff Garzik else 1943bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1944bdd4dddeSJeff Garzik 1945bdd4dddeSJeff Garzik ata_port_freeze(ap); 1946bdd4dddeSJeff Garzik } 1947bdd4dddeSJeff Garzik } 1948a3718c1fSMark Lord return 1; /* handled */ 1949bdd4dddeSJeff Garzik } 1950bdd4dddeSJeff Garzik 1951c6fd2807SJeff Garzik /** 1952c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1953c6fd2807SJeff Garzik * @irq: unused 1954c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1955c6fd2807SJeff Garzik * 1956c6fd2807SJeff Garzik * Read the read only register to determine if any host 1957c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1958c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1959c6fd2807SJeff Garzik * reported here. 1960c6fd2807SJeff Garzik * 1961c6fd2807SJeff Garzik * LOCKING: 1962cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1963c6fd2807SJeff Garzik * interrupts. 1964c6fd2807SJeff Garzik */ 19657d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1966c6fd2807SJeff Garzik { 1967cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1968f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1969a3718c1fSMark Lord unsigned int handled = 0; 19707368f919SMark Lord u32 main_irq_cause, main_irq_mask; 1971c6fd2807SJeff Garzik 1972646a4da5SMark Lord spin_lock(&host->lock); 19737368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 19747368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 1975352fab70SMark Lord /* 1976352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 1977352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 1978c6fd2807SJeff Garzik */ 19797368f919SMark Lord if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) { 19807368f919SMark Lord if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host))) 1981a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 1982a3718c1fSMark Lord else 19837368f919SMark Lord handled = mv_host_intr(host, main_irq_cause); 1984bdd4dddeSJeff Garzik } 1985cca3974eSJeff Garzik spin_unlock(&host->lock); 1986c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1987c6fd2807SJeff Garzik } 1988c6fd2807SJeff Garzik 1989c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1990c6fd2807SJeff Garzik { 1991c6fd2807SJeff Garzik unsigned int ofs; 1992c6fd2807SJeff Garzik 1993c6fd2807SJeff Garzik switch (sc_reg_in) { 1994c6fd2807SJeff Garzik case SCR_STATUS: 1995c6fd2807SJeff Garzik case SCR_ERROR: 1996c6fd2807SJeff Garzik case SCR_CONTROL: 1997c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1998c6fd2807SJeff Garzik break; 1999c6fd2807SJeff Garzik default: 2000c6fd2807SJeff Garzik ofs = 0xffffffffU; 2001c6fd2807SJeff Garzik break; 2002c6fd2807SJeff Garzik } 2003c6fd2807SJeff Garzik return ofs; 2004c6fd2807SJeff Garzik } 2005c6fd2807SJeff Garzik 2006da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 2007c6fd2807SJeff Garzik { 2008f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2009f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 20100d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2011c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2012c6fd2807SJeff Garzik 2013da3dbb17STejun Heo if (ofs != 0xffffffffU) { 2014da3dbb17STejun Heo *val = readl(addr + ofs); 2015da3dbb17STejun Heo return 0; 2016da3dbb17STejun Heo } else 2017da3dbb17STejun Heo return -EINVAL; 2018c6fd2807SJeff Garzik } 2019c6fd2807SJeff Garzik 2020da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 2021c6fd2807SJeff Garzik { 2022f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2023f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 20240d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2025c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2026c6fd2807SJeff Garzik 2027da3dbb17STejun Heo if (ofs != 0xffffffffU) { 20280d5ff566STejun Heo writelfl(val, addr + ofs); 2029da3dbb17STejun Heo return 0; 2030da3dbb17STejun Heo } else 2031da3dbb17STejun Heo return -EINVAL; 2032c6fd2807SJeff Garzik } 2033c6fd2807SJeff Garzik 20347bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2035c6fd2807SJeff Garzik { 20367bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2037c6fd2807SJeff Garzik int early_5080; 2038c6fd2807SJeff Garzik 203944c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2040c6fd2807SJeff Garzik 2041c6fd2807SJeff Garzik if (!early_5080) { 2042c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2043c6fd2807SJeff Garzik tmp |= (1 << 0); 2044c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2045c6fd2807SJeff Garzik } 2046c6fd2807SJeff Garzik 20477bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2048c6fd2807SJeff Garzik } 2049c6fd2807SJeff Garzik 2050c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2051c6fd2807SJeff Garzik { 20528e7decdbSMark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2053c6fd2807SJeff Garzik } 2054c6fd2807SJeff Garzik 2055c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2056c6fd2807SJeff Garzik void __iomem *mmio) 2057c6fd2807SJeff Garzik { 2058c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2059c6fd2807SJeff Garzik u32 tmp; 2060c6fd2807SJeff Garzik 2061c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2064c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2065c6fd2807SJeff Garzik } 2066c6fd2807SJeff Garzik 2067c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2068c6fd2807SJeff Garzik { 2069c6fd2807SJeff Garzik u32 tmp; 2070c6fd2807SJeff Garzik 20718e7decdbSMark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2072c6fd2807SJeff Garzik 2073c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2074c6fd2807SJeff Garzik 2075c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2076c6fd2807SJeff Garzik tmp |= ~(1 << 0); 2077c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2078c6fd2807SJeff Garzik } 2079c6fd2807SJeff Garzik 2080c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2081c6fd2807SJeff Garzik unsigned int port) 2082c6fd2807SJeff Garzik { 2083c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2084c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2085c6fd2807SJeff Garzik u32 tmp; 2086c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2087c6fd2807SJeff Garzik 2088c6fd2807SJeff Garzik if (fix_apm_sq) { 20898e7decdbSMark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2090c6fd2807SJeff Garzik tmp |= (1 << 19); 20918e7decdbSMark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2092c6fd2807SJeff Garzik 20938e7decdbSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2094c6fd2807SJeff Garzik tmp &= ~0x3; 2095c6fd2807SJeff Garzik tmp |= 0x1; 20968e7decdbSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2097c6fd2807SJeff Garzik } 2098c6fd2807SJeff Garzik 2099c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2100c6fd2807SJeff Garzik tmp &= ~mask; 2101c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 2102c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 2103c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2104c6fd2807SJeff Garzik } 2105c6fd2807SJeff Garzik 2106c6fd2807SJeff Garzik 2107c6fd2807SJeff Garzik #undef ZERO 2108c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 2109c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2110c6fd2807SJeff Garzik unsigned int port) 2111c6fd2807SJeff Garzik { 2112c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2113c6fd2807SJeff Garzik 2114e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2115c6fd2807SJeff Garzik 2116c6fd2807SJeff Garzik ZERO(0x028); /* command */ 2117c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2118c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 2119c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 2120c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 2121c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 2122c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 2123c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 2124c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 2125c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 2126c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 2127c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 21288e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2129c6fd2807SJeff Garzik } 2130c6fd2807SJeff Garzik #undef ZERO 2131c6fd2807SJeff Garzik 2132c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 2133c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2134c6fd2807SJeff Garzik unsigned int hc) 2135c6fd2807SJeff Garzik { 2136c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2137c6fd2807SJeff Garzik u32 tmp; 2138c6fd2807SJeff Garzik 2139c6fd2807SJeff Garzik ZERO(0x00c); 2140c6fd2807SJeff Garzik ZERO(0x010); 2141c6fd2807SJeff Garzik ZERO(0x014); 2142c6fd2807SJeff Garzik ZERO(0x018); 2143c6fd2807SJeff Garzik 2144c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2145c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2146c6fd2807SJeff Garzik tmp |= 0x03030303; 2147c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2148c6fd2807SJeff Garzik } 2149c6fd2807SJeff Garzik #undef ZERO 2150c6fd2807SJeff Garzik 2151c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2152c6fd2807SJeff Garzik unsigned int n_hc) 2153c6fd2807SJeff Garzik { 2154c6fd2807SJeff Garzik unsigned int hc, port; 2155c6fd2807SJeff Garzik 2156c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2157c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2158c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2159c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2160c6fd2807SJeff Garzik 2161c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2162c6fd2807SJeff Garzik } 2163c6fd2807SJeff Garzik 2164c6fd2807SJeff Garzik return 0; 2165c6fd2807SJeff Garzik } 2166c6fd2807SJeff Garzik 2167c6fd2807SJeff Garzik #undef ZERO 2168c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 21697bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2170c6fd2807SJeff Garzik { 217102a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2172c6fd2807SJeff Garzik u32 tmp; 2173c6fd2807SJeff Garzik 21748e7decdbSMark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2175c6fd2807SJeff Garzik tmp &= 0xff00ffff; 21768e7decdbSMark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2177c6fd2807SJeff Garzik 2178c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2179c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 21808e7decdbSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 21817368f919SMark Lord ZERO(PCI_HC_MAIN_IRQ_MASK_OFS); 2182c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 218302a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 218402a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2185c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2186c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2187c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2188c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2189c6fd2807SJeff Garzik } 2190c6fd2807SJeff Garzik #undef ZERO 2191c6fd2807SJeff Garzik 2192c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2193c6fd2807SJeff Garzik { 2194c6fd2807SJeff Garzik u32 tmp; 2195c6fd2807SJeff Garzik 2196c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2197c6fd2807SJeff Garzik 21988e7decdbSMark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2199c6fd2807SJeff Garzik tmp &= 0x3; 2200c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 22018e7decdbSMark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2202c6fd2807SJeff Garzik } 2203c6fd2807SJeff Garzik 2204c6fd2807SJeff Garzik /** 2205c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2206c6fd2807SJeff Garzik * @mmio: base address of the HBA 2207c6fd2807SJeff Garzik * 2208c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2209c6fd2807SJeff Garzik * 2210c6fd2807SJeff Garzik * LOCKING: 2211c6fd2807SJeff Garzik * Inherited from caller. 2212c6fd2807SJeff Garzik */ 2213c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2214c6fd2807SJeff Garzik unsigned int n_hc) 2215c6fd2807SJeff Garzik { 2216c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2217c6fd2807SJeff Garzik int i, rc = 0; 2218c6fd2807SJeff Garzik u32 t; 2219c6fd2807SJeff Garzik 2220c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2221c6fd2807SJeff Garzik * register" table. 2222c6fd2807SJeff Garzik */ 2223c6fd2807SJeff Garzik t = readl(reg); 2224c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2225c6fd2807SJeff Garzik 2226c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2227c6fd2807SJeff Garzik udelay(1); 2228c6fd2807SJeff Garzik t = readl(reg); 22292dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2230c6fd2807SJeff Garzik break; 2231c6fd2807SJeff Garzik } 2232c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2233c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2234c6fd2807SJeff Garzik rc = 1; 2235c6fd2807SJeff Garzik goto done; 2236c6fd2807SJeff Garzik } 2237c6fd2807SJeff Garzik 2238c6fd2807SJeff Garzik /* set reset */ 2239c6fd2807SJeff Garzik i = 5; 2240c6fd2807SJeff Garzik do { 2241c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2242c6fd2807SJeff Garzik t = readl(reg); 2243c6fd2807SJeff Garzik udelay(1); 2244c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2245c6fd2807SJeff Garzik 2246c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2247c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2248c6fd2807SJeff Garzik rc = 1; 2249c6fd2807SJeff Garzik goto done; 2250c6fd2807SJeff Garzik } 2251c6fd2807SJeff Garzik 2252c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2253c6fd2807SJeff Garzik i = 5; 2254c6fd2807SJeff Garzik do { 2255c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2256c6fd2807SJeff Garzik t = readl(reg); 2257c6fd2807SJeff Garzik udelay(1); 2258c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2259c6fd2807SJeff Garzik 2260c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2261c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2262c6fd2807SJeff Garzik rc = 1; 2263c6fd2807SJeff Garzik } 2264c6fd2807SJeff Garzik done: 2265c6fd2807SJeff Garzik return rc; 2266c6fd2807SJeff Garzik } 2267c6fd2807SJeff Garzik 2268c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2269c6fd2807SJeff Garzik void __iomem *mmio) 2270c6fd2807SJeff Garzik { 2271c6fd2807SJeff Garzik void __iomem *port_mmio; 2272c6fd2807SJeff Garzik u32 tmp; 2273c6fd2807SJeff Garzik 22748e7decdbSMark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2275c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2276c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2277c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2278c6fd2807SJeff Garzik return; 2279c6fd2807SJeff Garzik } 2280c6fd2807SJeff Garzik 2281c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2282c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2283c6fd2807SJeff Garzik 2284c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2285c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2286c6fd2807SJeff Garzik } 2287c6fd2807SJeff Garzik 2288c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2289c6fd2807SJeff Garzik { 22908e7decdbSMark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2291c6fd2807SJeff Garzik } 2292c6fd2807SJeff Garzik 2293c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2294c6fd2807SJeff Garzik unsigned int port) 2295c6fd2807SJeff Garzik { 2296c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2297c6fd2807SJeff Garzik 2298c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2299c6fd2807SJeff Garzik int fix_phy_mode2 = 2300c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2301c6fd2807SJeff Garzik int fix_phy_mode4 = 2302c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2303c6fd2807SJeff Garzik u32 m2, tmp; 2304c6fd2807SJeff Garzik 2305c6fd2807SJeff Garzik if (fix_phy_mode2) { 2306c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2307c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2308c6fd2807SJeff Garzik m2 |= (1 << 31); 2309c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2310c6fd2807SJeff Garzik 2311c6fd2807SJeff Garzik udelay(200); 2312c6fd2807SJeff Garzik 2313c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2314c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2315c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2316c6fd2807SJeff Garzik 2317c6fd2807SJeff Garzik udelay(200); 2318c6fd2807SJeff Garzik } 2319c6fd2807SJeff Garzik 2320c6fd2807SJeff Garzik /* who knows what this magic does */ 2321c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2322c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2323c6fd2807SJeff Garzik tmp |= 0x2A800000; 2324c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2325c6fd2807SJeff Garzik 2326c6fd2807SJeff Garzik if (fix_phy_mode4) { 2327c6fd2807SJeff Garzik u32 m4; 2328c6fd2807SJeff Garzik 2329c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2330c6fd2807SJeff Garzik 2331c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2332e12bef50SMark Lord tmp = readl(port_mmio + PHY_MODE3); 2333c6fd2807SJeff Garzik 2334e12bef50SMark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2335c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2336c6fd2807SJeff Garzik 2337c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2338c6fd2807SJeff Garzik 2339c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2340e12bef50SMark Lord writel(tmp, port_mmio + PHY_MODE3); 2341c6fd2807SJeff Garzik } 2342c6fd2807SJeff Garzik 2343c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2344c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2345c6fd2807SJeff Garzik 2346c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2347c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2348c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2349c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2350c6fd2807SJeff Garzik 2351c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2352c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2353c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2354c6fd2807SJeff Garzik m2 |= 0x0000900F; 2355c6fd2807SJeff Garzik } 2356c6fd2807SJeff Garzik 2357c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2358c6fd2807SJeff Garzik } 2359c6fd2807SJeff Garzik 2360f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2361f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2362f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2363f351b2d6SSaeed Bishara void __iomem *mmio) 2364f351b2d6SSaeed Bishara { 2365f351b2d6SSaeed Bishara return; 2366f351b2d6SSaeed Bishara } 2367f351b2d6SSaeed Bishara 2368f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2369f351b2d6SSaeed Bishara void __iomem *mmio) 2370f351b2d6SSaeed Bishara { 2371f351b2d6SSaeed Bishara void __iomem *port_mmio; 2372f351b2d6SSaeed Bishara u32 tmp; 2373f351b2d6SSaeed Bishara 2374f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2375f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2376f351b2d6SSaeed Bishara 2377f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2378f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2379f351b2d6SSaeed Bishara } 2380f351b2d6SSaeed Bishara 2381f351b2d6SSaeed Bishara #undef ZERO 2382f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2383f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2384f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2385f351b2d6SSaeed Bishara { 2386f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2387f351b2d6SSaeed Bishara 2388e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2389f351b2d6SSaeed Bishara 2390f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2391f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2392f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2393f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2394f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2395f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2396f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2397f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2398f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2399f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2400f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2401f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 24028e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2403f351b2d6SSaeed Bishara } 2404f351b2d6SSaeed Bishara 2405f351b2d6SSaeed Bishara #undef ZERO 2406f351b2d6SSaeed Bishara 2407f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2408f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2409f351b2d6SSaeed Bishara void __iomem *mmio) 2410f351b2d6SSaeed Bishara { 2411f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2412f351b2d6SSaeed Bishara 2413f351b2d6SSaeed Bishara ZERO(0x00c); 2414f351b2d6SSaeed Bishara ZERO(0x010); 2415f351b2d6SSaeed Bishara ZERO(0x014); 2416f351b2d6SSaeed Bishara 2417f351b2d6SSaeed Bishara } 2418f351b2d6SSaeed Bishara 2419f351b2d6SSaeed Bishara #undef ZERO 2420f351b2d6SSaeed Bishara 2421f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2422f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2423f351b2d6SSaeed Bishara { 2424f351b2d6SSaeed Bishara unsigned int port; 2425f351b2d6SSaeed Bishara 2426f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2427f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2428f351b2d6SSaeed Bishara 2429f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2430f351b2d6SSaeed Bishara 2431f351b2d6SSaeed Bishara return 0; 2432f351b2d6SSaeed Bishara } 2433f351b2d6SSaeed Bishara 2434f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2435f351b2d6SSaeed Bishara void __iomem *mmio) 2436f351b2d6SSaeed Bishara { 2437f351b2d6SSaeed Bishara return; 2438f351b2d6SSaeed Bishara } 2439f351b2d6SSaeed Bishara 2440f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2441f351b2d6SSaeed Bishara { 2442f351b2d6SSaeed Bishara return; 2443f351b2d6SSaeed Bishara } 2444f351b2d6SSaeed Bishara 24458e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2446b67a1064SMark Lord { 24478e7decdbSMark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2448b67a1064SMark Lord 24498e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2450b67a1064SMark Lord if (want_gen2i) 24518e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 24528e7decdbSMark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2453b67a1064SMark Lord } 2454b67a1064SMark Lord 2455e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2456c6fd2807SJeff Garzik unsigned int port_no) 2457c6fd2807SJeff Garzik { 2458c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2459c6fd2807SJeff Garzik 24608e7decdbSMark Lord /* 24618e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 24628e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 24638e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 24648e7decdbSMark Lord */ 24650d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 24668e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2467c6fd2807SJeff Garzik 2468b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 24698e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 24708e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 2471c6fd2807SJeff Garzik } 2472b67a1064SMark Lord /* 24738e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2474b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2475b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2476c6fd2807SJeff Garzik */ 24778e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2478b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2479c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2480c6fd2807SJeff Garzik 2481c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2482c6fd2807SJeff Garzik 2483ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2484c6fd2807SJeff Garzik mdelay(1); 2485c6fd2807SJeff Garzik } 2486c6fd2807SJeff Garzik 2487e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 2488e49856d8SMark Lord { 2489e49856d8SMark Lord if (sata_pmp_supported(ap)) { 2490e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 2491e49856d8SMark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2492e49856d8SMark Lord int old = reg & 0xf; 2493e49856d8SMark Lord 2494e49856d8SMark Lord if (old != pmp) { 2495e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 2496e49856d8SMark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2497e49856d8SMark Lord } 2498e49856d8SMark Lord } 2499e49856d8SMark Lord } 2500e49856d8SMark Lord 2501e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2502bdd4dddeSJeff Garzik unsigned long deadline) 2503c6fd2807SJeff Garzik { 2504e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2505e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 2506e49856d8SMark Lord } 2507c6fd2807SJeff Garzik 2508e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 2509e49856d8SMark Lord unsigned long deadline) 2510da3dbb17STejun Heo { 2511e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2512e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 2513bdd4dddeSJeff Garzik } 2514bdd4dddeSJeff Garzik 2515cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2516bdd4dddeSJeff Garzik unsigned long deadline) 2517bdd4dddeSJeff Garzik { 2518cc0680a5STejun Heo struct ata_port *ap = link->ap; 2519bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2520b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 2521f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 25220d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 25230d8be5cbSMark Lord u32 sstatus; 25240d8be5cbSMark Lord bool online; 2525bdd4dddeSJeff Garzik 2526e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2527b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2528bdd4dddeSJeff Garzik 25290d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 25300d8be5cbSMark Lord do { 253117c5aab5SMark Lord const unsigned long *timing = 253217c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 2533bdd4dddeSJeff Garzik 253417c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 253517c5aab5SMark Lord &online, NULL); 253617c5aab5SMark Lord if (rc) 25370d8be5cbSMark Lord return rc; 25380d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 25390d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 25400d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 25418e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 25420d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 25430d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 2544bdd4dddeSJeff Garzik } 25450d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2546bdd4dddeSJeff Garzik 254717c5aab5SMark Lord return rc; 2548bdd4dddeSJeff Garzik } 2549bdd4dddeSJeff Garzik 2550bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2551c6fd2807SJeff Garzik { 2552f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 25531cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 25547368f919SMark Lord u32 main_irq_mask; 2555c6fd2807SJeff Garzik 2556bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2557c6fd2807SJeff Garzik 25581cfd19aeSMark Lord mv_stop_edma(ap); 25591cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2560c6fd2807SJeff Garzik 2561bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 25627368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 25637368f919SMark Lord main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift); 25647368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2565c6fd2807SJeff Garzik } 2566bdd4dddeSJeff Garzik 2567bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2568bdd4dddeSJeff Garzik { 2569f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 25701cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 25711cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2572bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 25737368f919SMark Lord u32 main_irq_mask, hc_irq_cause; 2574bdd4dddeSJeff Garzik 2575bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2576bdd4dddeSJeff Garzik 25771cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2578bdd4dddeSJeff Garzik 2579bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2580bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2581bdd4dddeSJeff Garzik 2582bdd4dddeSJeff Garzik /* clear pending irq events */ 2583bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 25841cfd19aeSMark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 25851cfd19aeSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2586bdd4dddeSJeff Garzik 2587bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 25887368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 25897368f919SMark Lord main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift); 25907368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2591c6fd2807SJeff Garzik } 2592c6fd2807SJeff Garzik 2593c6fd2807SJeff Garzik /** 2594c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2595c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2596c6fd2807SJeff Garzik * @port_mmio: base address of the port 2597c6fd2807SJeff Garzik * 2598c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2599c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2600c6fd2807SJeff Garzik * start of the port. 2601c6fd2807SJeff Garzik * 2602c6fd2807SJeff Garzik * LOCKING: 2603c6fd2807SJeff Garzik * Inherited from caller. 2604c6fd2807SJeff Garzik */ 2605c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2606c6fd2807SJeff Garzik { 26070d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2608c6fd2807SJeff Garzik unsigned serr_ofs; 2609c6fd2807SJeff Garzik 2610c6fd2807SJeff Garzik /* PIO related setup 2611c6fd2807SJeff Garzik */ 2612c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2613c6fd2807SJeff Garzik port->error_addr = 2614c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2615c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2616c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2617c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2618c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2619c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2620c6fd2807SJeff Garzik port->status_addr = 2621c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2622c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2623c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2624c6fd2807SJeff Garzik 2625c6fd2807SJeff Garzik /* unused: */ 26268d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2627c6fd2807SJeff Garzik 2628c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2629c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2630c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2631c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2632c6fd2807SJeff Garzik 2633646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2634646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2635c6fd2807SJeff Garzik 2636c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2637c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2638c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2639c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2640c6fd2807SJeff Garzik } 2641c6fd2807SJeff Garzik 2642616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 2643616d4a98SMark Lord { 2644616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2645616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2646616d4a98SMark Lord u32 reg; 2647616d4a98SMark Lord 2648616d4a98SMark Lord if (!HAS_PCI(host) || !IS_PCIE(hpriv)) 2649616d4a98SMark Lord return 0; /* not PCI-X capable */ 2650616d4a98SMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2651616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2652616d4a98SMark Lord return 0; /* conventional PCI mode */ 2653616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 2654616d4a98SMark Lord } 2655616d4a98SMark Lord 2656616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 2657616d4a98SMark Lord { 2658616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2659616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2660616d4a98SMark Lord u32 reg; 2661616d4a98SMark Lord 2662616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 2663616d4a98SMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2664616d4a98SMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2665616d4a98SMark Lord return 0; /* not okay */ 2666616d4a98SMark Lord } 2667616d4a98SMark Lord return 1; /* okay */ 2668616d4a98SMark Lord } 2669616d4a98SMark Lord 26704447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2671c6fd2807SJeff Garzik { 26724447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 26734447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2674c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2675c6fd2807SJeff Garzik 2676c6fd2807SJeff Garzik switch (board_idx) { 2677c6fd2807SJeff Garzik case chip_5080: 2678c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2679ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2680c6fd2807SJeff Garzik 268144c10138SAuke Kok switch (pdev->revision) { 2682c6fd2807SJeff Garzik case 0x1: 2683c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2684c6fd2807SJeff Garzik break; 2685c6fd2807SJeff Garzik case 0x3: 2686c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2687c6fd2807SJeff Garzik break; 2688c6fd2807SJeff Garzik default: 2689c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2690c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2691c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2692c6fd2807SJeff Garzik break; 2693c6fd2807SJeff Garzik } 2694c6fd2807SJeff Garzik break; 2695c6fd2807SJeff Garzik 2696c6fd2807SJeff Garzik case chip_504x: 2697c6fd2807SJeff Garzik case chip_508x: 2698c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2699ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2700c6fd2807SJeff Garzik 270144c10138SAuke Kok switch (pdev->revision) { 2702c6fd2807SJeff Garzik case 0x0: 2703c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2704c6fd2807SJeff Garzik break; 2705c6fd2807SJeff Garzik case 0x3: 2706c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2707c6fd2807SJeff Garzik break; 2708c6fd2807SJeff Garzik default: 2709c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2710c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2711c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2712c6fd2807SJeff Garzik break; 2713c6fd2807SJeff Garzik } 2714c6fd2807SJeff Garzik break; 2715c6fd2807SJeff Garzik 2716c6fd2807SJeff Garzik case chip_604x: 2717c6fd2807SJeff Garzik case chip_608x: 2718c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2719ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2720c6fd2807SJeff Garzik 272144c10138SAuke Kok switch (pdev->revision) { 2722c6fd2807SJeff Garzik case 0x7: 2723c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2724c6fd2807SJeff Garzik break; 2725c6fd2807SJeff Garzik case 0x9: 2726c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2727c6fd2807SJeff Garzik break; 2728c6fd2807SJeff Garzik default: 2729c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2730c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2731c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2732c6fd2807SJeff Garzik break; 2733c6fd2807SJeff Garzik } 2734c6fd2807SJeff Garzik break; 2735c6fd2807SJeff Garzik 2736c6fd2807SJeff Garzik case chip_7042: 2737616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2738306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2739306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2740306b30f7SMark Lord { 27414e520033SMark Lord /* 27424e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 27434e520033SMark Lord * 27444e520033SMark Lord * Unconfigured drives are treated as "Legacy" 27454e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 27464e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 27474e520033SMark Lord * 27484e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 27494e520033SMark Lord * alone, but instead overwrite a high numbered 27504e520033SMark Lord * sector for the RAID metadata. This sector can 27514e520033SMark Lord * be determined exactly, by truncating the physical 27524e520033SMark Lord * drive capacity to a nice even GB value. 27534e520033SMark Lord * 27544e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 27554e520033SMark Lord * 27564e520033SMark Lord * Warn the user, lest they think we're just buggy. 27574e520033SMark Lord */ 27584e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 27594e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 27604e520033SMark Lord " regardless of if/how they are configured." 27614e520033SMark Lord " BEWARE!\n"); 27624e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 27634e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 27644e520033SMark Lord " and avoid the final two gigabytes on" 27654e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2766306b30f7SMark Lord } 27678e7decdbSMark Lord /* drop through */ 2768c6fd2807SJeff Garzik case chip_6042: 2769c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2770c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2771616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 2772616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 2773c6fd2807SJeff Garzik 277444c10138SAuke Kok switch (pdev->revision) { 2775c6fd2807SJeff Garzik case 0x0: 2776c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2777c6fd2807SJeff Garzik break; 2778c6fd2807SJeff Garzik case 0x1: 2779c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2780c6fd2807SJeff Garzik break; 2781c6fd2807SJeff Garzik default: 2782c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2783c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2784c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2785c6fd2807SJeff Garzik break; 2786c6fd2807SJeff Garzik } 2787c6fd2807SJeff Garzik break; 2788f351b2d6SSaeed Bishara case chip_soc: 2789f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 2790f351b2d6SSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 2791f351b2d6SSaeed Bishara break; 2792c6fd2807SJeff Garzik 2793c6fd2807SJeff Garzik default: 2794f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 27955796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 2796c6fd2807SJeff Garzik return 1; 2797c6fd2807SJeff Garzik } 2798c6fd2807SJeff Garzik 2799c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 280002a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 280102a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 280202a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 280302a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 280402a121daSMark Lord } else { 280502a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 280602a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 280702a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 280802a121daSMark Lord } 2809c6fd2807SJeff Garzik 2810c6fd2807SJeff Garzik return 0; 2811c6fd2807SJeff Garzik } 2812c6fd2807SJeff Garzik 2813c6fd2807SJeff Garzik /** 2814c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 28154447d351STejun Heo * @host: ATA host to initialize 28164447d351STejun Heo * @board_idx: controller index 2817c6fd2807SJeff Garzik * 2818c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2819c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2820c6fd2807SJeff Garzik * 2821c6fd2807SJeff Garzik * LOCKING: 2822c6fd2807SJeff Garzik * Inherited from caller. 2823c6fd2807SJeff Garzik */ 28244447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2825c6fd2807SJeff Garzik { 2826c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 28274447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2828f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 2829c6fd2807SJeff Garzik 28304447d351STejun Heo rc = mv_chip_id(host, board_idx); 2831c6fd2807SJeff Garzik if (rc) 2832c6fd2807SJeff Garzik goto done; 2833c6fd2807SJeff Garzik 2834f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 28357368f919SMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 28367368f919SMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 2837f351b2d6SSaeed Bishara } else { 28387368f919SMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 28397368f919SMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 2840f351b2d6SSaeed Bishara } 2841352fab70SMark Lord 2842352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 28437368f919SMark Lord writel(0, hpriv->main_irq_mask_addr); 2844f351b2d6SSaeed Bishara 28454447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2846c6fd2807SJeff Garzik 28474447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2848c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2849c6fd2807SJeff Garzik 2850c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2851c6fd2807SJeff Garzik if (rc) 2852c6fd2807SJeff Garzik goto done; 2853c6fd2807SJeff Garzik 2854c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 28557bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 2856c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2857c6fd2807SJeff Garzik 28584447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2859cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 2860c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2861cbcdd875STejun Heo 2862cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2863cbcdd875STejun Heo 28647bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2865f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2866f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 2867cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2868cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2869f351b2d6SSaeed Bishara } 28707bb3c529SSaeed Bishara #endif 2871c6fd2807SJeff Garzik } 2872c6fd2807SJeff Garzik 2873c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2874c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2875c6fd2807SJeff Garzik 2876c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2877c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2878c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2879c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2880c6fd2807SJeff Garzik 2881c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2882c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2883c6fd2807SJeff Garzik } 2884c6fd2807SJeff Garzik 2885f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2886c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 288702a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2888c6fd2807SJeff Garzik 2889c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 289002a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2891ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2892f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_5, 28937368f919SMark Lord hpriv->main_irq_mask_addr); 2894fb621e2fSJeff Garzik else 2895f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS, 28967368f919SMark Lord hpriv->main_irq_mask_addr); 2897c6fd2807SJeff Garzik 2898c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2899c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 29007368f919SMark Lord readl(hpriv->main_irq_cause_addr), 29017368f919SMark Lord readl(hpriv->main_irq_mask_addr), 290202a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 290302a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 2904f351b2d6SSaeed Bishara } else { 2905f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_SOC, 29067368f919SMark Lord hpriv->main_irq_mask_addr); 2907f351b2d6SSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n", 29087368f919SMark Lord readl(hpriv->main_irq_cause_addr), 29097368f919SMark Lord readl(hpriv->main_irq_mask_addr)); 2910f351b2d6SSaeed Bishara } 2911c6fd2807SJeff Garzik done: 2912c6fd2807SJeff Garzik return rc; 2913c6fd2807SJeff Garzik } 2914c6fd2807SJeff Garzik 2915fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 2916fbf14e2fSByron Bradley { 2917fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 2918fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 2919fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 2920fbf14e2fSByron Bradley return -ENOMEM; 2921fbf14e2fSByron Bradley 2922fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 2923fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 2924fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 2925fbf14e2fSByron Bradley return -ENOMEM; 2926fbf14e2fSByron Bradley 2927fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 2928fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 2929fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 2930fbf14e2fSByron Bradley return -ENOMEM; 2931fbf14e2fSByron Bradley 2932fbf14e2fSByron Bradley return 0; 2933fbf14e2fSByron Bradley } 2934fbf14e2fSByron Bradley 293515a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 293615a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 293715a32632SLennert Buytenhek { 293815a32632SLennert Buytenhek int i; 293915a32632SLennert Buytenhek 294015a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 294115a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 294215a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 294315a32632SLennert Buytenhek } 294415a32632SLennert Buytenhek 294515a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 294615a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 294715a32632SLennert Buytenhek 294815a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 294915a32632SLennert Buytenhek (cs->mbus_attr << 8) | 295015a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 295115a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 295215a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 295315a32632SLennert Buytenhek } 295415a32632SLennert Buytenhek } 295515a32632SLennert Buytenhek 2956f351b2d6SSaeed Bishara /** 2957f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 2958f351b2d6SSaeed Bishara * host 2959f351b2d6SSaeed Bishara * @pdev: platform device found 2960f351b2d6SSaeed Bishara * 2961f351b2d6SSaeed Bishara * LOCKING: 2962f351b2d6SSaeed Bishara * Inherited from caller. 2963f351b2d6SSaeed Bishara */ 2964f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 2965f351b2d6SSaeed Bishara { 2966f351b2d6SSaeed Bishara static int printed_version; 2967f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 2968f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 2969f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 2970f351b2d6SSaeed Bishara struct ata_host *host; 2971f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 2972f351b2d6SSaeed Bishara struct resource *res; 2973f351b2d6SSaeed Bishara int n_ports, rc; 2974f351b2d6SSaeed Bishara 2975f351b2d6SSaeed Bishara if (!printed_version++) 2976f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2977f351b2d6SSaeed Bishara 2978f351b2d6SSaeed Bishara /* 2979f351b2d6SSaeed Bishara * Simple resource validation .. 2980f351b2d6SSaeed Bishara */ 2981f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 2982f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 2983f351b2d6SSaeed Bishara return -EINVAL; 2984f351b2d6SSaeed Bishara } 2985f351b2d6SSaeed Bishara 2986f351b2d6SSaeed Bishara /* 2987f351b2d6SSaeed Bishara * Get the register base first 2988f351b2d6SSaeed Bishara */ 2989f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2990f351b2d6SSaeed Bishara if (res == NULL) 2991f351b2d6SSaeed Bishara return -EINVAL; 2992f351b2d6SSaeed Bishara 2993f351b2d6SSaeed Bishara /* allocate host */ 2994f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 2995f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 2996f351b2d6SSaeed Bishara 2997f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 2998f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 2999f351b2d6SSaeed Bishara 3000f351b2d6SSaeed Bishara if (!host || !hpriv) 3001f351b2d6SSaeed Bishara return -ENOMEM; 3002f351b2d6SSaeed Bishara host->private_data = hpriv; 3003f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 3004f351b2d6SSaeed Bishara 3005f351b2d6SSaeed Bishara host->iomap = NULL; 3006f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3007f1cb0ea1SSaeed Bishara res->end - res->start + 1); 3008f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 3009f351b2d6SSaeed Bishara 301015a32632SLennert Buytenhek /* 301115a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 301215a32632SLennert Buytenhek */ 301315a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 301415a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 301515a32632SLennert Buytenhek 3016fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3017fbf14e2fSByron Bradley if (rc) 3018fbf14e2fSByron Bradley return rc; 3019fbf14e2fSByron Bradley 3020f351b2d6SSaeed Bishara /* initialize adapter */ 3021f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 3022f351b2d6SSaeed Bishara if (rc) 3023f351b2d6SSaeed Bishara return rc; 3024f351b2d6SSaeed Bishara 3025f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3026f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3027f351b2d6SSaeed Bishara host->n_ports); 3028f351b2d6SSaeed Bishara 3029f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3030f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3031f351b2d6SSaeed Bishara } 3032f351b2d6SSaeed Bishara 3033f351b2d6SSaeed Bishara /* 3034f351b2d6SSaeed Bishara * 3035f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3036f351b2d6SSaeed Bishara * @pdev: platform device 3037f351b2d6SSaeed Bishara * 3038f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3039f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3040f351b2d6SSaeed Bishara */ 3041f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3042f351b2d6SSaeed Bishara { 3043f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3044f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3045f351b2d6SSaeed Bishara 3046f351b2d6SSaeed Bishara ata_host_detach(host); 3047f351b2d6SSaeed Bishara return 0; 3048f351b2d6SSaeed Bishara } 3049f351b2d6SSaeed Bishara 3050f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3051f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3052f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3053f351b2d6SSaeed Bishara .driver = { 3054f351b2d6SSaeed Bishara .name = DRV_NAME, 3055f351b2d6SSaeed Bishara .owner = THIS_MODULE, 3056f351b2d6SSaeed Bishara }, 3057f351b2d6SSaeed Bishara }; 3058f351b2d6SSaeed Bishara 3059f351b2d6SSaeed Bishara 30607bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3061f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3062f351b2d6SSaeed Bishara const struct pci_device_id *ent); 3063f351b2d6SSaeed Bishara 30647bb3c529SSaeed Bishara 30657bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 30667bb3c529SSaeed Bishara .name = DRV_NAME, 30677bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 3068f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 30697bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 30707bb3c529SSaeed Bishara }; 30717bb3c529SSaeed Bishara 30727bb3c529SSaeed Bishara /* 30737bb3c529SSaeed Bishara * module options 30747bb3c529SSaeed Bishara */ 30757bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 30767bb3c529SSaeed Bishara 30777bb3c529SSaeed Bishara 30787bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 30797bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 30807bb3c529SSaeed Bishara { 30817bb3c529SSaeed Bishara int rc; 30827bb3c529SSaeed Bishara 30837bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 30847bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 30857bb3c529SSaeed Bishara if (rc) { 30867bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 30877bb3c529SSaeed Bishara if (rc) { 30887bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30897bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 30907bb3c529SSaeed Bishara return rc; 30917bb3c529SSaeed Bishara } 30927bb3c529SSaeed Bishara } 30937bb3c529SSaeed Bishara } else { 30947bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 30957bb3c529SSaeed Bishara if (rc) { 30967bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30977bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 30987bb3c529SSaeed Bishara return rc; 30997bb3c529SSaeed Bishara } 31007bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 31017bb3c529SSaeed Bishara if (rc) { 31027bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 31037bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 31047bb3c529SSaeed Bishara return rc; 31057bb3c529SSaeed Bishara } 31067bb3c529SSaeed Bishara } 31077bb3c529SSaeed Bishara 31087bb3c529SSaeed Bishara return rc; 31097bb3c529SSaeed Bishara } 31107bb3c529SSaeed Bishara 3111c6fd2807SJeff Garzik /** 3112c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 31134447d351STejun Heo * @host: ATA host to print info about 3114c6fd2807SJeff Garzik * 3115c6fd2807SJeff Garzik * FIXME: complete this. 3116c6fd2807SJeff Garzik * 3117c6fd2807SJeff Garzik * LOCKING: 3118c6fd2807SJeff Garzik * Inherited from caller. 3119c6fd2807SJeff Garzik */ 31204447d351STejun Heo static void mv_print_info(struct ata_host *host) 3121c6fd2807SJeff Garzik { 31224447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 31234447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 312444c10138SAuke Kok u8 scc; 3125c1e4fe71SJeff Garzik const char *scc_s, *gen; 3126c6fd2807SJeff Garzik 3127c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 3128c6fd2807SJeff Garzik * what errata to workaround 3129c6fd2807SJeff Garzik */ 3130c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 3131c6fd2807SJeff Garzik if (scc == 0) 3132c6fd2807SJeff Garzik scc_s = "SCSI"; 3133c6fd2807SJeff Garzik else if (scc == 0x01) 3134c6fd2807SJeff Garzik scc_s = "RAID"; 3135c6fd2807SJeff Garzik else 3136c1e4fe71SJeff Garzik scc_s = "?"; 3137c1e4fe71SJeff Garzik 3138c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 3139c1e4fe71SJeff Garzik gen = "I"; 3140c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 3141c1e4fe71SJeff Garzik gen = "II"; 3142c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 3143c1e4fe71SJeff Garzik gen = "IIE"; 3144c1e4fe71SJeff Garzik else 3145c1e4fe71SJeff Garzik gen = "?"; 3146c6fd2807SJeff Garzik 3147c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3148c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3149c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 3150c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 3151c6fd2807SJeff Garzik } 3152c6fd2807SJeff Garzik 3153c6fd2807SJeff Garzik /** 3154f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 3155c6fd2807SJeff Garzik * @pdev: PCI device found 3156c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 3157c6fd2807SJeff Garzik * 3158c6fd2807SJeff Garzik * LOCKING: 3159c6fd2807SJeff Garzik * Inherited from caller. 3160c6fd2807SJeff Garzik */ 3161f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3162f351b2d6SSaeed Bishara const struct pci_device_id *ent) 3163c6fd2807SJeff Garzik { 31642dcb407eSJeff Garzik static int printed_version; 3165c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 31664447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 31674447d351STejun Heo struct ata_host *host; 31684447d351STejun Heo struct mv_host_priv *hpriv; 31694447d351STejun Heo int n_ports, rc; 3170c6fd2807SJeff Garzik 3171c6fd2807SJeff Garzik if (!printed_version++) 3172c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3173c6fd2807SJeff Garzik 31744447d351STejun Heo /* allocate host */ 31754447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 31764447d351STejun Heo 31774447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 31784447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 31794447d351STejun Heo if (!host || !hpriv) 31804447d351STejun Heo return -ENOMEM; 31814447d351STejun Heo host->private_data = hpriv; 3182f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 31834447d351STejun Heo 31844447d351STejun Heo /* acquire resources */ 318524dc5f33STejun Heo rc = pcim_enable_device(pdev); 318624dc5f33STejun Heo if (rc) 3187c6fd2807SJeff Garzik return rc; 3188c6fd2807SJeff Garzik 31890d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 31900d5ff566STejun Heo if (rc == -EBUSY) 319124dc5f33STejun Heo pcim_pin_device(pdev); 31920d5ff566STejun Heo if (rc) 319324dc5f33STejun Heo return rc; 31944447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 3195f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 3196c6fd2807SJeff Garzik 3197d88184fbSJeff Garzik rc = pci_go_64(pdev); 3198d88184fbSJeff Garzik if (rc) 3199d88184fbSJeff Garzik return rc; 3200d88184fbSJeff Garzik 3201da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3202da2fa9baSMark Lord if (rc) 3203da2fa9baSMark Lord return rc; 3204da2fa9baSMark Lord 3205c6fd2807SJeff Garzik /* initialize adapter */ 32064447d351STejun Heo rc = mv_init_host(host, board_idx); 320724dc5f33STejun Heo if (rc) 320824dc5f33STejun Heo return rc; 3209c6fd2807SJeff Garzik 3210c6fd2807SJeff Garzik /* Enable interrupts */ 32116a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 3212c6fd2807SJeff Garzik pci_intx(pdev, 1); 3213c6fd2807SJeff Garzik 3214c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 32154447d351STejun Heo mv_print_info(host); 3216c6fd2807SJeff Garzik 32174447d351STejun Heo pci_set_master(pdev); 3218ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 32194447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3220c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 3221c6fd2807SJeff Garzik } 32227bb3c529SSaeed Bishara #endif 3223c6fd2807SJeff Garzik 3224f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 3225f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 3226f351b2d6SSaeed Bishara 3227c6fd2807SJeff Garzik static int __init mv_init(void) 3228c6fd2807SJeff Garzik { 32297bb3c529SSaeed Bishara int rc = -ENODEV; 32307bb3c529SSaeed Bishara #ifdef CONFIG_PCI 32317bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 3232f351b2d6SSaeed Bishara if (rc < 0) 3233f351b2d6SSaeed Bishara return rc; 3234f351b2d6SSaeed Bishara #endif 3235f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3236f351b2d6SSaeed Bishara 3237f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 3238f351b2d6SSaeed Bishara if (rc < 0) 3239f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 32407bb3c529SSaeed Bishara #endif 32417bb3c529SSaeed Bishara return rc; 3242c6fd2807SJeff Garzik } 3243c6fd2807SJeff Garzik 3244c6fd2807SJeff Garzik static void __exit mv_exit(void) 3245c6fd2807SJeff Garzik { 32467bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3247c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 32487bb3c529SSaeed Bishara #endif 3249f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 3250c6fd2807SJeff Garzik } 3251c6fd2807SJeff Garzik 3252c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 3253c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 3254c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 3255c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 3256c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 325717c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 3258c6fd2807SJeff Garzik 32597bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3260c6fd2807SJeff Garzik module_param(msi, int, 0444); 3261c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 32627bb3c529SSaeed Bishara #endif 3263c6fd2807SJeff Garzik 3264c6fd2807SJeff Garzik module_init(mv_init); 3265c6fd2807SJeff Garzik module_exit(mv_exit); 3266