xref: /openbmc/linux/drivers/ata/sata_mv.c (revision a44253d24a97ec3efe601267274a5fb64d8696c1)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
4e12bef50SMark Lord  * Copyright 2008: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
11c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
12c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
13c6fd2807SJeff Garzik  *
14c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
15c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c6fd2807SJeff Garzik  * GNU General Public License for more details.
18c6fd2807SJeff Garzik  *
19c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
20c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
21c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
22c6fd2807SJeff Garzik  *
23c6fd2807SJeff Garzik  */
24c6fd2807SJeff Garzik 
254a05e209SJeff Garzik /*
2685afb934SMark Lord  * sata_mv TODO list:
2785afb934SMark Lord  *
2885afb934SMark Lord  * --> Errata workaround for NCQ device errors.
2985afb934SMark Lord  *
3085afb934SMark Lord  * --> More errata workarounds for PCI-X.
3185afb934SMark Lord  *
3285afb934SMark Lord  * --> Complete a full errata audit for all chipsets to identify others.
3385afb934SMark Lord  *
3485afb934SMark Lord  * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
3585afb934SMark Lord  *
3685afb934SMark Lord  * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
3785afb934SMark Lord  *
3885afb934SMark Lord  * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
3985afb934SMark Lord  *
4085afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
4185afb934SMark Lord  *
4285afb934SMark Lord  * --> [Experiment, low priority] Investigate interrupt coalescing.
4385afb934SMark Lord  *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
4485afb934SMark Lord  *       the overhead reduced by interrupt mitigation is quite often not
4585afb934SMark Lord  *       worth the latency cost.
4685afb934SMark Lord  *
4785afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
4885afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
4985afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
5085afb934SMark Lord  *
5185afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
5285afb934SMark Lord  *       connect two SATA ports.
534a05e209SJeff Garzik  */
544a05e209SJeff Garzik 
55c6fd2807SJeff Garzik #include <linux/kernel.h>
56c6fd2807SJeff Garzik #include <linux/module.h>
57c6fd2807SJeff Garzik #include <linux/pci.h>
58c6fd2807SJeff Garzik #include <linux/init.h>
59c6fd2807SJeff Garzik #include <linux/blkdev.h>
60c6fd2807SJeff Garzik #include <linux/delay.h>
61c6fd2807SJeff Garzik #include <linux/interrupt.h>
628d8b6004SAndrew Morton #include <linux/dmapool.h>
63c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
64c6fd2807SJeff Garzik #include <linux/device.h>
65f351b2d6SSaeed Bishara #include <linux/platform_device.h>
66f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6715a32632SLennert Buytenhek #include <linux/mbus.h>
68c46938ccSMark Lord #include <linux/bitops.h>
69c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
70c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
716c08772eSJeff Garzik #include <scsi/scsi_device.h>
72c6fd2807SJeff Garzik #include <linux/libata.h>
73c6fd2807SJeff Garzik 
74c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
751fd2e1c2SMark Lord #define DRV_VERSION	"1.20"
76c6fd2807SJeff Garzik 
77c6fd2807SJeff Garzik enum {
78c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
79c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
80c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
81c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
82c6fd2807SJeff Garzik 
83c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
84c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
85c6fd2807SJeff Garzik 
86c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
87c6fd2807SJeff Garzik 	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
88c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
89c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
90c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
91c6fd2807SJeff Garzik 	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
92c6fd2807SJeff Garzik 	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),
93c6fd2807SJeff Garzik 
94c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
958e7decdbSMark Lord 	MV_FLASH_CTL_OFS	= 0x1046c,
968e7decdbSMark Lord 	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
978e7decdbSMark Lord 	MV_RESET_CFG_OFS	= 0x180d8,
98c6fd2807SJeff Garzik 
99c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
100c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
101c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
102c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
103c6fd2807SJeff Garzik 
104c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
105c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
106c6fd2807SJeff Garzik 
107c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
108c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
109c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110c6fd2807SJeff Garzik 	 */
111c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
112c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
113da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
114c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
115c6fd2807SJeff Garzik 
116352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
117c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
118352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
119352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
121c6fd2807SJeff Garzik 
122c6fd2807SJeff Garzik 	/* Host Flags */
123c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
124c6fd2807SJeff Garzik 	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
1257bb3c529SSaeed Bishara 	/* SoC integrated controllers, no PCI interface */
1267bb3c529SSaeed Bishara 	MV_FLAG_SOC		= (1 << 28),
1277bb3c529SSaeed Bishara 
128c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
129bdd4dddeSJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
130bdd4dddeSJeff Garzik 				  ATA_FLAG_PIO_POLLING,
131ad3aef51SMark Lord 
132c6fd2807SJeff Garzik 	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
133c6fd2807SJeff Garzik 
134ad3aef51SMark Lord 	MV_GENIIE_FLAGS		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
135ad3aef51SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
136c443c500SMark Lord 				  ATA_FLAG_NCQ | ATA_FLAG_AN,
137ad3aef51SMark Lord 
138c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
139c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
140c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
141e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
142c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
143c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
144c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
145c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
146c6fd2807SJeff Garzik 
147c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
148c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
149c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
150c6fd2807SJeff Garzik 
151c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
152c6fd2807SJeff Garzik 
153c6fd2807SJeff Garzik 	/* PCI interface registers */
154c6fd2807SJeff Garzik 
155c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
1568e7decdbSMark Lord 	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
157c6fd2807SJeff Garzik 
158c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
159c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
160c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
161c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
162c6fd2807SJeff Garzik 
1638e7decdbSMark Lord 	MV_PCI_MODE_OFS		= 0xd00,
1648e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
1658e7decdbSMark Lord 
166c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
167c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
168c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
169c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
1708e7decdbSMark Lord 	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
171c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
172c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
173c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
174c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
175c6fd2807SJeff Garzik 
176c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
177c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
178c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
179c6fd2807SJeff Garzik 
18002a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
18102a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
182646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
18302a121daSMark Lord 
1847368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
1857368f919SMark Lord 	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
1867368f919SMark Lord 	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
1877368f919SMark Lord 	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
1887368f919SMark Lord 	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
189352fab70SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by port # */
190352fab70SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by port # */
191c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
192c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
193c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
194c6fd2807SJeff Garzik 	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
195c6fd2807SJeff Garzik 	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
196fb621e2fSJeff Garzik 	PORTS_0_3_COAL_DONE	= (1 << 8),
197fb621e2fSJeff Garzik 	PORTS_4_7_COAL_DONE	= (1 << 17),
198c6fd2807SJeff Garzik 	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
199c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
200c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
201c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
202c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
203fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
204f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
205c6fd2807SJeff Garzik 
206c6fd2807SJeff Garzik 	/* SATAHC registers */
207c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
208c6fd2807SJeff Garzik 
209c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
210352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
211352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
212c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
213c6fd2807SJeff Garzik 
214c6fd2807SJeff Garzik 	/* Shadow block registers */
215c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
216c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
217c6fd2807SJeff Garzik 
218c6fd2807SJeff Garzik 	/* SATA registers */
219c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
220c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2210c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
222c443c500SMark Lord 	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
22317c5aab5SMark Lord 
224e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
22517c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
22617c5aab5SMark Lord 
227c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
228c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
229c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
230e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
2318e7decdbSMark Lord 	SATA_TESTCTL_OFS	= 0x348,
232e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
233e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
23417c5aab5SMark Lord 
2358e7decdbSMark Lord 	FISCFG_OFS		= 0x360,
2368e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2378e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
23817c5aab5SMark Lord 
239c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
2408e7decdbSMark Lord 	MV5_LTMODE_OFS		= 0x30,
2418e7decdbSMark Lord 	MV5_PHY_CTL_OFS		= 0x0C,
2428e7decdbSMark Lord 	SATA_INTERFACE_CFG_OFS	= 0x050,
243c6fd2807SJeff Garzik 
244c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
245c6fd2807SJeff Garzik 
246c6fd2807SJeff Garzik 	/* Port registers */
247c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2480c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2490c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
250c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
251c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
252c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
253e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
254e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
255c6fd2807SJeff Garzik 
256c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
257c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
2586c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
2596c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
2606c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
2616c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
2626c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
2636c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
264c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
265c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
2666c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
267c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
2686c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
2696c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
2706c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
2716c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
272646a4da5SMark Lord 
2736c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
274646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
275646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
276646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
277646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
278646a4da5SMark Lord 
2796c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
280646a4da5SMark Lord 
2816c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
282646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
283646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
284646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
285646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
286646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
287646a4da5SMark Lord 
2886c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
289646a4da5SMark Lord 
2906c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
291c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
292c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
293646a4da5SMark Lord 
294646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
295646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
296646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
29785afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
298646a4da5SMark Lord 
299bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
300bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
301bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
302bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
303bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
304bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3056c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
306bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
307bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
308bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
309bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
310c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
311c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
312bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
313e12bef50SMark Lord 
314bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
315bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
316bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
317bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
318bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
319bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
320bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3216c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
322bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
323bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
324bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
325c6fd2807SJeff Garzik 
326c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
327c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
328c6fd2807SJeff Garzik 
329c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
330c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
331c6fd2807SJeff Garzik 
332c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
333c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
334c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
335c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
336c6fd2807SJeff Garzik 
3370ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3380ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3390ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3408e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
341c6fd2807SJeff Garzik 
3428e7decdbSMark Lord 	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
3438e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
3448e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
3458e7decdbSMark Lord 
3468e7decdbSMark Lord 	EDMA_IORDY_TMOUT_OFS	= 0x34,
3478e7decdbSMark Lord 	EDMA_ARB_CFG_OFS	= 0x38,
3488e7decdbSMark Lord 
3498e7decdbSMark Lord 	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
350c6fd2807SJeff Garzik 
351352fab70SMark Lord 	GEN_II_NCQ_MAX_SECTORS	= 256,		/* max sects/io on Gen2 w/NCQ */
352352fab70SMark Lord 
353c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
354c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
355c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
356c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
357c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
358c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
359c6fd2807SJeff Garzik 	MV_HP_ERRATA_XX42A0	= (1 << 5),
3600ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
3610ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
3620ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
36302a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
364616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
365c6fd2807SJeff Garzik 
366c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
3670ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
36872109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
36900f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
37029d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
371c6fd2807SJeff Garzik };
372c6fd2807SJeff Garzik 
373ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
374ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
375c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
3768e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
3777bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
378c6fd2807SJeff Garzik 
37915a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
38015a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
38115a32632SLennert Buytenhek 
382c6fd2807SJeff Garzik enum {
383baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
384baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
385baf14aa1SJeff Garzik 	 */
386baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
387c6fd2807SJeff Garzik 
3880ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
3890ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
3900ea9e179SJeff Garzik 	 */
391c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
392c6fd2807SJeff Garzik 
3930ea9e179SJeff Garzik 	/* ditto, for response queue */
394c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
395c6fd2807SJeff Garzik };
396c6fd2807SJeff Garzik 
397c6fd2807SJeff Garzik enum chip_type {
398c6fd2807SJeff Garzik 	chip_504x,
399c6fd2807SJeff Garzik 	chip_508x,
400c6fd2807SJeff Garzik 	chip_5080,
401c6fd2807SJeff Garzik 	chip_604x,
402c6fd2807SJeff Garzik 	chip_608x,
403c6fd2807SJeff Garzik 	chip_6042,
404c6fd2807SJeff Garzik 	chip_7042,
405f351b2d6SSaeed Bishara 	chip_soc,
406c6fd2807SJeff Garzik };
407c6fd2807SJeff Garzik 
408c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
409c6fd2807SJeff Garzik struct mv_crqb {
410c6fd2807SJeff Garzik 	__le32			sg_addr;
411c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
412c6fd2807SJeff Garzik 	__le16			ctrl_flags;
413c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
414c6fd2807SJeff Garzik };
415c6fd2807SJeff Garzik 
416c6fd2807SJeff Garzik struct mv_crqb_iie {
417c6fd2807SJeff Garzik 	__le32			addr;
418c6fd2807SJeff Garzik 	__le32			addr_hi;
419c6fd2807SJeff Garzik 	__le32			flags;
420c6fd2807SJeff Garzik 	__le32			len;
421c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
422c6fd2807SJeff Garzik };
423c6fd2807SJeff Garzik 
424c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
425c6fd2807SJeff Garzik struct mv_crpb {
426c6fd2807SJeff Garzik 	__le16			id;
427c6fd2807SJeff Garzik 	__le16			flags;
428c6fd2807SJeff Garzik 	__le32			tmstmp;
429c6fd2807SJeff Garzik };
430c6fd2807SJeff Garzik 
431c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
432c6fd2807SJeff Garzik struct mv_sg {
433c6fd2807SJeff Garzik 	__le32			addr;
434c6fd2807SJeff Garzik 	__le32			flags_size;
435c6fd2807SJeff Garzik 	__le32			addr_hi;
436c6fd2807SJeff Garzik 	__le32			reserved;
437c6fd2807SJeff Garzik };
438c6fd2807SJeff Garzik 
439c6fd2807SJeff Garzik struct mv_port_priv {
440c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
441c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
442c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
443c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
444eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
445eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
446bdd4dddeSJeff Garzik 
447bdd4dddeSJeff Garzik 	unsigned int		req_idx;
448bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
449bdd4dddeSJeff Garzik 
450c6fd2807SJeff Garzik 	u32			pp_flags;
45129d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
452c6fd2807SJeff Garzik };
453c6fd2807SJeff Garzik 
454c6fd2807SJeff Garzik struct mv_port_signal {
455c6fd2807SJeff Garzik 	u32			amps;
456c6fd2807SJeff Garzik 	u32			pre;
457c6fd2807SJeff Garzik };
458c6fd2807SJeff Garzik 
45902a121daSMark Lord struct mv_host_priv {
46002a121daSMark Lord 	u32			hp_flags;
46102a121daSMark Lord 	struct mv_port_signal	signal[8];
46202a121daSMark Lord 	const struct mv_hw_ops	*ops;
463f351b2d6SSaeed Bishara 	int			n_ports;
464f351b2d6SSaeed Bishara 	void __iomem		*base;
4657368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
4667368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
46702a121daSMark Lord 	u32			irq_cause_ofs;
46802a121daSMark Lord 	u32			irq_mask_ofs;
46902a121daSMark Lord 	u32			unmask_all_irqs;
470da2fa9baSMark Lord 	/*
471da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
472da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
473da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
474da2fa9baSMark Lord 	 */
475da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
476da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
477da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
47802a121daSMark Lord };
47902a121daSMark Lord 
480c6fd2807SJeff Garzik struct mv_hw_ops {
481c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
482c6fd2807SJeff Garzik 			   unsigned int port);
483c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
484c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
485c6fd2807SJeff Garzik 			   void __iomem *mmio);
486c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
487c6fd2807SJeff Garzik 			unsigned int n_hc);
488c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
4897bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
490c6fd2807SJeff Garzik };
491c6fd2807SJeff Garzik 
492da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
493da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
494da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
495da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
496c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
497c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
4983e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
499c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
500c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
501c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
502a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
503a1efdabaSTejun Heo 			unsigned long deadline);
504bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
505bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
506f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
507c6fd2807SJeff Garzik 
508c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
509c6fd2807SJeff Garzik 			   unsigned int port);
510c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
511c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
512c6fd2807SJeff Garzik 			   void __iomem *mmio);
513c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
514c6fd2807SJeff Garzik 			unsigned int n_hc);
515c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
5167bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
517c6fd2807SJeff Garzik 
518c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
519c6fd2807SJeff Garzik 			   unsigned int port);
520c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
521c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
522c6fd2807SJeff Garzik 			   void __iomem *mmio);
523c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
524c6fd2807SJeff Garzik 			unsigned int n_hc);
525c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
526f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
527f351b2d6SSaeed Bishara 				      void __iomem *mmio);
528f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
529f351b2d6SSaeed Bishara 				      void __iomem *mmio);
530f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
531f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
532f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
533f351b2d6SSaeed Bishara 				      void __iomem *mmio);
534f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5357bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
536e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
537c6fd2807SJeff Garzik 			     unsigned int port_no);
538e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
539b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
540e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
541c6fd2807SJeff Garzik 
542e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
543e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
544e49856d8SMark Lord 				unsigned long deadline);
545e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
546e49856d8SMark Lord 				unsigned long deadline);
54729d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
5484c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
5494c299ca3SMark Lord 					struct mv_port_priv *pp);
550c6fd2807SJeff Garzik 
551eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
552eb73d558SMark Lord  * because we have to allow room for worst case splitting of
553eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
554eb73d558SMark Lord  */
555c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
55668d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
557baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
558c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
559c5d3e45aSJeff Garzik };
560c5d3e45aSJeff Garzik 
561c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
56268d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
563138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
564baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
565c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
566c6fd2807SJeff Garzik };
567c6fd2807SJeff Garzik 
568029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
569029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
570c6fd2807SJeff Garzik 
5713e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
572c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
573c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
574c6fd2807SJeff Garzik 
575bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
576bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
577a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
578a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
579029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
580bdd4dddeSJeff Garzik 
581c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
582c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
583c6fd2807SJeff Garzik 
584c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
585c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
586c6fd2807SJeff Garzik };
587c6fd2807SJeff Garzik 
588029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
589029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
590f273827eSMark Lord 	.dev_config             = mv6_dev_config,
591c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
592c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
593c6fd2807SJeff Garzik 
594e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
595e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
596e49856d8SMark Lord 	.softreset		= mv_softreset,
59729d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
598c6fd2807SJeff Garzik };
599c6fd2807SJeff Garzik 
600029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
601029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
602029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
603c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
604c6fd2807SJeff Garzik };
605c6fd2807SJeff Garzik 
606c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
607c6fd2807SJeff Garzik 	{  /* chip_504x */
608cca3974eSJeff Garzik 		.flags		= MV_COMMON_FLAGS,
609c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
610bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
611c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
612c6fd2807SJeff Garzik 	},
613c6fd2807SJeff Garzik 	{  /* chip_508x */
614c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
615c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
616bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
617c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
618c6fd2807SJeff Garzik 	},
619c6fd2807SJeff Garzik 	{  /* chip_5080 */
620c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
621c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
622bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
623c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
624c6fd2807SJeff Garzik 	},
625c6fd2807SJeff Garzik 	{  /* chip_604x */
626138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
627e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
628138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
629c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
630bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
631c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
632c6fd2807SJeff Garzik 	},
633c6fd2807SJeff Garzik 	{  /* chip_608x */
634c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
635e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
636138bfdd0SMark Lord 				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
637c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
638bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
639c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
640c6fd2807SJeff Garzik 	},
641c6fd2807SJeff Garzik 	{  /* chip_6042 */
642ad3aef51SMark Lord 		.flags		= MV_GENIIE_FLAGS,
643c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
644bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
645c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
646c6fd2807SJeff Garzik 	},
647c6fd2807SJeff Garzik 	{  /* chip_7042 */
648ad3aef51SMark Lord 		.flags		= MV_GENIIE_FLAGS,
649c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
650bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
651c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
652c6fd2807SJeff Garzik 	},
653f351b2d6SSaeed Bishara 	{  /* chip_soc */
654ad3aef51SMark Lord 		.flags		= MV_GENIIE_FLAGS | MV_FLAG_SOC,
655f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
656f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
657f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
658f351b2d6SSaeed Bishara 	},
659c6fd2807SJeff Garzik };
660c6fd2807SJeff Garzik 
661c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
6622d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
6632d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
6642d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
6652d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
666cfbf723eSAlan Cox 	/* RocketRAID 1740/174x have different identifiers */
667cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
668cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
669c6fd2807SJeff Garzik 
6702d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
6712d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
6722d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
6732d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
6742d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
675c6fd2807SJeff Garzik 
6762d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
6772d2744fcSJeff Garzik 
678d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
679d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
680d9f9c6bcSFlorian Attenberger 
68102a121daSMark Lord 	/* Marvell 7042 support */
6826a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
6836a3d586dSMorrison, Tom 
68402a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
68502a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
68602a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
68702a121daSMark Lord 
688c6fd2807SJeff Garzik 	{ }			/* terminate list */
689c6fd2807SJeff Garzik };
690c6fd2807SJeff Garzik 
691c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
692c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
693c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
694c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
695c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
696c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
697c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
698c6fd2807SJeff Garzik };
699c6fd2807SJeff Garzik 
700c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
701c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
702c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
703c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
704c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
705c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
706c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
707c6fd2807SJeff Garzik };
708c6fd2807SJeff Garzik 
709f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
710f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
711f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
712f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
713f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
714f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
715f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
716f351b2d6SSaeed Bishara };
717f351b2d6SSaeed Bishara 
718c6fd2807SJeff Garzik /*
719c6fd2807SJeff Garzik  * Functions
720c6fd2807SJeff Garzik  */
721c6fd2807SJeff Garzik 
722c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
723c6fd2807SJeff Garzik {
724c6fd2807SJeff Garzik 	writel(data, addr);
725c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
726c6fd2807SJeff Garzik }
727c6fd2807SJeff Garzik 
728c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
729c6fd2807SJeff Garzik {
730c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
731c6fd2807SJeff Garzik }
732c6fd2807SJeff Garzik 
733c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
734c6fd2807SJeff Garzik {
735c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
736c6fd2807SJeff Garzik }
737c6fd2807SJeff Garzik 
7381cfd19aeSMark Lord /*
7391cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
7401cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
7411cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
7421cfd19aeSMark Lord  *
7431cfd19aeSMark Lord  * port is the sole input, in range 0..7.
7447368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
7457368f919SMark Lord  * hardport is the other output, in range 0..3.
7461cfd19aeSMark Lord  *
7471cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
7481cfd19aeSMark Lord  */
7491cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
7501cfd19aeSMark Lord {								\
7511cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
7521cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
7531cfd19aeSMark Lord 	shift   += hardport * 2;				\
7541cfd19aeSMark Lord }
7551cfd19aeSMark Lord 
756352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
757352fab70SMark Lord {
758352fab70SMark Lord 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
759352fab70SMark Lord }
760352fab70SMark Lord 
761c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
762c6fd2807SJeff Garzik 						 unsigned int port)
763c6fd2807SJeff Garzik {
764c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
765c6fd2807SJeff Garzik }
766c6fd2807SJeff Garzik 
767c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
768c6fd2807SJeff Garzik {
769c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
770c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
771c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
772c6fd2807SJeff Garzik }
773c6fd2807SJeff Garzik 
774e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
775e12bef50SMark Lord {
776e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
777e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
778e12bef50SMark Lord 
779e12bef50SMark Lord 	return hc_mmio + ofs;
780e12bef50SMark Lord }
781e12bef50SMark Lord 
782f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
783f351b2d6SSaeed Bishara {
784f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
785f351b2d6SSaeed Bishara 	return hpriv->base;
786f351b2d6SSaeed Bishara }
787f351b2d6SSaeed Bishara 
788c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
789c6fd2807SJeff Garzik {
790f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
791c6fd2807SJeff Garzik }
792c6fd2807SJeff Garzik 
793cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
794c6fd2807SJeff Garzik {
795cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
796c6fd2807SJeff Garzik }
797c6fd2807SJeff Garzik 
798c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
799c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
800c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
801c5d3e45aSJeff Garzik {
802bdd4dddeSJeff Garzik 	u32 index;
803bdd4dddeSJeff Garzik 
804c5d3e45aSJeff Garzik 	/*
805c5d3e45aSJeff Garzik 	 * initialize request queue
806c5d3e45aSJeff Garzik 	 */
807fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
808fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
809bdd4dddeSJeff Garzik 
810c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
811c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
812bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
813c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
814c5d3e45aSJeff Garzik 
815c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
816bdd4dddeSJeff Garzik 		writelfl((pp->crqb_dma & 0xffffffff) | index,
817c5d3e45aSJeff Garzik 			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
818c5d3e45aSJeff Garzik 	else
819bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
820c5d3e45aSJeff Garzik 
821c5d3e45aSJeff Garzik 	/*
822c5d3e45aSJeff Garzik 	 * initialize response queue
823c5d3e45aSJeff Garzik 	 */
824fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
825fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
826bdd4dddeSJeff Garzik 
827c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
828c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
829c5d3e45aSJeff Garzik 
830c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
831bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & 0xffffffff) | index,
832c5d3e45aSJeff Garzik 			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
833c5d3e45aSJeff Garzik 	else
834bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
835c5d3e45aSJeff Garzik 
836bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
837c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
838c5d3e45aSJeff Garzik }
839c5d3e45aSJeff Garzik 
840c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
841c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
842c4de573bSMark Lord {
843c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
844c4de573bSMark Lord 	u32 old_mask, new_mask;
845c4de573bSMark Lord 
846c4de573bSMark Lord 	old_mask = readl(hpriv->main_irq_mask_addr);
847c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
848c4de573bSMark Lord 	if (new_mask != old_mask)
849c4de573bSMark Lord 		writelfl(new_mask, hpriv->main_irq_mask_addr);
850c4de573bSMark Lord }
851c4de573bSMark Lord 
852c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
853c4de573bSMark Lord 				     unsigned int port_bits)
854c4de573bSMark Lord {
855c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
856c4de573bSMark Lord 	u32 disable_bits, enable_bits;
857c4de573bSMark Lord 
858c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
859c4de573bSMark Lord 
860c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
861c4de573bSMark Lord 	enable_bits  = port_bits << shift;
862c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
863c4de573bSMark Lord }
864c4de573bSMark Lord 
865c6fd2807SJeff Garzik /**
866c6fd2807SJeff Garzik  *      mv_start_dma - Enable eDMA engine
867c6fd2807SJeff Garzik  *      @base: port base address
868c6fd2807SJeff Garzik  *      @pp: port private data
869c6fd2807SJeff Garzik  *
870c6fd2807SJeff Garzik  *      Verify the local cache of the eDMA state is accurate with a
871c6fd2807SJeff Garzik  *      WARN_ON.
872c6fd2807SJeff Garzik  *
873c6fd2807SJeff Garzik  *      LOCKING:
874c6fd2807SJeff Garzik  *      Inherited from caller.
875c6fd2807SJeff Garzik  */
8760c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
87772109168SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
878c6fd2807SJeff Garzik {
87972109168SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
88072109168SMark Lord 
88172109168SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
88272109168SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
88372109168SMark Lord 		if (want_ncq != using_ncq)
884b562468cSMark Lord 			mv_stop_edma(ap);
88572109168SMark Lord 	}
886c5d3e45aSJeff Garzik 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
8870c58912eSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
888352fab70SMark Lord 		int hardport = mv_hardport_from_port(ap->port_no);
8890c58912eSMark Lord 		void __iomem *hc_mmio = mv_hc_base_from_port(
890352fab70SMark Lord 					mv_host_base(ap->host), hardport);
8910c58912eSMark Lord 		u32 hc_irq_cause, ipending;
8920c58912eSMark Lord 
893bdd4dddeSJeff Garzik 		/* clear EDMA event indicators, if any */
894f630d562SMark Lord 		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
895bdd4dddeSJeff Garzik 
8960c58912eSMark Lord 		/* clear EDMA interrupt indicator, if any */
8970c58912eSMark Lord 		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
898352fab70SMark Lord 		ipending = (DEV_IRQ | DMA_IRQ) << hardport;
8990c58912eSMark Lord 		if (hc_irq_cause & ipending) {
9000c58912eSMark Lord 			writelfl(hc_irq_cause & ~ipending,
9010c58912eSMark Lord 				 hc_mmio + HC_IRQ_CAUSE_OFS);
9020c58912eSMark Lord 		}
9030c58912eSMark Lord 
904e12bef50SMark Lord 		mv_edma_cfg(ap, want_ncq);
9050c58912eSMark Lord 
9060c58912eSMark Lord 		/* clear FIS IRQ Cause */
907e4006077SMark Lord 		if (IS_GEN_IIE(hpriv))
9080c58912eSMark Lord 			writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
9090c58912eSMark Lord 
910f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
91188e675e1SMark Lord 		mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ);
912bdd4dddeSJeff Garzik 
913f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
914c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
915c6fd2807SJeff Garzik 	}
916c6fd2807SJeff Garzik }
917c6fd2807SJeff Garzik 
9189b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
9199b2c4e0bSMark Lord {
9209b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
9219b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
9229b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
9239b2c4e0bSMark Lord 	int i;
9249b2c4e0bSMark Lord 
9259b2c4e0bSMark Lord 	/*
9269b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
927c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
928c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
929c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
930c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
9319b2c4e0bSMark Lord 	 */
9329b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
9339b2c4e0bSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
9349b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
9359b2c4e0bSMark Lord 			break;
9369b2c4e0bSMark Lord 		udelay(per_loop);
9379b2c4e0bSMark Lord 	}
9389b2c4e0bSMark Lord 	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
9399b2c4e0bSMark Lord }
9409b2c4e0bSMark Lord 
941c6fd2807SJeff Garzik /**
942e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
943b562468cSMark Lord  *      @port_mmio: io base address
944c6fd2807SJeff Garzik  *
945c6fd2807SJeff Garzik  *      LOCKING:
946c6fd2807SJeff Garzik  *      Inherited from caller.
947c6fd2807SJeff Garzik  */
948b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
949c6fd2807SJeff Garzik {
950b562468cSMark Lord 	int i;
951c6fd2807SJeff Garzik 
952b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
953c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
954c6fd2807SJeff Garzik 
955b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
956b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
957b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
9584537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
959b562468cSMark Lord 			return 0;
960b562468cSMark Lord 		udelay(10);
961c6fd2807SJeff Garzik 	}
962b562468cSMark Lord 	return -EIO;
963c6fd2807SJeff Garzik }
964c6fd2807SJeff Garzik 
965e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
966c6fd2807SJeff Garzik {
967c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
968c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
969c6fd2807SJeff Garzik 
970b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
971b562468cSMark Lord 		return 0;
972c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
9739b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
974b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
975c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
976b562468cSMark Lord 		return -EIO;
977c6fd2807SJeff Garzik 	}
978b562468cSMark Lord 	return 0;
9790ea9e179SJeff Garzik }
9800ea9e179SJeff Garzik 
981c6fd2807SJeff Garzik #ifdef ATA_DEBUG
982c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
983c6fd2807SJeff Garzik {
984c6fd2807SJeff Garzik 	int b, w;
985c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
986c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
987c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
988c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
989c6fd2807SJeff Garzik 			b += sizeof(u32);
990c6fd2807SJeff Garzik 		}
991c6fd2807SJeff Garzik 		printk("\n");
992c6fd2807SJeff Garzik 	}
993c6fd2807SJeff Garzik }
994c6fd2807SJeff Garzik #endif
995c6fd2807SJeff Garzik 
996c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
997c6fd2807SJeff Garzik {
998c6fd2807SJeff Garzik #ifdef ATA_DEBUG
999c6fd2807SJeff Garzik 	int b, w;
1000c6fd2807SJeff Garzik 	u32 dw;
1001c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1002c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1003c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1004c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1005c6fd2807SJeff Garzik 			printk("%08x ", dw);
1006c6fd2807SJeff Garzik 			b += sizeof(u32);
1007c6fd2807SJeff Garzik 		}
1008c6fd2807SJeff Garzik 		printk("\n");
1009c6fd2807SJeff Garzik 	}
1010c6fd2807SJeff Garzik #endif
1011c6fd2807SJeff Garzik }
1012c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1013c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1014c6fd2807SJeff Garzik {
1015c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1016c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1017c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1018c6fd2807SJeff Garzik 	void __iomem *port_base;
1019c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1020c6fd2807SJeff Garzik 
1021c6fd2807SJeff Garzik 	if (0 > port) {
1022c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1023c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1024c6fd2807SJeff Garzik 		num_hcs = 2;
1025c6fd2807SJeff Garzik 	} else {
1026c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1027c6fd2807SJeff Garzik 		start_port = port;
1028c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1029c6fd2807SJeff Garzik 	}
1030c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1031c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1032c6fd2807SJeff Garzik 
1033c6fd2807SJeff Garzik 	if (NULL != pdev) {
1034c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1035c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1036c6fd2807SJeff Garzik 	}
1037c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1038c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1039c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1040c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1041c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1042c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1043c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1044c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1045c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1046c6fd2807SJeff Garzik 	}
1047c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1048c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1049c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1050c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1051c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1052c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1053c6fd2807SJeff Garzik 	}
1054c6fd2807SJeff Garzik #endif
1055c6fd2807SJeff Garzik }
1056c6fd2807SJeff Garzik 
1057c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1058c6fd2807SJeff Garzik {
1059c6fd2807SJeff Garzik 	unsigned int ofs;
1060c6fd2807SJeff Garzik 
1061c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1062c6fd2807SJeff Garzik 	case SCR_STATUS:
1063c6fd2807SJeff Garzik 	case SCR_CONTROL:
1064c6fd2807SJeff Garzik 	case SCR_ERROR:
1065c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1066c6fd2807SJeff Garzik 		break;
1067c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1068c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
1069c6fd2807SJeff Garzik 		break;
1070c6fd2807SJeff Garzik 	default:
1071c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1072c6fd2807SJeff Garzik 		break;
1073c6fd2807SJeff Garzik 	}
1074c6fd2807SJeff Garzik 	return ofs;
1075c6fd2807SJeff Garzik }
1076c6fd2807SJeff Garzik 
1077da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1078c6fd2807SJeff Garzik {
1079c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1080c6fd2807SJeff Garzik 
1081da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1082da3dbb17STejun Heo 		*val = readl(mv_ap_base(ap) + ofs);
1083da3dbb17STejun Heo 		return 0;
1084da3dbb17STejun Heo 	} else
1085da3dbb17STejun Heo 		return -EINVAL;
1086c6fd2807SJeff Garzik }
1087c6fd2807SJeff Garzik 
1088da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1089c6fd2807SJeff Garzik {
1090c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1091c6fd2807SJeff Garzik 
1092da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1093c6fd2807SJeff Garzik 		writelfl(val, mv_ap_base(ap) + ofs);
1094da3dbb17STejun Heo 		return 0;
1095da3dbb17STejun Heo 	} else
1096da3dbb17STejun Heo 		return -EINVAL;
1097c6fd2807SJeff Garzik }
1098c6fd2807SJeff Garzik 
1099f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1100f273827eSMark Lord {
1101f273827eSMark Lord 	/*
1102e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1103e49856d8SMark Lord 	 *
1104e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1105e49856d8SMark Lord 	 *  (no FIS-based switching).
1106e49856d8SMark Lord 	 *
1107f273827eSMark Lord 	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1108f273827eSMark Lord 	 * See mv_qc_prep() for more info.
1109f273827eSMark Lord 	 */
1110e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1111352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1112e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1113352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1114352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1115352fab70SMark Lord 		} else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1116352fab70SMark Lord 			adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1117352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1118352fab70SMark Lord 				"max_sectors limited to %u for NCQ\n",
1119352fab70SMark Lord 				adev->max_sectors);
1120352fab70SMark Lord 		}
1121f273827eSMark Lord 	}
1122e49856d8SMark Lord }
1123f273827eSMark Lord 
11243e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
11253e4a1391SMark Lord {
11263e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
11273e4a1391SMark Lord 	struct ata_port *ap = link->ap;
11283e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
11293e4a1391SMark Lord 
11303e4a1391SMark Lord 	/*
113129d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
113229d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
113329d187bbSMark Lord 	 */
113429d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
113529d187bbSMark Lord 		return ATA_DEFER_PORT;
113629d187bbSMark Lord 	/*
11373e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
11383e4a1391SMark Lord 	 */
11393e4a1391SMark Lord 	if (ap->nr_active_links == 0)
11403e4a1391SMark Lord 		return 0;
11413e4a1391SMark Lord 
11423e4a1391SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
11433e4a1391SMark Lord 		/*
11443e4a1391SMark Lord 		 * The port is operating in host queuing mode (EDMA).
11453e4a1391SMark Lord 		 * It can accomodate a new qc if the qc protocol
11463e4a1391SMark Lord 		 * is compatible with the current host queue mode.
11473e4a1391SMark Lord 		 */
11483e4a1391SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
11493e4a1391SMark Lord 			/*
11503e4a1391SMark Lord 			 * The host queue (EDMA) is in NCQ mode.
11513e4a1391SMark Lord 			 * If the new qc is also an NCQ command,
11523e4a1391SMark Lord 			 * then allow the new qc.
11533e4a1391SMark Lord 			 */
11543e4a1391SMark Lord 			if (qc->tf.protocol == ATA_PROT_NCQ)
11553e4a1391SMark Lord 				return 0;
11563e4a1391SMark Lord 		} else {
11573e4a1391SMark Lord 			/*
11583e4a1391SMark Lord 			 * The host queue (EDMA) is in non-NCQ, DMA mode.
11593e4a1391SMark Lord 			 * If the new qc is also a non-NCQ, DMA command,
11603e4a1391SMark Lord 			 * then allow the new qc.
11613e4a1391SMark Lord 			 */
11623e4a1391SMark Lord 			if (qc->tf.protocol == ATA_PROT_DMA)
11633e4a1391SMark Lord 				return 0;
11643e4a1391SMark Lord 		}
11653e4a1391SMark Lord 	}
11663e4a1391SMark Lord 	return ATA_DEFER_PORT;
11673e4a1391SMark Lord }
11683e4a1391SMark Lord 
116900f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
1170e49856d8SMark Lord {
117100f42eabSMark Lord 	u32 new_fiscfg, old_fiscfg;
117200f42eabSMark Lord 	u32 new_ltmode, old_ltmode;
117300f42eabSMark Lord 	u32 new_haltcond, old_haltcond;
117400f42eabSMark Lord 
11758e7decdbSMark Lord 	old_fiscfg   = readl(port_mmio + FISCFG_OFS);
1176e49856d8SMark Lord 	old_ltmode   = readl(port_mmio + LTMODE_OFS);
117700f42eabSMark Lord 	old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
117800f42eabSMark Lord 
117900f42eabSMark Lord 	new_fiscfg   = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
118000f42eabSMark Lord 	new_ltmode   = old_ltmode & ~LTMODE_BIT8;
118100f42eabSMark Lord 	new_haltcond = old_haltcond | EDMA_ERR_DEV;
118200f42eabSMark Lord 
118300f42eabSMark Lord 	if (want_fbs) {
11848e7decdbSMark Lord 		new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1185e49856d8SMark Lord 		new_ltmode = old_ltmode | LTMODE_BIT8;
11864c299ca3SMark Lord 		if (want_ncq)
11874c299ca3SMark Lord 			new_haltcond &= ~EDMA_ERR_DEV;
11884c299ca3SMark Lord 		else
11894c299ca3SMark Lord 			new_fiscfg |=  FISCFG_WAIT_DEV_ERR;
1190e49856d8SMark Lord 	}
119100f42eabSMark Lord 
11928e7decdbSMark Lord 	if (new_fiscfg != old_fiscfg)
11938e7decdbSMark Lord 		writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
1194e49856d8SMark Lord 	if (new_ltmode != old_ltmode)
1195e49856d8SMark Lord 		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
119600f42eabSMark Lord 	if (new_haltcond != old_haltcond)
119700f42eabSMark Lord 		writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
1198e49856d8SMark Lord }
1199c6fd2807SJeff Garzik 
1200dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1201dd2890f6SMark Lord {
1202dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1203dd2890f6SMark Lord 	u32 old, new;
1204dd2890f6SMark Lord 
1205dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1206dd2890f6SMark Lord 	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1207dd2890f6SMark Lord 	if (want_ncq)
1208dd2890f6SMark Lord 		new = old | (1 << 22);
1209dd2890f6SMark Lord 	else
1210dd2890f6SMark Lord 		new = old & ~(1 << 22);
1211dd2890f6SMark Lord 	if (new != old)
1212dd2890f6SMark Lord 		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1213dd2890f6SMark Lord }
1214dd2890f6SMark Lord 
1215e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1216c6fd2807SJeff Garzik {
1217c6fd2807SJeff Garzik 	u32 cfg;
1218e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1219e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1220e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1221c6fd2807SJeff Garzik 
1222c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1223c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
122400f42eabSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
1225c6fd2807SJeff Garzik 
1226c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1227c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1228c6fd2807SJeff Garzik 
1229dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1230c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1231dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1232c6fd2807SJeff Garzik 
1233dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
123400f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
123500f42eabSMark Lord 		/*
123600f42eabSMark Lord 		 * Possible future enhancement:
123700f42eabSMark Lord 		 *
123800f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
123900f42eabSMark Lord 		 * But first we need to have the error handling in place
124000f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
124100f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
124200f42eabSMark Lord 		 */
124300f42eabSMark Lord 		want_fbs &= want_ncq;
124400f42eabSMark Lord 
124500f42eabSMark Lord 		mv_config_fbs(port_mmio, want_ncq, want_fbs);
124600f42eabSMark Lord 
124700f42eabSMark Lord 		if (want_fbs) {
124800f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
124900f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
125000f42eabSMark Lord 		}
125100f42eabSMark Lord 
1252e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1253e728eabeSJeff Garzik 		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1254616d4a98SMark Lord 		if (HAS_PCI(ap->host))
1255c6fd2807SJeff Garzik 			cfg |= (1 << 18);	/* enab early completion */
1256616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1257616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1258c6fd2807SJeff Garzik 	}
1259c6fd2807SJeff Garzik 
126072109168SMark Lord 	if (want_ncq) {
126172109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
126272109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
126372109168SMark Lord 	} else
126472109168SMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
126572109168SMark Lord 
1266c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1267c6fd2807SJeff Garzik }
1268c6fd2807SJeff Garzik 
1269da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1270da2fa9baSMark Lord {
1271da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1272da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1273eb73d558SMark Lord 	int tag;
1274da2fa9baSMark Lord 
1275da2fa9baSMark Lord 	if (pp->crqb) {
1276da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1277da2fa9baSMark Lord 		pp->crqb = NULL;
1278da2fa9baSMark Lord 	}
1279da2fa9baSMark Lord 	if (pp->crpb) {
1280da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1281da2fa9baSMark Lord 		pp->crpb = NULL;
1282da2fa9baSMark Lord 	}
1283eb73d558SMark Lord 	/*
1284eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1285eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1286eb73d558SMark Lord 	 */
1287eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1288eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1289eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1290eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1291eb73d558SMark Lord 					      pp->sg_tbl[tag],
1292eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1293eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1294eb73d558SMark Lord 		}
1295da2fa9baSMark Lord 	}
1296da2fa9baSMark Lord }
1297da2fa9baSMark Lord 
1298c6fd2807SJeff Garzik /**
1299c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1300c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1301c6fd2807SJeff Garzik  *
1302c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1303c6fd2807SJeff Garzik  *      zero indices.
1304c6fd2807SJeff Garzik  *
1305c6fd2807SJeff Garzik  *      LOCKING:
1306c6fd2807SJeff Garzik  *      Inherited from caller.
1307c6fd2807SJeff Garzik  */
1308c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1309c6fd2807SJeff Garzik {
1310cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1311cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1312c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1313dde20207SJames Bottomley 	int tag;
1314c6fd2807SJeff Garzik 
131524dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1316c6fd2807SJeff Garzik 	if (!pp)
131724dc5f33STejun Heo 		return -ENOMEM;
1318da2fa9baSMark Lord 	ap->private_data = pp;
1319c6fd2807SJeff Garzik 
1320da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1321da2fa9baSMark Lord 	if (!pp->crqb)
1322da2fa9baSMark Lord 		return -ENOMEM;
1323da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1324c6fd2807SJeff Garzik 
1325da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1326da2fa9baSMark Lord 	if (!pp->crpb)
1327da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1328da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1329c6fd2807SJeff Garzik 
1330eb73d558SMark Lord 	/*
1331eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1332eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1333eb73d558SMark Lord 	 */
1334eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1335eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1336eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1337eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1338eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1339da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1340eb73d558SMark Lord 		} else {
1341eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1342eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1343eb73d558SMark Lord 		}
1344eb73d558SMark Lord 	}
1345c6fd2807SJeff Garzik 	return 0;
1346da2fa9baSMark Lord 
1347da2fa9baSMark Lord out_port_free_dma_mem:
1348da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1349da2fa9baSMark Lord 	return -ENOMEM;
1350c6fd2807SJeff Garzik }
1351c6fd2807SJeff Garzik 
1352c6fd2807SJeff Garzik /**
1353c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1354c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1355c6fd2807SJeff Garzik  *
1356c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1357c6fd2807SJeff Garzik  *
1358c6fd2807SJeff Garzik  *      LOCKING:
1359cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1360c6fd2807SJeff Garzik  */
1361c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1362c6fd2807SJeff Garzik {
1363e12bef50SMark Lord 	mv_stop_edma(ap);
136488e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1365da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1366c6fd2807SJeff Garzik }
1367c6fd2807SJeff Garzik 
1368c6fd2807SJeff Garzik /**
1369c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1370c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1371c6fd2807SJeff Garzik  *
1372c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1373c6fd2807SJeff Garzik  *
1374c6fd2807SJeff Garzik  *      LOCKING:
1375c6fd2807SJeff Garzik  *      Inherited from caller.
1376c6fd2807SJeff Garzik  */
13776c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1378c6fd2807SJeff Garzik {
1379c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1380c6fd2807SJeff Garzik 	struct scatterlist *sg;
13813be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1382ff2aeb1eSTejun Heo 	unsigned int si;
1383c6fd2807SJeff Garzik 
1384eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1385ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1386d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1387d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1388c6fd2807SJeff Garzik 
13894007b493SOlof Johansson 		while (sg_len) {
13904007b493SOlof Johansson 			u32 offset = addr & 0xffff;
13914007b493SOlof Johansson 			u32 len = sg_len;
13924007b493SOlof Johansson 
13934007b493SOlof Johansson 			if ((offset + sg_len > 0x10000))
13944007b493SOlof Johansson 				len = 0x10000 - offset;
13954007b493SOlof Johansson 
1396d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1397d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
13986c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1399c6fd2807SJeff Garzik 
14004007b493SOlof Johansson 			sg_len -= len;
14014007b493SOlof Johansson 			addr += len;
14024007b493SOlof Johansson 
14033be6cbd7SJeff Garzik 			last_sg = mv_sg;
1404d88184fbSJeff Garzik 			mv_sg++;
1405c6fd2807SJeff Garzik 		}
14064007b493SOlof Johansson 	}
14073be6cbd7SJeff Garzik 
14083be6cbd7SJeff Garzik 	if (likely(last_sg))
14093be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1410c6fd2807SJeff Garzik }
1411c6fd2807SJeff Garzik 
14125796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1413c6fd2807SJeff Garzik {
1414c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1415c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1416c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1417c6fd2807SJeff Garzik }
1418c6fd2807SJeff Garzik 
1419c6fd2807SJeff Garzik /**
1420c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1421c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1422c6fd2807SJeff Garzik  *
1423c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1424c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1425c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1426c6fd2807SJeff Garzik  *      the SG load routine.
1427c6fd2807SJeff Garzik  *
1428c6fd2807SJeff Garzik  *      LOCKING:
1429c6fd2807SJeff Garzik  *      Inherited from caller.
1430c6fd2807SJeff Garzik  */
1431c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1432c6fd2807SJeff Garzik {
1433c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1434c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1435c6fd2807SJeff Garzik 	__le16 *cw;
1436c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1437c6fd2807SJeff Garzik 	u16 flags = 0;
1438c6fd2807SJeff Garzik 	unsigned in_index;
1439c6fd2807SJeff Garzik 
1440138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1441138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1442c6fd2807SJeff Garzik 		return;
1443c6fd2807SJeff Garzik 
1444c6fd2807SJeff Garzik 	/* Fill in command request block
1445c6fd2807SJeff Garzik 	 */
1446c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1447c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1448c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1449c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1450e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1451c6fd2807SJeff Garzik 
1452bdd4dddeSJeff Garzik 	/* get current queue index from software */
1453fcfb1f77SMark Lord 	in_index = pp->req_idx;
1454c6fd2807SJeff Garzik 
1455c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1456eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1457c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1458eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1459c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1460c6fd2807SJeff Garzik 
1461c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1462c6fd2807SJeff Garzik 	tf = &qc->tf;
1463c6fd2807SJeff Garzik 
1464c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1465c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1466c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1467c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1468c6fd2807SJeff Garzik 	 * NCQ.  NCQ will drop hob_nsect.
1469c6fd2807SJeff Garzik 	 */
1470c6fd2807SJeff Garzik 	switch (tf->command) {
1471c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1472c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1473c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1474c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1475c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1476c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1477c6fd2807SJeff Garzik 		break;
1478c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1479c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1480c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1481c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1482c6fd2807SJeff Garzik 		break;
1483c6fd2807SJeff Garzik 	default:
1484c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1485c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1486c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1487c6fd2807SJeff Garzik 		 * driver needs work.
1488c6fd2807SJeff Garzik 		 *
1489c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1490c6fd2807SJeff Garzik 		 * return error here.
1491c6fd2807SJeff Garzik 		 */
1492c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1493c6fd2807SJeff Garzik 		break;
1494c6fd2807SJeff Garzik 	}
1495c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1496c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1497c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1498c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1499c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1500c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1501c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1502c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1503c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1504c6fd2807SJeff Garzik 
1505c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1506c6fd2807SJeff Garzik 		return;
1507c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1508c6fd2807SJeff Garzik }
1509c6fd2807SJeff Garzik 
1510c6fd2807SJeff Garzik /**
1511c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1512c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1513c6fd2807SJeff Garzik  *
1514c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1515c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1516c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1517c6fd2807SJeff Garzik  *      the SG load routine.
1518c6fd2807SJeff Garzik  *
1519c6fd2807SJeff Garzik  *      LOCKING:
1520c6fd2807SJeff Garzik  *      Inherited from caller.
1521c6fd2807SJeff Garzik  */
1522c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1523c6fd2807SJeff Garzik {
1524c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1525c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1526c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1527c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1528c6fd2807SJeff Garzik 	unsigned in_index;
1529c6fd2807SJeff Garzik 	u32 flags = 0;
1530c6fd2807SJeff Garzik 
1531138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1532138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1533c6fd2807SJeff Garzik 		return;
1534c6fd2807SJeff Garzik 
1535e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1536c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1537c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1538c6fd2807SJeff Garzik 
1539c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1540c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
15418c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1542e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1543c6fd2807SJeff Garzik 
1544bdd4dddeSJeff Garzik 	/* get current queue index from software */
1545fcfb1f77SMark Lord 	in_index = pp->req_idx;
1546c6fd2807SJeff Garzik 
1547c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1548eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1549eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1550c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1551c6fd2807SJeff Garzik 
1552c6fd2807SJeff Garzik 	tf = &qc->tf;
1553c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1554c6fd2807SJeff Garzik 			(tf->command << 16) |
1555c6fd2807SJeff Garzik 			(tf->feature << 24)
1556c6fd2807SJeff Garzik 		);
1557c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1558c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1559c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1560c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1561c6fd2807SJeff Garzik 			(tf->device << 24)
1562c6fd2807SJeff Garzik 		);
1563c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1564c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1565c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1566c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1567c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1568c6fd2807SJeff Garzik 		);
1569c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1570c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1571c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1572c6fd2807SJeff Garzik 		);
1573c6fd2807SJeff Garzik 
1574c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1575c6fd2807SJeff Garzik 		return;
1576c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1577c6fd2807SJeff Garzik }
1578c6fd2807SJeff Garzik 
1579c6fd2807SJeff Garzik /**
1580c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
1581c6fd2807SJeff Garzik  *      @qc: queued command to start
1582c6fd2807SJeff Garzik  *
1583c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1584c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
1585c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
1586c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
1587c6fd2807SJeff Garzik  *
1588c6fd2807SJeff Garzik  *      LOCKING:
1589c6fd2807SJeff Garzik  *      Inherited from caller.
1590c6fd2807SJeff Garzik  */
1591c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1592c6fd2807SJeff Garzik {
1593c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
1594c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1595c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1596bdd4dddeSJeff Garzik 	u32 in_index;
1597c6fd2807SJeff Garzik 
1598138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1599138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ)) {
160017c5aab5SMark Lord 		/*
160117c5aab5SMark Lord 		 * We're about to send a non-EDMA capable command to the
1602c6fd2807SJeff Garzik 		 * port.  Turn off EDMA so there won't be problems accessing
1603c6fd2807SJeff Garzik 		 * shadow block, etc registers.
1604c6fd2807SJeff Garzik 		 */
1605b562468cSMark Lord 		mv_stop_edma(ap);
160688e675e1SMark Lord 		mv_enable_port_irqs(ap, ERR_IRQ);
1607e49856d8SMark Lord 		mv_pmp_select(ap, qc->dev->link->pmp);
16089363c382STejun Heo 		return ata_sff_qc_issue(qc);
1609c6fd2807SJeff Garzik 	}
1610c6fd2807SJeff Garzik 
161172109168SMark Lord 	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1612bdd4dddeSJeff Garzik 
1613fcfb1f77SMark Lord 	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1614fcfb1f77SMark Lord 	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1615c6fd2807SJeff Garzik 
1616c6fd2807SJeff Garzik 	/* and write the request in pointer to kick the EDMA to life */
1617bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1618bdd4dddeSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1619c6fd2807SJeff Garzik 
1620c6fd2807SJeff Garzik 	return 0;
1621c6fd2807SJeff Garzik }
1622c6fd2807SJeff Garzik 
16238f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
16248f767f8aSMark Lord {
16258f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
16268f767f8aSMark Lord 	struct ata_queued_cmd *qc;
16278f767f8aSMark Lord 
16288f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
16298f767f8aSMark Lord 		return NULL;
16308f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
16318f767f8aSMark Lord 	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
16328f767f8aSMark Lord 		qc = NULL;
16338f767f8aSMark Lord 	return qc;
16348f767f8aSMark Lord }
16358f767f8aSMark Lord 
163629d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
163729d187bbSMark Lord {
163829d187bbSMark Lord 	unsigned int pmp, pmp_map;
163929d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
164029d187bbSMark Lord 
164129d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
164229d187bbSMark Lord 		/*
164329d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
164429d187bbSMark Lord 		 * before we freeze the port entirely.
164529d187bbSMark Lord 		 *
164629d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
164729d187bbSMark Lord 		 */
164829d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
164929d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
165029d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
165129d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
165229d187bbSMark Lord 			if (pmp_map & this_pmp) {
165329d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
165429d187bbSMark Lord 				pmp_map &= ~this_pmp;
165529d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
165629d187bbSMark Lord 			}
165729d187bbSMark Lord 		}
165829d187bbSMark Lord 		ata_port_freeze(ap);
165929d187bbSMark Lord 	}
166029d187bbSMark Lord 	sata_pmp_error_handler(ap);
166129d187bbSMark Lord }
166229d187bbSMark Lord 
16634c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
16644c299ca3SMark Lord {
16654c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
16664c299ca3SMark Lord 
16674c299ca3SMark Lord 	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
16684c299ca3SMark Lord }
16694c299ca3SMark Lord 
16704c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
16714c299ca3SMark Lord {
16724c299ca3SMark Lord 	struct ata_eh_info *ehi;
16734c299ca3SMark Lord 	unsigned int pmp;
16744c299ca3SMark Lord 
16754c299ca3SMark Lord 	/*
16764c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
16774c299ca3SMark Lord 	 */
16784c299ca3SMark Lord 	ehi = &ap->link.eh_info;
16794c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
16804c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
16814c299ca3SMark Lord 		if (pmp_map & this_pmp) {
16824c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
16834c299ca3SMark Lord 
16844c299ca3SMark Lord 			pmp_map &= ~this_pmp;
16854c299ca3SMark Lord 			ehi = &link->eh_info;
16864c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
16874c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
16884c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
16894c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
16904c299ca3SMark Lord 			ata_link_abort(link);
16914c299ca3SMark Lord 		}
16924c299ca3SMark Lord 	}
16934c299ca3SMark Lord }
16944c299ca3SMark Lord 
16954c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
16964c299ca3SMark Lord {
16974c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
16984c299ca3SMark Lord 	int failed_links;
16994c299ca3SMark Lord 	unsigned int old_map, new_map;
17004c299ca3SMark Lord 
17014c299ca3SMark Lord 	/*
17024c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
17034c299ca3SMark Lord 	 *
17044c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
17054c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
17064c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
17074c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
17084c299ca3SMark Lord 	 */
17094c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
17104c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
17114c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
17124c299ca3SMark Lord 	}
17134c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
17144c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
17154c299ca3SMark Lord 
17164c299ca3SMark Lord 	if (old_map != new_map) {
17174c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
17184c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
17194c299ca3SMark Lord 	}
1720c46938ccSMark Lord 	failed_links = hweight16(new_map);
17214c299ca3SMark Lord 
17224c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
17234c299ca3SMark Lord 			"failed_links=%d nr_active_links=%d\n",
17244c299ca3SMark Lord 			__func__, pp->delayed_eh_pmp_map,
17254c299ca3SMark Lord 			ap->qc_active, failed_links,
17264c299ca3SMark Lord 			ap->nr_active_links);
17274c299ca3SMark Lord 
17284c299ca3SMark Lord 	if (ap->nr_active_links <= failed_links) {
17294c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
17304c299ca3SMark Lord 		mv_stop_edma(ap);
17314c299ca3SMark Lord 		mv_eh_freeze(ap);
17324c299ca3SMark Lord 		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
17334c299ca3SMark Lord 		return 1;	/* handled */
17344c299ca3SMark Lord 	}
17354c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
17364c299ca3SMark Lord 	return 1;	/* handled */
17374c299ca3SMark Lord }
17384c299ca3SMark Lord 
17394c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
17404c299ca3SMark Lord {
17414c299ca3SMark Lord 	/*
17424c299ca3SMark Lord 	 * Possible future enhancement:
17434c299ca3SMark Lord 	 *
17444c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
17454c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
17464c299ca3SMark Lord 	 *
17474c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
17484c299ca3SMark Lord 	 *
17494c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
17504c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
17514c299ca3SMark Lord 	 */
17524c299ca3SMark Lord 	return 0;	/* not handled */
17534c299ca3SMark Lord }
17544c299ca3SMark Lord 
17554c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
17564c299ca3SMark Lord {
17574c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
17584c299ca3SMark Lord 
17594c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
17604c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
17614c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
17624c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
17634c299ca3SMark Lord 
17644c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
17654c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
17664c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
17674c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
17684c299ca3SMark Lord 		return 0;	/* other problems: not handled */
17694c299ca3SMark Lord 
17704c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
17714c299ca3SMark Lord 		/*
17724c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
17734c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
17744c299ca3SMark Lord 		 * and we cannot handle it here.
17754c299ca3SMark Lord 		 */
17764c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
17774c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
17784c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
17794c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
17804c299ca3SMark Lord 			return 0; /* not handled */
17814c299ca3SMark Lord 		}
17824c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
17834c299ca3SMark Lord 	} else {
17844c299ca3SMark Lord 		/*
17854c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
17864c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
17874c299ca3SMark Lord 		 * and we cannot handle it here.
17884c299ca3SMark Lord 		 */
17894c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
17904c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
17914c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
17924c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
17934c299ca3SMark Lord 			return 0; /* not handled */
17944c299ca3SMark Lord 		}
17954c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
17964c299ca3SMark Lord 	}
17974c299ca3SMark Lord 	return 0;	/* not handled */
17984c299ca3SMark Lord }
17994c299ca3SMark Lord 
1800a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
18018f767f8aSMark Lord {
18028f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
1803a9010329SMark Lord 	char *when = "idle";
18048f767f8aSMark Lord 
18058f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
1806a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1807a9010329SMark Lord 		when = "disabled";
1808a9010329SMark Lord 	} else if (edma_was_enabled) {
1809a9010329SMark Lord 		when = "EDMA enabled";
18108f767f8aSMark Lord 	} else {
18118f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
18128f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1813a9010329SMark Lord 			when = "polling";
18148f767f8aSMark Lord 	}
1815a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
18168f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
18178f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
18188f767f8aSMark Lord 	ata_port_freeze(ap);
18198f767f8aSMark Lord }
18208f767f8aSMark Lord 
1821c6fd2807SJeff Garzik /**
1822c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
1823c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
18248d07379dSMark Lord  *      @qc: affected command (non-NCQ), or NULL
1825c6fd2807SJeff Garzik  *
18268d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
18278d07379dSMark Lord  *      which also performs a COMRESET.
18288d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
1829c6fd2807SJeff Garzik  *
1830c6fd2807SJeff Garzik  *      LOCKING:
1831c6fd2807SJeff Garzik  *      Inherited from caller.
1832c6fd2807SJeff Garzik  */
183337b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
1834c6fd2807SJeff Garzik {
1835c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1836bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
1837e4006077SMark Lord 	u32 fis_cause = 0;
1838bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1839bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1840bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
18419af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
184237b9046aSMark Lord 	struct ata_queued_cmd *qc;
184337b9046aSMark Lord 	int abort = 0;
1844c6fd2807SJeff Garzik 
18458d07379dSMark Lord 	/*
184637b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
1847e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1848e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
1849bdd4dddeSJeff Garzik 	 */
185037b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
185137b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
185237b9046aSMark Lord 
1853bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1854e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1855e4006077SMark Lord 		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1856e4006077SMark Lord 		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1857e4006077SMark Lord 	}
18588d07379dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1859bdd4dddeSJeff Garzik 
18604c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
18614c299ca3SMark Lord 		/*
18624c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
18634c299ca3SMark Lord 		 * require special handling.
18644c299ca3SMark Lord 		 */
18654c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
18664c299ca3SMark Lord 			return;
18674c299ca3SMark Lord 	}
18684c299ca3SMark Lord 
186937b9046aSMark Lord 	qc = mv_get_active_qc(ap);
187037b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
187137b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
187237b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
1873e4006077SMark Lord 
1874c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1875e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
1876c443c500SMark Lord 		if (fis_cause & SATA_FIS_IRQ_AN) {
1877c443c500SMark Lord 			u32 ec = edma_err_cause &
1878c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1879c443c500SMark Lord 			sata_async_notification(ap);
1880c443c500SMark Lord 			if (!ec)
1881c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
1882c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
1883c443c500SMark Lord 		}
1884c443c500SMark Lord 	}
1885bdd4dddeSJeff Garzik 	/*
1886352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
1887bdd4dddeSJeff Garzik 	 */
188837b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
1889bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
189037b9046aSMark Lord 		action |= ATA_EH_RESET;
189137b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
189237b9046aSMark Lord 	}
1893bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
18946c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1895bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
1896bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
1897cf480626STejun Heo 		action |= ATA_EH_RESET;
1898b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
1899bdd4dddeSJeff Garzik 	}
1900bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1901bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
1902bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
1903b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
1904cf480626STejun Heo 		action |= ATA_EH_RESET;
1905bdd4dddeSJeff Garzik 	}
1906bdd4dddeSJeff Garzik 
1907352fab70SMark Lord 	/*
1908352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
1909352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
1910352fab70SMark Lord 	 */
1911ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
1912bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
1913bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
1914c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1915b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1916c6fd2807SJeff Garzik 		}
1917bdd4dddeSJeff Garzik 	} else {
1918bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
1919bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1920bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1921b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1922bdd4dddeSJeff Garzik 		}
1923bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
19248d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
19258d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
1926cf480626STejun Heo 			action |= ATA_EH_RESET;
1927bdd4dddeSJeff Garzik 		}
1928bdd4dddeSJeff Garzik 	}
1929c6fd2807SJeff Garzik 
1930bdd4dddeSJeff Garzik 	if (!err_mask) {
1931bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
1932cf480626STejun Heo 		action |= ATA_EH_RESET;
1933bdd4dddeSJeff Garzik 	}
1934bdd4dddeSJeff Garzik 
1935bdd4dddeSJeff Garzik 	ehi->serror |= serr;
1936bdd4dddeSJeff Garzik 	ehi->action |= action;
1937bdd4dddeSJeff Garzik 
1938bdd4dddeSJeff Garzik 	if (qc)
1939bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
1940bdd4dddeSJeff Garzik 	else
1941bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
1942bdd4dddeSJeff Garzik 
194337b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
194437b9046aSMark Lord 		/*
194537b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
194637b9046aSMark Lord 		 * because it would kill PIO access,
194737b9046aSMark Lord 		 * which is needed for further diagnosis.
194837b9046aSMark Lord 		 */
194937b9046aSMark Lord 		mv_eh_freeze(ap);
195037b9046aSMark Lord 		abort = 1;
195137b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
195237b9046aSMark Lord 		/*
195337b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
195437b9046aSMark Lord 		 */
1955bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
195637b9046aSMark Lord 	} else {
195737b9046aSMark Lord 		abort = 1;
195837b9046aSMark Lord 	}
195937b9046aSMark Lord 
196037b9046aSMark Lord 	if (abort) {
196137b9046aSMark Lord 		if (qc)
196237b9046aSMark Lord 			ata_link_abort(qc->dev->link);
1963bdd4dddeSJeff Garzik 		else
1964bdd4dddeSJeff Garzik 			ata_port_abort(ap);
1965bdd4dddeSJeff Garzik 	}
196637b9046aSMark Lord }
1967bdd4dddeSJeff Garzik 
1968fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap,
1969fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1970fcfb1f77SMark Lord {
1971fcfb1f77SMark Lord 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1972fcfb1f77SMark Lord 
1973fcfb1f77SMark Lord 	if (qc) {
1974fcfb1f77SMark Lord 		u8 ata_status;
1975fcfb1f77SMark Lord 		u16 edma_status = le16_to_cpu(response->flags);
1976fcfb1f77SMark Lord 		/*
1977fcfb1f77SMark Lord 		 * edma_status from a response queue entry:
1978fcfb1f77SMark Lord 		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1979fcfb1f77SMark Lord 		 *   MSB is saved ATA status from command completion.
1980fcfb1f77SMark Lord 		 */
1981fcfb1f77SMark Lord 		if (!ncq_enabled) {
1982fcfb1f77SMark Lord 			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1983fcfb1f77SMark Lord 			if (err_cause) {
1984fcfb1f77SMark Lord 				/*
1985fcfb1f77SMark Lord 				 * Error will be seen/handled by mv_err_intr().
1986fcfb1f77SMark Lord 				 * So do nothing at all here.
1987fcfb1f77SMark Lord 				 */
1988fcfb1f77SMark Lord 				return;
1989fcfb1f77SMark Lord 			}
1990fcfb1f77SMark Lord 		}
1991fcfb1f77SMark Lord 		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
199237b9046aSMark Lord 		if (!ac_err_mask(ata_status))
1993fcfb1f77SMark Lord 			ata_qc_complete(qc);
199437b9046aSMark Lord 		/* else: leave it for mv_err_intr() */
1995fcfb1f77SMark Lord 	} else {
1996fcfb1f77SMark Lord 		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1997fcfb1f77SMark Lord 				__func__, tag);
1998fcfb1f77SMark Lord 	}
1999fcfb1f77SMark Lord }
2000fcfb1f77SMark Lord 
2001fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2002bdd4dddeSJeff Garzik {
2003bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2004bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2005fcfb1f77SMark Lord 	u32 in_index;
2006bdd4dddeSJeff Garzik 	bool work_done = false;
2007fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2008bdd4dddeSJeff Garzik 
2009fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2010bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2011bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2012bdd4dddeSJeff Garzik 
2013fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2014fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
20156c1153e0SJeff Garzik 		unsigned int tag;
2016fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2017bdd4dddeSJeff Garzik 
2018fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2019bdd4dddeSJeff Garzik 
2020fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2021fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
20229af5c9c9STejun Heo 			tag = ap->link.active_tag;
2023fcfb1f77SMark Lord 		} else {
2024fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2025fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2026bdd4dddeSJeff Garzik 		}
2027fcfb1f77SMark Lord 		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2028bdd4dddeSJeff Garzik 		work_done = true;
2029bdd4dddeSJeff Garzik 	}
2030bdd4dddeSJeff Garzik 
2031352fab70SMark Lord 	/* Update the software queue position index in hardware */
2032bdd4dddeSJeff Garzik 	if (work_done)
2033bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2034fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2035bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2036c6fd2807SJeff Garzik }
2037c6fd2807SJeff Garzik 
2038a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2039a9010329SMark Lord {
2040a9010329SMark Lord 	struct mv_port_priv *pp;
2041a9010329SMark Lord 	int edma_was_enabled;
2042a9010329SMark Lord 
2043a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2044a9010329SMark Lord 		mv_unexpected_intr(ap, 0);
2045a9010329SMark Lord 		return;
2046a9010329SMark Lord 	}
2047a9010329SMark Lord 	/*
2048a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2049a9010329SMark Lord 	 * so that we have a consistent view for this port,
2050a9010329SMark Lord 	 * even if something we call of our routines changes it.
2051a9010329SMark Lord 	 */
2052a9010329SMark Lord 	pp = ap->private_data;
2053a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2054a9010329SMark Lord 	/*
2055a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2056a9010329SMark Lord 	 */
2057a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2058a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
20594c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
20604c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2061a9010329SMark Lord 	}
2062a9010329SMark Lord 	/*
2063a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2064a9010329SMark Lord 	 */
2065a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2066a9010329SMark Lord 		mv_err_intr(ap);
2067a9010329SMark Lord 	} else if (!edma_was_enabled) {
2068a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2069a9010329SMark Lord 		if (qc)
2070a9010329SMark Lord 			ata_sff_host_intr(ap, qc);
2071a9010329SMark Lord 		else
2072a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2073a9010329SMark Lord 	}
2074a9010329SMark Lord }
2075a9010329SMark Lord 
2076c6fd2807SJeff Garzik /**
2077c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2078cca3974eSJeff Garzik  *      @host: host specific structure
20797368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2080c6fd2807SJeff Garzik  *
2081c6fd2807SJeff Garzik  *      LOCKING:
2082c6fd2807SJeff Garzik  *      Inherited from caller.
2083c6fd2807SJeff Garzik  */
20847368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2085c6fd2807SJeff Garzik {
2086f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2087eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2088a3718c1fSMark Lord 	unsigned int handled = 0, port;
2089c6fd2807SJeff Garzik 
2090a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2091cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2092eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2093eabd5eb1SMark Lord 
2094a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2095a3718c1fSMark Lord 		/*
2096eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2097eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2098a3718c1fSMark Lord 		 */
2099eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2100eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2101eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2102eabd5eb1SMark Lord 			/*
2103eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2104eabd5eb1SMark Lord 			 */
2105eabd5eb1SMark Lord 			if (!hc_cause) {
2106eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2107eabd5eb1SMark Lord 				continue;
2108eabd5eb1SMark Lord 			}
2109eabd5eb1SMark Lord 			/*
2110eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2111eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2112eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2113eabd5eb1SMark Lord 			 *
2114eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2115eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2116eabd5eb1SMark Lord 			 *
2117eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2118eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2119eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2120eabd5eb1SMark Lord 			 */
2121eabd5eb1SMark Lord 			ack_irqs = 0;
2122eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2123eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2124eabd5eb1SMark Lord 					break;
2125eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2126eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2127eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2128eabd5eb1SMark Lord 			}
2129a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2130eabd5eb1SMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2131a3718c1fSMark Lord 			handled = 1;
2132a3718c1fSMark Lord 		}
2133a9010329SMark Lord 		/*
2134a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2135a9010329SMark Lord 		 */
2136eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2137a9010329SMark Lord 		if (port_cause)
2138a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2139eabd5eb1SMark Lord 	}
2140a3718c1fSMark Lord 	return handled;
2141c6fd2807SJeff Garzik }
2142c6fd2807SJeff Garzik 
2143a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2144bdd4dddeSJeff Garzik {
214502a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2146bdd4dddeSJeff Garzik 	struct ata_port *ap;
2147bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2148bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2149bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2150bdd4dddeSJeff Garzik 	u32 err_cause;
2151bdd4dddeSJeff Garzik 
215202a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2153bdd4dddeSJeff Garzik 
2154bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2155bdd4dddeSJeff Garzik 		   err_cause);
2156bdd4dddeSJeff Garzik 
2157bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2158bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2159bdd4dddeSJeff Garzik 
216002a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
2161bdd4dddeSJeff Garzik 
2162bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2163bdd4dddeSJeff Garzik 		ap = host->ports[i];
2164936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
21659af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2166bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2167bdd4dddeSJeff Garzik 			if (!printed++)
2168bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2169bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2170bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2171cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
21729af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2173bdd4dddeSJeff Garzik 			if (qc)
2174bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2175bdd4dddeSJeff Garzik 			else
2176bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2177bdd4dddeSJeff Garzik 
2178bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2179bdd4dddeSJeff Garzik 		}
2180bdd4dddeSJeff Garzik 	}
2181a3718c1fSMark Lord 	return 1;	/* handled */
2182bdd4dddeSJeff Garzik }
2183bdd4dddeSJeff Garzik 
2184c6fd2807SJeff Garzik /**
2185c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2186c6fd2807SJeff Garzik  *      @irq: unused
2187c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2188c6fd2807SJeff Garzik  *
2189c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2190c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2191c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2192c6fd2807SJeff Garzik  *      reported here.
2193c6fd2807SJeff Garzik  *
2194c6fd2807SJeff Garzik  *      LOCKING:
2195cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2196c6fd2807SJeff Garzik  *      interrupts.
2197c6fd2807SJeff Garzik  */
21987d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2199c6fd2807SJeff Garzik {
2200cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2201f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2202a3718c1fSMark Lord 	unsigned int handled = 0;
2203*a44253d2SMark Lord 	u32 main_irq_cause, main_irq_mask, pending_irqs;
2204c6fd2807SJeff Garzik 
2205646a4da5SMark Lord 	spin_lock(&host->lock);
22067368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
22077368f919SMark Lord 	main_irq_mask  = readl(hpriv->main_irq_mask_addr);
2208*a44253d2SMark Lord 	pending_irqs   = main_irq_cause & main_irq_mask;
2209352fab70SMark Lord 	/*
2210352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
2211352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
2212c6fd2807SJeff Garzik 	 */
2213*a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
2214*a44253d2SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && HAS_PCI(host)))
2215a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
2216a3718c1fSMark Lord 		else
2217*a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
2218bdd4dddeSJeff Garzik 	}
2219cca3974eSJeff Garzik 	spin_unlock(&host->lock);
2220c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
2221c6fd2807SJeff Garzik }
2222c6fd2807SJeff Garzik 
2223c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2224c6fd2807SJeff Garzik {
2225c6fd2807SJeff Garzik 	unsigned int ofs;
2226c6fd2807SJeff Garzik 
2227c6fd2807SJeff Garzik 	switch (sc_reg_in) {
2228c6fd2807SJeff Garzik 	case SCR_STATUS:
2229c6fd2807SJeff Garzik 	case SCR_ERROR:
2230c6fd2807SJeff Garzik 	case SCR_CONTROL:
2231c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
2232c6fd2807SJeff Garzik 		break;
2233c6fd2807SJeff Garzik 	default:
2234c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
2235c6fd2807SJeff Garzik 		break;
2236c6fd2807SJeff Garzik 	}
2237c6fd2807SJeff Garzik 	return ofs;
2238c6fd2807SJeff Garzik }
2239c6fd2807SJeff Garzik 
2240da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
2241c6fd2807SJeff Garzik {
2242f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2243f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
22440d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2245c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2246c6fd2807SJeff Garzik 
2247da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
2248da3dbb17STejun Heo 		*val = readl(addr + ofs);
2249da3dbb17STejun Heo 		return 0;
2250da3dbb17STejun Heo 	} else
2251da3dbb17STejun Heo 		return -EINVAL;
2252c6fd2807SJeff Garzik }
2253c6fd2807SJeff Garzik 
2254da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
2255c6fd2807SJeff Garzik {
2256f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2257f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
22580d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2259c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2260c6fd2807SJeff Garzik 
2261da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
22620d5ff566STejun Heo 		writelfl(val, addr + ofs);
2263da3dbb17STejun Heo 		return 0;
2264da3dbb17STejun Heo 	} else
2265da3dbb17STejun Heo 		return -EINVAL;
2266c6fd2807SJeff Garzik }
2267c6fd2807SJeff Garzik 
22687bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2269c6fd2807SJeff Garzik {
22707bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
2271c6fd2807SJeff Garzik 	int early_5080;
2272c6fd2807SJeff Garzik 
227344c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2274c6fd2807SJeff Garzik 
2275c6fd2807SJeff Garzik 	if (!early_5080) {
2276c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2277c6fd2807SJeff Garzik 		tmp |= (1 << 0);
2278c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2279c6fd2807SJeff Garzik 	}
2280c6fd2807SJeff Garzik 
22817bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
2282c6fd2807SJeff Garzik }
2283c6fd2807SJeff Garzik 
2284c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2285c6fd2807SJeff Garzik {
22868e7decdbSMark Lord 	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2287c6fd2807SJeff Garzik }
2288c6fd2807SJeff Garzik 
2289c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
2290c6fd2807SJeff Garzik 			   void __iomem *mmio)
2291c6fd2807SJeff Garzik {
2292c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2293c6fd2807SJeff Garzik 	u32 tmp;
2294c6fd2807SJeff Garzik 
2295c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2296c6fd2807SJeff Garzik 
2297c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
2298c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
2299c6fd2807SJeff Garzik }
2300c6fd2807SJeff Garzik 
2301c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2302c6fd2807SJeff Garzik {
2303c6fd2807SJeff Garzik 	u32 tmp;
2304c6fd2807SJeff Garzik 
23058e7decdbSMark Lord 	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2306c6fd2807SJeff Garzik 
2307c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2308c6fd2807SJeff Garzik 
2309c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2310c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
2311c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2312c6fd2807SJeff Garzik }
2313c6fd2807SJeff Garzik 
2314c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2315c6fd2807SJeff Garzik 			   unsigned int port)
2316c6fd2807SJeff Garzik {
2317c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2318c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2319c6fd2807SJeff Garzik 	u32 tmp;
2320c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2321c6fd2807SJeff Garzik 
2322c6fd2807SJeff Garzik 	if (fix_apm_sq) {
23238e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2324c6fd2807SJeff Garzik 		tmp |= (1 << 19);
23258e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2326c6fd2807SJeff Garzik 
23278e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2328c6fd2807SJeff Garzik 		tmp &= ~0x3;
2329c6fd2807SJeff Garzik 		tmp |= 0x1;
23308e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2331c6fd2807SJeff Garzik 	}
2332c6fd2807SJeff Garzik 
2333c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2334c6fd2807SJeff Garzik 	tmp &= ~mask;
2335c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
2336c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
2337c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
2338c6fd2807SJeff Garzik }
2339c6fd2807SJeff Garzik 
2340c6fd2807SJeff Garzik 
2341c6fd2807SJeff Garzik #undef ZERO
2342c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
2343c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2344c6fd2807SJeff Garzik 			     unsigned int port)
2345c6fd2807SJeff Garzik {
2346c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2347c6fd2807SJeff Garzik 
2348e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2349c6fd2807SJeff Garzik 
2350c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
2351c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
2352c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
2353c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
2354c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
2355c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
2356c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
2357c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
2358c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
2359c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
2360c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
2361c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
23628e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2363c6fd2807SJeff Garzik }
2364c6fd2807SJeff Garzik #undef ZERO
2365c6fd2807SJeff Garzik 
2366c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
2367c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2368c6fd2807SJeff Garzik 			unsigned int hc)
2369c6fd2807SJeff Garzik {
2370c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2371c6fd2807SJeff Garzik 	u32 tmp;
2372c6fd2807SJeff Garzik 
2373c6fd2807SJeff Garzik 	ZERO(0x00c);
2374c6fd2807SJeff Garzik 	ZERO(0x010);
2375c6fd2807SJeff Garzik 	ZERO(0x014);
2376c6fd2807SJeff Garzik 	ZERO(0x018);
2377c6fd2807SJeff Garzik 
2378c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
2379c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
2380c6fd2807SJeff Garzik 	tmp |= 0x03030303;
2381c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
2382c6fd2807SJeff Garzik }
2383c6fd2807SJeff Garzik #undef ZERO
2384c6fd2807SJeff Garzik 
2385c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2386c6fd2807SJeff Garzik 			unsigned int n_hc)
2387c6fd2807SJeff Garzik {
2388c6fd2807SJeff Garzik 	unsigned int hc, port;
2389c6fd2807SJeff Garzik 
2390c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2391c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
2392c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
2393c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
2394c6fd2807SJeff Garzik 
2395c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
2396c6fd2807SJeff Garzik 	}
2397c6fd2807SJeff Garzik 
2398c6fd2807SJeff Garzik 	return 0;
2399c6fd2807SJeff Garzik }
2400c6fd2807SJeff Garzik 
2401c6fd2807SJeff Garzik #undef ZERO
2402c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
24037bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
2404c6fd2807SJeff Garzik {
240502a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2406c6fd2807SJeff Garzik 	u32 tmp;
2407c6fd2807SJeff Garzik 
24088e7decdbSMark Lord 	tmp = readl(mmio + MV_PCI_MODE_OFS);
2409c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
24108e7decdbSMark Lord 	writel(tmp, mmio + MV_PCI_MODE_OFS);
2411c6fd2807SJeff Garzik 
2412c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
2413c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
24148e7decdbSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2415c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
241602a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
241702a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
2418c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
2419c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2420c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
2421c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
2422c6fd2807SJeff Garzik }
2423c6fd2807SJeff Garzik #undef ZERO
2424c6fd2807SJeff Garzik 
2425c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2426c6fd2807SJeff Garzik {
2427c6fd2807SJeff Garzik 	u32 tmp;
2428c6fd2807SJeff Garzik 
2429c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
2430c6fd2807SJeff Garzik 
24318e7decdbSMark Lord 	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
2432c6fd2807SJeff Garzik 	tmp &= 0x3;
2433c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
24348e7decdbSMark Lord 	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
2435c6fd2807SJeff Garzik }
2436c6fd2807SJeff Garzik 
2437c6fd2807SJeff Garzik /**
2438c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2439c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2440c6fd2807SJeff Garzik  *
2441c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2442c6fd2807SJeff Garzik  *
2443c6fd2807SJeff Garzik  *      LOCKING:
2444c6fd2807SJeff Garzik  *      Inherited from caller.
2445c6fd2807SJeff Garzik  */
2446c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2447c6fd2807SJeff Garzik 			unsigned int n_hc)
2448c6fd2807SJeff Garzik {
2449c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2450c6fd2807SJeff Garzik 	int i, rc = 0;
2451c6fd2807SJeff Garzik 	u32 t;
2452c6fd2807SJeff Garzik 
2453c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
2454c6fd2807SJeff Garzik 	 * register" table.
2455c6fd2807SJeff Garzik 	 */
2456c6fd2807SJeff Garzik 	t = readl(reg);
2457c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
2458c6fd2807SJeff Garzik 
2459c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
2460c6fd2807SJeff Garzik 		udelay(1);
2461c6fd2807SJeff Garzik 		t = readl(reg);
24622dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
2463c6fd2807SJeff Garzik 			break;
2464c6fd2807SJeff Garzik 	}
2465c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
2466c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2467c6fd2807SJeff Garzik 		rc = 1;
2468c6fd2807SJeff Garzik 		goto done;
2469c6fd2807SJeff Garzik 	}
2470c6fd2807SJeff Garzik 
2471c6fd2807SJeff Garzik 	/* set reset */
2472c6fd2807SJeff Garzik 	i = 5;
2473c6fd2807SJeff Garzik 	do {
2474c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
2475c6fd2807SJeff Garzik 		t = readl(reg);
2476c6fd2807SJeff Garzik 		udelay(1);
2477c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
2478c6fd2807SJeff Garzik 
2479c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
2480c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2481c6fd2807SJeff Garzik 		rc = 1;
2482c6fd2807SJeff Garzik 		goto done;
2483c6fd2807SJeff Garzik 	}
2484c6fd2807SJeff Garzik 
2485c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
2486c6fd2807SJeff Garzik 	i = 5;
2487c6fd2807SJeff Garzik 	do {
2488c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2489c6fd2807SJeff Garzik 		t = readl(reg);
2490c6fd2807SJeff Garzik 		udelay(1);
2491c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
2492c6fd2807SJeff Garzik 
2493c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
2494c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2495c6fd2807SJeff Garzik 		rc = 1;
2496c6fd2807SJeff Garzik 	}
2497c6fd2807SJeff Garzik done:
2498c6fd2807SJeff Garzik 	return rc;
2499c6fd2807SJeff Garzik }
2500c6fd2807SJeff Garzik 
2501c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
2502c6fd2807SJeff Garzik 			   void __iomem *mmio)
2503c6fd2807SJeff Garzik {
2504c6fd2807SJeff Garzik 	void __iomem *port_mmio;
2505c6fd2807SJeff Garzik 	u32 tmp;
2506c6fd2807SJeff Garzik 
25078e7decdbSMark Lord 	tmp = readl(mmio + MV_RESET_CFG_OFS);
2508c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
2509c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
2510c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
2511c6fd2807SJeff Garzik 		return;
2512c6fd2807SJeff Garzik 	}
2513c6fd2807SJeff Garzik 
2514c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
2515c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
2516c6fd2807SJeff Garzik 
2517c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2518c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2519c6fd2807SJeff Garzik }
2520c6fd2807SJeff Garzik 
2521c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2522c6fd2807SJeff Garzik {
25238e7decdbSMark Lord 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
2524c6fd2807SJeff Garzik }
2525c6fd2807SJeff Garzik 
2526c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2527c6fd2807SJeff Garzik 			   unsigned int port)
2528c6fd2807SJeff Garzik {
2529c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2530c6fd2807SJeff Garzik 
2531c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2532c6fd2807SJeff Garzik 	int fix_phy_mode2 =
2533c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2534c6fd2807SJeff Garzik 	int fix_phy_mode4 =
2535c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2536c6fd2807SJeff Garzik 	u32 m2, tmp;
2537c6fd2807SJeff Garzik 
2538c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
2539c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2540c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
2541c6fd2807SJeff Garzik 		m2 |= (1 << 31);
2542c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2543c6fd2807SJeff Garzik 
2544c6fd2807SJeff Garzik 		udelay(200);
2545c6fd2807SJeff Garzik 
2546c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2547c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
2548c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2549c6fd2807SJeff Garzik 
2550c6fd2807SJeff Garzik 		udelay(200);
2551c6fd2807SJeff Garzik 	}
2552c6fd2807SJeff Garzik 
2553c6fd2807SJeff Garzik 	/* who knows what this magic does */
2554c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE3);
2555c6fd2807SJeff Garzik 	tmp &= ~0x7F800000;
2556c6fd2807SJeff Garzik 	tmp |= 0x2A800000;
2557c6fd2807SJeff Garzik 	writel(tmp, port_mmio + PHY_MODE3);
2558c6fd2807SJeff Garzik 
2559c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
2560c6fd2807SJeff Garzik 		u32 m4;
2561c6fd2807SJeff Garzik 
2562c6fd2807SJeff Garzik 		m4 = readl(port_mmio + PHY_MODE4);
2563c6fd2807SJeff Garzik 
2564c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2565e12bef50SMark Lord 			tmp = readl(port_mmio + PHY_MODE3);
2566c6fd2807SJeff Garzik 
2567e12bef50SMark Lord 		/* workaround for errata FEr SATA#10 (part 1) */
2568c6fd2807SJeff Garzik 		m4 = (m4 & ~(1 << 1)) | (1 << 0);
2569c6fd2807SJeff Garzik 
2570c6fd2807SJeff Garzik 		writel(m4, port_mmio + PHY_MODE4);
2571c6fd2807SJeff Garzik 
2572c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2573e12bef50SMark Lord 			writel(tmp, port_mmio + PHY_MODE3);
2574c6fd2807SJeff Garzik 	}
2575c6fd2807SJeff Garzik 
2576c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
2577c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
2578c6fd2807SJeff Garzik 
2579c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
2580c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
2581c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
2582c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
2583c6fd2807SJeff Garzik 
2584c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
2585c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
2586c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
2587c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
2588c6fd2807SJeff Garzik 	}
2589c6fd2807SJeff Garzik 
2590c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
2591c6fd2807SJeff Garzik }
2592c6fd2807SJeff Garzik 
2593f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
2594f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
2595f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2596f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2597f351b2d6SSaeed Bishara {
2598f351b2d6SSaeed Bishara 	return;
2599f351b2d6SSaeed Bishara }
2600f351b2d6SSaeed Bishara 
2601f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2602f351b2d6SSaeed Bishara 			   void __iomem *mmio)
2603f351b2d6SSaeed Bishara {
2604f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
2605f351b2d6SSaeed Bishara 	u32 tmp;
2606f351b2d6SSaeed Bishara 
2607f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
2608f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
2609f351b2d6SSaeed Bishara 
2610f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2611f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2612f351b2d6SSaeed Bishara }
2613f351b2d6SSaeed Bishara 
2614f351b2d6SSaeed Bishara #undef ZERO
2615f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
2616f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2617f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
2618f351b2d6SSaeed Bishara {
2619f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
2620f351b2d6SSaeed Bishara 
2621e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2622f351b2d6SSaeed Bishara 
2623f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
2624f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
2625f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
2626f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
2627f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
2628f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
2629f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
2630f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
2631f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
2632f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
2633f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
2634f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
26358e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2636f351b2d6SSaeed Bishara }
2637f351b2d6SSaeed Bishara 
2638f351b2d6SSaeed Bishara #undef ZERO
2639f351b2d6SSaeed Bishara 
2640f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
2641f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2642f351b2d6SSaeed Bishara 				       void __iomem *mmio)
2643f351b2d6SSaeed Bishara {
2644f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2645f351b2d6SSaeed Bishara 
2646f351b2d6SSaeed Bishara 	ZERO(0x00c);
2647f351b2d6SSaeed Bishara 	ZERO(0x010);
2648f351b2d6SSaeed Bishara 	ZERO(0x014);
2649f351b2d6SSaeed Bishara 
2650f351b2d6SSaeed Bishara }
2651f351b2d6SSaeed Bishara 
2652f351b2d6SSaeed Bishara #undef ZERO
2653f351b2d6SSaeed Bishara 
2654f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2655f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
2656f351b2d6SSaeed Bishara {
2657f351b2d6SSaeed Bishara 	unsigned int port;
2658f351b2d6SSaeed Bishara 
2659f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
2660f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
2661f351b2d6SSaeed Bishara 
2662f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
2663f351b2d6SSaeed Bishara 
2664f351b2d6SSaeed Bishara 	return 0;
2665f351b2d6SSaeed Bishara }
2666f351b2d6SSaeed Bishara 
2667f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2668f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2669f351b2d6SSaeed Bishara {
2670f351b2d6SSaeed Bishara 	return;
2671f351b2d6SSaeed Bishara }
2672f351b2d6SSaeed Bishara 
2673f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2674f351b2d6SSaeed Bishara {
2675f351b2d6SSaeed Bishara 	return;
2676f351b2d6SSaeed Bishara }
2677f351b2d6SSaeed Bishara 
26788e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
2679b67a1064SMark Lord {
26808e7decdbSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
2681b67a1064SMark Lord 
26828e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
2683b67a1064SMark Lord 	if (want_gen2i)
26848e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
26858e7decdbSMark Lord 	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
2686b67a1064SMark Lord }
2687b67a1064SMark Lord 
2688e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2689c6fd2807SJeff Garzik 			     unsigned int port_no)
2690c6fd2807SJeff Garzik {
2691c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
2692c6fd2807SJeff Garzik 
26938e7decdbSMark Lord 	/*
26948e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
26958e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
26968e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
26978e7decdbSMark Lord 	 */
26980d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
26998e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2700c6fd2807SJeff Garzik 
2701b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
27028e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
27038e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
2704c6fd2807SJeff Garzik 	}
2705b67a1064SMark Lord 	/*
27068e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
2707b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
2708b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2709c6fd2807SJeff Garzik 	 */
27108e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2711b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
2712c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
2713c6fd2807SJeff Garzik 
2714c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
2715c6fd2807SJeff Garzik 
2716ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
2717c6fd2807SJeff Garzik 		mdelay(1);
2718c6fd2807SJeff Garzik }
2719c6fd2807SJeff Garzik 
2720e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
2721e49856d8SMark Lord {
2722e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
2723e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
2724e49856d8SMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2725e49856d8SMark Lord 		int old = reg & 0xf;
2726e49856d8SMark Lord 
2727e49856d8SMark Lord 		if (old != pmp) {
2728e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
2729e49856d8SMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2730e49856d8SMark Lord 		}
2731e49856d8SMark Lord 	}
2732e49856d8SMark Lord }
2733e49856d8SMark Lord 
2734e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2735bdd4dddeSJeff Garzik 				unsigned long deadline)
2736c6fd2807SJeff Garzik {
2737e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2738e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
2739e49856d8SMark Lord }
2740c6fd2807SJeff Garzik 
2741e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
2742e49856d8SMark Lord 				unsigned long deadline)
2743da3dbb17STejun Heo {
2744e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2745e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
2746bdd4dddeSJeff Garzik }
2747bdd4dddeSJeff Garzik 
2748cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
2749bdd4dddeSJeff Garzik 			unsigned long deadline)
2750bdd4dddeSJeff Garzik {
2751cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
2752bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2753b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
2754f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
27550d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
27560d8be5cbSMark Lord 	u32 sstatus;
27570d8be5cbSMark Lord 	bool online;
2758bdd4dddeSJeff Garzik 
2759e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
2760b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2761bdd4dddeSJeff Garzik 
27620d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
27630d8be5cbSMark Lord 	do {
276417c5aab5SMark Lord 		const unsigned long *timing =
276517c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
2766bdd4dddeSJeff Garzik 
276717c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
276817c5aab5SMark Lord 					 &online, NULL);
27699dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
277017c5aab5SMark Lord 		if (rc)
27710d8be5cbSMark Lord 			return rc;
27720d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
27730d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
27740d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
27758e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
27760d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
27770d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
2778bdd4dddeSJeff Garzik 		}
27790d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2780bdd4dddeSJeff Garzik 
278117c5aab5SMark Lord 	return rc;
2782bdd4dddeSJeff Garzik }
2783bdd4dddeSJeff Garzik 
2784bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
2785c6fd2807SJeff Garzik {
27861cfd19aeSMark Lord 	mv_stop_edma(ap);
2787c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
2788c6fd2807SJeff Garzik }
2789bdd4dddeSJeff Garzik 
2790bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
2791bdd4dddeSJeff Garzik {
2792f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2793c4de573bSMark Lord 	unsigned int port = ap->port_no;
2794c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
27951cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2796bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2797c4de573bSMark Lord 	u32 hc_irq_cause;
2798bdd4dddeSJeff Garzik 
2799bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
2800bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2801bdd4dddeSJeff Garzik 
2802bdd4dddeSJeff Garzik 	/* clear pending irq events */
2803bdd4dddeSJeff Garzik 	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
28041cfd19aeSMark Lord 	hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
28051cfd19aeSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2806bdd4dddeSJeff Garzik 
280788e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
2808c6fd2807SJeff Garzik }
2809c6fd2807SJeff Garzik 
2810c6fd2807SJeff Garzik /**
2811c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
2812c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
2813c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
2814c6fd2807SJeff Garzik  *
2815c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
2816c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
2817c6fd2807SJeff Garzik  *      start of the port.
2818c6fd2807SJeff Garzik  *
2819c6fd2807SJeff Garzik  *      LOCKING:
2820c6fd2807SJeff Garzik  *      Inherited from caller.
2821c6fd2807SJeff Garzik  */
2822c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2823c6fd2807SJeff Garzik {
28240d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2825c6fd2807SJeff Garzik 	unsigned serr_ofs;
2826c6fd2807SJeff Garzik 
2827c6fd2807SJeff Garzik 	/* PIO related setup
2828c6fd2807SJeff Garzik 	 */
2829c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2830c6fd2807SJeff Garzik 	port->error_addr =
2831c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2832c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2833c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2834c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2835c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2836c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2837c6fd2807SJeff Garzik 	port->status_addr =
2838c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2839c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
2840c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2841c6fd2807SJeff Garzik 
2842c6fd2807SJeff Garzik 	/* unused: */
28438d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2844c6fd2807SJeff Garzik 
2845c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
2846c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
2847c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2848c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2849c6fd2807SJeff Garzik 
2850646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
2851646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2852c6fd2807SJeff Garzik 
2853c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2854c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
2855c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2856c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2857c6fd2807SJeff Garzik }
2858c6fd2807SJeff Garzik 
2859616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
2860616d4a98SMark Lord {
2861616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2862616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
2863616d4a98SMark Lord 	u32 reg;
2864616d4a98SMark Lord 
2865616d4a98SMark Lord 	if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2866616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
2867616d4a98SMark Lord 	reg = readl(mmio + MV_PCI_MODE_OFS);
2868616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
2869616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
2870616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
2871616d4a98SMark Lord }
2872616d4a98SMark Lord 
2873616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
2874616d4a98SMark Lord {
2875616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2876616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
2877616d4a98SMark Lord 	u32 reg;
2878616d4a98SMark Lord 
2879616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
2880616d4a98SMark Lord 		reg = readl(mmio + PCI_COMMAND_OFS);
2881616d4a98SMark Lord 		if (reg & PCI_COMMAND_MRDTRIG)
2882616d4a98SMark Lord 			return 0; /* not okay */
2883616d4a98SMark Lord 	}
2884616d4a98SMark Lord 	return 1; /* okay */
2885616d4a98SMark Lord }
2886616d4a98SMark Lord 
28874447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2888c6fd2807SJeff Garzik {
28894447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
28904447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2891c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2892c6fd2807SJeff Garzik 
2893c6fd2807SJeff Garzik 	switch (board_idx) {
2894c6fd2807SJeff Garzik 	case chip_5080:
2895c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2896ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2897c6fd2807SJeff Garzik 
289844c10138SAuke Kok 		switch (pdev->revision) {
2899c6fd2807SJeff Garzik 		case 0x1:
2900c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2901c6fd2807SJeff Garzik 			break;
2902c6fd2807SJeff Garzik 		case 0x3:
2903c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2904c6fd2807SJeff Garzik 			break;
2905c6fd2807SJeff Garzik 		default:
2906c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2907c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
2908c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2909c6fd2807SJeff Garzik 			break;
2910c6fd2807SJeff Garzik 		}
2911c6fd2807SJeff Garzik 		break;
2912c6fd2807SJeff Garzik 
2913c6fd2807SJeff Garzik 	case chip_504x:
2914c6fd2807SJeff Garzik 	case chip_508x:
2915c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2916ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2917c6fd2807SJeff Garzik 
291844c10138SAuke Kok 		switch (pdev->revision) {
2919c6fd2807SJeff Garzik 		case 0x0:
2920c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2921c6fd2807SJeff Garzik 			break;
2922c6fd2807SJeff Garzik 		case 0x3:
2923c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2924c6fd2807SJeff Garzik 			break;
2925c6fd2807SJeff Garzik 		default:
2926c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2927c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
2928c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2929c6fd2807SJeff Garzik 			break;
2930c6fd2807SJeff Garzik 		}
2931c6fd2807SJeff Garzik 		break;
2932c6fd2807SJeff Garzik 
2933c6fd2807SJeff Garzik 	case chip_604x:
2934c6fd2807SJeff Garzik 	case chip_608x:
2935c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2936ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
2937c6fd2807SJeff Garzik 
293844c10138SAuke Kok 		switch (pdev->revision) {
2939c6fd2807SJeff Garzik 		case 0x7:
2940c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2941c6fd2807SJeff Garzik 			break;
2942c6fd2807SJeff Garzik 		case 0x9:
2943c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2944c6fd2807SJeff Garzik 			break;
2945c6fd2807SJeff Garzik 		default:
2946c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2947c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
2948c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2949c6fd2807SJeff Garzik 			break;
2950c6fd2807SJeff Garzik 		}
2951c6fd2807SJeff Garzik 		break;
2952c6fd2807SJeff Garzik 
2953c6fd2807SJeff Garzik 	case chip_7042:
2954616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
2955306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2956306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
2957306b30f7SMark Lord 		{
29584e520033SMark Lord 			/*
29594e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
29604e520033SMark Lord 			 *
29614e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
29624e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
29634e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
29644e520033SMark Lord 			 *
29654e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
29664e520033SMark Lord 			 * alone, but instead overwrite a high numbered
29674e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
29684e520033SMark Lord 			 * be determined exactly, by truncating the physical
29694e520033SMark Lord 			 * drive capacity to a nice even GB value.
29704e520033SMark Lord 			 *
29714e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
29724e520033SMark Lord 			 *
29734e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
29744e520033SMark Lord 			 */
29754e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
29764e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
29774e520033SMark Lord 				" regardless of if/how they are configured."
29784e520033SMark Lord 				" BEWARE!\n");
29794e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
29804e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
29814e520033SMark Lord 				" and avoid the final two gigabytes on"
29824e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
2983306b30f7SMark Lord 		}
29848e7decdbSMark Lord 		/* drop through */
2985c6fd2807SJeff Garzik 	case chip_6042:
2986c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2987c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
2988616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2989616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
2990c6fd2807SJeff Garzik 
299144c10138SAuke Kok 		switch (pdev->revision) {
2992c6fd2807SJeff Garzik 		case 0x0:
2993c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_XX42A0;
2994c6fd2807SJeff Garzik 			break;
2995c6fd2807SJeff Garzik 		case 0x1:
2996c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2997c6fd2807SJeff Garzik 			break;
2998c6fd2807SJeff Garzik 		default:
2999c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3000c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
3001c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3002c6fd2807SJeff Garzik 			break;
3003c6fd2807SJeff Garzik 		}
3004c6fd2807SJeff Garzik 		break;
3005f351b2d6SSaeed Bishara 	case chip_soc:
3006f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
3007f351b2d6SSaeed Bishara 		hp_flags |= MV_HP_ERRATA_60X1C0;
3008f351b2d6SSaeed Bishara 		break;
3009c6fd2807SJeff Garzik 
3010c6fd2807SJeff Garzik 	default:
3011f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
30125796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
3013c6fd2807SJeff Garzik 		return 1;
3014c6fd2807SJeff Garzik 	}
3015c6fd2807SJeff Garzik 
3016c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
301702a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
301802a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
301902a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
302002a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
302102a121daSMark Lord 	} else {
302202a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
302302a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
302402a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
302502a121daSMark Lord 	}
3026c6fd2807SJeff Garzik 
3027c6fd2807SJeff Garzik 	return 0;
3028c6fd2807SJeff Garzik }
3029c6fd2807SJeff Garzik 
3030c6fd2807SJeff Garzik /**
3031c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
30324447d351STejun Heo  *	@host: ATA host to initialize
30334447d351STejun Heo  *      @board_idx: controller index
3034c6fd2807SJeff Garzik  *
3035c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3036c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3037c6fd2807SJeff Garzik  *
3038c6fd2807SJeff Garzik  *      LOCKING:
3039c6fd2807SJeff Garzik  *      Inherited from caller.
3040c6fd2807SJeff Garzik  */
30414447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3042c6fd2807SJeff Garzik {
3043c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
30444447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3045f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3046c6fd2807SJeff Garzik 
30474447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
3048c6fd2807SJeff Garzik 	if (rc)
3049c6fd2807SJeff Garzik 		goto done;
3050c6fd2807SJeff Garzik 
3051f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
30527368f919SMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
30537368f919SMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
3054f351b2d6SSaeed Bishara 	} else {
30557368f919SMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
30567368f919SMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
3057f351b2d6SSaeed Bishara 	}
3058352fab70SMark Lord 
3059352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3060c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3061f351b2d6SSaeed Bishara 
30624447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3063c6fd2807SJeff Garzik 
30644447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
3065c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
3066c6fd2807SJeff Garzik 
3067c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3068c6fd2807SJeff Garzik 	if (rc)
3069c6fd2807SJeff Garzik 		goto done;
3070c6fd2807SJeff Garzik 
3071c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
30727bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3073c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3074c6fd2807SJeff Garzik 
30754447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3076cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3077c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3078cbcdd875STejun Heo 
3079cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3080cbcdd875STejun Heo 
30817bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3082f351b2d6SSaeed Bishara 		if (HAS_PCI(host)) {
3083f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
3084cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3085cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3086f351b2d6SSaeed Bishara 		}
30877bb3c529SSaeed Bishara #endif
3088c6fd2807SJeff Garzik 	}
3089c6fd2807SJeff Garzik 
3090c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3091c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3092c6fd2807SJeff Garzik 
3093c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3094c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3095c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
3096c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3097c6fd2807SJeff Garzik 
3098c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3099c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3100c6fd2807SJeff Garzik 	}
3101c6fd2807SJeff Garzik 
3102f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
3103c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
310402a121daSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_ofs);
3105c6fd2807SJeff Garzik 
3106c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
310702a121daSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
3108c6fd2807SJeff Garzik 
310951de32d2SMark Lord 		/*
311051de32d2SMark Lord 		 * enable only global host interrupts for now.
311151de32d2SMark Lord 		 * The per-port interrupts get done later as ports are set up.
311251de32d2SMark Lord 		 */
3113c4de573bSMark Lord 		mv_set_main_irq_mask(host, 0, PCI_ERR);
3114f351b2d6SSaeed Bishara 	}
3115c6fd2807SJeff Garzik done:
3116c6fd2807SJeff Garzik 	return rc;
3117c6fd2807SJeff Garzik }
3118c6fd2807SJeff Garzik 
3119fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3120fbf14e2fSByron Bradley {
3121fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3122fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3123fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3124fbf14e2fSByron Bradley 		return -ENOMEM;
3125fbf14e2fSByron Bradley 
3126fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3127fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3128fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3129fbf14e2fSByron Bradley 		return -ENOMEM;
3130fbf14e2fSByron Bradley 
3131fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3132fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3133fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3134fbf14e2fSByron Bradley 		return -ENOMEM;
3135fbf14e2fSByron Bradley 
3136fbf14e2fSByron Bradley 	return 0;
3137fbf14e2fSByron Bradley }
3138fbf14e2fSByron Bradley 
313915a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
314015a32632SLennert Buytenhek 				 struct mbus_dram_target_info *dram)
314115a32632SLennert Buytenhek {
314215a32632SLennert Buytenhek 	int i;
314315a32632SLennert Buytenhek 
314415a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
314515a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
314615a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
314715a32632SLennert Buytenhek 	}
314815a32632SLennert Buytenhek 
314915a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
315015a32632SLennert Buytenhek 		struct mbus_dram_window *cs = dram->cs + i;
315115a32632SLennert Buytenhek 
315215a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
315315a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
315415a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
315515a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
315615a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
315715a32632SLennert Buytenhek 	}
315815a32632SLennert Buytenhek }
315915a32632SLennert Buytenhek 
3160f351b2d6SSaeed Bishara /**
3161f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
3162f351b2d6SSaeed Bishara  *      host
3163f351b2d6SSaeed Bishara  *      @pdev: platform device found
3164f351b2d6SSaeed Bishara  *
3165f351b2d6SSaeed Bishara  *      LOCKING:
3166f351b2d6SSaeed Bishara  *      Inherited from caller.
3167f351b2d6SSaeed Bishara  */
3168f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
3169f351b2d6SSaeed Bishara {
3170f351b2d6SSaeed Bishara 	static int printed_version;
3171f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
3172f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
3173f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
3174f351b2d6SSaeed Bishara 	struct ata_host *host;
3175f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
3176f351b2d6SSaeed Bishara 	struct resource *res;
3177f351b2d6SSaeed Bishara 	int n_ports, rc;
3178f351b2d6SSaeed Bishara 
3179f351b2d6SSaeed Bishara 	if (!printed_version++)
3180f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3181f351b2d6SSaeed Bishara 
3182f351b2d6SSaeed Bishara 	/*
3183f351b2d6SSaeed Bishara 	 * Simple resource validation ..
3184f351b2d6SSaeed Bishara 	 */
3185f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
3186f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
3187f351b2d6SSaeed Bishara 		return -EINVAL;
3188f351b2d6SSaeed Bishara 	}
3189f351b2d6SSaeed Bishara 
3190f351b2d6SSaeed Bishara 	/*
3191f351b2d6SSaeed Bishara 	 * Get the register base first
3192f351b2d6SSaeed Bishara 	 */
3193f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3194f351b2d6SSaeed Bishara 	if (res == NULL)
3195f351b2d6SSaeed Bishara 		return -EINVAL;
3196f351b2d6SSaeed Bishara 
3197f351b2d6SSaeed Bishara 	/* allocate host */
3198f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
3199f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
3200f351b2d6SSaeed Bishara 
3201f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3202f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3203f351b2d6SSaeed Bishara 
3204f351b2d6SSaeed Bishara 	if (!host || !hpriv)
3205f351b2d6SSaeed Bishara 		return -ENOMEM;
3206f351b2d6SSaeed Bishara 	host->private_data = hpriv;
3207f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
3208f351b2d6SSaeed Bishara 
3209f351b2d6SSaeed Bishara 	host->iomap = NULL;
3210f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
3211f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
3212f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
3213f351b2d6SSaeed Bishara 
321415a32632SLennert Buytenhek 	/*
321515a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
321615a32632SLennert Buytenhek 	 */
321715a32632SLennert Buytenhek 	if (mv_platform_data->dram != NULL)
321815a32632SLennert Buytenhek 		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
321915a32632SLennert Buytenhek 
3220fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3221fbf14e2fSByron Bradley 	if (rc)
3222fbf14e2fSByron Bradley 		return rc;
3223fbf14e2fSByron Bradley 
3224f351b2d6SSaeed Bishara 	/* initialize adapter */
3225f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
3226f351b2d6SSaeed Bishara 	if (rc)
3227f351b2d6SSaeed Bishara 		return rc;
3228f351b2d6SSaeed Bishara 
3229f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
3230f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3231f351b2d6SSaeed Bishara 		   host->n_ports);
3232f351b2d6SSaeed Bishara 
3233f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3234f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
3235f351b2d6SSaeed Bishara }
3236f351b2d6SSaeed Bishara 
3237f351b2d6SSaeed Bishara /*
3238f351b2d6SSaeed Bishara  *
3239f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
3240f351b2d6SSaeed Bishara  *      @pdev: platform device
3241f351b2d6SSaeed Bishara  *
3242f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
3243f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
3244f351b2d6SSaeed Bishara  */
3245f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
3246f351b2d6SSaeed Bishara {
3247f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
3248f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
3249f351b2d6SSaeed Bishara 
3250f351b2d6SSaeed Bishara 	ata_host_detach(host);
3251f351b2d6SSaeed Bishara 	return 0;
3252f351b2d6SSaeed Bishara }
3253f351b2d6SSaeed Bishara 
3254f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
3255f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
3256f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
3257f351b2d6SSaeed Bishara 	.driver			= {
3258f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
3259f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
3260f351b2d6SSaeed Bishara 				  },
3261f351b2d6SSaeed Bishara };
3262f351b2d6SSaeed Bishara 
3263f351b2d6SSaeed Bishara 
32647bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3265f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3266f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
3267f351b2d6SSaeed Bishara 
32687bb3c529SSaeed Bishara 
32697bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
32707bb3c529SSaeed Bishara 	.name			= DRV_NAME,
32717bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
3272f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
32737bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
32747bb3c529SSaeed Bishara };
32757bb3c529SSaeed Bishara 
32767bb3c529SSaeed Bishara /*
32777bb3c529SSaeed Bishara  * module options
32787bb3c529SSaeed Bishara  */
32797bb3c529SSaeed Bishara static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */
32807bb3c529SSaeed Bishara 
32817bb3c529SSaeed Bishara 
32827bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
32837bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
32847bb3c529SSaeed Bishara {
32857bb3c529SSaeed Bishara 	int rc;
32867bb3c529SSaeed Bishara 
32877bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
32887bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
32897bb3c529SSaeed Bishara 		if (rc) {
32907bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
32917bb3c529SSaeed Bishara 			if (rc) {
32927bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
32937bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
32947bb3c529SSaeed Bishara 				return rc;
32957bb3c529SSaeed Bishara 			}
32967bb3c529SSaeed Bishara 		}
32977bb3c529SSaeed Bishara 	} else {
32987bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
32997bb3c529SSaeed Bishara 		if (rc) {
33007bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
33017bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
33027bb3c529SSaeed Bishara 			return rc;
33037bb3c529SSaeed Bishara 		}
33047bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
33057bb3c529SSaeed Bishara 		if (rc) {
33067bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
33077bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
33087bb3c529SSaeed Bishara 			return rc;
33097bb3c529SSaeed Bishara 		}
33107bb3c529SSaeed Bishara 	}
33117bb3c529SSaeed Bishara 
33127bb3c529SSaeed Bishara 	return rc;
33137bb3c529SSaeed Bishara }
33147bb3c529SSaeed Bishara 
3315c6fd2807SJeff Garzik /**
3316c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
33174447d351STejun Heo  *      @host: ATA host to print info about
3318c6fd2807SJeff Garzik  *
3319c6fd2807SJeff Garzik  *      FIXME: complete this.
3320c6fd2807SJeff Garzik  *
3321c6fd2807SJeff Garzik  *      LOCKING:
3322c6fd2807SJeff Garzik  *      Inherited from caller.
3323c6fd2807SJeff Garzik  */
33244447d351STejun Heo static void mv_print_info(struct ata_host *host)
3325c6fd2807SJeff Garzik {
33264447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
33274447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
332844c10138SAuke Kok 	u8 scc;
3329c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
3330c6fd2807SJeff Garzik 
3331c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
3332c6fd2807SJeff Garzik 	 * what errata to workaround
3333c6fd2807SJeff Garzik 	 */
3334c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3335c6fd2807SJeff Garzik 	if (scc == 0)
3336c6fd2807SJeff Garzik 		scc_s = "SCSI";
3337c6fd2807SJeff Garzik 	else if (scc == 0x01)
3338c6fd2807SJeff Garzik 		scc_s = "RAID";
3339c6fd2807SJeff Garzik 	else
3340c1e4fe71SJeff Garzik 		scc_s = "?";
3341c1e4fe71SJeff Garzik 
3342c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
3343c1e4fe71SJeff Garzik 		gen = "I";
3344c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
3345c1e4fe71SJeff Garzik 		gen = "II";
3346c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
3347c1e4fe71SJeff Garzik 		gen = "IIE";
3348c1e4fe71SJeff Garzik 	else
3349c1e4fe71SJeff Garzik 		gen = "?";
3350c6fd2807SJeff Garzik 
3351c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
3352c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3353c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3354c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3355c6fd2807SJeff Garzik }
3356c6fd2807SJeff Garzik 
3357c6fd2807SJeff Garzik /**
3358f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3359c6fd2807SJeff Garzik  *      @pdev: PCI device found
3360c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
3361c6fd2807SJeff Garzik  *
3362c6fd2807SJeff Garzik  *      LOCKING:
3363c6fd2807SJeff Garzik  *      Inherited from caller.
3364c6fd2807SJeff Garzik  */
3365f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3366f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
3367c6fd2807SJeff Garzik {
33682dcb407eSJeff Garzik 	static int printed_version;
3369c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
33704447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
33714447d351STejun Heo 	struct ata_host *host;
33724447d351STejun Heo 	struct mv_host_priv *hpriv;
33734447d351STejun Heo 	int n_ports, rc;
3374c6fd2807SJeff Garzik 
3375c6fd2807SJeff Garzik 	if (!printed_version++)
3376c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3377c6fd2807SJeff Garzik 
33784447d351STejun Heo 	/* allocate host */
33794447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
33804447d351STejun Heo 
33814447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
33824447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
33834447d351STejun Heo 	if (!host || !hpriv)
33844447d351STejun Heo 		return -ENOMEM;
33854447d351STejun Heo 	host->private_data = hpriv;
3386f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
33874447d351STejun Heo 
33884447d351STejun Heo 	/* acquire resources */
338924dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
339024dc5f33STejun Heo 	if (rc)
3391c6fd2807SJeff Garzik 		return rc;
3392c6fd2807SJeff Garzik 
33930d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
33940d5ff566STejun Heo 	if (rc == -EBUSY)
339524dc5f33STejun Heo 		pcim_pin_device(pdev);
33960d5ff566STejun Heo 	if (rc)
339724dc5f33STejun Heo 		return rc;
33984447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
3399f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3400c6fd2807SJeff Garzik 
3401d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
3402d88184fbSJeff Garzik 	if (rc)
3403d88184fbSJeff Garzik 		return rc;
3404d88184fbSJeff Garzik 
3405da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3406da2fa9baSMark Lord 	if (rc)
3407da2fa9baSMark Lord 		return rc;
3408da2fa9baSMark Lord 
3409c6fd2807SJeff Garzik 	/* initialize adapter */
34104447d351STejun Heo 	rc = mv_init_host(host, board_idx);
341124dc5f33STejun Heo 	if (rc)
341224dc5f33STejun Heo 		return rc;
3413c6fd2807SJeff Garzik 
3414c6fd2807SJeff Garzik 	/* Enable interrupts */
34156a59dcf8STejun Heo 	if (msi && pci_enable_msi(pdev))
3416c6fd2807SJeff Garzik 		pci_intx(pdev, 1);
3417c6fd2807SJeff Garzik 
3418c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
34194447d351STejun Heo 	mv_print_info(host);
3420c6fd2807SJeff Garzik 
34214447d351STejun Heo 	pci_set_master(pdev);
3422ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
34234447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3424c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3425c6fd2807SJeff Garzik }
34267bb3c529SSaeed Bishara #endif
3427c6fd2807SJeff Garzik 
3428f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
3429f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
3430f351b2d6SSaeed Bishara 
3431c6fd2807SJeff Garzik static int __init mv_init(void)
3432c6fd2807SJeff Garzik {
34337bb3c529SSaeed Bishara 	int rc = -ENODEV;
34347bb3c529SSaeed Bishara #ifdef CONFIG_PCI
34357bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
3436f351b2d6SSaeed Bishara 	if (rc < 0)
3437f351b2d6SSaeed Bishara 		return rc;
3438f351b2d6SSaeed Bishara #endif
3439f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
3440f351b2d6SSaeed Bishara 
3441f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
3442f351b2d6SSaeed Bishara 	if (rc < 0)
3443f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
34447bb3c529SSaeed Bishara #endif
34457bb3c529SSaeed Bishara 	return rc;
3446c6fd2807SJeff Garzik }
3447c6fd2807SJeff Garzik 
3448c6fd2807SJeff Garzik static void __exit mv_exit(void)
3449c6fd2807SJeff Garzik {
34507bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3451c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
34527bb3c529SSaeed Bishara #endif
3453f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
3454c6fd2807SJeff Garzik }
3455c6fd2807SJeff Garzik 
3456c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
3457c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3458c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
3459c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3460c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
346117c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
3462c6fd2807SJeff Garzik 
34637bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3464c6fd2807SJeff Garzik module_param(msi, int, 0444);
3465c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
34667bb3c529SSaeed Bishara #endif
3467c6fd2807SJeff Garzik 
3468c6fd2807SJeff Garzik module_init(mv_init);
3469c6fd2807SJeff Garzik module_exit(mv_exit);
3470