xref: /openbmc/linux/drivers/ata/sata_mv.c (revision a0023bb9dd9bc439d44604eeec62426a990054cd)
1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2c6fd2807SJeff Garzik /*
3c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
4c6fd2807SJeff Garzik  *
540f21b11SMark Lord  * Copyright 2008-2009: Marvell Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
7c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
8c6fd2807SJeff Garzik  *
940f21b11SMark Lord  * Originally written by Brett Russ.
1040f21b11SMark Lord  * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
1140f21b11SMark Lord  *
12c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
13c6fd2807SJeff Garzik  */
14c6fd2807SJeff Garzik 
154a05e209SJeff Garzik /*
1685afb934SMark Lord  * sata_mv TODO list:
1785afb934SMark Lord  *
1885afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
1985afb934SMark Lord  *
202b748a0aSMark Lord  * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
2185afb934SMark Lord  *
2285afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
2385afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
2485afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
2585afb934SMark Lord  *
2685afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
2785afb934SMark Lord  *       connect two SATA ports.
284a05e209SJeff Garzik  */
294a05e209SJeff Garzik 
3065ad7fefSMark Lord /*
3165ad7fefSMark Lord  * 80x1-B2 errata PCI#11:
3265ad7fefSMark Lord  *
3365ad7fefSMark Lord  * Users of the 6041/6081 Rev.B2 chips (current is C0)
3465ad7fefSMark Lord  * should be careful to insert those cards only onto PCI-X bus #0,
3565ad7fefSMark Lord  * and only in device slots 0..7, not higher.  The chips may not
3665ad7fefSMark Lord  * work correctly otherwise  (note: this is a pretty rare condition).
3765ad7fefSMark Lord  */
3865ad7fefSMark Lord 
39c6fd2807SJeff Garzik #include <linux/kernel.h>
40c6fd2807SJeff Garzik #include <linux/module.h>
41c6fd2807SJeff Garzik #include <linux/pci.h>
42c6fd2807SJeff Garzik #include <linux/init.h>
43c6fd2807SJeff Garzik #include <linux/blkdev.h>
44c6fd2807SJeff Garzik #include <linux/delay.h>
45c6fd2807SJeff Garzik #include <linux/interrupt.h>
468d8b6004SAndrew Morton #include <linux/dmapool.h>
47c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
48c6fd2807SJeff Garzik #include <linux/device.h>
49c77a2f4eSSaeed Bishara #include <linux/clk.h>
50b7db4f2eSAndrew Lunn #include <linux/phy/phy.h>
51f351b2d6SSaeed Bishara #include <linux/platform_device.h>
52f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
5315a32632SLennert Buytenhek #include <linux/mbus.h>
54c46938ccSMark Lord #include <linux/bitops.h>
555a0e3ad6STejun Heo #include <linux/gfp.h>
5697b414e1SAndrew Lunn #include <linux/of.h>
5797b414e1SAndrew Lunn #include <linux/of_irq.h>
58c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
59c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
606c08772eSJeff Garzik #include <scsi/scsi_device.h>
61c6fd2807SJeff Garzik #include <linux/libata.h>
62c6fd2807SJeff Garzik 
63c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
64cae5a29dSMark Lord #define DRV_VERSION	"1.28"
65c6fd2807SJeff Garzik 
6640f21b11SMark Lord /*
6740f21b11SMark Lord  * module options
6840f21b11SMark Lord  */
6940f21b11SMark Lord 
7040f21b11SMark Lord #ifdef CONFIG_PCI
7113b74085SAndrew Lunn static int msi;
7240f21b11SMark Lord module_param(msi, int, S_IRUGO);
7340f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
7440f21b11SMark Lord #endif
7540f21b11SMark Lord 
762b748a0aSMark Lord static int irq_coalescing_io_count;
772b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO);
782b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count,
792b748a0aSMark Lord 		 "IRQ coalescing I/O count threshold (0..255)");
802b748a0aSMark Lord 
812b748a0aSMark Lord static int irq_coalescing_usecs;
822b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO);
832b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs,
842b748a0aSMark Lord 		 "IRQ coalescing time threshold in usecs");
852b748a0aSMark Lord 
86c6fd2807SJeff Garzik enum {
87c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
88c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
89c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
90c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
91c6fd2807SJeff Garzik 
92c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
93c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
94c6fd2807SJeff Garzik 
952b748a0aSMark Lord 	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
962b748a0aSMark Lord 	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
972b748a0aSMark Lord 	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
982b748a0aSMark Lord 	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */
992b748a0aSMark Lord 
100c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
101c6fd2807SJeff Garzik 
1022b748a0aSMark Lord 	/*
1032b748a0aSMark Lord 	 * Per-chip ("all ports") interrupt coalescing feature.
1042b748a0aSMark Lord 	 * This is only for GEN_II / GEN_IIE hardware.
1052b748a0aSMark Lord 	 *
1062b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
1072b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
1082b748a0aSMark Lord 	 */
109cae5a29dSMark Lord 	COAL_REG_BASE		= 0x18000,
110cae5a29dSMark Lord 	IRQ_COAL_CAUSE		= (COAL_REG_BASE + 0x08),
1112b748a0aSMark Lord 	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */
1122b748a0aSMark Lord 
113cae5a29dSMark Lord 	IRQ_COAL_IO_THRESHOLD   = (COAL_REG_BASE + 0xcc),
114cae5a29dSMark Lord 	IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
1152b748a0aSMark Lord 
1162b748a0aSMark Lord 	/*
1172b748a0aSMark Lord 	 * Registers for the (unused here) transaction coalescing feature:
1182b748a0aSMark Lord 	 */
119cae5a29dSMark Lord 	TRAN_COAL_CAUSE_LO	= (COAL_REG_BASE + 0x88),
120cae5a29dSMark Lord 	TRAN_COAL_CAUSE_HI	= (COAL_REG_BASE + 0x8c),
1212b748a0aSMark Lord 
122cae5a29dSMark Lord 	SATAHC0_REG_BASE	= 0x20000,
123cae5a29dSMark Lord 	FLASH_CTL		= 0x1046c,
124cae5a29dSMark Lord 	GPIO_PORT_CTL		= 0x104f0,
125cae5a29dSMark Lord 	RESET_CFG		= 0x180d8,
126c6fd2807SJeff Garzik 
127c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
128c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
129c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
130c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
131c6fd2807SJeff Garzik 
132c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
133c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
134c6fd2807SJeff Garzik 
135c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
136c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
137c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
138c6fd2807SJeff Garzik 	 */
139c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
140c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
141da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
142c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
143c6fd2807SJeff Garzik 
144352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
145c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
146352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
147352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
148352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
149c6fd2807SJeff Garzik 
150c6fd2807SJeff Garzik 	/* Host Flags */
151c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
1527bb3c529SSaeed Bishara 
1539cbe056fSSergei Shtylyov 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING,
154ad3aef51SMark Lord 
15591b1a84cSMark Lord 	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
156c6fd2807SJeff Garzik 
15740f21b11SMark Lord 	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
15840f21b11SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
15991b1a84cSMark Lord 
16091b1a84cSMark Lord 	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
161ad3aef51SMark Lord 
162c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
163c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
164c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
165e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
166c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
167c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
168c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
169c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
170c6fd2807SJeff Garzik 
171c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
172c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
173c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
174c6fd2807SJeff Garzik 
175c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
176c6fd2807SJeff Garzik 
177c6fd2807SJeff Garzik 	/* PCI interface registers */
178c6fd2807SJeff Garzik 
179cae5a29dSMark Lord 	MV_PCI_COMMAND		= 0xc00,
180cae5a29dSMark Lord 	MV_PCI_COMMAND_MWRCOM	= (1 << 4),	/* PCI Master Write Combining */
181cae5a29dSMark Lord 	MV_PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
182c6fd2807SJeff Garzik 
183cae5a29dSMark Lord 	PCI_MAIN_CMD_STS	= 0xd30,
184c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
185c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
186c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
187c6fd2807SJeff Garzik 
188cae5a29dSMark Lord 	MV_PCI_MODE		= 0xd00,
1898e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
1908e7decdbSMark Lord 
191c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
192c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
193c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
194c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
195cae5a29dSMark Lord 	MV_PCI_XBAR_TMOUT	= 0x1d04,
196c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
197c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
198c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
199c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
200c6fd2807SJeff Garzik 
201cae5a29dSMark Lord 	PCI_IRQ_CAUSE		= 0x1d58,
202cae5a29dSMark Lord 	PCI_IRQ_MASK		= 0x1d5c,
203c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
204c6fd2807SJeff Garzik 
205cae5a29dSMark Lord 	PCIE_IRQ_CAUSE		= 0x1900,
206cae5a29dSMark Lord 	PCIE_IRQ_MASK		= 0x1910,
207646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
20802a121daSMark Lord 
2097368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
210cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_CAUSE	= 0x1d60,
211cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_MASK	= 0x1d64,
212cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_CAUSE	= 0x20020,
213cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_MASK	= 0x20024,
21440f21b11SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
21540f21b11SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
216c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
217c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
2182b748a0aSMark Lord 	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
2192b748a0aSMark Lord 	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
220c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
22140f21b11SMark Lord 	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
22240f21b11SMark Lord 	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
22340f21b11SMark Lord 	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
22440f21b11SMark Lord 	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
22540f21b11SMark Lord 	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
226c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
227c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
228c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
229c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
230fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
231f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
232c6fd2807SJeff Garzik 
233c6fd2807SJeff Garzik 	/* SATAHC registers */
234cae5a29dSMark Lord 	HC_CFG			= 0x00,
235c6fd2807SJeff Garzik 
236cae5a29dSMark Lord 	HC_IRQ_CAUSE		= 0x14,
237352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
238352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
239c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
240c6fd2807SJeff Garzik 
2412b748a0aSMark Lord 	/*
2422b748a0aSMark Lord 	 * Per-HC (Host-Controller) interrupt coalescing feature.
2432b748a0aSMark Lord 	 * This is present on all chip generations.
2442b748a0aSMark Lord 	 *
2452b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
2462b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
2472b748a0aSMark Lord 	 */
248cae5a29dSMark Lord 	HC_IRQ_COAL_IO_THRESHOLD	= 0x000c,
249cae5a29dSMark Lord 	HC_IRQ_COAL_TIME_THRESHOLD	= 0x0010,
2502b748a0aSMark Lord 
251cae5a29dSMark Lord 	SOC_LED_CTRL		= 0x2c,
252000b344fSMark Lord 	SOC_LED_CTRL_BLINK	= (1 << 0),	/* Active LED blink */
253000b344fSMark Lord 	SOC_LED_CTRL_ACT_PRESENCE = (1 << 2),	/* Multiplex dev presence */
254000b344fSMark Lord 						/*  with dev activity LED */
255000b344fSMark Lord 
256c6fd2807SJeff Garzik 	/* Shadow block registers */
257cae5a29dSMark Lord 	SHD_BLK			= 0x100,
258cae5a29dSMark Lord 	SHD_CTL_AST		= 0x20,		/* ofs from SHD_BLK */
259c6fd2807SJeff Garzik 
260c6fd2807SJeff Garzik 	/* SATA registers */
261cae5a29dSMark Lord 	SATA_STATUS		= 0x300,  /* ctrl, err regs follow status */
262cae5a29dSMark Lord 	SATA_ACTIVE		= 0x350,
263cae5a29dSMark Lord 	FIS_IRQ_CAUSE		= 0x364,
264cae5a29dSMark Lord 	FIS_IRQ_CAUSE_AN	= (1 << 9),	/* async notification */
26517c5aab5SMark Lord 
266cae5a29dSMark Lord 	LTMODE			= 0x30c,	/* requires read-after-write */
26717c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
26817c5aab5SMark Lord 
269cae5a29dSMark Lord 	PHY_MODE2		= 0x330,
270c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
271cae5a29dSMark Lord 
272cae5a29dSMark Lord 	PHY_MODE4		= 0x314,	/* requires read-after-write */
273ba069e37SMark Lord 	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
274ba069e37SMark Lord 	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
275ba069e37SMark Lord 	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
276ba069e37SMark Lord 	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */
277ba069e37SMark Lord 
278cae5a29dSMark Lord 	SATA_IFCTL		= 0x344,
279cae5a29dSMark Lord 	SATA_TESTCTL		= 0x348,
280cae5a29dSMark Lord 	SATA_IFSTAT		= 0x34c,
281cae5a29dSMark Lord 	VENDOR_UNIQUE_FIS	= 0x35c,
28217c5aab5SMark Lord 
283cae5a29dSMark Lord 	FISCFG			= 0x360,
2848e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2858e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
28617c5aab5SMark Lord 
28729b7e43cSMartin Michlmayr 	PHY_MODE9_GEN2		= 0x398,
28829b7e43cSMartin Michlmayr 	PHY_MODE9_GEN1		= 0x39c,
28929b7e43cSMartin Michlmayr 	PHYCFG_OFS		= 0x3a0,	/* only in 65n devices */
29029b7e43cSMartin Michlmayr 
291c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
292cae5a29dSMark Lord 	MV5_LTMODE		= 0x30,
293cae5a29dSMark Lord 	MV5_PHY_CTL		= 0x0C,
294cae5a29dSMark Lord 	SATA_IFCFG		= 0x050,
2959013d64eSLior Amsalem 	LP_PHY_CTL		= 0x058,
2963661aa99SThomas Petazzoni 	LP_PHY_CTL_PIN_PU_PLL   = (1 << 0),
2973661aa99SThomas Petazzoni 	LP_PHY_CTL_PIN_PU_RX    = (1 << 1),
2983661aa99SThomas Petazzoni 	LP_PHY_CTL_PIN_PU_TX    = (1 << 2),
2993661aa99SThomas Petazzoni 	LP_PHY_CTL_GEN_TX_3G    = (1 << 5),
3003661aa99SThomas Petazzoni 	LP_PHY_CTL_GEN_RX_3G    = (1 << 9),
301c6fd2807SJeff Garzik 
302c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
303c6fd2807SJeff Garzik 
304c6fd2807SJeff Garzik 	/* Port registers */
305cae5a29dSMark Lord 	EDMA_CFG		= 0,
3060c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
3070c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
308c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
309c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
310c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
311e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
312e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
313c6fd2807SJeff Garzik 
314cae5a29dSMark Lord 	EDMA_ERR_IRQ_CAUSE	= 0x8,
315cae5a29dSMark Lord 	EDMA_ERR_IRQ_MASK	= 0xc,
3166c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
3176c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
3186c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
3196c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
3206c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
3216c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
322c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
323c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
3246c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
325c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
3266c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
3276c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
3286c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
3296c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
330646a4da5SMark Lord 
3316c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
332646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
333646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
334646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
335646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
336646a4da5SMark Lord 
3376c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
338646a4da5SMark Lord 
3396c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
340646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
341646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
342646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
343646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
344646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
345646a4da5SMark Lord 
3466c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
347646a4da5SMark Lord 
3486c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
349c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
350c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
351646a4da5SMark Lord 
352646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
353646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
354646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
35585afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
356646a4da5SMark Lord 
357bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
358bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
359bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
360bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
361bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
362bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3636c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
364bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
365bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
366bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
367bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
368c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
369c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
370bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
371e12bef50SMark Lord 
372bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
373bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
374bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
375bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
376bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
377bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
378bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3796c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
380bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
381bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
382bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
383c6fd2807SJeff Garzik 
384cae5a29dSMark Lord 	EDMA_REQ_Q_BASE_HI	= 0x10,
385cae5a29dSMark Lord 	EDMA_REQ_Q_IN_PTR	= 0x14,		/* also contains BASE_LO */
386c6fd2807SJeff Garzik 
387cae5a29dSMark Lord 	EDMA_REQ_Q_OUT_PTR	= 0x18,
388c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
389c6fd2807SJeff Garzik 
390cae5a29dSMark Lord 	EDMA_RSP_Q_BASE_HI	= 0x1c,
391cae5a29dSMark Lord 	EDMA_RSP_Q_IN_PTR	= 0x20,
392cae5a29dSMark Lord 	EDMA_RSP_Q_OUT_PTR	= 0x24,		/* also contains BASE_LO */
393c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
394c6fd2807SJeff Garzik 
395cae5a29dSMark Lord 	EDMA_CMD		= 0x28,		/* EDMA command register */
3960ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3970ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3988e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
399c6fd2807SJeff Garzik 
400cae5a29dSMark Lord 	EDMA_STATUS		= 0x30,		/* EDMA engine status */
4018e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
4028e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
4038e7decdbSMark Lord 
404cae5a29dSMark Lord 	EDMA_IORDY_TMOUT	= 0x34,
405cae5a29dSMark Lord 	EDMA_ARB_CFG		= 0x38,
4068e7decdbSMark Lord 
407cae5a29dSMark Lord 	EDMA_HALTCOND		= 0x60,		/* GenIIe halt conditions */
408cae5a29dSMark Lord 	EDMA_UNKNOWN_RSVD	= 0x6C,		/* GenIIe unknown/reserved */
409da14265eSMark Lord 
410cae5a29dSMark Lord 	BMDMA_CMD		= 0x224,	/* bmdma command register */
411cae5a29dSMark Lord 	BMDMA_STATUS		= 0x228,	/* bmdma status register */
412cae5a29dSMark Lord 	BMDMA_PRD_LOW		= 0x22c,	/* bmdma PRD addr 31:0 */
413cae5a29dSMark Lord 	BMDMA_PRD_HIGH		= 0x230,	/* bmdma PRD addr 63:32 */
414da14265eSMark Lord 
415c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
416c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
417c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
418c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
419c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
420c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
4210ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
4220ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
4230ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
42402a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
425616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
4261f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
427000b344fSMark Lord 	MV_HP_QUIRK_LED_BLINK_EN = (1 << 12),	/* is led blinking enabled? */
4289013d64eSLior Amsalem 	MV_HP_FIX_LP_PHY_CTL	= (1 << 13),	/* fix speed in LP_PHY_CTL ? */
429c6fd2807SJeff Garzik 
430c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
4310ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
43272109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
43300f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
43429d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
435d16ab3f6SMark Lord 	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
436c6fd2807SJeff Garzik };
437c6fd2807SJeff Garzik 
438ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
439ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
440c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
4418e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
4421f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
443c6fd2807SJeff Garzik 
44415a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
44515a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
44615a32632SLennert Buytenhek 
447c6fd2807SJeff Garzik enum {
448baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
449baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
450baf14aa1SJeff Garzik 	 */
451baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
452c6fd2807SJeff Garzik 
4530ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
4540ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
4550ea9e179SJeff Garzik 	 */
456c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
457c6fd2807SJeff Garzik 
4580ea9e179SJeff Garzik 	/* ditto, for response queue */
459c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
460c6fd2807SJeff Garzik };
461c6fd2807SJeff Garzik 
462c6fd2807SJeff Garzik enum chip_type {
463c6fd2807SJeff Garzik 	chip_504x,
464c6fd2807SJeff Garzik 	chip_508x,
465c6fd2807SJeff Garzik 	chip_5080,
466c6fd2807SJeff Garzik 	chip_604x,
467c6fd2807SJeff Garzik 	chip_608x,
468c6fd2807SJeff Garzik 	chip_6042,
469c6fd2807SJeff Garzik 	chip_7042,
470f351b2d6SSaeed Bishara 	chip_soc,
471c6fd2807SJeff Garzik };
472c6fd2807SJeff Garzik 
473c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
474c6fd2807SJeff Garzik struct mv_crqb {
475c6fd2807SJeff Garzik 	__le32			sg_addr;
476c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
477c6fd2807SJeff Garzik 	__le16			ctrl_flags;
478c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
479c6fd2807SJeff Garzik };
480c6fd2807SJeff Garzik 
481c6fd2807SJeff Garzik struct mv_crqb_iie {
482c6fd2807SJeff Garzik 	__le32			addr;
483c6fd2807SJeff Garzik 	__le32			addr_hi;
484c6fd2807SJeff Garzik 	__le32			flags;
485c6fd2807SJeff Garzik 	__le32			len;
486c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
487c6fd2807SJeff Garzik };
488c6fd2807SJeff Garzik 
489c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
490c6fd2807SJeff Garzik struct mv_crpb {
491c6fd2807SJeff Garzik 	__le16			id;
492c6fd2807SJeff Garzik 	__le16			flags;
493c6fd2807SJeff Garzik 	__le32			tmstmp;
494c6fd2807SJeff Garzik };
495c6fd2807SJeff Garzik 
496c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
497c6fd2807SJeff Garzik struct mv_sg {
498c6fd2807SJeff Garzik 	__le32			addr;
499c6fd2807SJeff Garzik 	__le32			flags_size;
500c6fd2807SJeff Garzik 	__le32			addr_hi;
501c6fd2807SJeff Garzik 	__le32			reserved;
502c6fd2807SJeff Garzik };
503c6fd2807SJeff Garzik 
50408da1759SMark Lord /*
50508da1759SMark Lord  * We keep a local cache of a few frequently accessed port
50608da1759SMark Lord  * registers here, to avoid having to read them (very slow)
50708da1759SMark Lord  * when switching between EDMA and non-EDMA modes.
50808da1759SMark Lord  */
50908da1759SMark Lord struct mv_cached_regs {
51008da1759SMark Lord 	u32			fiscfg;
51108da1759SMark Lord 	u32			ltmode;
51208da1759SMark Lord 	u32			haltcond;
513c01e8a23SMark Lord 	u32			unknown_rsvd;
51408da1759SMark Lord };
51508da1759SMark Lord 
516c6fd2807SJeff Garzik struct mv_port_priv {
517c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
518c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
519c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
520c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
521eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
522eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
523bdd4dddeSJeff Garzik 
524bdd4dddeSJeff Garzik 	unsigned int		req_idx;
525bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
526bdd4dddeSJeff Garzik 
527c6fd2807SJeff Garzik 	u32			pp_flags;
52808da1759SMark Lord 	struct mv_cached_regs	cached;
52929d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
530c6fd2807SJeff Garzik };
531c6fd2807SJeff Garzik 
532c6fd2807SJeff Garzik struct mv_port_signal {
533c6fd2807SJeff Garzik 	u32			amps;
534c6fd2807SJeff Garzik 	u32			pre;
535c6fd2807SJeff Garzik };
536c6fd2807SJeff Garzik 
53702a121daSMark Lord struct mv_host_priv {
53802a121daSMark Lord 	u32			hp_flags;
5391bfeff03SSaeed Bishara 	unsigned int 		board_idx;
54096e2c487SMark Lord 	u32			main_irq_mask;
54102a121daSMark Lord 	struct mv_port_signal	signal[8];
54202a121daSMark Lord 	const struct mv_hw_ops	*ops;
543f351b2d6SSaeed Bishara 	int			n_ports;
544f351b2d6SSaeed Bishara 	void __iomem		*base;
5457368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
5467368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
547cae5a29dSMark Lord 	u32			irq_cause_offset;
548cae5a29dSMark Lord 	u32			irq_mask_offset;
54902a121daSMark Lord 	u32			unmask_all_irqs;
550c77a2f4eSSaeed Bishara 
551e0067f0bSEzequiel Garcia 	/*
552e0067f0bSEzequiel Garcia 	 * Needed on some devices that require their clocks to be enabled.
553e0067f0bSEzequiel Garcia 	 * These are optional: if the platform device does not have any
554e0067f0bSEzequiel Garcia 	 * clocks, they won't be used.  Also, if the underlying hardware
555e0067f0bSEzequiel Garcia 	 * does not support the common clock framework (CONFIG_HAVE_CLK=n),
556e0067f0bSEzequiel Garcia 	 * all the clock operations become no-ops (see clk.h).
557e0067f0bSEzequiel Garcia 	 */
558c77a2f4eSSaeed Bishara 	struct clk		*clk;
559eee98990SAndrew Lunn 	struct clk              **port_clks;
560da2fa9baSMark Lord 	/*
561b7db4f2eSAndrew Lunn 	 * Some devices have a SATA PHY which can be enabled/disabled
562b7db4f2eSAndrew Lunn 	 * in order to save power. These are optional: if the platform
563b7db4f2eSAndrew Lunn 	 * devices does not have any phy, they won't be used.
564b7db4f2eSAndrew Lunn 	 */
565b7db4f2eSAndrew Lunn 	struct phy		**port_phys;
566b7db4f2eSAndrew Lunn 	/*
567da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
568da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
569da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
570da2fa9baSMark Lord 	 */
571da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
572da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
573da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
57402a121daSMark Lord };
57502a121daSMark Lord 
576c6fd2807SJeff Garzik struct mv_hw_ops {
577c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
578c6fd2807SJeff Garzik 			   unsigned int port);
579c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
580c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
581c6fd2807SJeff Garzik 			   void __iomem *mmio);
582c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
583c6fd2807SJeff Garzik 			unsigned int n_hc);
584c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
5857bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
586c6fd2807SJeff Garzik };
587c6fd2807SJeff Garzik 
58882ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
58982ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
59082ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
59182ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
592c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
593c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
5943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
59595364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep(struct ata_queued_cmd *qc);
59695364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep_iie(struct ata_queued_cmd *qc);
597c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
598a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
599a1efdabaSTejun Heo 			unsigned long deadline);
600bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
601bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
602f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
603c6fd2807SJeff Garzik 
604c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
605c6fd2807SJeff Garzik 			   unsigned int port);
606c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
607c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
608c6fd2807SJeff Garzik 			   void __iomem *mmio);
609c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
610c6fd2807SJeff Garzik 			unsigned int n_hc);
611c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
6127bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
613c6fd2807SJeff Garzik 
614c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
615c6fd2807SJeff Garzik 			   unsigned int port);
616c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
617c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
618c6fd2807SJeff Garzik 			   void __iomem *mmio);
619c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
620c6fd2807SJeff Garzik 			unsigned int n_hc);
621c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
622f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
623f351b2d6SSaeed Bishara 				      void __iomem *mmio);
624f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
625f351b2d6SSaeed Bishara 				      void __iomem *mmio);
626f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
627f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
628f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
629f351b2d6SSaeed Bishara 				      void __iomem *mmio);
630f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
63129b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
63229b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port);
6337bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
634e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
635c6fd2807SJeff Garzik 			     unsigned int port_no);
636e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
637b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
63800b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
639c6fd2807SJeff Garzik 
640e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
641e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
642e49856d8SMark Lord 				unsigned long deadline);
643e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
644e49856d8SMark Lord 				unsigned long deadline);
64529d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
6464c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
6474c299ca3SMark Lord 					struct mv_port_priv *pp);
648c6fd2807SJeff Garzik 
649da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap);
650da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
651da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc);
652da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc);
653da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc);
654da14265eSMark Lord static u8   mv_bmdma_status(struct ata_port *ap);
655d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap);
656da14265eSMark Lord 
657eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
658eb73d558SMark Lord  * because we have to allow room for worst case splitting of
659eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
660eb73d558SMark Lord  */
66113b74085SAndrew Lunn #ifdef CONFIG_PCI
662c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
66368d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
664baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
665c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
666c5d3e45aSJeff Garzik };
66713b74085SAndrew Lunn #endif
668c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
669e75f41a9SLee Jones 	__ATA_BASE_SHT(DRV_NAME),
670138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
671baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
672c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
673e75f41a9SLee Jones 	.sdev_attrs             = ata_ncq_sdev_attrs,
674e75f41a9SLee Jones 	.change_queue_depth	= ata_scsi_change_queue_depth,
675e75f41a9SLee Jones 	.tag_alloc_policy	= BLK_TAG_ALLOC_RR,
676e75f41a9SLee Jones 	.slave_configure	= ata_scsi_slave_config
677c6fd2807SJeff Garzik };
678c6fd2807SJeff Garzik 
679029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
680029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
681c6fd2807SJeff Garzik 
682c96f1732SAlan Cox 	.lost_interrupt		= ATA_OP_NULL,
683c96f1732SAlan Cox 
6843e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
685c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
686c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
687c6fd2807SJeff Garzik 
688bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
689bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
690a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
691bdd4dddeSJeff Garzik 
692c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
693c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
694c6fd2807SJeff Garzik 
695c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
696c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
697c6fd2807SJeff Garzik };
698c6fd2807SJeff Garzik 
699029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
7008930ff25STejun Heo 	.inherits		= &ata_bmdma_port_ops,
701c6fd2807SJeff Garzik 
7028930ff25STejun Heo 	.lost_interrupt		= ATA_OP_NULL,
7038930ff25STejun Heo 
7048930ff25STejun Heo 	.qc_defer		= mv_qc_defer,
7058930ff25STejun Heo 	.qc_prep		= mv_qc_prep,
7068930ff25STejun Heo 	.qc_issue		= mv_qc_issue,
7078930ff25STejun Heo 
7088930ff25STejun Heo 	.dev_config             = mv6_dev_config,
7098930ff25STejun Heo 
7108930ff25STejun Heo 	.freeze			= mv_eh_freeze,
7118930ff25STejun Heo 	.thaw			= mv_eh_thaw,
7128930ff25STejun Heo 	.hardreset		= mv_hardreset,
7138930ff25STejun Heo 	.softreset		= mv_softreset,
714e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
715e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
71629d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
717da14265eSMark Lord 
7188930ff25STejun Heo 	.scr_read		= mv_scr_read,
7198930ff25STejun Heo 	.scr_write		= mv_scr_write,
7208930ff25STejun Heo 
721d16ab3f6SMark Lord 	.sff_check_status	= mv_sff_check_status,
722da14265eSMark Lord 	.sff_irq_clear		= mv_sff_irq_clear,
723da14265eSMark Lord 	.check_atapi_dma	= mv_check_atapi_dma,
724da14265eSMark Lord 	.bmdma_setup		= mv_bmdma_setup,
725da14265eSMark Lord 	.bmdma_start		= mv_bmdma_start,
726da14265eSMark Lord 	.bmdma_stop		= mv_bmdma_stop,
727da14265eSMark Lord 	.bmdma_status		= mv_bmdma_status,
7288930ff25STejun Heo 
7298930ff25STejun Heo 	.port_start		= mv_port_start,
7308930ff25STejun Heo 	.port_stop		= mv_port_stop,
731c6fd2807SJeff Garzik };
732c6fd2807SJeff Garzik 
733029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
734029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
735029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
736c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
737c6fd2807SJeff Garzik };
738c6fd2807SJeff Garzik 
739c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
740c6fd2807SJeff Garzik 	{  /* chip_504x */
74191b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS,
742c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
743bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
744c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
745c6fd2807SJeff Garzik 	},
746c6fd2807SJeff Garzik 	{  /* chip_508x */
74791b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
748c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
749bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
750c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
751c6fd2807SJeff Garzik 	},
752c6fd2807SJeff Garzik 	{  /* chip_5080 */
75391b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
754c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
755bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
756c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
757c6fd2807SJeff Garzik 	},
758c6fd2807SJeff Garzik 	{  /* chip_604x */
75991b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS,
760c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
761bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
762c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
763c6fd2807SJeff Garzik 	},
764c6fd2807SJeff Garzik 	{  /* chip_608x */
76591b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
766c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
767bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
768c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
769c6fd2807SJeff Garzik 	},
770c6fd2807SJeff Garzik 	{  /* chip_6042 */
77191b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
772c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
773bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
774c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
775c6fd2807SJeff Garzik 	},
776c6fd2807SJeff Garzik 	{  /* chip_7042 */
77791b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
778c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
779bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
780c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
781c6fd2807SJeff Garzik 	},
782f351b2d6SSaeed Bishara 	{  /* chip_soc */
78391b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
784c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
785f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
786f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
787f351b2d6SSaeed Bishara 	},
788c6fd2807SJeff Garzik };
789c6fd2807SJeff Garzik 
790c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
7912d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
7922d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
7932d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
7942d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
79546c5784cSMark Lord 	/* RocketRAID 1720/174x have different identifiers */
79646c5784cSMark Lord 	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
7974462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
7984462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
799c6fd2807SJeff Garzik 
8002d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
8012d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
8022d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
8032d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
8042d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
805c6fd2807SJeff Garzik 
8062d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
8072d2744fcSJeff Garzik 
808d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
809d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
810d9f9c6bcSFlorian Attenberger 
81102a121daSMark Lord 	/* Marvell 7042 support */
8126a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
8136a3d586dSMorrison, Tom 
81402a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
81502a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
81602a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
81702a121daSMark Lord 
818c6fd2807SJeff Garzik 	{ }			/* terminate list */
819c6fd2807SJeff Garzik };
820c6fd2807SJeff Garzik 
821c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
822c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
823c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
824c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
825c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
826c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
827c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
828c6fd2807SJeff Garzik };
829c6fd2807SJeff Garzik 
830c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
831c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
832c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
833c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
834c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
835c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
836c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
837c6fd2807SJeff Garzik };
838c6fd2807SJeff Garzik 
839f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
840f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
841f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
842f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
843f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
844f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
845f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
846f351b2d6SSaeed Bishara };
847f351b2d6SSaeed Bishara 
84829b7e43cSMartin Michlmayr static const struct mv_hw_ops mv_soc_65n_ops = {
84929b7e43cSMartin Michlmayr 	.phy_errata		= mv_soc_65n_phy_errata,
85029b7e43cSMartin Michlmayr 	.enable_leds		= mv_soc_enable_leds,
85129b7e43cSMartin Michlmayr 	.reset_hc		= mv_soc_reset_hc,
85229b7e43cSMartin Michlmayr 	.reset_flash		= mv_soc_reset_flash,
85329b7e43cSMartin Michlmayr 	.reset_bus		= mv_soc_reset_bus,
85429b7e43cSMartin Michlmayr };
85529b7e43cSMartin Michlmayr 
856c6fd2807SJeff Garzik /*
857c6fd2807SJeff Garzik  * Functions
858c6fd2807SJeff Garzik  */
859c6fd2807SJeff Garzik 
860c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
861c6fd2807SJeff Garzik {
862c6fd2807SJeff Garzik 	writel(data, addr);
863c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
864c6fd2807SJeff Garzik }
865c6fd2807SJeff Garzik 
866c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
867c6fd2807SJeff Garzik {
868c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
869c6fd2807SJeff Garzik }
870c6fd2807SJeff Garzik 
871c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
872c6fd2807SJeff Garzik {
873c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
874c6fd2807SJeff Garzik }
875c6fd2807SJeff Garzik 
8761cfd19aeSMark Lord /*
8771cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
8781cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
8791cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
8801cfd19aeSMark Lord  *
8811cfd19aeSMark Lord  * port is the sole input, in range 0..7.
8827368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
8837368f919SMark Lord  * hardport is the other output, in range 0..3.
8841cfd19aeSMark Lord  *
8851cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
8861cfd19aeSMark Lord  */
8871cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
8881cfd19aeSMark Lord {								\
8891cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
8901cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
8911cfd19aeSMark Lord 	shift   += hardport * 2;				\
8921cfd19aeSMark Lord }
8931cfd19aeSMark Lord 
894352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
895352fab70SMark Lord {
896cae5a29dSMark Lord 	return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
897352fab70SMark Lord }
898352fab70SMark Lord 
899c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
900c6fd2807SJeff Garzik 						 unsigned int port)
901c6fd2807SJeff Garzik {
902c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
903c6fd2807SJeff Garzik }
904c6fd2807SJeff Garzik 
905c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
906c6fd2807SJeff Garzik {
907c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
908c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
909c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
910c6fd2807SJeff Garzik }
911c6fd2807SJeff Garzik 
912e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
913e12bef50SMark Lord {
914e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
915e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
916e12bef50SMark Lord 
917e12bef50SMark Lord 	return hc_mmio + ofs;
918e12bef50SMark Lord }
919e12bef50SMark Lord 
920f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
921f351b2d6SSaeed Bishara {
922f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
923f351b2d6SSaeed Bishara 	return hpriv->base;
924f351b2d6SSaeed Bishara }
925f351b2d6SSaeed Bishara 
926c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
927c6fd2807SJeff Garzik {
928f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
929c6fd2807SJeff Garzik }
930c6fd2807SJeff Garzik 
931cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
932c6fd2807SJeff Garzik {
933cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
934c6fd2807SJeff Garzik }
935c6fd2807SJeff Garzik 
93608da1759SMark Lord /**
93708da1759SMark Lord  *      mv_save_cached_regs - (re-)initialize cached port registers
93808da1759SMark Lord  *      @ap: the port whose registers we are caching
93908da1759SMark Lord  *
94008da1759SMark Lord  *	Initialize the local cache of port registers,
94108da1759SMark Lord  *	so that reading them over and over again can
94208da1759SMark Lord  *	be avoided on the hotter paths of this driver.
94308da1759SMark Lord  *	This saves a few microseconds each time we switch
94408da1759SMark Lord  *	to/from EDMA mode to perform (eg.) a drive cache flush.
94508da1759SMark Lord  */
94608da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap)
94708da1759SMark Lord {
94808da1759SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
94908da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
95008da1759SMark Lord 
951cae5a29dSMark Lord 	pp->cached.fiscfg = readl(port_mmio + FISCFG);
952cae5a29dSMark Lord 	pp->cached.ltmode = readl(port_mmio + LTMODE);
953cae5a29dSMark Lord 	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
954cae5a29dSMark Lord 	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
95508da1759SMark Lord }
95608da1759SMark Lord 
95708da1759SMark Lord /**
95808da1759SMark Lord  *      mv_write_cached_reg - write to a cached port register
95908da1759SMark Lord  *      @addr: hardware address of the register
96008da1759SMark Lord  *      @old: pointer to cached value of the register
96108da1759SMark Lord  *      @new: new value for the register
96208da1759SMark Lord  *
96308da1759SMark Lord  *	Write a new value to a cached register,
96408da1759SMark Lord  *	but only if the value is different from before.
96508da1759SMark Lord  */
96608da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
96708da1759SMark Lord {
96808da1759SMark Lord 	if (new != *old) {
96912f3b6d7SMark Lord 		unsigned long laddr;
97008da1759SMark Lord 		*old = new;
97112f3b6d7SMark Lord 		/*
97212f3b6d7SMark Lord 		 * Workaround for 88SX60x1-B2 FEr SATA#13:
97312f3b6d7SMark Lord 		 * Read-after-write is needed to prevent generating 64-bit
97412f3b6d7SMark Lord 		 * write cycles on the PCI bus for SATA interface registers
97512f3b6d7SMark Lord 		 * at offsets ending in 0x4 or 0xc.
97612f3b6d7SMark Lord 		 *
97712f3b6d7SMark Lord 		 * Looks like a lot of fuss, but it avoids an unnecessary
97812f3b6d7SMark Lord 		 * +1 usec read-after-write delay for unaffected registers.
97912f3b6d7SMark Lord 		 */
98076bf3441SBen Dooks 		laddr = (unsigned long)addr & 0xffff;
98112f3b6d7SMark Lord 		if (laddr >= 0x300 && laddr <= 0x33c) {
98212f3b6d7SMark Lord 			laddr &= 0x000f;
98312f3b6d7SMark Lord 			if (laddr == 0x4 || laddr == 0xc) {
98412f3b6d7SMark Lord 				writelfl(new, addr); /* read after write */
98512f3b6d7SMark Lord 				return;
98612f3b6d7SMark Lord 			}
98712f3b6d7SMark Lord 		}
98812f3b6d7SMark Lord 		writel(new, addr); /* unaffected by the errata */
98908da1759SMark Lord 	}
99008da1759SMark Lord }
99108da1759SMark Lord 
992c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
993c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
994c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
995c5d3e45aSJeff Garzik {
996bdd4dddeSJeff Garzik 	u32 index;
997bdd4dddeSJeff Garzik 
998c5d3e45aSJeff Garzik 	/*
999c5d3e45aSJeff Garzik 	 * initialize request queue
1000c5d3e45aSJeff Garzik 	 */
1001fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
1002fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1003bdd4dddeSJeff Garzik 
1004c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
1005cae5a29dSMark Lord 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
1006bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
1007cae5a29dSMark Lord 		 port_mmio + EDMA_REQ_Q_IN_PTR);
1008cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
1009c5d3e45aSJeff Garzik 
1010c5d3e45aSJeff Garzik 	/*
1011c5d3e45aSJeff Garzik 	 * initialize response queue
1012c5d3e45aSJeff Garzik 	 */
1013fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
1014fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
1015bdd4dddeSJeff Garzik 
1016c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
1017cae5a29dSMark Lord 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
1018cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
1019bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
1020cae5a29dSMark Lord 		 port_mmio + EDMA_RSP_Q_OUT_PTR);
1021c5d3e45aSJeff Garzik }
1022c5d3e45aSJeff Garzik 
10232b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
10242b748a0aSMark Lord {
10252b748a0aSMark Lord 	/*
10262b748a0aSMark Lord 	 * When writing to the main_irq_mask in hardware,
10272b748a0aSMark Lord 	 * we must ensure exclusivity between the interrupt coalescing bits
10282b748a0aSMark Lord 	 * and the corresponding individual port DONE_IRQ bits.
10292b748a0aSMark Lord 	 *
10302b748a0aSMark Lord 	 * Note that this register is really an "IRQ enable" register,
10312b748a0aSMark Lord 	 * not an "IRQ mask" register as Marvell's naming might suggest.
10322b748a0aSMark Lord 	 */
10332b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
10342b748a0aSMark Lord 		mask &= ~DONE_IRQ_0_3;
10352b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
10362b748a0aSMark Lord 		mask &= ~DONE_IRQ_4_7;
10372b748a0aSMark Lord 	writelfl(mask, hpriv->main_irq_mask_addr);
10382b748a0aSMark Lord }
10392b748a0aSMark Lord 
1040c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
1041c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
1042c4de573bSMark Lord {
1043c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1044c4de573bSMark Lord 	u32 old_mask, new_mask;
1045c4de573bSMark Lord 
104696e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
1047c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
104896e2c487SMark Lord 	if (new_mask != old_mask) {
104996e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
10502b748a0aSMark Lord 		mv_write_main_irq_mask(new_mask, hpriv);
1051c4de573bSMark Lord 	}
105296e2c487SMark Lord }
1053c4de573bSMark Lord 
1054c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
1055c4de573bSMark Lord 				     unsigned int port_bits)
1056c4de573bSMark Lord {
1057c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
1058c4de573bSMark Lord 	u32 disable_bits, enable_bits;
1059c4de573bSMark Lord 
1060c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
1061c4de573bSMark Lord 
1062c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
1063c4de573bSMark Lord 	enable_bits  = port_bits << shift;
1064c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
1065c4de573bSMark Lord }
1066c4de573bSMark Lord 
106700b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
106800b81235SMark Lord 					  void __iomem *port_mmio,
106900b81235SMark Lord 					  unsigned int port_irqs)
1070c6fd2807SJeff Garzik {
10710c58912eSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1072352fab70SMark Lord 	int hardport = mv_hardport_from_port(ap->port_no);
10730c58912eSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(
1074b0bccb18SMark Lord 				mv_host_base(ap->host), ap->port_no);
1075cae6edc3SMark Lord 	u32 hc_irq_cause;
10760c58912eSMark Lord 
1077bdd4dddeSJeff Garzik 	/* clear EDMA event indicators, if any */
1078cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
1079bdd4dddeSJeff Garzik 
1080cae6edc3SMark Lord 	/* clear pending irq events */
1081cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1082cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
10830c58912eSMark Lord 
10840c58912eSMark Lord 	/* clear FIS IRQ Cause */
1085e4006077SMark Lord 	if (IS_GEN_IIE(hpriv))
1086cae5a29dSMark Lord 		writelfl(0, port_mmio + FIS_IRQ_CAUSE);
10870c58912eSMark Lord 
108800b81235SMark Lord 	mv_enable_port_irqs(ap, port_irqs);
108900b81235SMark Lord }
109000b81235SMark Lord 
10912b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host,
10922b748a0aSMark Lord 				  unsigned int count, unsigned int usecs)
10932b748a0aSMark Lord {
10942b748a0aSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
10952b748a0aSMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
10962b748a0aSMark Lord 	u32 coal_enable = 0;
10972b748a0aSMark Lord 	unsigned long flags;
10986abf4678SMark Lord 	unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
10992b748a0aSMark Lord 	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
11002b748a0aSMark Lord 							ALL_PORTS_COAL_DONE;
11012b748a0aSMark Lord 
11022b748a0aSMark Lord 	/* Disable IRQ coalescing if either threshold is zero */
11032b748a0aSMark Lord 	if (!usecs || !count) {
11042b748a0aSMark Lord 		clks = count = 0;
11052b748a0aSMark Lord 	} else {
11062b748a0aSMark Lord 		/* Respect maximum limits of the hardware */
11072b748a0aSMark Lord 		clks = usecs * COAL_CLOCKS_PER_USEC;
11082b748a0aSMark Lord 		if (clks > MAX_COAL_TIME_THRESHOLD)
11092b748a0aSMark Lord 			clks = MAX_COAL_TIME_THRESHOLD;
11102b748a0aSMark Lord 		if (count > MAX_COAL_IO_COUNT)
11112b748a0aSMark Lord 			count = MAX_COAL_IO_COUNT;
11122b748a0aSMark Lord 	}
11132b748a0aSMark Lord 
11142b748a0aSMark Lord 	spin_lock_irqsave(&host->lock, flags);
11156abf4678SMark Lord 	mv_set_main_irq_mask(host, coal_disable, 0);
11162b748a0aSMark Lord 
11176abf4678SMark Lord 	if (is_dual_hc && !IS_GEN_I(hpriv)) {
11182b748a0aSMark Lord 		/*
11196abf4678SMark Lord 		 * GEN_II/GEN_IIE with dual host controllers:
11206abf4678SMark Lord 		 * one set of global thresholds for the entire chip.
11212b748a0aSMark Lord 		 */
1122cae5a29dSMark Lord 		writel(clks,  mmio + IRQ_COAL_TIME_THRESHOLD);
1123cae5a29dSMark Lord 		writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
11242b748a0aSMark Lord 		/* clear leftover coal IRQ bit */
1125cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
11266abf4678SMark Lord 		if (count)
11272b748a0aSMark Lord 			coal_enable = ALL_PORTS_COAL_DONE;
11286abf4678SMark Lord 		clks = count = 0; /* force clearing of regular regs below */
11292b748a0aSMark Lord 	}
11306abf4678SMark Lord 
11312b748a0aSMark Lord 	/*
11322b748a0aSMark Lord 	 * All chips: independent thresholds for each HC on the chip.
11332b748a0aSMark Lord 	 */
11342b748a0aSMark Lord 	hc_mmio = mv_hc_base_from_port(mmio, 0);
1135cae5a29dSMark Lord 	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1136cae5a29dSMark Lord 	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1137cae5a29dSMark Lord 	writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11386abf4678SMark Lord 	if (count)
11392b748a0aSMark Lord 		coal_enable |= PORTS_0_3_COAL_DONE;
11406abf4678SMark Lord 	if (is_dual_hc) {
11412b748a0aSMark Lord 		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
1142cae5a29dSMark Lord 		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1143cae5a29dSMark Lord 		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1144cae5a29dSMark Lord 		writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11456abf4678SMark Lord 		if (count)
11462b748a0aSMark Lord 			coal_enable |= PORTS_4_7_COAL_DONE;
11472b748a0aSMark Lord 	}
11482b748a0aSMark Lord 
11496abf4678SMark Lord 	mv_set_main_irq_mask(host, 0, coal_enable);
11502b748a0aSMark Lord 	spin_unlock_irqrestore(&host->lock, flags);
11512b748a0aSMark Lord }
11522b748a0aSMark Lord 
1153f3a23c2cSLee Jones /*
115400b81235SMark Lord  *      mv_start_edma - Enable eDMA engine
115500b81235SMark Lord  *      @pp: port private data
115600b81235SMark Lord  *
115700b81235SMark Lord  *      Verify the local cache of the eDMA state is accurate with a
115800b81235SMark Lord  *      WARN_ON.
115900b81235SMark Lord  *
116000b81235SMark Lord  *      LOCKING:
116100b81235SMark Lord  *      Inherited from caller.
116200b81235SMark Lord  */
116300b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
116400b81235SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
116500b81235SMark Lord {
116600b81235SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
116700b81235SMark Lord 
116800b81235SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
116900b81235SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
117000b81235SMark Lord 		if (want_ncq != using_ncq)
117100b81235SMark Lord 			mv_stop_edma(ap);
117200b81235SMark Lord 	}
117300b81235SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
117400b81235SMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
117500b81235SMark Lord 
117600b81235SMark Lord 		mv_edma_cfg(ap, want_ncq, 1);
117700b81235SMark Lord 
1178f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
117900b81235SMark Lord 		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1180bdd4dddeSJeff Garzik 
1181cae5a29dSMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD);
1182c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1183c6fd2807SJeff Garzik 	}
1184c6fd2807SJeff Garzik }
1185c6fd2807SJeff Garzik 
11869b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
11879b2c4e0bSMark Lord {
11889b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
11899b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
11909b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
11919b2c4e0bSMark Lord 	int i;
11929b2c4e0bSMark Lord 
11939b2c4e0bSMark Lord 	/*
11949b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
1195c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
1196c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
1197c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
1198c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
11999b2c4e0bSMark Lord 	 */
12009b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
1201cae5a29dSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS);
12029b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
12039b2c4e0bSMark Lord 			break;
12049b2c4e0bSMark Lord 		udelay(per_loop);
12059b2c4e0bSMark Lord 	}
1206a9a79dfeSJoe Perches 	/* ata_port_info(ap, "%s: %u+ usecs\n", __func__, i); */
12079b2c4e0bSMark Lord }
12089b2c4e0bSMark Lord 
1209c6fd2807SJeff Garzik /**
1210e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
1211b562468cSMark Lord  *      @port_mmio: io base address
1212c6fd2807SJeff Garzik  *
1213c6fd2807SJeff Garzik  *      LOCKING:
1214c6fd2807SJeff Garzik  *      Inherited from caller.
1215c6fd2807SJeff Garzik  */
1216b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
1217c6fd2807SJeff Garzik {
1218b562468cSMark Lord 	int i;
1219c6fd2807SJeff Garzik 
1220b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
1221cae5a29dSMark Lord 	writelfl(EDMA_DS, port_mmio + EDMA_CMD);
1222c6fd2807SJeff Garzik 
1223b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
1224b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
1225cae5a29dSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD);
12264537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
1227b562468cSMark Lord 			return 0;
1228b562468cSMark Lord 		udelay(10);
1229c6fd2807SJeff Garzik 	}
1230b562468cSMark Lord 	return -EIO;
1231c6fd2807SJeff Garzik }
1232c6fd2807SJeff Garzik 
1233e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
1234c6fd2807SJeff Garzik {
1235c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1236c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
123766e57a2cSMark Lord 	int err = 0;
1238c6fd2807SJeff Garzik 
1239b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1240b562468cSMark Lord 		return 0;
1241c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
12429b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
1243b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
1244a9a79dfeSJoe Perches 		ata_port_err(ap, "Unable to stop eDMA\n");
124566e57a2cSMark Lord 		err = -EIO;
1246c6fd2807SJeff Garzik 	}
124766e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
124866e57a2cSMark Lord 	return err;
12490ea9e179SJeff Garzik }
12500ea9e179SJeff Garzik 
1251c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1252c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
1253c6fd2807SJeff Garzik {
1254c6fd2807SJeff Garzik 	int b, w;
1255c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1256c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
1257c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1258c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
1259c6fd2807SJeff Garzik 			b += sizeof(u32);
1260c6fd2807SJeff Garzik 		}
1261c6fd2807SJeff Garzik 		printk("\n");
1262c6fd2807SJeff Garzik 	}
1263c6fd2807SJeff Garzik }
1264c6fd2807SJeff Garzik #endif
126513b74085SAndrew Lunn #if defined(ATA_DEBUG) || defined(CONFIG_PCI)
1266c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1267c6fd2807SJeff Garzik {
1268c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1269c6fd2807SJeff Garzik 	int b, w;
1270c6fd2807SJeff Garzik 	u32 dw;
1271c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1272c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1273c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1274c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1275c6fd2807SJeff Garzik 			printk("%08x ", dw);
1276c6fd2807SJeff Garzik 			b += sizeof(u32);
1277c6fd2807SJeff Garzik 		}
1278c6fd2807SJeff Garzik 		printk("\n");
1279c6fd2807SJeff Garzik 	}
1280c6fd2807SJeff Garzik #endif
1281c6fd2807SJeff Garzik }
128213b74085SAndrew Lunn #endif
1283c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1284c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1285c6fd2807SJeff Garzik {
1286c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1287c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1288c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1289c6fd2807SJeff Garzik 	void __iomem *port_base;
1290c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1291c6fd2807SJeff Garzik 
1292c6fd2807SJeff Garzik 	if (0 > port) {
1293c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1294c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1295c6fd2807SJeff Garzik 		num_hcs = 2;
1296c6fd2807SJeff Garzik 	} else {
1297c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1298c6fd2807SJeff Garzik 		start_port = port;
1299c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1300c6fd2807SJeff Garzik 	}
1301c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1302c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1303c6fd2807SJeff Garzik 
1304c6fd2807SJeff Garzik 	if (NULL != pdev) {
1305c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1306c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1307c6fd2807SJeff Garzik 	}
1308c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1309c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1310c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1311c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1312c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1313c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1314c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1315c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1316c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1317c6fd2807SJeff Garzik 	}
1318c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1319c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1320c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1321c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1322c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1323c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1324c6fd2807SJeff Garzik 	}
1325c6fd2807SJeff Garzik #endif
1326c6fd2807SJeff Garzik }
1327c6fd2807SJeff Garzik 
1328c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1329c6fd2807SJeff Garzik {
1330c6fd2807SJeff Garzik 	unsigned int ofs;
1331c6fd2807SJeff Garzik 
1332c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1333c6fd2807SJeff Garzik 	case SCR_STATUS:
1334c6fd2807SJeff Garzik 	case SCR_CONTROL:
1335c6fd2807SJeff Garzik 	case SCR_ERROR:
1336cae5a29dSMark Lord 		ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
1337c6fd2807SJeff Garzik 		break;
1338c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1339cae5a29dSMark Lord 		ofs = SATA_ACTIVE;   /* active is not with the others */
1340c6fd2807SJeff Garzik 		break;
1341c6fd2807SJeff Garzik 	default:
1342c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1343c6fd2807SJeff Garzik 		break;
1344c6fd2807SJeff Garzik 	}
1345c6fd2807SJeff Garzik 	return ofs;
1346c6fd2807SJeff Garzik }
1347c6fd2807SJeff Garzik 
134882ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1349c6fd2807SJeff Garzik {
1350c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1351c6fd2807SJeff Garzik 
1352da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
135382ef04fbSTejun Heo 		*val = readl(mv_ap_base(link->ap) + ofs);
1354da3dbb17STejun Heo 		return 0;
1355da3dbb17STejun Heo 	} else
1356da3dbb17STejun Heo 		return -EINVAL;
1357c6fd2807SJeff Garzik }
1358c6fd2807SJeff Garzik 
135982ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1360c6fd2807SJeff Garzik {
1361c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1362c6fd2807SJeff Garzik 
1363da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
136420091773SMark Lord 		void __iomem *addr = mv_ap_base(link->ap) + ofs;
13659013d64eSLior Amsalem 		struct mv_host_priv *hpriv = link->ap->host->private_data;
136620091773SMark Lord 		if (sc_reg_in == SCR_CONTROL) {
136720091773SMark Lord 			/*
136820091773SMark Lord 			 * Workaround for 88SX60x1 FEr SATA#26:
136920091773SMark Lord 			 *
137025985edcSLucas De Marchi 			 * COMRESETs have to take care not to accidentally
137120091773SMark Lord 			 * put the drive to sleep when writing SCR_CONTROL.
137220091773SMark Lord 			 * Setting bits 12..15 prevents this problem.
137320091773SMark Lord 			 *
137420091773SMark Lord 			 * So if we see an outbound COMMRESET, set those bits.
137520091773SMark Lord 			 * Ditto for the followup write that clears the reset.
137620091773SMark Lord 			 *
137720091773SMark Lord 			 * The proprietary driver does this for
137820091773SMark Lord 			 * all chip versions, and so do we.
137920091773SMark Lord 			 */
138020091773SMark Lord 			if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
138120091773SMark Lord 				val |= 0xf000;
13829013d64eSLior Amsalem 
13839013d64eSLior Amsalem 			if (hpriv->hp_flags & MV_HP_FIX_LP_PHY_CTL) {
13849013d64eSLior Amsalem 				void __iomem *lp_phy_addr =
13859013d64eSLior Amsalem 					mv_ap_base(link->ap) + LP_PHY_CTL;
13869013d64eSLior Amsalem 				/*
13879013d64eSLior Amsalem 				 * Set PHY speed according to SControl speed.
13889013d64eSLior Amsalem 				 */
13893661aa99SThomas Petazzoni 				u32 lp_phy_val =
13903661aa99SThomas Petazzoni 					LP_PHY_CTL_PIN_PU_PLL |
13913661aa99SThomas Petazzoni 					LP_PHY_CTL_PIN_PU_RX  |
13923661aa99SThomas Petazzoni 					LP_PHY_CTL_PIN_PU_TX;
13933661aa99SThomas Petazzoni 
13943661aa99SThomas Petazzoni 				if ((val & 0xf0) != 0x10)
13953661aa99SThomas Petazzoni 					lp_phy_val |=
13963661aa99SThomas Petazzoni 						LP_PHY_CTL_GEN_TX_3G |
13973661aa99SThomas Petazzoni 						LP_PHY_CTL_GEN_RX_3G;
13983661aa99SThomas Petazzoni 
13993661aa99SThomas Petazzoni 				writelfl(lp_phy_val, lp_phy_addr);
14009013d64eSLior Amsalem 			}
140120091773SMark Lord 		}
140220091773SMark Lord 		writelfl(val, addr);
1403da3dbb17STejun Heo 		return 0;
1404da3dbb17STejun Heo 	} else
1405da3dbb17STejun Heo 		return -EINVAL;
1406c6fd2807SJeff Garzik }
1407c6fd2807SJeff Garzik 
1408f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1409f273827eSMark Lord {
1410f273827eSMark Lord 	/*
1411e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1412e49856d8SMark Lord 	 *
1413e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1414e49856d8SMark Lord 	 *  (no FIS-based switching).
1415f273827eSMark Lord 	 */
1416e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1417352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1418e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1419a9a79dfeSJoe Perches 			ata_dev_info(adev,
1420352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1421352fab70SMark Lord 		}
1422f273827eSMark Lord 	}
1423e49856d8SMark Lord }
1424f273827eSMark Lord 
14253e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
14263e4a1391SMark Lord {
14273e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
14283e4a1391SMark Lord 	struct ata_port *ap = link->ap;
14293e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
14303e4a1391SMark Lord 
14313e4a1391SMark Lord 	/*
143229d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
143329d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
143429d187bbSMark Lord 	 */
143529d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
143629d187bbSMark Lord 		return ATA_DEFER_PORT;
1437159a7ff7SGwendal Grignou 
1438159a7ff7SGwendal Grignou 	/* PIO commands need exclusive link: no other commands [DMA or PIO]
1439159a7ff7SGwendal Grignou 	 * can run concurrently.
1440159a7ff7SGwendal Grignou 	 * set excl_link when we want to send a PIO command in DMA mode
1441159a7ff7SGwendal Grignou 	 * or a non-NCQ command in NCQ mode.
1442159a7ff7SGwendal Grignou 	 * When we receive a command from that link, and there are no
1443159a7ff7SGwendal Grignou 	 * outstanding commands, mark a flag to clear excl_link and let
1444159a7ff7SGwendal Grignou 	 * the command go through.
1445159a7ff7SGwendal Grignou 	 */
1446159a7ff7SGwendal Grignou 	if (unlikely(ap->excl_link)) {
1447159a7ff7SGwendal Grignou 		if (link == ap->excl_link) {
1448159a7ff7SGwendal Grignou 			if (ap->nr_active_links)
1449159a7ff7SGwendal Grignou 				return ATA_DEFER_PORT;
1450159a7ff7SGwendal Grignou 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
1451159a7ff7SGwendal Grignou 			return 0;
1452159a7ff7SGwendal Grignou 		} else
1453159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1454159a7ff7SGwendal Grignou 	}
1455159a7ff7SGwendal Grignou 
145629d187bbSMark Lord 	/*
14573e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
14583e4a1391SMark Lord 	 */
14593e4a1391SMark Lord 	if (ap->nr_active_links == 0)
14603e4a1391SMark Lord 		return 0;
14613e4a1391SMark Lord 
14623e4a1391SMark Lord 	/*
14634bdee6c5STejun Heo 	 * The port is operating in host queuing mode (EDMA) with NCQ
14644bdee6c5STejun Heo 	 * enabled, allow multiple NCQ commands.  EDMA also allows
14654bdee6c5STejun Heo 	 * queueing multiple DMA commands but libata core currently
14664bdee6c5STejun Heo 	 * doesn't allow it.
14673e4a1391SMark Lord 	 */
14684bdee6c5STejun Heo 	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1469159a7ff7SGwendal Grignou 	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1470159a7ff7SGwendal Grignou 		if (ata_is_ncq(qc->tf.protocol))
14713e4a1391SMark Lord 			return 0;
1472159a7ff7SGwendal Grignou 		else {
1473159a7ff7SGwendal Grignou 			ap->excl_link = link;
1474159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1475159a7ff7SGwendal Grignou 		}
1476159a7ff7SGwendal Grignou 	}
14774bdee6c5STejun Heo 
14783e4a1391SMark Lord 	return ATA_DEFER_PORT;
14793e4a1391SMark Lord }
14803e4a1391SMark Lord 
148108da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1482e49856d8SMark Lord {
148308da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
148408da1759SMark Lord 	void __iomem *port_mmio;
148500f42eabSMark Lord 
148608da1759SMark Lord 	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
148708da1759SMark Lord 	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
148808da1759SMark Lord 	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
148900f42eabSMark Lord 
149008da1759SMark Lord 	ltmode   = *old_ltmode & ~LTMODE_BIT8;
149108da1759SMark Lord 	haltcond = *old_haltcond | EDMA_ERR_DEV;
149200f42eabSMark Lord 
149300f42eabSMark Lord 	if (want_fbs) {
149408da1759SMark Lord 		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
149508da1759SMark Lord 		ltmode = *old_ltmode | LTMODE_BIT8;
14964c299ca3SMark Lord 		if (want_ncq)
149708da1759SMark Lord 			haltcond &= ~EDMA_ERR_DEV;
14984c299ca3SMark Lord 		else
149908da1759SMark Lord 			fiscfg |=  FISCFG_WAIT_DEV_ERR;
150008da1759SMark Lord 	} else {
150108da1759SMark Lord 		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1502e49856d8SMark Lord 	}
150300f42eabSMark Lord 
150408da1759SMark Lord 	port_mmio = mv_ap_base(ap);
1505cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
1506cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
1507cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
1508e49856d8SMark Lord }
1509c6fd2807SJeff Garzik 
1510dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1511dd2890f6SMark Lord {
1512dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1513dd2890f6SMark Lord 	u32 old, new;
1514dd2890f6SMark Lord 
1515dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1516cae5a29dSMark Lord 	old = readl(hpriv->base + GPIO_PORT_CTL);
1517dd2890f6SMark Lord 	if (want_ncq)
1518dd2890f6SMark Lord 		new = old | (1 << 22);
1519dd2890f6SMark Lord 	else
1520dd2890f6SMark Lord 		new = old & ~(1 << 22);
1521dd2890f6SMark Lord 	if (new != old)
1522cae5a29dSMark Lord 		writel(new, hpriv->base + GPIO_PORT_CTL);
1523dd2890f6SMark Lord }
1524dd2890f6SMark Lord 
1525f3a23c2cSLee Jones /*
1526c01e8a23SMark Lord  *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1527c01e8a23SMark Lord  *	@ap: Port being initialized
1528c01e8a23SMark Lord  *
1529c01e8a23SMark Lord  *	There are two DMA modes on these chips:  basic DMA, and EDMA.
1530c01e8a23SMark Lord  *
1531c01e8a23SMark Lord  *	Bit-0 of the "EDMA RESERVED" register enables/disables use
1532c01e8a23SMark Lord  *	of basic DMA on the GEN_IIE versions of the chips.
1533c01e8a23SMark Lord  *
1534c01e8a23SMark Lord  *	This bit survives EDMA resets, and must be set for basic DMA
1535c01e8a23SMark Lord  *	to function, and should be cleared when EDMA is active.
1536c01e8a23SMark Lord  */
1537c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1538c01e8a23SMark Lord {
1539c01e8a23SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1540c01e8a23SMark Lord 	u32 new, *old = &pp->cached.unknown_rsvd;
1541c01e8a23SMark Lord 
1542c01e8a23SMark Lord 	if (enable_bmdma)
1543c01e8a23SMark Lord 		new = *old | 1;
1544c01e8a23SMark Lord 	else
1545c01e8a23SMark Lord 		new = *old & ~1;
1546cae5a29dSMark Lord 	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
1547c01e8a23SMark Lord }
1548c01e8a23SMark Lord 
1549000b344fSMark Lord /*
1550000b344fSMark Lord  * SOC chips have an issue whereby the HDD LEDs don't always blink
1551000b344fSMark Lord  * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
1552000b344fSMark Lord  * of the SOC takes care of it, generating a steady blink rate when
1553000b344fSMark Lord  * any drive on the chip is active.
1554000b344fSMark Lord  *
1555000b344fSMark Lord  * Unfortunately, the blink mode is a global hardware setting for the SOC,
1556000b344fSMark Lord  * so we must use it whenever at least one port on the SOC has NCQ enabled.
1557000b344fSMark Lord  *
1558000b344fSMark Lord  * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
1559000b344fSMark Lord  * LED operation works then, and provides better (more accurate) feedback.
1560000b344fSMark Lord  *
1561000b344fSMark Lord  * Note that this code assumes that an SOC never has more than one HC onboard.
1562000b344fSMark Lord  */
1563000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap)
1564000b344fSMark Lord {
1565000b344fSMark Lord 	struct ata_host *host = ap->host;
1566000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1567000b344fSMark Lord 	void __iomem *hc_mmio;
1568000b344fSMark Lord 	u32 led_ctrl;
1569000b344fSMark Lord 
1570000b344fSMark Lord 	if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
1571000b344fSMark Lord 		return;
1572000b344fSMark Lord 	hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
1573000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1574cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1575cae5a29dSMark Lord 	writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1576000b344fSMark Lord }
1577000b344fSMark Lord 
1578000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap)
1579000b344fSMark Lord {
1580000b344fSMark Lord 	struct ata_host *host = ap->host;
1581000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1582000b344fSMark Lord 	void __iomem *hc_mmio;
1583000b344fSMark Lord 	u32 led_ctrl;
1584000b344fSMark Lord 	unsigned int port;
1585000b344fSMark Lord 
1586000b344fSMark Lord 	if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
1587000b344fSMark Lord 		return;
1588000b344fSMark Lord 
1589000b344fSMark Lord 	/* disable led-blink only if no ports are using NCQ */
1590000b344fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
1591000b344fSMark Lord 		struct ata_port *this_ap = host->ports[port];
1592000b344fSMark Lord 		struct mv_port_priv *pp = this_ap->private_data;
1593000b344fSMark Lord 
1594000b344fSMark Lord 		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1595000b344fSMark Lord 			return;
1596000b344fSMark Lord 	}
1597000b344fSMark Lord 
1598000b344fSMark Lord 	hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
1599000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1600cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1601cae5a29dSMark Lord 	writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1602000b344fSMark Lord }
1603000b344fSMark Lord 
160400b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1605c6fd2807SJeff Garzik {
1606c6fd2807SJeff Garzik 	u32 cfg;
1607e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1608e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1609e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1610c6fd2807SJeff Garzik 
1611c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1612c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1613d16ab3f6SMark Lord 	pp->pp_flags &=
1614d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1615c6fd2807SJeff Garzik 
1616c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1617c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1618c6fd2807SJeff Garzik 
1619dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1620c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1621dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1622c6fd2807SJeff Garzik 
1623dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
162400f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
162500f42eabSMark Lord 		/*
162600f42eabSMark Lord 		 * Possible future enhancement:
162700f42eabSMark Lord 		 *
162800f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
162900f42eabSMark Lord 		 * But first we need to have the error handling in place
163000f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
163100f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
163200f42eabSMark Lord 		 */
163300f42eabSMark Lord 		want_fbs &= want_ncq;
163400f42eabSMark Lord 
163508da1759SMark Lord 		mv_config_fbs(ap, want_ncq, want_fbs);
163600f42eabSMark Lord 
163700f42eabSMark Lord 		if (want_fbs) {
163800f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
163900f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
164000f42eabSMark Lord 		}
164100f42eabSMark Lord 
1642e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
164300b81235SMark Lord 		if (want_edma) {
1644e728eabeSJeff Garzik 			cfg |= (1 << 22); /* enab 4-entry host queue cache */
16451f398472SMark Lord 			if (!IS_SOC(hpriv))
1646c6fd2807SJeff Garzik 				cfg |= (1 << 18); /* enab early completion */
164700b81235SMark Lord 		}
1648616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1649616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1650c01e8a23SMark Lord 		mv_bmdma_enable_iie(ap, !want_edma);
1651000b344fSMark Lord 
1652000b344fSMark Lord 		if (IS_SOC(hpriv)) {
1653000b344fSMark Lord 			if (want_ncq)
1654000b344fSMark Lord 				mv_soc_led_blink_enable(ap);
1655000b344fSMark Lord 			else
1656000b344fSMark Lord 				mv_soc_led_blink_disable(ap);
1657000b344fSMark Lord 		}
1658c6fd2807SJeff Garzik 	}
1659c6fd2807SJeff Garzik 
166072109168SMark Lord 	if (want_ncq) {
166172109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
166272109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
166300b81235SMark Lord 	}
166472109168SMark Lord 
1665cae5a29dSMark Lord 	writelfl(cfg, port_mmio + EDMA_CFG);
1666c6fd2807SJeff Garzik }
1667c6fd2807SJeff Garzik 
1668da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1669da2fa9baSMark Lord {
1670da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1671da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1672eb73d558SMark Lord 	int tag;
1673da2fa9baSMark Lord 
1674da2fa9baSMark Lord 	if (pp->crqb) {
1675da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1676da2fa9baSMark Lord 		pp->crqb = NULL;
1677da2fa9baSMark Lord 	}
1678da2fa9baSMark Lord 	if (pp->crpb) {
1679da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1680da2fa9baSMark Lord 		pp->crpb = NULL;
1681da2fa9baSMark Lord 	}
1682eb73d558SMark Lord 	/*
1683eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1684eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1685eb73d558SMark Lord 	 */
1686eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1687eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1688eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1689eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1690eb73d558SMark Lord 					      pp->sg_tbl[tag],
1691eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1692eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1693eb73d558SMark Lord 		}
1694da2fa9baSMark Lord 	}
1695da2fa9baSMark Lord }
1696da2fa9baSMark Lord 
1697c6fd2807SJeff Garzik /**
1698c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1699c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1700c6fd2807SJeff Garzik  *
1701c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1702c6fd2807SJeff Garzik  *      zero indices.
1703c6fd2807SJeff Garzik  *
1704c6fd2807SJeff Garzik  *      LOCKING:
1705c6fd2807SJeff Garzik  *      Inherited from caller.
1706c6fd2807SJeff Garzik  */
1707c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1708c6fd2807SJeff Garzik {
1709cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1710cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1711c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1712933cb8e5SMark Lord 	unsigned long flags;
1713dde20207SJames Bottomley 	int tag;
1714c6fd2807SJeff Garzik 
171524dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1716c6fd2807SJeff Garzik 	if (!pp)
171724dc5f33STejun Heo 		return -ENOMEM;
1718da2fa9baSMark Lord 	ap->private_data = pp;
1719c6fd2807SJeff Garzik 
17206ec76070SHarman Kalra 	pp->crqb = dma_pool_zalloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1721da2fa9baSMark Lord 	if (!pp->crqb)
1722da2fa9baSMark Lord 		return -ENOMEM;
1723c6fd2807SJeff Garzik 
17246ec76070SHarman Kalra 	pp->crpb = dma_pool_zalloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1725da2fa9baSMark Lord 	if (!pp->crpb)
1726da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1727c6fd2807SJeff Garzik 
17283bd0a70eSMark Lord 	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
17293bd0a70eSMark Lord 	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
17303bd0a70eSMark Lord 		ap->flags |= ATA_FLAG_AN;
1731eb73d558SMark Lord 	/*
1732eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1733eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1734eb73d558SMark Lord 	 */
1735eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1736eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1737eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1738eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1739eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1740da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1741eb73d558SMark Lord 		} else {
1742eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1743eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1744eb73d558SMark Lord 		}
1745eb73d558SMark Lord 	}
1746933cb8e5SMark Lord 
1747933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
174808da1759SMark Lord 	mv_save_cached_regs(ap);
174966e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
1750933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1751933cb8e5SMark Lord 
1752c6fd2807SJeff Garzik 	return 0;
1753da2fa9baSMark Lord 
1754da2fa9baSMark Lord out_port_free_dma_mem:
1755da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1756da2fa9baSMark Lord 	return -ENOMEM;
1757c6fd2807SJeff Garzik }
1758c6fd2807SJeff Garzik 
1759c6fd2807SJeff Garzik /**
1760c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1761c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1762c6fd2807SJeff Garzik  *
1763c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1764c6fd2807SJeff Garzik  *
1765c6fd2807SJeff Garzik  *      LOCKING:
1766cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1767c6fd2807SJeff Garzik  */
1768c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1769c6fd2807SJeff Garzik {
1770933cb8e5SMark Lord 	unsigned long flags;
1771933cb8e5SMark Lord 
1772933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
1773e12bef50SMark Lord 	mv_stop_edma(ap);
177488e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1775933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1776da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1777c6fd2807SJeff Garzik }
1778c6fd2807SJeff Garzik 
1779c6fd2807SJeff Garzik /**
1780c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1781c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1782c6fd2807SJeff Garzik  *
1783c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1784c6fd2807SJeff Garzik  *
1785c6fd2807SJeff Garzik  *      LOCKING:
1786c6fd2807SJeff Garzik  *      Inherited from caller.
1787c6fd2807SJeff Garzik  */
17886c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1789c6fd2807SJeff Garzik {
1790c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1791c6fd2807SJeff Garzik 	struct scatterlist *sg;
17923be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1793ff2aeb1eSTejun Heo 	unsigned int si;
1794c6fd2807SJeff Garzik 
17954e5b6260SJens Axboe 	mv_sg = pp->sg_tbl[qc->hw_tag];
1796ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1797d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1798d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1799c6fd2807SJeff Garzik 
18004007b493SOlof Johansson 		while (sg_len) {
18014007b493SOlof Johansson 			u32 offset = addr & 0xffff;
18024007b493SOlof Johansson 			u32 len = sg_len;
18034007b493SOlof Johansson 
180432cd11a6SMark Lord 			if (offset + len > 0x10000)
18054007b493SOlof Johansson 				len = 0x10000 - offset;
18064007b493SOlof Johansson 
1807d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1808d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
18096c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
181032cd11a6SMark Lord 			mv_sg->reserved = 0;
1811c6fd2807SJeff Garzik 
18124007b493SOlof Johansson 			sg_len -= len;
18134007b493SOlof Johansson 			addr += len;
18144007b493SOlof Johansson 
18153be6cbd7SJeff Garzik 			last_sg = mv_sg;
1816d88184fbSJeff Garzik 			mv_sg++;
1817c6fd2807SJeff Garzik 		}
18184007b493SOlof Johansson 	}
18193be6cbd7SJeff Garzik 
18203be6cbd7SJeff Garzik 	if (likely(last_sg))
18213be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
182232cd11a6SMark Lord 	mb(); /* ensure data structure is visible to the chipset */
1823c6fd2807SJeff Garzik }
1824c6fd2807SJeff Garzik 
18255796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1826c6fd2807SJeff Garzik {
1827c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1828c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1829c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1830c6fd2807SJeff Garzik }
1831c6fd2807SJeff Garzik 
1832c6fd2807SJeff Garzik /**
1833da14265eSMark Lord  *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
1834da14265eSMark Lord  *	@ap: Port associated with this ATA transaction.
1835da14265eSMark Lord  *
1836da14265eSMark Lord  *	We need this only for ATAPI bmdma transactions,
1837da14265eSMark Lord  *	as otherwise we experience spurious interrupts
1838da14265eSMark Lord  *	after libata-sff handles the bmdma interrupts.
1839da14265eSMark Lord  */
1840da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap)
1841da14265eSMark Lord {
1842da14265eSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1843da14265eSMark Lord }
1844da14265eSMark Lord 
1845da14265eSMark Lord /**
1846da14265eSMark Lord  *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1847da14265eSMark Lord  *	@qc: queued command to check for chipset/DMA compatibility.
1848da14265eSMark Lord  *
1849da14265eSMark Lord  *	The bmdma engines cannot handle speculative data sizes
1850da14265eSMark Lord  *	(bytecount under/over flow).  So only allow DMA for
1851da14265eSMark Lord  *	data transfer commands with known data sizes.
1852da14265eSMark Lord  *
1853da14265eSMark Lord  *	LOCKING:
1854da14265eSMark Lord  *	Inherited from caller.
1855da14265eSMark Lord  */
1856da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1857da14265eSMark Lord {
1858da14265eSMark Lord 	struct scsi_cmnd *scmd = qc->scsicmd;
1859da14265eSMark Lord 
1860da14265eSMark Lord 	if (scmd) {
1861da14265eSMark Lord 		switch (scmd->cmnd[0]) {
1862da14265eSMark Lord 		case READ_6:
1863da14265eSMark Lord 		case READ_10:
1864da14265eSMark Lord 		case READ_12:
1865da14265eSMark Lord 		case WRITE_6:
1866da14265eSMark Lord 		case WRITE_10:
1867da14265eSMark Lord 		case WRITE_12:
1868da14265eSMark Lord 		case GPCMD_READ_CD:
1869da14265eSMark Lord 		case GPCMD_SEND_DVD_STRUCTURE:
1870da14265eSMark Lord 		case GPCMD_SEND_CUE_SHEET:
1871da14265eSMark Lord 			return 0; /* DMA is safe */
1872da14265eSMark Lord 		}
1873da14265eSMark Lord 	}
1874da14265eSMark Lord 	return -EOPNOTSUPP; /* use PIO instead */
1875da14265eSMark Lord }
1876da14265eSMark Lord 
1877da14265eSMark Lord /**
1878da14265eSMark Lord  *	mv_bmdma_setup - Set up BMDMA transaction
1879da14265eSMark Lord  *	@qc: queued command to prepare DMA for.
1880da14265eSMark Lord  *
1881da14265eSMark Lord  *	LOCKING:
1882da14265eSMark Lord  *	Inherited from caller.
1883da14265eSMark Lord  */
1884da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1885da14265eSMark Lord {
1886da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1887da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1888da14265eSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1889da14265eSMark Lord 
1890da14265eSMark Lord 	mv_fill_sg(qc);
1891da14265eSMark Lord 
1892da14265eSMark Lord 	/* clear all DMA cmd bits */
1893cae5a29dSMark Lord 	writel(0, port_mmio + BMDMA_CMD);
1894da14265eSMark Lord 
1895da14265eSMark Lord 	/* load PRD table addr. */
18964e5b6260SJens Axboe 	writel((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16,
1897cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_HIGH);
18984e5b6260SJens Axboe 	writelfl(pp->sg_tbl_dma[qc->hw_tag],
1899cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_LOW);
1900da14265eSMark Lord 
1901da14265eSMark Lord 	/* issue r/w command */
1902da14265eSMark Lord 	ap->ops->sff_exec_command(ap, &qc->tf);
1903da14265eSMark Lord }
1904da14265eSMark Lord 
1905da14265eSMark Lord /**
1906da14265eSMark Lord  *	mv_bmdma_start - Start a BMDMA transaction
1907da14265eSMark Lord  *	@qc: queued command to start DMA on.
1908da14265eSMark Lord  *
1909da14265eSMark Lord  *	LOCKING:
1910da14265eSMark Lord  *	Inherited from caller.
1911da14265eSMark Lord  */
1912da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc)
1913da14265eSMark Lord {
1914da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1915da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1916da14265eSMark Lord 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1917da14265eSMark Lord 	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1918da14265eSMark Lord 
1919da14265eSMark Lord 	/* start host DMA transaction */
1920cae5a29dSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD);
1921da14265eSMark Lord }
1922da14265eSMark Lord 
1923da14265eSMark Lord /**
1924c172b359SLee Jones  *	mv_bmdma_stop_ap - Stop BMDMA transfer
1925f3a23c2cSLee Jones  *	@ap: port to stop
1926da14265eSMark Lord  *
1927da14265eSMark Lord  *	Clears the ATA_DMA_START flag in the bmdma control register
1928da14265eSMark Lord  *
1929da14265eSMark Lord  *	LOCKING:
1930da14265eSMark Lord  *	Inherited from caller.
1931da14265eSMark Lord  */
193244b73380SMark Lord static void mv_bmdma_stop_ap(struct ata_port *ap)
1933da14265eSMark Lord {
1934da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1935da14265eSMark Lord 	u32 cmd;
1936da14265eSMark Lord 
1937da14265eSMark Lord 	/* clear start/stop bit */
1938cae5a29dSMark Lord 	cmd = readl(port_mmio + BMDMA_CMD);
193944b73380SMark Lord 	if (cmd & ATA_DMA_START) {
1940da14265eSMark Lord 		cmd &= ~ATA_DMA_START;
1941cae5a29dSMark Lord 		writelfl(cmd, port_mmio + BMDMA_CMD);
1942da14265eSMark Lord 
1943da14265eSMark Lord 		/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1944da14265eSMark Lord 		ata_sff_dma_pause(ap);
1945da14265eSMark Lord 	}
194644b73380SMark Lord }
194744b73380SMark Lord 
194844b73380SMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc)
194944b73380SMark Lord {
195044b73380SMark Lord 	mv_bmdma_stop_ap(qc->ap);
195144b73380SMark Lord }
1952da14265eSMark Lord 
1953da14265eSMark Lord /**
1954da14265eSMark Lord  *	mv_bmdma_status - Read BMDMA status
1955da14265eSMark Lord  *	@ap: port for which to retrieve DMA status.
1956da14265eSMark Lord  *
1957da14265eSMark Lord  *	Read and return equivalent of the sff BMDMA status register.
1958da14265eSMark Lord  *
1959da14265eSMark Lord  *	LOCKING:
1960da14265eSMark Lord  *	Inherited from caller.
1961da14265eSMark Lord  */
1962da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap)
1963da14265eSMark Lord {
1964da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1965da14265eSMark Lord 	u32 reg, status;
1966da14265eSMark Lord 
1967da14265eSMark Lord 	/*
1968da14265eSMark Lord 	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1969da14265eSMark Lord 	 * and the ATA_DMA_INTR bit doesn't exist.
1970da14265eSMark Lord 	 */
1971cae5a29dSMark Lord 	reg = readl(port_mmio + BMDMA_STATUS);
1972da14265eSMark Lord 	if (reg & ATA_DMA_ACTIVE)
1973da14265eSMark Lord 		status = ATA_DMA_ACTIVE;
197444b73380SMark Lord 	else if (reg & ATA_DMA_ERR)
1975da14265eSMark Lord 		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
197644b73380SMark Lord 	else {
197744b73380SMark Lord 		/*
197844b73380SMark Lord 		 * Just because DMA_ACTIVE is 0 (DMA completed),
197944b73380SMark Lord 		 * this does _not_ mean the device is "done".
198044b73380SMark Lord 		 * So we should not yet be signalling ATA_DMA_INTR
198144b73380SMark Lord 		 * in some cases.  Eg. DSM/TRIM, and perhaps others.
198244b73380SMark Lord 		 */
198344b73380SMark Lord 		mv_bmdma_stop_ap(ap);
198444b73380SMark Lord 		if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY)
198544b73380SMark Lord 			status = 0;
198644b73380SMark Lord 		else
198744b73380SMark Lord 			status = ATA_DMA_INTR;
198844b73380SMark Lord 	}
1989da14265eSMark Lord 	return status;
1990da14265eSMark Lord }
1991da14265eSMark Lord 
1992299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
1993299b3f8dSMark Lord {
1994299b3f8dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
1995299b3f8dSMark Lord 	/*
1996299b3f8dSMark Lord 	 * Workaround for 88SX60x1 FEr SATA#24.
1997299b3f8dSMark Lord 	 *
1998299b3f8dSMark Lord 	 * Chip may corrupt WRITEs if multi_count >= 4kB.
1999299b3f8dSMark Lord 	 * Note that READs are unaffected.
2000299b3f8dSMark Lord 	 *
2001299b3f8dSMark Lord 	 * It's not clear if this errata really means "4K bytes",
2002299b3f8dSMark Lord 	 * or if it always happens for multi_count > 7
2003299b3f8dSMark Lord 	 * regardless of device sector_size.
2004299b3f8dSMark Lord 	 *
2005299b3f8dSMark Lord 	 * So, for safety, any write with multi_count > 7
2006299b3f8dSMark Lord 	 * gets converted here into a regular PIO write instead:
2007299b3f8dSMark Lord 	 */
2008299b3f8dSMark Lord 	if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
2009299b3f8dSMark Lord 		if (qc->dev->multi_count > 7) {
2010299b3f8dSMark Lord 			switch (tf->command) {
2011299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI:
2012299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE;
2013299b3f8dSMark Lord 				break;
2014299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_FUA_EXT:
2015299b3f8dSMark Lord 				tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
2016df561f66SGustavo A. R. Silva 				fallthrough;
2017299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_EXT:
2018299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE_EXT;
2019299b3f8dSMark Lord 				break;
2020299b3f8dSMark Lord 			}
2021299b3f8dSMark Lord 		}
2022299b3f8dSMark Lord 	}
2023299b3f8dSMark Lord }
2024299b3f8dSMark Lord 
2025da14265eSMark Lord /**
2026c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
2027c6fd2807SJeff Garzik  *      @qc: queued command to prepare
2028c6fd2807SJeff Garzik  *
2029c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2030c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2031c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2032c6fd2807SJeff Garzik  *      the SG load routine.
2033c6fd2807SJeff Garzik  *
2034c6fd2807SJeff Garzik  *      LOCKING:
2035c6fd2807SJeff Garzik  *      Inherited from caller.
2036c6fd2807SJeff Garzik  */
203795364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep(struct ata_queued_cmd *qc)
2038c6fd2807SJeff Garzik {
2039c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2040c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2041c6fd2807SJeff Garzik 	__le16 *cw;
20428d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2043c6fd2807SJeff Garzik 	u16 flags = 0;
2044c6fd2807SJeff Garzik 	unsigned in_index;
2045c6fd2807SJeff Garzik 
2046299b3f8dSMark Lord 	switch (tf->protocol) {
2047299b3f8dSMark Lord 	case ATA_PROT_DMA:
204844b73380SMark Lord 		if (tf->command == ATA_CMD_DSM)
204995364f36SJiri Slaby 			return AC_ERR_OK;
2050df561f66SGustavo A. R. Silva 		fallthrough;
2051299b3f8dSMark Lord 	case ATA_PROT_NCQ:
2052299b3f8dSMark Lord 		break;	/* continue below */
2053299b3f8dSMark Lord 	case ATA_PROT_PIO:
2054299b3f8dSMark Lord 		mv_rw_multi_errata_sata24(qc);
205595364f36SJiri Slaby 		return AC_ERR_OK;
2056299b3f8dSMark Lord 	default:
205795364f36SJiri Slaby 		return AC_ERR_OK;
2058299b3f8dSMark Lord 	}
2059c6fd2807SJeff Garzik 
2060c6fd2807SJeff Garzik 	/* Fill in command request block
2061c6fd2807SJeff Garzik 	 */
20628d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2063c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
20644e5b6260SJens Axboe 	WARN_ON(MV_MAX_Q_DEPTH <= qc->hw_tag);
20654e5b6260SJens Axboe 	flags |= qc->hw_tag << CRQB_TAG_SHIFT;
2066e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2067c6fd2807SJeff Garzik 
2068bdd4dddeSJeff Garzik 	/* get current queue index from software */
2069fcfb1f77SMark Lord 	in_index = pp->req_idx;
2070c6fd2807SJeff Garzik 
2071c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
20724e5b6260SJens Axboe 		cpu_to_le32(pp->sg_tbl_dma[qc->hw_tag] & 0xffffffff);
2073c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
20744e5b6260SJens Axboe 		cpu_to_le32((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16);
2075c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
2076c6fd2807SJeff Garzik 
2077c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
2078c6fd2807SJeff Garzik 
207925985edcSLucas De Marchi 	/* Sadly, the CRQB cannot accommodate all registers--there are
2080c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
2081c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
2082c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
2083cd12e1f7SMark Lord 	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
2084cd12e1f7SMark Lord 	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
2085c6fd2807SJeff Garzik 	 */
2086c6fd2807SJeff Garzik 	switch (tf->command) {
2087c6fd2807SJeff Garzik 	case ATA_CMD_READ:
2088c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
2089c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
2090c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
2091c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
2092c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
2093c6fd2807SJeff Garzik 		break;
2094c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
2095c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
2096c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
2097c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
2098c6fd2807SJeff Garzik 		break;
2099c6fd2807SJeff Garzik 	default:
2100c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
2101c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
2102c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
2103c6fd2807SJeff Garzik 		 * driver needs work.
2104c6fd2807SJeff Garzik 		 */
2105e9f691d8SJiri Slaby 		ata_port_err(ap, "%s: unsupported command: %.2x\n", __func__,
2106e9f691d8SJiri Slaby 				tf->command);
2107e9f691d8SJiri Slaby 		return AC_ERR_INVALID;
2108c6fd2807SJeff Garzik 	}
2109c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
2110c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
2111c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
2112c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
2113c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
2114c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
2115c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
2116c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
2117c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
2118c6fd2807SJeff Garzik 
2119c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
212095364f36SJiri Slaby 		return AC_ERR_OK;
2121c6fd2807SJeff Garzik 	mv_fill_sg(qc);
212295364f36SJiri Slaby 
212395364f36SJiri Slaby 	return AC_ERR_OK;
2124c6fd2807SJeff Garzik }
2125c6fd2807SJeff Garzik 
2126c6fd2807SJeff Garzik /**
2127c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
2128c6fd2807SJeff Garzik  *      @qc: queued command to prepare
2129c6fd2807SJeff Garzik  *
2130c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2131c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2132c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2133c6fd2807SJeff Garzik  *      the SG load routine.
2134c6fd2807SJeff Garzik  *
2135c6fd2807SJeff Garzik  *      LOCKING:
2136c6fd2807SJeff Garzik  *      Inherited from caller.
2137c6fd2807SJeff Garzik  */
213895364f36SJiri Slaby static enum ata_completion_errors mv_qc_prep_iie(struct ata_queued_cmd *qc)
2139c6fd2807SJeff Garzik {
2140c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2141c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2142c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
21438d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2144c6fd2807SJeff Garzik 	unsigned in_index;
2145c6fd2807SJeff Garzik 	u32 flags = 0;
2146c6fd2807SJeff Garzik 
21478d2b450dSMark Lord 	if ((tf->protocol != ATA_PROT_DMA) &&
21488d2b450dSMark Lord 	    (tf->protocol != ATA_PROT_NCQ))
214995364f36SJiri Slaby 		return AC_ERR_OK;
215044b73380SMark Lord 	if (tf->command == ATA_CMD_DSM)
215195364f36SJiri Slaby 		return AC_ERR_OK;  /* use bmdma for this */
2152c6fd2807SJeff Garzik 
2153e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
21548d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2155c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
2156c6fd2807SJeff Garzik 
21574e5b6260SJens Axboe 	WARN_ON(MV_MAX_Q_DEPTH <= qc->hw_tag);
21584e5b6260SJens Axboe 	flags |= qc->hw_tag << CRQB_TAG_SHIFT;
21594e5b6260SJens Axboe 	flags |= qc->hw_tag << CRQB_HOSTQ_SHIFT;
2160e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2161c6fd2807SJeff Garzik 
2162bdd4dddeSJeff Garzik 	/* get current queue index from software */
2163fcfb1f77SMark Lord 	in_index = pp->req_idx;
2164c6fd2807SJeff Garzik 
2165c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
21664e5b6260SJens Axboe 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->hw_tag] & 0xffffffff);
21674e5b6260SJens Axboe 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->hw_tag] >> 16) >> 16);
2168c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
2169c6fd2807SJeff Garzik 
2170c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
2171c6fd2807SJeff Garzik 			(tf->command << 16) |
2172c6fd2807SJeff Garzik 			(tf->feature << 24)
2173c6fd2807SJeff Garzik 		);
2174c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
2175c6fd2807SJeff Garzik 			(tf->lbal << 0) |
2176c6fd2807SJeff Garzik 			(tf->lbam << 8) |
2177c6fd2807SJeff Garzik 			(tf->lbah << 16) |
2178c6fd2807SJeff Garzik 			(tf->device << 24)
2179c6fd2807SJeff Garzik 		);
2180c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
2181c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
2182c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
2183c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
2184c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
2185c6fd2807SJeff Garzik 		);
2186c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
2187c6fd2807SJeff Garzik 			(tf->nsect << 0) |
2188c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
2189c6fd2807SJeff Garzik 		);
2190c6fd2807SJeff Garzik 
2191c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
219295364f36SJiri Slaby 		return AC_ERR_OK;
2193c6fd2807SJeff Garzik 	mv_fill_sg(qc);
219495364f36SJiri Slaby 
219595364f36SJiri Slaby 	return AC_ERR_OK;
2196c6fd2807SJeff Garzik }
2197c6fd2807SJeff Garzik 
2198c6fd2807SJeff Garzik /**
2199d16ab3f6SMark Lord  *	mv_sff_check_status - fetch device status, if valid
2200d16ab3f6SMark Lord  *	@ap: ATA port to fetch status from
2201d16ab3f6SMark Lord  *
2202d16ab3f6SMark Lord  *	When using command issue via mv_qc_issue_fis(),
2203d16ab3f6SMark Lord  *	the initial ATA_BUSY state does not show up in the
2204d16ab3f6SMark Lord  *	ATA status (shadow) register.  This can confuse libata!
2205d16ab3f6SMark Lord  *
2206d16ab3f6SMark Lord  *	So we have a hook here to fake ATA_BUSY for that situation,
2207d16ab3f6SMark Lord  *	until the first time a BUSY, DRQ, or ERR bit is seen.
2208d16ab3f6SMark Lord  *
2209d16ab3f6SMark Lord  *	The rest of the time, it simply returns the ATA status register.
2210d16ab3f6SMark Lord  */
2211d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap)
2212d16ab3f6SMark Lord {
2213d16ab3f6SMark Lord 	u8 stat = ioread8(ap->ioaddr.status_addr);
2214d16ab3f6SMark Lord 	struct mv_port_priv *pp = ap->private_data;
2215d16ab3f6SMark Lord 
2216d16ab3f6SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
2217d16ab3f6SMark Lord 		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
2218d16ab3f6SMark Lord 			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
2219d16ab3f6SMark Lord 		else
2220d16ab3f6SMark Lord 			stat = ATA_BUSY;
2221d16ab3f6SMark Lord 	}
2222d16ab3f6SMark Lord 	return stat;
2223d16ab3f6SMark Lord }
2224d16ab3f6SMark Lord 
2225d16ab3f6SMark Lord /**
222670f8b79cSMark Lord  *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
2227f3a23c2cSLee Jones  *	@ap: ATA port to send a FIS
222870f8b79cSMark Lord  *	@fis: fis to be sent
222970f8b79cSMark Lord  *	@nwords: number of 32-bit words in the fis
223070f8b79cSMark Lord  */
223170f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
223270f8b79cSMark Lord {
223370f8b79cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
223470f8b79cSMark Lord 	u32 ifctl, old_ifctl, ifstat;
223570f8b79cSMark Lord 	int i, timeout = 200, final_word = nwords - 1;
223670f8b79cSMark Lord 
223770f8b79cSMark Lord 	/* Initiate FIS transmission mode */
2238cae5a29dSMark Lord 	old_ifctl = readl(port_mmio + SATA_IFCTL);
223970f8b79cSMark Lord 	ifctl = 0x100 | (old_ifctl & 0xf);
2240cae5a29dSMark Lord 	writelfl(ifctl, port_mmio + SATA_IFCTL);
224170f8b79cSMark Lord 
224270f8b79cSMark Lord 	/* Send all words of the FIS except for the final word */
224370f8b79cSMark Lord 	for (i = 0; i < final_word; ++i)
2244cae5a29dSMark Lord 		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
224570f8b79cSMark Lord 
224670f8b79cSMark Lord 	/* Flag end-of-transmission, and then send the final word */
2247cae5a29dSMark Lord 	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
2248cae5a29dSMark Lord 	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
224970f8b79cSMark Lord 
225070f8b79cSMark Lord 	/*
225170f8b79cSMark Lord 	 * Wait for FIS transmission to complete.
225270f8b79cSMark Lord 	 * This typically takes just a single iteration.
225370f8b79cSMark Lord 	 */
225470f8b79cSMark Lord 	do {
2255cae5a29dSMark Lord 		ifstat = readl(port_mmio + SATA_IFSTAT);
225670f8b79cSMark Lord 	} while (!(ifstat & 0x1000) && --timeout);
225770f8b79cSMark Lord 
225870f8b79cSMark Lord 	/* Restore original port configuration */
2259cae5a29dSMark Lord 	writelfl(old_ifctl, port_mmio + SATA_IFCTL);
226070f8b79cSMark Lord 
226170f8b79cSMark Lord 	/* See if it worked */
226270f8b79cSMark Lord 	if ((ifstat & 0x3000) != 0x1000) {
2263a9a79dfeSJoe Perches 		ata_port_warn(ap, "%s transmission error, ifstat=%08x\n",
226470f8b79cSMark Lord 			      __func__, ifstat);
226570f8b79cSMark Lord 		return AC_ERR_OTHER;
226670f8b79cSMark Lord 	}
226770f8b79cSMark Lord 	return 0;
226870f8b79cSMark Lord }
226970f8b79cSMark Lord 
227070f8b79cSMark Lord /**
227170f8b79cSMark Lord  *	mv_qc_issue_fis - Issue a command directly as a FIS
227270f8b79cSMark Lord  *	@qc: queued command to start
227370f8b79cSMark Lord  *
227470f8b79cSMark Lord  *	Note that the ATA shadow registers are not updated
227570f8b79cSMark Lord  *	after command issue, so the device will appear "READY"
227670f8b79cSMark Lord  *	if polled, even while it is BUSY processing the command.
227770f8b79cSMark Lord  *
227870f8b79cSMark Lord  *	So we use a status hook to fake ATA_BUSY until the drive changes state.
227970f8b79cSMark Lord  *
228070f8b79cSMark Lord  *	Note: we don't get updated shadow regs on *completion*
228170f8b79cSMark Lord  *	of non-data commands. So avoid sending them via this function,
228270f8b79cSMark Lord  *	as they will appear to have completed immediately.
228370f8b79cSMark Lord  *
228470f8b79cSMark Lord  *	GEN_IIE has special registers that we could get the result tf from,
228570f8b79cSMark Lord  *	but earlier chipsets do not.  For now, we ignore those registers.
228670f8b79cSMark Lord  */
228770f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
228870f8b79cSMark Lord {
228970f8b79cSMark Lord 	struct ata_port *ap = qc->ap;
229070f8b79cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
229170f8b79cSMark Lord 	struct ata_link *link = qc->dev->link;
229270f8b79cSMark Lord 	u32 fis[5];
229370f8b79cSMark Lord 	int err = 0;
229470f8b79cSMark Lord 
229570f8b79cSMark Lord 	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
22964c4a90fdSThiago Farina 	err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
229770f8b79cSMark Lord 	if (err)
229870f8b79cSMark Lord 		return err;
229970f8b79cSMark Lord 
230070f8b79cSMark Lord 	switch (qc->tf.protocol) {
230170f8b79cSMark Lord 	case ATAPI_PROT_PIO:
230270f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
2303df561f66SGustavo A. R. Silva 		fallthrough;
230470f8b79cSMark Lord 	case ATAPI_PROT_NODATA:
230570f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_FIRST;
230670f8b79cSMark Lord 		break;
230770f8b79cSMark Lord 	case ATA_PROT_PIO:
230870f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
230970f8b79cSMark Lord 		if (qc->tf.flags & ATA_TFLAG_WRITE)
231070f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST_FIRST;
231170f8b79cSMark Lord 		else
231270f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST;
231370f8b79cSMark Lord 		break;
231470f8b79cSMark Lord 	default:
231570f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_LAST;
231670f8b79cSMark Lord 		break;
231770f8b79cSMark Lord 	}
231870f8b79cSMark Lord 
231970f8b79cSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
2320ea3c6450SGwendal Grignou 		ata_sff_queue_pio_task(link, 0);
232170f8b79cSMark Lord 	return 0;
232270f8b79cSMark Lord }
232370f8b79cSMark Lord 
232470f8b79cSMark Lord /**
2325c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
2326c6fd2807SJeff Garzik  *      @qc: queued command to start
2327c6fd2807SJeff Garzik  *
2328c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2329c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
2330c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
2331c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
2332c6fd2807SJeff Garzik  *
2333c6fd2807SJeff Garzik  *      LOCKING:
2334c6fd2807SJeff Garzik  *      Inherited from caller.
2335c6fd2807SJeff Garzik  */
2336c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2337c6fd2807SJeff Garzik {
2338f48765ccSMark Lord 	static int limit_warnings = 10;
2339c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
2340c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2341c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2342bdd4dddeSJeff Garzik 	u32 in_index;
234342ed893dSMark Lord 	unsigned int port_irqs;
2344c6fd2807SJeff Garzik 
2345d16ab3f6SMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2346d16ab3f6SMark Lord 
2347f48765ccSMark Lord 	switch (qc->tf.protocol) {
2348f48765ccSMark Lord 	case ATA_PROT_DMA:
234944b73380SMark Lord 		if (qc->tf.command == ATA_CMD_DSM) {
235044b73380SMark Lord 			if (!ap->ops->bmdma_setup)  /* no bmdma on GEN_I */
235144b73380SMark Lord 				return AC_ERR_OTHER;
235244b73380SMark Lord 			break;  /* use bmdma for this */
235344b73380SMark Lord 		}
2354df561f66SGustavo A. R. Silva 		fallthrough;
2355f48765ccSMark Lord 	case ATA_PROT_NCQ:
2356f48765ccSMark Lord 		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2357f48765ccSMark Lord 		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2358f48765ccSMark Lord 		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2359f48765ccSMark Lord 
2360f48765ccSMark Lord 		/* Write the request in pointer to kick the EDMA to life */
2361f48765ccSMark Lord 		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
2362cae5a29dSMark Lord 					port_mmio + EDMA_REQ_Q_IN_PTR);
2363f48765ccSMark Lord 		return 0;
2364f48765ccSMark Lord 
2365f48765ccSMark Lord 	case ATA_PROT_PIO:
2366c6112bd8SMark Lord 		/*
2367c6112bd8SMark Lord 		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2368c6112bd8SMark Lord 		 *
2369c6112bd8SMark Lord 		 * Someday, we might implement special polling workarounds
2370c6112bd8SMark Lord 		 * for these, but it all seems rather unnecessary since we
2371c6112bd8SMark Lord 		 * normally use only DMA for commands which transfer more
2372c6112bd8SMark Lord 		 * than a single block of data.
2373c6112bd8SMark Lord 		 *
2374c6112bd8SMark Lord 		 * Much of the time, this could just work regardless.
2375c6112bd8SMark Lord 		 * So for now, just log the incident, and allow the attempt.
2376c6112bd8SMark Lord 		 */
2377c7843e8fSMark Lord 		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2378c6112bd8SMark Lord 			--limit_warnings;
2379a9a79dfeSJoe Perches 			ata_link_warn(qc->dev->link, DRV_NAME
2380c6112bd8SMark Lord 				      ": attempting PIO w/multiple DRQ: "
2381c6112bd8SMark Lord 				      "this may fail due to h/w errata\n");
2382c6112bd8SMark Lord 		}
2383df561f66SGustavo A. R. Silva 		fallthrough;
238442ed893dSMark Lord 	case ATA_PROT_NODATA:
2385f48765ccSMark Lord 	case ATAPI_PROT_PIO:
238642ed893dSMark Lord 	case ATAPI_PROT_NODATA:
238742ed893dSMark Lord 		if (ap->flags & ATA_FLAG_PIO_POLLING)
238842ed893dSMark Lord 			qc->tf.flags |= ATA_TFLAG_POLLING;
238942ed893dSMark Lord 		break;
239042ed893dSMark Lord 	}
239142ed893dSMark Lord 
239242ed893dSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
239342ed893dSMark Lord 		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
239442ed893dSMark Lord 	else
239542ed893dSMark Lord 		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */
239642ed893dSMark Lord 
239717c5aab5SMark Lord 	/*
239817c5aab5SMark Lord 	 * We're about to send a non-EDMA capable command to the
2399c6fd2807SJeff Garzik 	 * port.  Turn off EDMA so there won't be problems accessing
2400c6fd2807SJeff Garzik 	 * shadow block, etc registers.
2401c6fd2807SJeff Garzik 	 */
2402b562468cSMark Lord 	mv_stop_edma(ap);
2403f48765ccSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2404e49856d8SMark Lord 	mv_pmp_select(ap, qc->dev->link->pmp);
240570f8b79cSMark Lord 
240670f8b79cSMark Lord 	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
240770f8b79cSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
240870f8b79cSMark Lord 		/*
240970f8b79cSMark Lord 		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
241070f8b79cSMark Lord 		 *
241170f8b79cSMark Lord 		 * After any NCQ error, the READ_LOG_EXT command
241270f8b79cSMark Lord 		 * from libata-eh *must* use mv_qc_issue_fis().
241370f8b79cSMark Lord 		 * Otherwise it might fail, due to chip errata.
241470f8b79cSMark Lord 		 *
241570f8b79cSMark Lord 		 * Rather than special-case it, we'll just *always*
241670f8b79cSMark Lord 		 * use this method here for READ_LOG_EXT, making for
241770f8b79cSMark Lord 		 * easier testing.
241870f8b79cSMark Lord 		 */
241970f8b79cSMark Lord 		if (IS_GEN_II(hpriv))
242070f8b79cSMark Lord 			return mv_qc_issue_fis(qc);
242170f8b79cSMark Lord 	}
2422360ff783STejun Heo 	return ata_bmdma_qc_issue(qc);
2423c6fd2807SJeff Garzik }
2424c6fd2807SJeff Garzik 
24258f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
24268f767f8aSMark Lord {
24278f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
24288f767f8aSMark Lord 	struct ata_queued_cmd *qc;
24298f767f8aSMark Lord 
24308f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
24318f767f8aSMark Lord 		return NULL;
24328f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
24333e4ec344STejun Heo 	if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING))
24348f767f8aSMark Lord 		return qc;
24353e4ec344STejun Heo 	return NULL;
24368f767f8aSMark Lord }
24378f767f8aSMark Lord 
243829d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
243929d187bbSMark Lord {
244029d187bbSMark Lord 	unsigned int pmp, pmp_map;
244129d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
244229d187bbSMark Lord 
244329d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
244429d187bbSMark Lord 		/*
244529d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
244629d187bbSMark Lord 		 * before we freeze the port entirely.
244729d187bbSMark Lord 		 *
244829d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
244929d187bbSMark Lord 		 */
245029d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
245129d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
245229d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
245329d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
245429d187bbSMark Lord 			if (pmp_map & this_pmp) {
245529d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
245629d187bbSMark Lord 				pmp_map &= ~this_pmp;
245729d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
245829d187bbSMark Lord 			}
245929d187bbSMark Lord 		}
246029d187bbSMark Lord 		ata_port_freeze(ap);
246129d187bbSMark Lord 	}
246229d187bbSMark Lord 	sata_pmp_error_handler(ap);
246329d187bbSMark Lord }
246429d187bbSMark Lord 
24654c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
24664c299ca3SMark Lord {
24674c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
24684c299ca3SMark Lord 
2469cae5a29dSMark Lord 	return readl(port_mmio + SATA_TESTCTL) >> 16;
24704c299ca3SMark Lord }
24714c299ca3SMark Lord 
24724c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
24734c299ca3SMark Lord {
24744c299ca3SMark Lord 	unsigned int pmp;
24754c299ca3SMark Lord 
24764c299ca3SMark Lord 	/*
24774c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
24784c299ca3SMark Lord 	 */
24794c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
24804c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
24814c299ca3SMark Lord 		if (pmp_map & this_pmp) {
24824c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
248314d7045cSColin Ian King 			struct ata_eh_info *ehi = &link->eh_info;
24844c299ca3SMark Lord 
24854c299ca3SMark Lord 			pmp_map &= ~this_pmp;
24864c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
24874c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
24884c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
24894c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
24904c299ca3SMark Lord 			ata_link_abort(link);
24914c299ca3SMark Lord 		}
24924c299ca3SMark Lord 	}
24934c299ca3SMark Lord }
24944c299ca3SMark Lord 
249506aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
249606aaca3fSMark Lord {
249706aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
249806aaca3fSMark Lord 	u32 in_ptr, out_ptr;
249906aaca3fSMark Lord 
2500cae5a29dSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
250106aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2502cae5a29dSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
250306aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
250406aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
250506aaca3fSMark Lord }
250606aaca3fSMark Lord 
25074c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
25084c299ca3SMark Lord {
25094c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
25104c299ca3SMark Lord 	int failed_links;
25114c299ca3SMark Lord 	unsigned int old_map, new_map;
25124c299ca3SMark Lord 
25134c299ca3SMark Lord 	/*
25144c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
25154c299ca3SMark Lord 	 *
25164c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
25174c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
25184c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
25194c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
25204c299ca3SMark Lord 	 */
25214c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
25224c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
25234c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
25244c299ca3SMark Lord 	}
25254c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
25264c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
25274c299ca3SMark Lord 
25284c299ca3SMark Lord 	if (old_map != new_map) {
25294c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
25304c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
25314c299ca3SMark Lord 	}
2532c46938ccSMark Lord 	failed_links = hweight16(new_map);
25334c299ca3SMark Lord 
2534a9a79dfeSJoe Perches 	ata_port_info(ap,
2535e3ed8939SJens Axboe 		      "%s: pmp_map=%04x qc_map=%04llx failed_links=%d nr_active_links=%d\n",
25364c299ca3SMark Lord 		      __func__, pp->delayed_eh_pmp_map,
25374c299ca3SMark Lord 		      ap->qc_active, failed_links,
25384c299ca3SMark Lord 		      ap->nr_active_links);
25394c299ca3SMark Lord 
254006aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
25414c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
25424c299ca3SMark Lord 		mv_stop_edma(ap);
25434c299ca3SMark Lord 		mv_eh_freeze(ap);
2544a9a79dfeSJoe Perches 		ata_port_info(ap, "%s: done\n", __func__);
25454c299ca3SMark Lord 		return 1;	/* handled */
25464c299ca3SMark Lord 	}
2547a9a79dfeSJoe Perches 	ata_port_info(ap, "%s: waiting\n", __func__);
25484c299ca3SMark Lord 	return 1;	/* handled */
25494c299ca3SMark Lord }
25504c299ca3SMark Lord 
25514c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
25524c299ca3SMark Lord {
25534c299ca3SMark Lord 	/*
25544c299ca3SMark Lord 	 * Possible future enhancement:
25554c299ca3SMark Lord 	 *
25564c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
25574c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
25584c299ca3SMark Lord 	 *
25594c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
25604c299ca3SMark Lord 	 *
25614c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
25624c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
25634c299ca3SMark Lord 	 */
25644c299ca3SMark Lord 	return 0;	/* not handled */
25654c299ca3SMark Lord }
25664c299ca3SMark Lord 
25674c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
25684c299ca3SMark Lord {
25694c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
25704c299ca3SMark Lord 
25714c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
25724c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
25734c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
25744c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
25754c299ca3SMark Lord 
25764c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
25774c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
25784c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
25794c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
25804c299ca3SMark Lord 		return 0;	/* other problems: not handled */
25814c299ca3SMark Lord 
25824c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
25834c299ca3SMark Lord 		/*
25844c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
25854c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
25864c299ca3SMark Lord 		 * and we cannot handle it here.
25874c299ca3SMark Lord 		 */
25884c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2589a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
25904c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
25914c299ca3SMark Lord 			return 0; /* not handled */
25924c299ca3SMark Lord 		}
25934c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
25944c299ca3SMark Lord 	} else {
25954c299ca3SMark Lord 		/*
25964c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
25974c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
25984c299ca3SMark Lord 		 * and we cannot handle it here.
25994c299ca3SMark Lord 		 */
26004c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2601a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
26024c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
26034c299ca3SMark Lord 			return 0; /* not handled */
26044c299ca3SMark Lord 		}
26054c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
26064c299ca3SMark Lord 	}
26074c299ca3SMark Lord 	return 0;	/* not handled */
26084c299ca3SMark Lord }
26094c299ca3SMark Lord 
2610a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
26118f767f8aSMark Lord {
26128f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
2613a9010329SMark Lord 	char *when = "idle";
26148f767f8aSMark Lord 
26158f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
26163e4ec344STejun Heo 	if (edma_was_enabled) {
2617a9010329SMark Lord 		when = "EDMA enabled";
26188f767f8aSMark Lord 	} else {
26198f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
26208f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
2621a9010329SMark Lord 			when = "polling";
26228f767f8aSMark Lord 	}
2623a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
26248f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
26258f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
26268f767f8aSMark Lord 	ata_port_freeze(ap);
26278f767f8aSMark Lord }
26288f767f8aSMark Lord 
2629c6fd2807SJeff Garzik /**
2630c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
2631c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
2632c6fd2807SJeff Garzik  *
26338d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
26348d07379dSMark Lord  *      which also performs a COMRESET.
26358d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
2636c6fd2807SJeff Garzik  *
2637c6fd2807SJeff Garzik  *      LOCKING:
2638c6fd2807SJeff Garzik  *      Inherited from caller.
2639c6fd2807SJeff Garzik  */
264037b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
2641c6fd2807SJeff Garzik {
2642c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2643bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
2644e4006077SMark Lord 	u32 fis_cause = 0;
2645bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2646bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2647bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
26489af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
264937b9046aSMark Lord 	struct ata_queued_cmd *qc;
265037b9046aSMark Lord 	int abort = 0;
2651c6fd2807SJeff Garzik 
26528d07379dSMark Lord 	/*
265337b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
2654e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2655e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2656bdd4dddeSJeff Garzik 	 */
265737b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
265837b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
265937b9046aSMark Lord 
2660cae5a29dSMark Lord 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
2661e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2662cae5a29dSMark Lord 		fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
2663cae5a29dSMark Lord 		writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
2664e4006077SMark Lord 	}
2665cae5a29dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
2666bdd4dddeSJeff Garzik 
26674c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
26684c299ca3SMark Lord 		/*
26694c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
26704c299ca3SMark Lord 		 * require special handling.
26714c299ca3SMark Lord 		 */
26724c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
26734c299ca3SMark Lord 			return;
26744c299ca3SMark Lord 	}
26754c299ca3SMark Lord 
267637b9046aSMark Lord 	qc = mv_get_active_qc(ap);
267737b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
267837b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
267937b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
2680e4006077SMark Lord 
2681c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2682e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2683cae5a29dSMark Lord 		if (fis_cause & FIS_IRQ_CAUSE_AN) {
2684c443c500SMark Lord 			u32 ec = edma_err_cause &
2685c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2686c443c500SMark Lord 			sata_async_notification(ap);
2687c443c500SMark Lord 			if (!ec)
2688c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
2689c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
2690c443c500SMark Lord 		}
2691c443c500SMark Lord 	}
2692bdd4dddeSJeff Garzik 	/*
2693352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
2694bdd4dddeSJeff Garzik 	 */
269537b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
2696bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
269737b9046aSMark Lord 		action |= ATA_EH_RESET;
269837b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
269937b9046aSMark Lord 	}
2700bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
27016c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2702bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
2703bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
2704cf480626STejun Heo 		action |= ATA_EH_RESET;
2705b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
2706bdd4dddeSJeff Garzik 	}
2707bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2708bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
2709bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
2710b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
2711cf480626STejun Heo 		action |= ATA_EH_RESET;
2712bdd4dddeSJeff Garzik 	}
2713bdd4dddeSJeff Garzik 
2714352fab70SMark Lord 	/*
2715352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
2716352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
2717352fab70SMark Lord 	 */
2718ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
2719bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
2720bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
2721c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2722b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2723c6fd2807SJeff Garzik 		}
2724bdd4dddeSJeff Garzik 	} else {
2725bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
2726bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2727bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2728b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2729bdd4dddeSJeff Garzik 		}
2730bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
27318d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
27328d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
2733cf480626STejun Heo 			action |= ATA_EH_RESET;
2734bdd4dddeSJeff Garzik 		}
2735bdd4dddeSJeff Garzik 	}
2736c6fd2807SJeff Garzik 
2737bdd4dddeSJeff Garzik 	if (!err_mask) {
2738bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
2739cf480626STejun Heo 		action |= ATA_EH_RESET;
2740bdd4dddeSJeff Garzik 	}
2741bdd4dddeSJeff Garzik 
2742bdd4dddeSJeff Garzik 	ehi->serror |= serr;
2743bdd4dddeSJeff Garzik 	ehi->action |= action;
2744bdd4dddeSJeff Garzik 
2745bdd4dddeSJeff Garzik 	if (qc)
2746bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
2747bdd4dddeSJeff Garzik 	else
2748bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
2749bdd4dddeSJeff Garzik 
275037b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
275137b9046aSMark Lord 		/*
275237b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
275337b9046aSMark Lord 		 * because it would kill PIO access,
275437b9046aSMark Lord 		 * which is needed for further diagnosis.
275537b9046aSMark Lord 		 */
275637b9046aSMark Lord 		mv_eh_freeze(ap);
275737b9046aSMark Lord 		abort = 1;
275837b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
275937b9046aSMark Lord 		/*
276037b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
276137b9046aSMark Lord 		 */
2762bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
276337b9046aSMark Lord 	} else {
276437b9046aSMark Lord 		abort = 1;
276537b9046aSMark Lord 	}
276637b9046aSMark Lord 
276737b9046aSMark Lord 	if (abort) {
276837b9046aSMark Lord 		if (qc)
276937b9046aSMark Lord 			ata_link_abort(qc->dev->link);
2770bdd4dddeSJeff Garzik 		else
2771bdd4dddeSJeff Garzik 			ata_port_abort(ap);
2772bdd4dddeSJeff Garzik 	}
277337b9046aSMark Lord }
2774bdd4dddeSJeff Garzik 
27751aadf5c3STejun Heo static bool mv_process_crpb_response(struct ata_port *ap,
2776fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2777fcfb1f77SMark Lord {
2778fcfb1f77SMark Lord 	u8 ata_status;
2779fcfb1f77SMark Lord 	u16 edma_status = le16_to_cpu(response->flags);
2780752e386cSTejun Heo 
2781fcfb1f77SMark Lord 	/*
2782fcfb1f77SMark Lord 	 * edma_status from a response queue entry:
2783cae5a29dSMark Lord 	 *   LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
2784fcfb1f77SMark Lord 	 *   MSB is saved ATA status from command completion.
2785fcfb1f77SMark Lord 	 */
2786fcfb1f77SMark Lord 	if (!ncq_enabled) {
2787fcfb1f77SMark Lord 		u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2788fcfb1f77SMark Lord 		if (err_cause) {
2789fcfb1f77SMark Lord 			/*
2790752e386cSTejun Heo 			 * Error will be seen/handled by
2791752e386cSTejun Heo 			 * mv_err_intr().  So do nothing at all here.
2792fcfb1f77SMark Lord 			 */
27931aadf5c3STejun Heo 			return false;
2794fcfb1f77SMark Lord 		}
2795fcfb1f77SMark Lord 	}
2796fcfb1f77SMark Lord 	ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
279737b9046aSMark Lord 	if (!ac_err_mask(ata_status))
27981aadf5c3STejun Heo 		return true;
279937b9046aSMark Lord 	/* else: leave it for mv_err_intr() */
28001aadf5c3STejun Heo 	return false;
2801fcfb1f77SMark Lord }
2802fcfb1f77SMark Lord 
2803fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2804bdd4dddeSJeff Garzik {
2805bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2806bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2807fcfb1f77SMark Lord 	u32 in_index;
2808bdd4dddeSJeff Garzik 	bool work_done = false;
28091aadf5c3STejun Heo 	u32 done_mask = 0;
2810fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2811bdd4dddeSJeff Garzik 
2812fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2813cae5a29dSMark Lord 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
2814bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2815bdd4dddeSJeff Garzik 
2816fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2817fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
28186c1153e0SJeff Garzik 		unsigned int tag;
2819fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2820bdd4dddeSJeff Garzik 
2821fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2822bdd4dddeSJeff Garzik 
2823fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2824fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
28259af5c9c9STejun Heo 			tag = ap->link.active_tag;
2826fcfb1f77SMark Lord 		} else {
2827fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2828fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2829bdd4dddeSJeff Garzik 		}
28301aadf5c3STejun Heo 		if (mv_process_crpb_response(ap, response, tag, ncq_enabled))
28311aadf5c3STejun Heo 			done_mask |= 1 << tag;
2832bdd4dddeSJeff Garzik 		work_done = true;
2833bdd4dddeSJeff Garzik 	}
2834bdd4dddeSJeff Garzik 
28351aadf5c3STejun Heo 	if (work_done) {
28368385d756SSascha Hauer 		ata_qc_complete_multiple(ap, ata_qc_get_active(ap) ^ done_mask);
28371aadf5c3STejun Heo 
2838352fab70SMark Lord 		/* Update the software queue position index in hardware */
2839bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2840fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2841cae5a29dSMark Lord 			 port_mmio + EDMA_RSP_Q_OUT_PTR);
2842c6fd2807SJeff Garzik 	}
28431aadf5c3STejun Heo }
2844c6fd2807SJeff Garzik 
2845a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2846a9010329SMark Lord {
2847a9010329SMark Lord 	struct mv_port_priv *pp;
2848a9010329SMark Lord 	int edma_was_enabled;
2849a9010329SMark Lord 
2850a9010329SMark Lord 	/*
2851a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2852a9010329SMark Lord 	 * so that we have a consistent view for this port,
2853a9010329SMark Lord 	 * even if something we call of our routines changes it.
2854a9010329SMark Lord 	 */
2855a9010329SMark Lord 	pp = ap->private_data;
2856a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2857a9010329SMark Lord 	/*
2858a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2859a9010329SMark Lord 	 */
2860a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2861a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
28624c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
28634c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2864a9010329SMark Lord 	}
2865a9010329SMark Lord 	/*
2866a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2867a9010329SMark Lord 	 */
2868a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2869a9010329SMark Lord 		mv_err_intr(ap);
2870a9010329SMark Lord 	} else if (!edma_was_enabled) {
2871a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2872a9010329SMark Lord 		if (qc)
2873c3b28894STejun Heo 			ata_bmdma_port_intr(ap, qc);
2874a9010329SMark Lord 		else
2875a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2876a9010329SMark Lord 	}
2877a9010329SMark Lord }
2878a9010329SMark Lord 
2879c6fd2807SJeff Garzik /**
2880c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2881cca3974eSJeff Garzik  *      @host: host specific structure
28827368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2883c6fd2807SJeff Garzik  *
2884c6fd2807SJeff Garzik  *      LOCKING:
2885c6fd2807SJeff Garzik  *      Inherited from caller.
2886c6fd2807SJeff Garzik  */
28877368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2888c6fd2807SJeff Garzik {
2889f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2890eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2891a3718c1fSMark Lord 	unsigned int handled = 0, port;
2892c6fd2807SJeff Garzik 
28932b748a0aSMark Lord 	/* If asserted, clear the "all ports" IRQ coalescing bit */
28942b748a0aSMark Lord 	if (main_irq_cause & ALL_PORTS_COAL_DONE)
2895cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
28962b748a0aSMark Lord 
2897a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2898cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2899eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2900eabd5eb1SMark Lord 
2901a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2902a3718c1fSMark Lord 		/*
2903eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2904eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2905a3718c1fSMark Lord 		 */
2906eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2907eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2908eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2909eabd5eb1SMark Lord 			/*
2910eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2911eabd5eb1SMark Lord 			 */
2912eabd5eb1SMark Lord 			if (!hc_cause) {
2913eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2914eabd5eb1SMark Lord 				continue;
2915eabd5eb1SMark Lord 			}
2916eabd5eb1SMark Lord 			/*
2917eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2918eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2919eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2920eabd5eb1SMark Lord 			 *
2921eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2922eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2923eabd5eb1SMark Lord 			 *
2924eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2925eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2926eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2927eabd5eb1SMark Lord 			 */
2928eabd5eb1SMark Lord 			ack_irqs = 0;
29292b748a0aSMark Lord 			if (hc_cause & PORTS_0_3_COAL_DONE)
29302b748a0aSMark Lord 				ack_irqs = HC_COAL_IRQ;
2931eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2932eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2933eabd5eb1SMark Lord 					break;
2934eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2935eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2936eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2937eabd5eb1SMark Lord 			}
2938a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2939cae5a29dSMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
2940a3718c1fSMark Lord 			handled = 1;
2941a3718c1fSMark Lord 		}
2942a9010329SMark Lord 		/*
2943a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2944a9010329SMark Lord 		 */
2945eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2946a9010329SMark Lord 		if (port_cause)
2947a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2948eabd5eb1SMark Lord 	}
2949a3718c1fSMark Lord 	return handled;
2950c6fd2807SJeff Garzik }
2951c6fd2807SJeff Garzik 
2952a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2953bdd4dddeSJeff Garzik {
295402a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2955bdd4dddeSJeff Garzik 	struct ata_port *ap;
2956bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2957bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2958bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2959bdd4dddeSJeff Garzik 	u32 err_cause;
2960bdd4dddeSJeff Garzik 
2961cae5a29dSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_offset);
2962bdd4dddeSJeff Garzik 
2963a44fec1fSJoe Perches 	dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause);
2964bdd4dddeSJeff Garzik 
2965bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2966bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2967bdd4dddeSJeff Garzik 
2968cae5a29dSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_offset);
2969bdd4dddeSJeff Garzik 
2970bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2971bdd4dddeSJeff Garzik 		ap = host->ports[i];
2972936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
29739af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2974bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2975bdd4dddeSJeff Garzik 			if (!printed++)
2976bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2977bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2978bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2979cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
29809af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2981bdd4dddeSJeff Garzik 			if (qc)
2982bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2983bdd4dddeSJeff Garzik 			else
2984bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2985bdd4dddeSJeff Garzik 
2986bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2987bdd4dddeSJeff Garzik 		}
2988bdd4dddeSJeff Garzik 	}
2989a3718c1fSMark Lord 	return 1;	/* handled */
2990bdd4dddeSJeff Garzik }
2991bdd4dddeSJeff Garzik 
2992c6fd2807SJeff Garzik /**
2993c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2994c6fd2807SJeff Garzik  *      @irq: unused
2995c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2996c6fd2807SJeff Garzik  *
2997c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2998c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2999c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
3000c6fd2807SJeff Garzik  *      reported here.
3001c6fd2807SJeff Garzik  *
3002c6fd2807SJeff Garzik  *      LOCKING:
3003cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
3004c6fd2807SJeff Garzik  *      interrupts.
3005c6fd2807SJeff Garzik  */
30067d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
3007c6fd2807SJeff Garzik {
3008cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
3009f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
3010a3718c1fSMark Lord 	unsigned int handled = 0;
30116d3c30efSMark Lord 	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
301296e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
3013c6fd2807SJeff Garzik 
3014646a4da5SMark Lord 	spin_lock(&host->lock);
30156d3c30efSMark Lord 
30166d3c30efSMark Lord 	/* for MSI:  block new interrupts while in here */
30176d3c30efSMark Lord 	if (using_msi)
30182b748a0aSMark Lord 		mv_write_main_irq_mask(0, hpriv);
30196d3c30efSMark Lord 
30207368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
302196e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
3022352fab70SMark Lord 	/*
3023352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
3024352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
3025c6fd2807SJeff Garzik 	 */
3026a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
30271f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
3028a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
3029a3718c1fSMark Lord 		else
3030a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
3031bdd4dddeSJeff Garzik 	}
30326d3c30efSMark Lord 
30336d3c30efSMark Lord 	/* for MSI: unmask; interrupt cause bits will retrigger now */
30346d3c30efSMark Lord 	if (using_msi)
30352b748a0aSMark Lord 		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
30366d3c30efSMark Lord 
30379d51af7bSMark Lord 	spin_unlock(&host->lock);
30389d51af7bSMark Lord 
3039c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
3040c6fd2807SJeff Garzik }
3041c6fd2807SJeff Garzik 
3042c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
3043c6fd2807SJeff Garzik {
3044c6fd2807SJeff Garzik 	unsigned int ofs;
3045c6fd2807SJeff Garzik 
3046c6fd2807SJeff Garzik 	switch (sc_reg_in) {
3047c6fd2807SJeff Garzik 	case SCR_STATUS:
3048c6fd2807SJeff Garzik 	case SCR_ERROR:
3049c6fd2807SJeff Garzik 	case SCR_CONTROL:
3050c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
3051c6fd2807SJeff Garzik 		break;
3052c6fd2807SJeff Garzik 	default:
3053c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
3054c6fd2807SJeff Garzik 		break;
3055c6fd2807SJeff Garzik 	}
3056c6fd2807SJeff Garzik 	return ofs;
3057c6fd2807SJeff Garzik }
3058c6fd2807SJeff Garzik 
305982ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
3060c6fd2807SJeff Garzik {
306182ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3062f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
306382ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3064c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3065c6fd2807SJeff Garzik 
3066da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
3067da3dbb17STejun Heo 		*val = readl(addr + ofs);
3068da3dbb17STejun Heo 		return 0;
3069da3dbb17STejun Heo 	} else
3070da3dbb17STejun Heo 		return -EINVAL;
3071c6fd2807SJeff Garzik }
3072c6fd2807SJeff Garzik 
307382ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
3074c6fd2807SJeff Garzik {
307582ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3076f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
307782ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3078c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3079c6fd2807SJeff Garzik 
3080da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
30810d5ff566STejun Heo 		writelfl(val, addr + ofs);
3082da3dbb17STejun Heo 		return 0;
3083da3dbb17STejun Heo 	} else
3084da3dbb17STejun Heo 		return -EINVAL;
3085c6fd2807SJeff Garzik }
3086c6fd2807SJeff Garzik 
30877bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
3088c6fd2807SJeff Garzik {
30897bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
3090c6fd2807SJeff Garzik 	int early_5080;
3091c6fd2807SJeff Garzik 
309244c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
3093c6fd2807SJeff Garzik 
3094c6fd2807SJeff Garzik 	if (!early_5080) {
3095c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3096c6fd2807SJeff Garzik 		tmp |= (1 << 0);
3097c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3098c6fd2807SJeff Garzik 	}
3099c6fd2807SJeff Garzik 
31007bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
3101c6fd2807SJeff Garzik }
3102c6fd2807SJeff Garzik 
3103c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3104c6fd2807SJeff Garzik {
3105cae5a29dSMark Lord 	writel(0x0fcfffff, mmio + FLASH_CTL);
3106c6fd2807SJeff Garzik }
3107c6fd2807SJeff Garzik 
3108c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
3109c6fd2807SJeff Garzik 			   void __iomem *mmio)
3110c6fd2807SJeff Garzik {
3111c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
3112c6fd2807SJeff Garzik 	u32 tmp;
3113c6fd2807SJeff Garzik 
3114c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3115c6fd2807SJeff Garzik 
3116c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
3117c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
3118c6fd2807SJeff Garzik }
3119c6fd2807SJeff Garzik 
3120c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3121c6fd2807SJeff Garzik {
3122c6fd2807SJeff Garzik 	u32 tmp;
3123c6fd2807SJeff Garzik 
3124cae5a29dSMark Lord 	writel(0, mmio + GPIO_PORT_CTL);
3125c6fd2807SJeff Garzik 
3126c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
3127c6fd2807SJeff Garzik 
3128c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3129c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
3130c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3131c6fd2807SJeff Garzik }
3132c6fd2807SJeff Garzik 
3133c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3134c6fd2807SJeff Garzik 			   unsigned int port)
3135c6fd2807SJeff Garzik {
3136c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
3137c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
3138c6fd2807SJeff Garzik 	u32 tmp;
3139c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
3140c6fd2807SJeff Garzik 
3141c6fd2807SJeff Garzik 	if (fix_apm_sq) {
3142cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE);
3143c6fd2807SJeff Garzik 		tmp |= (1 << 19);
3144cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE);
3145c6fd2807SJeff Garzik 
3146cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL);
3147c6fd2807SJeff Garzik 		tmp &= ~0x3;
3148c6fd2807SJeff Garzik 		tmp |= 0x1;
3149cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL);
3150c6fd2807SJeff Garzik 	}
3151c6fd2807SJeff Garzik 
3152c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3153c6fd2807SJeff Garzik 	tmp &= ~mask;
3154c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
3155c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
3156c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
3157c6fd2807SJeff Garzik }
3158c6fd2807SJeff Garzik 
3159c6fd2807SJeff Garzik 
3160c6fd2807SJeff Garzik #undef ZERO
3161c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
3162c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
3163c6fd2807SJeff Garzik 			     unsigned int port)
3164c6fd2807SJeff Garzik {
3165c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3166c6fd2807SJeff Garzik 
3167e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3168c6fd2807SJeff Garzik 
3169c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
3170cae5a29dSMark Lord 	writel(0x11f, port_mmio + EDMA_CFG);
3171c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
3172c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
3173c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
3174c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
3175c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
3176c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
3177c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
3178c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
3179c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
3180c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
3181cae5a29dSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
3182c6fd2807SJeff Garzik }
3183c6fd2807SJeff Garzik #undef ZERO
3184c6fd2807SJeff Garzik 
3185c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
3186c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3187c6fd2807SJeff Garzik 			unsigned int hc)
3188c6fd2807SJeff Garzik {
3189c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3190c6fd2807SJeff Garzik 	u32 tmp;
3191c6fd2807SJeff Garzik 
3192c6fd2807SJeff Garzik 	ZERO(0x00c);
3193c6fd2807SJeff Garzik 	ZERO(0x010);
3194c6fd2807SJeff Garzik 	ZERO(0x014);
3195c6fd2807SJeff Garzik 	ZERO(0x018);
3196c6fd2807SJeff Garzik 
3197c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
3198c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
3199c6fd2807SJeff Garzik 	tmp |= 0x03030303;
3200c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
3201c6fd2807SJeff Garzik }
3202c6fd2807SJeff Garzik #undef ZERO
3203c6fd2807SJeff Garzik 
3204c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3205c6fd2807SJeff Garzik 			unsigned int n_hc)
3206c6fd2807SJeff Garzik {
3207c6fd2807SJeff Garzik 	unsigned int hc, port;
3208c6fd2807SJeff Garzik 
3209c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3210c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
3211c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
3212c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
3213c6fd2807SJeff Garzik 
3214c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
3215c6fd2807SJeff Garzik 	}
3216c6fd2807SJeff Garzik 
3217c6fd2807SJeff Garzik 	return 0;
3218c6fd2807SJeff Garzik }
3219c6fd2807SJeff Garzik 
3220c6fd2807SJeff Garzik #undef ZERO
3221c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
32227bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
3223c6fd2807SJeff Garzik {
322402a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3225c6fd2807SJeff Garzik 	u32 tmp;
3226c6fd2807SJeff Garzik 
3227cae5a29dSMark Lord 	tmp = readl(mmio + MV_PCI_MODE);
3228c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
3229cae5a29dSMark Lord 	writel(tmp, mmio + MV_PCI_MODE);
3230c6fd2807SJeff Garzik 
3231c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
3232c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
3233cae5a29dSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
3234c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
3235cae5a29dSMark Lord 	ZERO(hpriv->irq_cause_offset);
3236cae5a29dSMark Lord 	ZERO(hpriv->irq_mask_offset);
3237c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
3238c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
3239c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
3240c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
3241c6fd2807SJeff Garzik }
3242c6fd2807SJeff Garzik #undef ZERO
3243c6fd2807SJeff Garzik 
3244c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3245c6fd2807SJeff Garzik {
3246c6fd2807SJeff Garzik 	u32 tmp;
3247c6fd2807SJeff Garzik 
3248c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
3249c6fd2807SJeff Garzik 
3250cae5a29dSMark Lord 	tmp = readl(mmio + GPIO_PORT_CTL);
3251c6fd2807SJeff Garzik 	tmp &= 0x3;
3252c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
3253cae5a29dSMark Lord 	writel(tmp, mmio + GPIO_PORT_CTL);
3254c6fd2807SJeff Garzik }
3255c6fd2807SJeff Garzik 
3256f3a23c2cSLee Jones /*
3257c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
3258c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
3259c6fd2807SJeff Garzik  *
3260c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
3261c6fd2807SJeff Garzik  *
3262c6fd2807SJeff Garzik  *      LOCKING:
3263c6fd2807SJeff Garzik  *      Inherited from caller.
3264c6fd2807SJeff Garzik  */
3265c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3266c6fd2807SJeff Garzik 			unsigned int n_hc)
3267c6fd2807SJeff Garzik {
3268cae5a29dSMark Lord 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
3269c6fd2807SJeff Garzik 	int i, rc = 0;
3270c6fd2807SJeff Garzik 	u32 t;
3271c6fd2807SJeff Garzik 
3272c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
3273c6fd2807SJeff Garzik 	 * register" table.
3274c6fd2807SJeff Garzik 	 */
3275c6fd2807SJeff Garzik 	t = readl(reg);
3276c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
3277c6fd2807SJeff Garzik 
3278c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
3279c6fd2807SJeff Garzik 		udelay(1);
3280c6fd2807SJeff Garzik 		t = readl(reg);
32812dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
3282c6fd2807SJeff Garzik 			break;
3283c6fd2807SJeff Garzik 	}
3284c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
3285c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3286c6fd2807SJeff Garzik 		rc = 1;
3287c6fd2807SJeff Garzik 		goto done;
3288c6fd2807SJeff Garzik 	}
3289c6fd2807SJeff Garzik 
3290c6fd2807SJeff Garzik 	/* set reset */
3291c6fd2807SJeff Garzik 	i = 5;
3292c6fd2807SJeff Garzik 	do {
3293c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
3294c6fd2807SJeff Garzik 		t = readl(reg);
3295c6fd2807SJeff Garzik 		udelay(1);
3296c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
3297c6fd2807SJeff Garzik 
3298c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
3299c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3300c6fd2807SJeff Garzik 		rc = 1;
3301c6fd2807SJeff Garzik 		goto done;
3302c6fd2807SJeff Garzik 	}
3303c6fd2807SJeff Garzik 
3304c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
3305c6fd2807SJeff Garzik 	i = 5;
3306c6fd2807SJeff Garzik 	do {
3307c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3308c6fd2807SJeff Garzik 		t = readl(reg);
3309c6fd2807SJeff Garzik 		udelay(1);
3310c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
3311c6fd2807SJeff Garzik 
3312c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
3313c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3314c6fd2807SJeff Garzik 		rc = 1;
3315c6fd2807SJeff Garzik 	}
3316c6fd2807SJeff Garzik done:
3317c6fd2807SJeff Garzik 	return rc;
3318c6fd2807SJeff Garzik }
3319c6fd2807SJeff Garzik 
3320c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
3321c6fd2807SJeff Garzik 			   void __iomem *mmio)
3322c6fd2807SJeff Garzik {
3323c6fd2807SJeff Garzik 	void __iomem *port_mmio;
3324c6fd2807SJeff Garzik 	u32 tmp;
3325c6fd2807SJeff Garzik 
3326cae5a29dSMark Lord 	tmp = readl(mmio + RESET_CFG);
3327c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
3328c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
3329c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
3330c6fd2807SJeff Garzik 		return;
3331c6fd2807SJeff Garzik 	}
3332c6fd2807SJeff Garzik 
3333c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
3334c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
3335c6fd2807SJeff Garzik 
3336c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3337c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3338c6fd2807SJeff Garzik }
3339c6fd2807SJeff Garzik 
3340c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3341c6fd2807SJeff Garzik {
3342cae5a29dSMark Lord 	writel(0x00000060, mmio + GPIO_PORT_CTL);
3343c6fd2807SJeff Garzik }
3344c6fd2807SJeff Garzik 
3345c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3346c6fd2807SJeff Garzik 			   unsigned int port)
3347c6fd2807SJeff Garzik {
3348c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3349c6fd2807SJeff Garzik 
3350c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3351c6fd2807SJeff Garzik 	int fix_phy_mode2 =
3352c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3353c6fd2807SJeff Garzik 	int fix_phy_mode4 =
3354c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
33558c30a8b9SMark Lord 	u32 m2, m3;
3356c6fd2807SJeff Garzik 
3357c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
3358c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3359c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
3360c6fd2807SJeff Garzik 		m2 |= (1 << 31);
3361c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3362c6fd2807SJeff Garzik 
3363c6fd2807SJeff Garzik 		udelay(200);
3364c6fd2807SJeff Garzik 
3365c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3366c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
3367c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3368c6fd2807SJeff Garzik 
3369c6fd2807SJeff Garzik 		udelay(200);
3370c6fd2807SJeff Garzik 	}
3371c6fd2807SJeff Garzik 
33728c30a8b9SMark Lord 	/*
33738c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
33748c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
33758c30a8b9SMark Lord 	 */
33768c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
33778c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3378c6fd2807SJeff Garzik 
33790388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
33800388a8c0SMark Lord 	if (IS_SOC(hpriv))
33810388a8c0SMark Lord 		m3 &= ~0x1c;
33820388a8c0SMark Lord 
3383c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
3384ba069e37SMark Lord 		u32 m4 = readl(port_mmio + PHY_MODE4);
3385ba069e37SMark Lord 		/*
3386ba069e37SMark Lord 		 * Enforce reserved-bit restrictions on GenIIe devices only.
3387ba069e37SMark Lord 		 * For earlier chipsets, force only the internal config field
3388ba069e37SMark Lord 		 *  (workaround for errata FEr SATA#10 part 1).
3389ba069e37SMark Lord 		 */
33908c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
3391ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3392ba069e37SMark Lord 		else
3393ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
33948c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
3395c6fd2807SJeff Garzik 	}
3396b406c7a6SMark Lord 	/*
3397b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
3398b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3399b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3400ba68460bSMark Lord 	 * Or ensure we use writelfl() when writing PHY_MODE4.
3401b406c7a6SMark Lord 	 */
3402b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
3403c6fd2807SJeff Garzik 
3404c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
3405c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
3406c6fd2807SJeff Garzik 
3407c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
3408c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
3409c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
3410c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
3411c6fd2807SJeff Garzik 
3412c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
3413c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
3414c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
3415c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
3416c6fd2807SJeff Garzik 	}
3417c6fd2807SJeff Garzik 
3418c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
3419c6fd2807SJeff Garzik }
3420c6fd2807SJeff Garzik 
3421f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
3422f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
3423f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3424f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3425f351b2d6SSaeed Bishara {
3426f351b2d6SSaeed Bishara 	return;
3427f351b2d6SSaeed Bishara }
3428f351b2d6SSaeed Bishara 
3429f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3430f351b2d6SSaeed Bishara 			   void __iomem *mmio)
3431f351b2d6SSaeed Bishara {
3432f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
3433f351b2d6SSaeed Bishara 	u32 tmp;
3434f351b2d6SSaeed Bishara 
3435f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
3436f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
3437f351b2d6SSaeed Bishara 
3438f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3439f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3440f351b2d6SSaeed Bishara }
3441f351b2d6SSaeed Bishara 
3442f351b2d6SSaeed Bishara #undef ZERO
3443f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
3444f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3445f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
3446f351b2d6SSaeed Bishara {
3447f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
3448f351b2d6SSaeed Bishara 
3449e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3450f351b2d6SSaeed Bishara 
3451f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
3452cae5a29dSMark Lord 	writel(0x101f, port_mmio + EDMA_CFG);
3453f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
3454f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
3455f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
3456f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
3457f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
3458f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
3459f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
3460f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
3461f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
3462f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
3463d7b0c143SSaeed Bishara 	writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
3464f351b2d6SSaeed Bishara }
3465f351b2d6SSaeed Bishara 
3466f351b2d6SSaeed Bishara #undef ZERO
3467f351b2d6SSaeed Bishara 
3468f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
3469f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3470f351b2d6SSaeed Bishara 				       void __iomem *mmio)
3471f351b2d6SSaeed Bishara {
3472f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3473f351b2d6SSaeed Bishara 
3474f351b2d6SSaeed Bishara 	ZERO(0x00c);
3475f351b2d6SSaeed Bishara 	ZERO(0x010);
3476f351b2d6SSaeed Bishara 	ZERO(0x014);
3477f351b2d6SSaeed Bishara 
3478f351b2d6SSaeed Bishara }
3479f351b2d6SSaeed Bishara 
3480f351b2d6SSaeed Bishara #undef ZERO
3481f351b2d6SSaeed Bishara 
3482f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3483f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
3484f351b2d6SSaeed Bishara {
3485f351b2d6SSaeed Bishara 	unsigned int port;
3486f351b2d6SSaeed Bishara 
3487f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
3488f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
3489f351b2d6SSaeed Bishara 
3490f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
3491f351b2d6SSaeed Bishara 
3492f351b2d6SSaeed Bishara 	return 0;
3493f351b2d6SSaeed Bishara }
3494f351b2d6SSaeed Bishara 
3495f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3496f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3497f351b2d6SSaeed Bishara {
3498f351b2d6SSaeed Bishara 	return;
3499f351b2d6SSaeed Bishara }
3500f351b2d6SSaeed Bishara 
3501f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3502f351b2d6SSaeed Bishara {
3503f351b2d6SSaeed Bishara 	return;
3504f351b2d6SSaeed Bishara }
3505f351b2d6SSaeed Bishara 
350629b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
350729b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port)
350829b7e43cSMartin Michlmayr {
350929b7e43cSMartin Michlmayr 	void __iomem *port_mmio = mv_port_base(mmio, port);
351029b7e43cSMartin Michlmayr 	u32	reg;
351129b7e43cSMartin Michlmayr 
351229b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE3);
351329b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 27);	/* SELMUPF (bits 28:27) to 1 */
351429b7e43cSMartin Michlmayr 	reg |= (0x1 << 27);
351529b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 29);	/* SELMUPI (bits 30:29) to 1 */
351629b7e43cSMartin Michlmayr 	reg |= (0x1 << 29);
351729b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE3);
351829b7e43cSMartin Michlmayr 
351929b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE4);
352029b7e43cSMartin Michlmayr 	reg &= ~0x1;	/* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
352129b7e43cSMartin Michlmayr 	reg |= (0x1 << 16);
352229b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE4);
352329b7e43cSMartin Michlmayr 
352429b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN2);
352529b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
352629b7e43cSMartin Michlmayr 	reg |= 0x8;
352729b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
352829b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN2);
352929b7e43cSMartin Michlmayr 
353029b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN1);
353129b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
353229b7e43cSMartin Michlmayr 	reg |= 0x8;
353329b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
353429b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN1);
353529b7e43cSMartin Michlmayr }
353629b7e43cSMartin Michlmayr 
3537f3a23c2cSLee Jones /*
353829b7e43cSMartin Michlmayr  *	soc_is_65 - check if the soc is 65 nano device
353929b7e43cSMartin Michlmayr  *
354029b7e43cSMartin Michlmayr  *	Detect the type of the SoC, this is done by reading the PHYCFG_OFS
354129b7e43cSMartin Michlmayr  *	register, this register should contain non-zero value and it exists only
354229b7e43cSMartin Michlmayr  *	in the 65 nano devices, when reading it from older devices we get 0.
354329b7e43cSMartin Michlmayr  */
354429b7e43cSMartin Michlmayr static bool soc_is_65n(struct mv_host_priv *hpriv)
354529b7e43cSMartin Michlmayr {
354629b7e43cSMartin Michlmayr 	void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);
354729b7e43cSMartin Michlmayr 
354829b7e43cSMartin Michlmayr 	if (readl(port0_mmio + PHYCFG_OFS))
354929b7e43cSMartin Michlmayr 		return true;
355029b7e43cSMartin Michlmayr 	return false;
355129b7e43cSMartin Michlmayr }
355229b7e43cSMartin Michlmayr 
35538e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
3554b67a1064SMark Lord {
3555cae5a29dSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_IFCFG);
3556b67a1064SMark Lord 
35578e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
3558b67a1064SMark Lord 	if (want_gen2i)
35598e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
3560cae5a29dSMark Lord 	writelfl(ifcfg, port_mmio + SATA_IFCFG);
3561b67a1064SMark Lord }
3562b67a1064SMark Lord 
3563e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3564c6fd2807SJeff Garzik 			     unsigned int port_no)
3565c6fd2807SJeff Garzik {
3566c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
3567c6fd2807SJeff Garzik 
35688e7decdbSMark Lord 	/*
35698e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
35708e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
35718e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
35728e7decdbSMark Lord 	 */
35730d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
3574cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3575c6fd2807SJeff Garzik 
3576b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
35778e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
35788e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
3579c6fd2807SJeff Garzik 	}
3580b67a1064SMark Lord 	/*
35818e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
3582b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
3583cae5a29dSMark Lord 	 * (except for SATA_IFCFG), and issues a COMRESET to the dev.
3584c6fd2807SJeff Garzik 	 */
3585cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3586b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
3587cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_CMD);
3588c6fd2807SJeff Garzik 
3589c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
3590c6fd2807SJeff Garzik 
3591ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
3592e72685dbSJia-Ju Bai 		usleep_range(500, 1000);
3593c6fd2807SJeff Garzik }
3594c6fd2807SJeff Garzik 
3595e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
3596e49856d8SMark Lord {
3597e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
3598e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
3599cae5a29dSMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL);
3600e49856d8SMark Lord 		int old = reg & 0xf;
3601e49856d8SMark Lord 
3602e49856d8SMark Lord 		if (old != pmp) {
3603e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
3604cae5a29dSMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL);
3605e49856d8SMark Lord 		}
3606e49856d8SMark Lord 	}
3607e49856d8SMark Lord }
3608e49856d8SMark Lord 
3609e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3610bdd4dddeSJeff Garzik 				unsigned long deadline)
3611c6fd2807SJeff Garzik {
3612e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3613e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
3614e49856d8SMark Lord }
3615c6fd2807SJeff Garzik 
3616e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
3617e49856d8SMark Lord 				unsigned long deadline)
3618da3dbb17STejun Heo {
3619e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3620e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
3621bdd4dddeSJeff Garzik }
3622bdd4dddeSJeff Garzik 
3623cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
3624bdd4dddeSJeff Garzik 			unsigned long deadline)
3625bdd4dddeSJeff Garzik {
3626cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
3627bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
3628b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
3629f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
36300d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
36310d8be5cbSMark Lord 	u32 sstatus;
36320d8be5cbSMark Lord 	bool online;
3633bdd4dddeSJeff Garzik 
3634e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
3635b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3636d16ab3f6SMark Lord 	pp->pp_flags &=
3637d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3638bdd4dddeSJeff Garzik 
36390d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
36400d8be5cbSMark Lord 	do {
364117c5aab5SMark Lord 		const unsigned long *timing =
364217c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
3643bdd4dddeSJeff Garzik 
364417c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
364517c5aab5SMark Lord 					 &online, NULL);
36469dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
364717c5aab5SMark Lord 		if (rc)
36480d8be5cbSMark Lord 			return rc;
36490d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
36500d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
36510d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
36528e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
36530d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
36540d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
3655bdd4dddeSJeff Garzik 		}
36560d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
365708da1759SMark Lord 	mv_save_cached_regs(ap);
365866e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
3659bdd4dddeSJeff Garzik 
366017c5aab5SMark Lord 	return rc;
3661bdd4dddeSJeff Garzik }
3662bdd4dddeSJeff Garzik 
3663bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
3664c6fd2807SJeff Garzik {
36651cfd19aeSMark Lord 	mv_stop_edma(ap);
3666c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
3667c6fd2807SJeff Garzik }
3668bdd4dddeSJeff Garzik 
3669bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
3670bdd4dddeSJeff Garzik {
3671f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
3672c4de573bSMark Lord 	unsigned int port = ap->port_no;
3673c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
36741cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3675bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
3676c4de573bSMark Lord 	u32 hc_irq_cause;
3677bdd4dddeSJeff Garzik 
3678bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
3679cae5a29dSMark Lord 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3680bdd4dddeSJeff Garzik 
3681bdd4dddeSJeff Garzik 	/* clear pending irq events */
3682cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
3683cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
3684bdd4dddeSJeff Garzik 
368588e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
3686c6fd2807SJeff Garzik }
3687c6fd2807SJeff Garzik 
3688c6fd2807SJeff Garzik /**
3689c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
3690c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
3691c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
3692c6fd2807SJeff Garzik  *
3693c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
3694c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
3695c6fd2807SJeff Garzik  *      start of the port.
3696c6fd2807SJeff Garzik  *
3697c6fd2807SJeff Garzik  *      LOCKING:
3698c6fd2807SJeff Garzik  *      Inherited from caller.
3699c6fd2807SJeff Garzik  */
3700c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3701c6fd2807SJeff Garzik {
3702cae5a29dSMark Lord 	void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
3703c6fd2807SJeff Garzik 
3704c6fd2807SJeff Garzik 	/* PIO related setup
3705c6fd2807SJeff Garzik 	 */
3706c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3707c6fd2807SJeff Garzik 	port->error_addr =
3708c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3709c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3710c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3711c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3712c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3713c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3714c6fd2807SJeff Garzik 	port->status_addr =
3715c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3716c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
3717cae5a29dSMark Lord 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
3718c6fd2807SJeff Garzik 
3719c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
3720cae5a29dSMark Lord 	serr = port_mmio + mv_scr_offset(SCR_ERROR);
3721cae5a29dSMark Lord 	writelfl(readl(serr), serr);
3722cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3723c6fd2807SJeff Garzik 
3724646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
3725cae5a29dSMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
3726c6fd2807SJeff Garzik 
3727c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3728cae5a29dSMark Lord 		readl(port_mmio + EDMA_CFG),
3729cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
3730cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_MASK));
3731c6fd2807SJeff Garzik }
3732c6fd2807SJeff Garzik 
3733616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
3734616d4a98SMark Lord {
3735616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3736616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3737616d4a98SMark Lord 	u32 reg;
3738616d4a98SMark Lord 
37391f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
3740616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
3741cae5a29dSMark Lord 	reg = readl(mmio + MV_PCI_MODE);
3742616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
3743616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
3744616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
3745616d4a98SMark Lord }
3746616d4a98SMark Lord 
3747616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
3748616d4a98SMark Lord {
3749616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3750616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3751616d4a98SMark Lord 	u32 reg;
3752616d4a98SMark Lord 
3753616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
3754cae5a29dSMark Lord 		reg = readl(mmio + MV_PCI_COMMAND);
3755cae5a29dSMark Lord 		if (reg & MV_PCI_COMMAND_MRDTRIG)
3756616d4a98SMark Lord 			return 0; /* not okay */
3757616d4a98SMark Lord 	}
3758616d4a98SMark Lord 	return 1; /* okay */
3759616d4a98SMark Lord }
3760616d4a98SMark Lord 
376165ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host)
376265ad7fefSMark Lord {
376365ad7fefSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
376465ad7fefSMark Lord 	void __iomem *mmio = hpriv->base;
376565ad7fefSMark Lord 
376665ad7fefSMark Lord 	/* workaround for 60x1-B2 errata PCI#7 */
376765ad7fefSMark Lord 	if (mv_in_pcix_mode(host)) {
3768cae5a29dSMark Lord 		u32 reg = readl(mmio + MV_PCI_COMMAND);
3769cae5a29dSMark Lord 		writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
377065ad7fefSMark Lord 	}
377165ad7fefSMark Lord }
377265ad7fefSMark Lord 
37734447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3774c6fd2807SJeff Garzik {
37754447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
37764447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3777c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3778c6fd2807SJeff Garzik 
3779c6fd2807SJeff Garzik 	switch (board_idx) {
3780c6fd2807SJeff Garzik 	case chip_5080:
3781c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3782ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3783c6fd2807SJeff Garzik 
378444c10138SAuke Kok 		switch (pdev->revision) {
3785c6fd2807SJeff Garzik 		case 0x1:
3786c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3787c6fd2807SJeff Garzik 			break;
3788c6fd2807SJeff Garzik 		case 0x3:
3789c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3790c6fd2807SJeff Garzik 			break;
3791c6fd2807SJeff Garzik 		default:
3792a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3793c6fd2807SJeff Garzik 				 "Applying 50XXB2 workarounds to unknown rev\n");
3794c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3795c6fd2807SJeff Garzik 			break;
3796c6fd2807SJeff Garzik 		}
3797c6fd2807SJeff Garzik 		break;
3798c6fd2807SJeff Garzik 
3799c6fd2807SJeff Garzik 	case chip_504x:
3800c6fd2807SJeff Garzik 	case chip_508x:
3801c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3802ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3803c6fd2807SJeff Garzik 
380444c10138SAuke Kok 		switch (pdev->revision) {
3805c6fd2807SJeff Garzik 		case 0x0:
3806c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3807c6fd2807SJeff Garzik 			break;
3808c6fd2807SJeff Garzik 		case 0x3:
3809c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3810c6fd2807SJeff Garzik 			break;
3811c6fd2807SJeff Garzik 		default:
3812a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3813c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3814c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3815c6fd2807SJeff Garzik 			break;
3816c6fd2807SJeff Garzik 		}
3817c6fd2807SJeff Garzik 		break;
3818c6fd2807SJeff Garzik 
3819c6fd2807SJeff Garzik 	case chip_604x:
3820c6fd2807SJeff Garzik 	case chip_608x:
3821c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3822ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
3823c6fd2807SJeff Garzik 
382444c10138SAuke Kok 		switch (pdev->revision) {
3825c6fd2807SJeff Garzik 		case 0x7:
382665ad7fefSMark Lord 			mv_60x1b2_errata_pci7(host);
3827c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3828c6fd2807SJeff Garzik 			break;
3829c6fd2807SJeff Garzik 		case 0x9:
3830c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3831c6fd2807SJeff Garzik 			break;
3832c6fd2807SJeff Garzik 		default:
3833a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3834c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3835c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3836c6fd2807SJeff Garzik 			break;
3837c6fd2807SJeff Garzik 		}
3838c6fd2807SJeff Garzik 		break;
3839c6fd2807SJeff Garzik 
3840c6fd2807SJeff Garzik 	case chip_7042:
3841616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3842306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3843306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
3844306b30f7SMark Lord 		{
38454e520033SMark Lord 			/*
38464e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
38474e520033SMark Lord 			 *
38484e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
38494e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
38504e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
38514e520033SMark Lord 			 *
38524e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
38534e520033SMark Lord 			 * alone, but instead overwrite a high numbered
38544e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
38554e520033SMark Lord 			 * be determined exactly, by truncating the physical
38564e520033SMark Lord 			 * drive capacity to a nice even GB value.
38574e520033SMark Lord 			 *
38584e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
38594e520033SMark Lord 			 *
38604e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
38614e520033SMark Lord 			 */
38624e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
38634e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
38644e520033SMark Lord 				" regardless of if/how they are configured."
38654e520033SMark Lord 				" BEWARE!\n");
38664e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
38674e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
38684e520033SMark Lord 				" and avoid the final two gigabytes on"
38694e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
3870306b30f7SMark Lord 		}
3871df561f66SGustavo A. R. Silva 		fallthrough;
3872c6fd2807SJeff Garzik 	case chip_6042:
3873c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3874c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
3875616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3876616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3877c6fd2807SJeff Garzik 
387844c10138SAuke Kok 		switch (pdev->revision) {
38795cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3880c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3881c6fd2807SJeff Garzik 			break;
3882c6fd2807SJeff Garzik 		default:
3883a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3884c6fd2807SJeff Garzik 				 "Applying 60X1C0 workarounds to unknown rev\n");
3885c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3886c6fd2807SJeff Garzik 			break;
3887c6fd2807SJeff Garzik 		}
3888c6fd2807SJeff Garzik 		break;
3889f351b2d6SSaeed Bishara 	case chip_soc:
389029b7e43cSMartin Michlmayr 		if (soc_is_65n(hpriv))
389129b7e43cSMartin Michlmayr 			hpriv->ops = &mv_soc_65n_ops;
389229b7e43cSMartin Michlmayr 		else
3893f351b2d6SSaeed Bishara 			hpriv->ops = &mv_soc_ops;
3894eb3a55a9SSaeed Bishara 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3895eb3a55a9SSaeed Bishara 			MV_HP_ERRATA_60X1C0;
3896f351b2d6SSaeed Bishara 		break;
3897c6fd2807SJeff Garzik 
3898c6fd2807SJeff Garzik 	default:
3899*a0023bb9SZheyu Ma 		dev_alert(host->dev, "BUG: invalid board index %u\n", board_idx);
3900*a0023bb9SZheyu Ma 		return -EINVAL;
3901c6fd2807SJeff Garzik 	}
3902c6fd2807SJeff Garzik 
3903c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
390402a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
3905cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCIE_IRQ_CAUSE;
3906cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCIE_IRQ_MASK;
390702a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
390802a121daSMark Lord 	} else {
3909cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCI_IRQ_CAUSE;
3910cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCI_IRQ_MASK;
391102a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
391202a121daSMark Lord 	}
3913c6fd2807SJeff Garzik 
3914c6fd2807SJeff Garzik 	return 0;
3915c6fd2807SJeff Garzik }
3916c6fd2807SJeff Garzik 
3917c6fd2807SJeff Garzik /**
3918c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
39194447d351STejun Heo  *	@host: ATA host to initialize
3920c6fd2807SJeff Garzik  *
3921c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3922c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3923c6fd2807SJeff Garzik  *
3924c6fd2807SJeff Garzik  *      LOCKING:
3925c6fd2807SJeff Garzik  *      Inherited from caller.
3926c6fd2807SJeff Garzik  */
39271bfeff03SSaeed Bishara static int mv_init_host(struct ata_host *host)
3928c6fd2807SJeff Garzik {
3929c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
39304447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3931f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3932c6fd2807SJeff Garzik 
39331bfeff03SSaeed Bishara 	rc = mv_chip_id(host, hpriv->board_idx);
3934c6fd2807SJeff Garzik 	if (rc)
3935c6fd2807SJeff Garzik 		goto done;
3936c6fd2807SJeff Garzik 
39371f398472SMark Lord 	if (IS_SOC(hpriv)) {
3938cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
3939cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK;
39401f398472SMark Lord 	} else {
3941cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
3942cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK;
3943f351b2d6SSaeed Bishara 	}
3944352fab70SMark Lord 
39455d0fb2e7SThomas Reitmayr 	/* initialize shadow irq mask with register's value */
39465d0fb2e7SThomas Reitmayr 	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
39475d0fb2e7SThomas Reitmayr 
3948352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3949c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3950f351b2d6SSaeed Bishara 
39514447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3952c6fd2807SJeff Garzik 
39534447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
395429b7e43cSMartin Michlmayr 		if (hpriv->ops->read_preamp)
3955c6fd2807SJeff Garzik 			hpriv->ops->read_preamp(hpriv, port, mmio);
3956c6fd2807SJeff Garzik 
3957c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3958c6fd2807SJeff Garzik 	if (rc)
3959c6fd2807SJeff Garzik 		goto done;
3960c6fd2807SJeff Garzik 
3961c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
39627bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3963c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3964c6fd2807SJeff Garzik 
39654447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3966cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3967c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3968cbcdd875STejun Heo 
3969cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3970c6fd2807SJeff Garzik 	}
3971c6fd2807SJeff Garzik 
3972c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3973c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3974c6fd2807SJeff Garzik 
3975c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3976c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3977cae5a29dSMark Lord 			readl(hc_mmio + HC_CFG),
3978cae5a29dSMark Lord 			readl(hc_mmio + HC_IRQ_CAUSE));
3979c6fd2807SJeff Garzik 
3980c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3981cae5a29dSMark Lord 		writelfl(0, hc_mmio + HC_IRQ_CAUSE);
3982c6fd2807SJeff Garzik 	}
3983c6fd2807SJeff Garzik 
398444c65d16SMark Lord 	if (!IS_SOC(hpriv)) {
3985c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
3986cae5a29dSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_offset);
3987c6fd2807SJeff Garzik 
3988c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
3989cae5a29dSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
399044c65d16SMark Lord 	}
3991c6fd2807SJeff Garzik 
399251de32d2SMark Lord 	/*
399351de32d2SMark Lord 	 * enable only global host interrupts for now.
399451de32d2SMark Lord 	 * The per-port interrupts get done later as ports are set up.
399551de32d2SMark Lord 	 */
3996c4de573bSMark Lord 	mv_set_main_irq_mask(host, 0, PCI_ERR);
39972b748a0aSMark Lord 	mv_set_irq_coalescing(host, irq_coalescing_io_count,
39982b748a0aSMark Lord 				    irq_coalescing_usecs);
3999c6fd2807SJeff Garzik done:
4000c6fd2807SJeff Garzik 	return rc;
4001c6fd2807SJeff Garzik }
4002c6fd2807SJeff Garzik 
4003fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
4004fbf14e2fSByron Bradley {
4005fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
4006fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
4007fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
4008fbf14e2fSByron Bradley 		return -ENOMEM;
4009fbf14e2fSByron Bradley 
4010fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
4011fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
4012fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
4013fbf14e2fSByron Bradley 		return -ENOMEM;
4014fbf14e2fSByron Bradley 
4015fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
4016fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
4017fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
4018fbf14e2fSByron Bradley 		return -ENOMEM;
4019fbf14e2fSByron Bradley 
4020fbf14e2fSByron Bradley 	return 0;
4021fbf14e2fSByron Bradley }
4022fbf14e2fSByron Bradley 
402315a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
402463a9332bSAndrew Lunn 				 const struct mbus_dram_target_info *dram)
402515a32632SLennert Buytenhek {
402615a32632SLennert Buytenhek 	int i;
402715a32632SLennert Buytenhek 
402815a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
402915a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
403015a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
403115a32632SLennert Buytenhek 	}
403215a32632SLennert Buytenhek 
403315a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
403463a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
403515a32632SLennert Buytenhek 
403615a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
403715a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
403815a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
403915a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
404015a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
404115a32632SLennert Buytenhek 	}
404215a32632SLennert Buytenhek }
404315a32632SLennert Buytenhek 
4044f351b2d6SSaeed Bishara /**
4045f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
4046f351b2d6SSaeed Bishara  *      host
4047f351b2d6SSaeed Bishara  *      @pdev: platform device found
4048f351b2d6SSaeed Bishara  *
4049f351b2d6SSaeed Bishara  *      LOCKING:
4050f351b2d6SSaeed Bishara  *      Inherited from caller.
4051f351b2d6SSaeed Bishara  */
4052f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
4053f351b2d6SSaeed Bishara {
4054f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
405563a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
4056f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
4057f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
4058f351b2d6SSaeed Bishara 	struct ata_host *host;
4059f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
4060f351b2d6SSaeed Bishara 	struct resource *res;
406197b414e1SAndrew Lunn 	int n_ports = 0, irq = 0;
406299b80e97SDan Carpenter 	int rc;
4063eee98990SAndrew Lunn 	int port;
4064f351b2d6SSaeed Bishara 
406506296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4066f351b2d6SSaeed Bishara 
4067f351b2d6SSaeed Bishara 	/*
4068f351b2d6SSaeed Bishara 	 * Simple resource validation ..
4069f351b2d6SSaeed Bishara 	 */
4070f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
4071f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
4072f351b2d6SSaeed Bishara 		return -EINVAL;
4073f351b2d6SSaeed Bishara 	}
4074f351b2d6SSaeed Bishara 
4075f351b2d6SSaeed Bishara 	/*
4076f351b2d6SSaeed Bishara 	 * Get the register base first
4077f351b2d6SSaeed Bishara 	 */
4078f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
40793e4240daSAndrew Lunn 	if (res == NULL)
40803e4240daSAndrew Lunn 		return -EINVAL;
4081f351b2d6SSaeed Bishara 
4082f351b2d6SSaeed Bishara 	/* allocate host */
408397b414e1SAndrew Lunn 	if (pdev->dev.of_node) {
40845c3ef397SUwe Kleine-König 		rc = of_property_read_u32(pdev->dev.of_node, "nr-ports",
40855c3ef397SUwe Kleine-König 					   &n_ports);
40865c3ef397SUwe Kleine-König 		if (rc) {
40875c3ef397SUwe Kleine-König 			dev_err(&pdev->dev,
40885c3ef397SUwe Kleine-König 				"error parsing nr-ports property: %d\n", rc);
40895c3ef397SUwe Kleine-König 			return rc;
40905c3ef397SUwe Kleine-König 		}
40915c3ef397SUwe Kleine-König 
40925c3ef397SUwe Kleine-König 		if (n_ports <= 0) {
40935c3ef397SUwe Kleine-König 			dev_err(&pdev->dev, "nr-ports must be positive: %d\n",
40945c3ef397SUwe Kleine-König 				n_ports);
40955c3ef397SUwe Kleine-König 			return -EINVAL;
40965c3ef397SUwe Kleine-König 		}
40975c3ef397SUwe Kleine-König 
409897b414e1SAndrew Lunn 		irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
409997b414e1SAndrew Lunn 	} else {
410061b8c345SJingoo Han 		mv_platform_data = dev_get_platdata(&pdev->dev);
4101f351b2d6SSaeed Bishara 		n_ports = mv_platform_data->n_ports;
410297b414e1SAndrew Lunn 		irq = platform_get_irq(pdev, 0);
410397b414e1SAndrew Lunn 	}
4104e6471a65SSergey Shtylyov 	if (irq < 0)
4105e6471a65SSergey Shtylyov 		return irq;
4106e6471a65SSergey Shtylyov 	if (!irq)
4107e6471a65SSergey Shtylyov 		return -EINVAL;
4108f351b2d6SSaeed Bishara 
4109f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4110f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4111f351b2d6SSaeed Bishara 
4112f351b2d6SSaeed Bishara 	if (!host || !hpriv)
4113f351b2d6SSaeed Bishara 		return -ENOMEM;
4114a86854d0SKees Cook 	hpriv->port_clks = devm_kcalloc(&pdev->dev,
4115a86854d0SKees Cook 					n_ports, sizeof(struct clk *),
4116eee98990SAndrew Lunn 					GFP_KERNEL);
4117eee98990SAndrew Lunn 	if (!hpriv->port_clks)
4118eee98990SAndrew Lunn 		return -ENOMEM;
4119a86854d0SKees Cook 	hpriv->port_phys = devm_kcalloc(&pdev->dev,
4120a86854d0SKees Cook 					n_ports, sizeof(struct phy *),
4121b7db4f2eSAndrew Lunn 					GFP_KERNEL);
4122b7db4f2eSAndrew Lunn 	if (!hpriv->port_phys)
4123b7db4f2eSAndrew Lunn 		return -ENOMEM;
4124f351b2d6SSaeed Bishara 	host->private_data = hpriv;
41251bfeff03SSaeed Bishara 	hpriv->board_idx = chip_soc;
4126f351b2d6SSaeed Bishara 
4127f351b2d6SSaeed Bishara 	host->iomap = NULL;
41283e4240daSAndrew Lunn 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
41293e4240daSAndrew Lunn 				   resource_size(res));
41303e4240daSAndrew Lunn 	if (!hpriv->base)
41313e4240daSAndrew Lunn 		return -ENOMEM;
41323e4240daSAndrew Lunn 
41333e4240daSAndrew Lunn 	hpriv->base -= SATAHC0_REG_BASE;
4134f351b2d6SSaeed Bishara 
4135c77a2f4eSSaeed Bishara 	hpriv->clk = clk_get(&pdev->dev, NULL);
4136c77a2f4eSSaeed Bishara 	if (IS_ERR(hpriv->clk))
4137eee98990SAndrew Lunn 		dev_notice(&pdev->dev, "cannot get optional clkdev\n");
4138c77a2f4eSSaeed Bishara 	else
4139eee98990SAndrew Lunn 		clk_prepare_enable(hpriv->clk);
4140eee98990SAndrew Lunn 
4141eee98990SAndrew Lunn 	for (port = 0; port < n_ports; port++) {
4142eee98990SAndrew Lunn 		char port_number[16];
4143eee98990SAndrew Lunn 		sprintf(port_number, "%d", port);
4144eee98990SAndrew Lunn 		hpriv->port_clks[port] = clk_get(&pdev->dev, port_number);
4145eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port]))
4146eee98990SAndrew Lunn 			clk_prepare_enable(hpriv->port_clks[port]);
4147b7db4f2eSAndrew Lunn 
4148b7db4f2eSAndrew Lunn 		sprintf(port_number, "port%d", port);
414990aa2997SAndrew Lunn 		hpriv->port_phys[port] = devm_phy_optional_get(&pdev->dev,
415090aa2997SAndrew Lunn 							       port_number);
4151b7db4f2eSAndrew Lunn 		if (IS_ERR(hpriv->port_phys[port])) {
4152b7db4f2eSAndrew Lunn 			rc = PTR_ERR(hpriv->port_phys[port]);
4153b7db4f2eSAndrew Lunn 			hpriv->port_phys[port] = NULL;
415490aa2997SAndrew Lunn 			if (rc != -EPROBE_DEFER)
415554dfffdeSLinus Torvalds 				dev_warn(&pdev->dev, "error getting phy %d", rc);
41568ad116e6SEzequiel Garcia 
41578ad116e6SEzequiel Garcia 			/* Cleanup only the initialized ports */
41588ad116e6SEzequiel Garcia 			hpriv->n_ports = port;
4159b7db4f2eSAndrew Lunn 			goto err;
4160b7db4f2eSAndrew Lunn 		} else
4161b7db4f2eSAndrew Lunn 			phy_power_on(hpriv->port_phys[port]);
4162eee98990SAndrew Lunn 	}
4163c77a2f4eSSaeed Bishara 
41648ad116e6SEzequiel Garcia 	/* All the ports have been initialized */
41658ad116e6SEzequiel Garcia 	hpriv->n_ports = n_ports;
41668ad116e6SEzequiel Garcia 
416715a32632SLennert Buytenhek 	/*
416815a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
416915a32632SLennert Buytenhek 	 */
417063a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
417163a9332bSAndrew Lunn 	if (dram)
417263a9332bSAndrew Lunn 		mv_conf_mbus_windows(hpriv, dram);
417315a32632SLennert Buytenhek 
4174fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4175fbf14e2fSByron Bradley 	if (rc)
4176c77a2f4eSSaeed Bishara 		goto err;
4177fbf14e2fSByron Bradley 
41789013d64eSLior Amsalem 	/*
41799013d64eSLior Amsalem 	 * To allow disk hotplug on Armada 370/XP SoCs, the PHY speed must be
41809013d64eSLior Amsalem 	 * updated in the LP_PHY_CTL register.
41819013d64eSLior Amsalem 	 */
41829013d64eSLior Amsalem 	if (pdev->dev.of_node &&
41839013d64eSLior Amsalem 		of_device_is_compatible(pdev->dev.of_node,
41849013d64eSLior Amsalem 					"marvell,armada-370-sata"))
41859013d64eSLior Amsalem 		hpriv->hp_flags |= MV_HP_FIX_LP_PHY_CTL;
41869013d64eSLior Amsalem 
4187f351b2d6SSaeed Bishara 	/* initialize adapter */
41881bfeff03SSaeed Bishara 	rc = mv_init_host(host);
4189f351b2d6SSaeed Bishara 	if (rc)
4190c77a2f4eSSaeed Bishara 		goto err;
4191f351b2d6SSaeed Bishara 
4192a44fec1fSJoe Perches 	dev_info(&pdev->dev, "slots %u ports %d\n",
4193a44fec1fSJoe Perches 		 (unsigned)MV_MAX_Q_DEPTH, host->n_ports);
4194f351b2d6SSaeed Bishara 
419597b414e1SAndrew Lunn 	rc = ata_host_activate(host, irq, mv_interrupt, IRQF_SHARED, &mv6_sht);
4196c00a4c9dSSergei Shtylyov 	if (!rc)
4197c00a4c9dSSergei Shtylyov 		return 0;
4198c00a4c9dSSergei Shtylyov 
4199c77a2f4eSSaeed Bishara err:
4200c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4201eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4202c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4203c77a2f4eSSaeed Bishara 	}
42048ad116e6SEzequiel Garcia 	for (port = 0; port < hpriv->n_ports; port++) {
4205eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4206eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4207eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4208eee98990SAndrew Lunn 		}
4209b7db4f2eSAndrew Lunn 		phy_power_off(hpriv->port_phys[port]);
4210eee98990SAndrew Lunn 	}
4211c77a2f4eSSaeed Bishara 
4212c77a2f4eSSaeed Bishara 	return rc;
4213f351b2d6SSaeed Bishara }
4214f351b2d6SSaeed Bishara 
4215f351b2d6SSaeed Bishara /*
4216f351b2d6SSaeed Bishara  *
4217f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
4218f351b2d6SSaeed Bishara  *      @pdev: platform device
4219f351b2d6SSaeed Bishara  *
4220f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
4221f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
4222f351b2d6SSaeed Bishara  */
42230ec24914SGreg Kroah-Hartman static int mv_platform_remove(struct platform_device *pdev)
4224f351b2d6SSaeed Bishara {
4225d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
4226c77a2f4eSSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
4227eee98990SAndrew Lunn 	int port;
4228f351b2d6SSaeed Bishara 	ata_host_detach(host);
4229c77a2f4eSSaeed Bishara 
4230c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4231eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4232c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4233c77a2f4eSSaeed Bishara 	}
4234eee98990SAndrew Lunn 	for (port = 0; port < host->n_ports; port++) {
4235eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4236eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4237eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4238eee98990SAndrew Lunn 		}
4239b7db4f2eSAndrew Lunn 		phy_power_off(hpriv->port_phys[port]);
4240eee98990SAndrew Lunn 	}
4241f351b2d6SSaeed Bishara 	return 0;
4242f351b2d6SSaeed Bishara }
4243f351b2d6SSaeed Bishara 
424458eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
42456481f2b5SSaeed Bishara static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state)
42466481f2b5SSaeed Bishara {
4247d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
42486481f2b5SSaeed Bishara 	if (host)
42496481f2b5SSaeed Bishara 		return ata_host_suspend(host, state);
42506481f2b5SSaeed Bishara 	else
42516481f2b5SSaeed Bishara 		return 0;
42526481f2b5SSaeed Bishara }
42536481f2b5SSaeed Bishara 
42546481f2b5SSaeed Bishara static int mv_platform_resume(struct platform_device *pdev)
42556481f2b5SSaeed Bishara {
4256d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
425763a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
42586481f2b5SSaeed Bishara 	int ret;
42596481f2b5SSaeed Bishara 
42606481f2b5SSaeed Bishara 	if (host) {
42616481f2b5SSaeed Bishara 		struct mv_host_priv *hpriv = host->private_data;
426263a9332bSAndrew Lunn 
42636481f2b5SSaeed Bishara 		/*
42646481f2b5SSaeed Bishara 		 * (Re-)program MBUS remapping windows if we are asked to.
42656481f2b5SSaeed Bishara 		 */
426663a9332bSAndrew Lunn 		dram = mv_mbus_dram_info();
426763a9332bSAndrew Lunn 		if (dram)
426863a9332bSAndrew Lunn 			mv_conf_mbus_windows(hpriv, dram);
42696481f2b5SSaeed Bishara 
42706481f2b5SSaeed Bishara 		/* initialize adapter */
42711bfeff03SSaeed Bishara 		ret = mv_init_host(host);
42726481f2b5SSaeed Bishara 		if (ret) {
42736481f2b5SSaeed Bishara 			printk(KERN_ERR DRV_NAME ": Error during HW init\n");
42746481f2b5SSaeed Bishara 			return ret;
42756481f2b5SSaeed Bishara 		}
42766481f2b5SSaeed Bishara 		ata_host_resume(host);
42776481f2b5SSaeed Bishara 	}
42786481f2b5SSaeed Bishara 
42796481f2b5SSaeed Bishara 	return 0;
42806481f2b5SSaeed Bishara }
42816481f2b5SSaeed Bishara #else
42826481f2b5SSaeed Bishara #define mv_platform_suspend NULL
42836481f2b5SSaeed Bishara #define mv_platform_resume NULL
42846481f2b5SSaeed Bishara #endif
42856481f2b5SSaeed Bishara 
428697b414e1SAndrew Lunn #ifdef CONFIG_OF
4287e3779f6aSBhumika Goyal static const struct of_device_id mv_sata_dt_ids[] = {
4288b1f5c73bSSimon Guinot 	{ .compatible = "marvell,armada-370-sata", },
428997b414e1SAndrew Lunn 	{ .compatible = "marvell,orion-sata", },
429097b414e1SAndrew Lunn 	{},
429197b414e1SAndrew Lunn };
429297b414e1SAndrew Lunn MODULE_DEVICE_TABLE(of, mv_sata_dt_ids);
429397b414e1SAndrew Lunn #endif
429497b414e1SAndrew Lunn 
4295f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
4296f351b2d6SSaeed Bishara 	.probe		= mv_platform_probe,
42970ec24914SGreg Kroah-Hartman 	.remove		= mv_platform_remove,
42986481f2b5SSaeed Bishara 	.suspend	= mv_platform_suspend,
42996481f2b5SSaeed Bishara 	.resume		= mv_platform_resume,
4300f351b2d6SSaeed Bishara 	.driver		= {
4301f351b2d6SSaeed Bishara 		.name = DRV_NAME,
430297b414e1SAndrew Lunn 		.of_match_table = of_match_ptr(mv_sata_dt_ids),
4303f351b2d6SSaeed Bishara 	},
4304f351b2d6SSaeed Bishara };
4305f351b2d6SSaeed Bishara 
4306f351b2d6SSaeed Bishara 
43077bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4308f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4309f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
431058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
4311b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev);
4312b2dec48cSSaeed Bishara #endif
4313f351b2d6SSaeed Bishara 
43147bb3c529SSaeed Bishara 
43157bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
43167bb3c529SSaeed Bishara 	.name			= DRV_NAME,
43177bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
4318f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
43197bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
432058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
4321b2dec48cSSaeed Bishara 	.suspend		= ata_pci_device_suspend,
4322b2dec48cSSaeed Bishara 	.resume			= mv_pci_device_resume,
4323b2dec48cSSaeed Bishara #endif
4324b2dec48cSSaeed Bishara 
43257bb3c529SSaeed Bishara };
43267bb3c529SSaeed Bishara 
4327c6fd2807SJeff Garzik /**
4328c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
43294447d351STejun Heo  *      @host: ATA host to print info about
4330c6fd2807SJeff Garzik  *
4331c6fd2807SJeff Garzik  *      FIXME: complete this.
4332c6fd2807SJeff Garzik  *
4333c6fd2807SJeff Garzik  *      LOCKING:
4334c6fd2807SJeff Garzik  *      Inherited from caller.
4335c6fd2807SJeff Garzik  */
43364447d351STejun Heo static void mv_print_info(struct ata_host *host)
4337c6fd2807SJeff Garzik {
43384447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
43394447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
434044c10138SAuke Kok 	u8 scc;
4341c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
4342c6fd2807SJeff Garzik 
4343c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
4344c6fd2807SJeff Garzik 	 * what errata to workaround
4345c6fd2807SJeff Garzik 	 */
4346c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
4347c6fd2807SJeff Garzik 	if (scc == 0)
4348c6fd2807SJeff Garzik 		scc_s = "SCSI";
4349c6fd2807SJeff Garzik 	else if (scc == 0x01)
4350c6fd2807SJeff Garzik 		scc_s = "RAID";
4351c6fd2807SJeff Garzik 	else
4352c1e4fe71SJeff Garzik 		scc_s = "?";
4353c1e4fe71SJeff Garzik 
4354c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
4355c1e4fe71SJeff Garzik 		gen = "I";
4356c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
4357c1e4fe71SJeff Garzik 		gen = "II";
4358c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
4359c1e4fe71SJeff Garzik 		gen = "IIE";
4360c1e4fe71SJeff Garzik 	else
4361c1e4fe71SJeff Garzik 		gen = "?";
4362c6fd2807SJeff Garzik 
4363a44fec1fSJoe Perches 	dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
4364c1e4fe71SJeff Garzik 		 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
4365c6fd2807SJeff Garzik 		 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
4366c6fd2807SJeff Garzik }
4367c6fd2807SJeff Garzik 
4368c6fd2807SJeff Garzik /**
4369f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
4370c6fd2807SJeff Garzik  *      @pdev: PCI device found
4371c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
4372c6fd2807SJeff Garzik  *
4373c6fd2807SJeff Garzik  *      LOCKING:
4374c6fd2807SJeff Garzik  *      Inherited from caller.
4375c6fd2807SJeff Garzik  */
4376f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4377f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
4378c6fd2807SJeff Garzik {
4379c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
43804447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
43814447d351STejun Heo 	struct ata_host *host;
43824447d351STejun Heo 	struct mv_host_priv *hpriv;
4383c4bc7d73SSaeed Bishara 	int n_ports, port, rc;
4384c6fd2807SJeff Garzik 
438506296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4386c6fd2807SJeff Garzik 
43874447d351STejun Heo 	/* allocate host */
43884447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
43894447d351STejun Heo 
43904447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
43914447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
43924447d351STejun Heo 	if (!host || !hpriv)
43934447d351STejun Heo 		return -ENOMEM;
43944447d351STejun Heo 	host->private_data = hpriv;
4395f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
43961bfeff03SSaeed Bishara 	hpriv->board_idx = board_idx;
43974447d351STejun Heo 
43984447d351STejun Heo 	/* acquire resources */
439924dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
440024dc5f33STejun Heo 	if (rc)
4401c6fd2807SJeff Garzik 		return rc;
4402c6fd2807SJeff Garzik 
44030d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
44040d5ff566STejun Heo 	if (rc == -EBUSY)
440524dc5f33STejun Heo 		pcim_pin_device(pdev);
44060d5ff566STejun Heo 	if (rc)
440724dc5f33STejun Heo 		return rc;
44084447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
4409f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
4410c6fd2807SJeff Garzik 
4411496d4575SChristoph Hellwig 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
4412496d4575SChristoph Hellwig 	if (rc) {
4413496d4575SChristoph Hellwig 		dev_err(&pdev->dev, "DMA enable failed\n");
4414d88184fbSJeff Garzik 		return rc;
4415496d4575SChristoph Hellwig 	}
4416d88184fbSJeff Garzik 
4417da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4418da2fa9baSMark Lord 	if (rc)
4419da2fa9baSMark Lord 		return rc;
4420da2fa9baSMark Lord 
4421c4bc7d73SSaeed Bishara 	for (port = 0; port < host->n_ports; port++) {
4422c4bc7d73SSaeed Bishara 		struct ata_port *ap = host->ports[port];
4423c4bc7d73SSaeed Bishara 		void __iomem *port_mmio = mv_port_base(hpriv->base, port);
4424c4bc7d73SSaeed Bishara 		unsigned int offset = port_mmio - hpriv->base;
4425c4bc7d73SSaeed Bishara 
4426c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
4427c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
4428c4bc7d73SSaeed Bishara 	}
4429c4bc7d73SSaeed Bishara 
4430c6fd2807SJeff Garzik 	/* initialize adapter */
44311bfeff03SSaeed Bishara 	rc = mv_init_host(host);
443224dc5f33STejun Heo 	if (rc)
443324dc5f33STejun Heo 		return rc;
4434c6fd2807SJeff Garzik 
44356d3c30efSMark Lord 	/* Enable message-switched interrupts, if requested */
44366d3c30efSMark Lord 	if (msi && pci_enable_msi(pdev) == 0)
44376d3c30efSMark Lord 		hpriv->hp_flags |= MV_HP_FLAG_MSI;
4438c6fd2807SJeff Garzik 
4439c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
44404447d351STejun Heo 	mv_print_info(host);
4441c6fd2807SJeff Garzik 
44424447d351STejun Heo 	pci_set_master(pdev);
4443ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
44444447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
4445c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
4446c6fd2807SJeff Garzik }
4447b2dec48cSSaeed Bishara 
444858eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
4449b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev)
4450b2dec48cSSaeed Bishara {
4451d8661921SSergei Shtylyov 	struct ata_host *host = pci_get_drvdata(pdev);
4452b2dec48cSSaeed Bishara 	int rc;
4453b2dec48cSSaeed Bishara 
4454b2dec48cSSaeed Bishara 	rc = ata_pci_device_do_resume(pdev);
4455b2dec48cSSaeed Bishara 	if (rc)
4456b2dec48cSSaeed Bishara 		return rc;
4457b2dec48cSSaeed Bishara 
4458b2dec48cSSaeed Bishara 	/* initialize adapter */
4459b2dec48cSSaeed Bishara 	rc = mv_init_host(host);
4460b2dec48cSSaeed Bishara 	if (rc)
4461b2dec48cSSaeed Bishara 		return rc;
4462b2dec48cSSaeed Bishara 
4463b2dec48cSSaeed Bishara 	ata_host_resume(host);
4464b2dec48cSSaeed Bishara 
4465b2dec48cSSaeed Bishara 	return 0;
4466b2dec48cSSaeed Bishara }
4467b2dec48cSSaeed Bishara #endif
44687bb3c529SSaeed Bishara #endif
4469c6fd2807SJeff Garzik 
4470c6fd2807SJeff Garzik static int __init mv_init(void)
4471c6fd2807SJeff Garzik {
44727bb3c529SSaeed Bishara 	int rc = -ENODEV;
44737bb3c529SSaeed Bishara #ifdef CONFIG_PCI
44747bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
4475f351b2d6SSaeed Bishara 	if (rc < 0)
4476f351b2d6SSaeed Bishara 		return rc;
4477f351b2d6SSaeed Bishara #endif
4478f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
4479f351b2d6SSaeed Bishara 
4480f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
4481f351b2d6SSaeed Bishara 	if (rc < 0)
4482f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
44837bb3c529SSaeed Bishara #endif
44847bb3c529SSaeed Bishara 	return rc;
4485c6fd2807SJeff Garzik }
4486c6fd2807SJeff Garzik 
4487c6fd2807SJeff Garzik static void __exit mv_exit(void)
4488c6fd2807SJeff Garzik {
44897bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4490c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
44917bb3c529SSaeed Bishara #endif
4492f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
4493c6fd2807SJeff Garzik }
4494c6fd2807SJeff Garzik 
4495c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
4496c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
449788af4bbdSUwe Kleine-König MODULE_LICENSE("GPL v2");
4498c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4499c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
450017c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
4501c6fd2807SJeff Garzik 
4502c6fd2807SJeff Garzik module_init(mv_init);
4503c6fd2807SJeff Garzik module_exit(mv_exit);
4504