xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 97b414e119ccc7216e29c3bd62fe1a1797f21404)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
440f21b11SMark Lord  * Copyright 2008-2009: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
840f21b11SMark Lord  * Originally written by Brett Russ.
940f21b11SMark Lord  * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
1040f21b11SMark Lord  *
11c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
14c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
15c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
16c6fd2807SJeff Garzik  *
17c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
18c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20c6fd2807SJeff Garzik  * GNU General Public License for more details.
21c6fd2807SJeff Garzik  *
22c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
23c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
24c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25c6fd2807SJeff Garzik  *
26c6fd2807SJeff Garzik  */
27c6fd2807SJeff Garzik 
284a05e209SJeff Garzik /*
2985afb934SMark Lord  * sata_mv TODO list:
3085afb934SMark Lord  *
3185afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
3285afb934SMark Lord  *
332b748a0aSMark Lord  * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
3485afb934SMark Lord  *
3585afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
3685afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
3785afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
3885afb934SMark Lord  *
3985afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
4085afb934SMark Lord  *       connect two SATA ports.
414a05e209SJeff Garzik  */
424a05e209SJeff Garzik 
4365ad7fefSMark Lord /*
4465ad7fefSMark Lord  * 80x1-B2 errata PCI#11:
4565ad7fefSMark Lord  *
4665ad7fefSMark Lord  * Users of the 6041/6081 Rev.B2 chips (current is C0)
4765ad7fefSMark Lord  * should be careful to insert those cards only onto PCI-X bus #0,
4865ad7fefSMark Lord  * and only in device slots 0..7, not higher.  The chips may not
4965ad7fefSMark Lord  * work correctly otherwise  (note: this is a pretty rare condition).
5065ad7fefSMark Lord  */
5165ad7fefSMark Lord 
52c6fd2807SJeff Garzik #include <linux/kernel.h>
53c6fd2807SJeff Garzik #include <linux/module.h>
54c6fd2807SJeff Garzik #include <linux/pci.h>
55c6fd2807SJeff Garzik #include <linux/init.h>
56c6fd2807SJeff Garzik #include <linux/blkdev.h>
57c6fd2807SJeff Garzik #include <linux/delay.h>
58c6fd2807SJeff Garzik #include <linux/interrupt.h>
598d8b6004SAndrew Morton #include <linux/dmapool.h>
60c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
61c6fd2807SJeff Garzik #include <linux/device.h>
62c77a2f4eSSaeed Bishara #include <linux/clk.h>
63f351b2d6SSaeed Bishara #include <linux/platform_device.h>
64f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6515a32632SLennert Buytenhek #include <linux/mbus.h>
66c46938ccSMark Lord #include <linux/bitops.h>
675a0e3ad6STejun Heo #include <linux/gfp.h>
68*97b414e1SAndrew Lunn #include <linux/of.h>
69*97b414e1SAndrew Lunn #include <linux/of_irq.h>
70c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
71c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
726c08772eSJeff Garzik #include <scsi/scsi_device.h>
73c6fd2807SJeff Garzik #include <linux/libata.h>
74c6fd2807SJeff Garzik 
75c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
76cae5a29dSMark Lord #define DRV_VERSION	"1.28"
77c6fd2807SJeff Garzik 
7840f21b11SMark Lord /*
7940f21b11SMark Lord  * module options
8040f21b11SMark Lord  */
8140f21b11SMark Lord 
8240f21b11SMark Lord static int msi;
8340f21b11SMark Lord #ifdef CONFIG_PCI
8440f21b11SMark Lord module_param(msi, int, S_IRUGO);
8540f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
8640f21b11SMark Lord #endif
8740f21b11SMark Lord 
882b748a0aSMark Lord static int irq_coalescing_io_count;
892b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO);
902b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count,
912b748a0aSMark Lord 		 "IRQ coalescing I/O count threshold (0..255)");
922b748a0aSMark Lord 
932b748a0aSMark Lord static int irq_coalescing_usecs;
942b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO);
952b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs,
962b748a0aSMark Lord 		 "IRQ coalescing time threshold in usecs");
972b748a0aSMark Lord 
98c6fd2807SJeff Garzik enum {
99c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
100c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
101c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
102c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
103c6fd2807SJeff Garzik 
104c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
105c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
106c6fd2807SJeff Garzik 
1072b748a0aSMark Lord 	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
1082b748a0aSMark Lord 	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
1092b748a0aSMark Lord 	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
1102b748a0aSMark Lord 	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */
1112b748a0aSMark Lord 
112c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
113c6fd2807SJeff Garzik 
1142b748a0aSMark Lord 	/*
1152b748a0aSMark Lord 	 * Per-chip ("all ports") interrupt coalescing feature.
1162b748a0aSMark Lord 	 * This is only for GEN_II / GEN_IIE hardware.
1172b748a0aSMark Lord 	 *
1182b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
1192b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
1202b748a0aSMark Lord 	 */
121cae5a29dSMark Lord 	COAL_REG_BASE		= 0x18000,
122cae5a29dSMark Lord 	IRQ_COAL_CAUSE		= (COAL_REG_BASE + 0x08),
1232b748a0aSMark Lord 	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */
1242b748a0aSMark Lord 
125cae5a29dSMark Lord 	IRQ_COAL_IO_THRESHOLD   = (COAL_REG_BASE + 0xcc),
126cae5a29dSMark Lord 	IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
1272b748a0aSMark Lord 
1282b748a0aSMark Lord 	/*
1292b748a0aSMark Lord 	 * Registers for the (unused here) transaction coalescing feature:
1302b748a0aSMark Lord 	 */
131cae5a29dSMark Lord 	TRAN_COAL_CAUSE_LO	= (COAL_REG_BASE + 0x88),
132cae5a29dSMark Lord 	TRAN_COAL_CAUSE_HI	= (COAL_REG_BASE + 0x8c),
1332b748a0aSMark Lord 
134cae5a29dSMark Lord 	SATAHC0_REG_BASE	= 0x20000,
135cae5a29dSMark Lord 	FLASH_CTL		= 0x1046c,
136cae5a29dSMark Lord 	GPIO_PORT_CTL		= 0x104f0,
137cae5a29dSMark Lord 	RESET_CFG		= 0x180d8,
138c6fd2807SJeff Garzik 
139c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
140c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
141c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
142c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
143c6fd2807SJeff Garzik 
144c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
145c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
146c6fd2807SJeff Garzik 
147c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
148c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
149c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
150c6fd2807SJeff Garzik 	 */
151c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
152c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
153da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
154c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
155c6fd2807SJeff Garzik 
156352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
157c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
158352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
159352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
160352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
161c6fd2807SJeff Garzik 
162c6fd2807SJeff Garzik 	/* Host Flags */
163c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
1647bb3c529SSaeed Bishara 
1659cbe056fSSergei Shtylyov 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING,
166ad3aef51SMark Lord 
16791b1a84cSMark Lord 	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
168c6fd2807SJeff Garzik 
16940f21b11SMark Lord 	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
17040f21b11SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
17191b1a84cSMark Lord 
17291b1a84cSMark Lord 	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
173ad3aef51SMark Lord 
174c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
175c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
176c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
177e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
178c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
179c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
180c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
181c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
182c6fd2807SJeff Garzik 
183c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
184c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
185c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
186c6fd2807SJeff Garzik 
187c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
188c6fd2807SJeff Garzik 
189c6fd2807SJeff Garzik 	/* PCI interface registers */
190c6fd2807SJeff Garzik 
191cae5a29dSMark Lord 	MV_PCI_COMMAND		= 0xc00,
192cae5a29dSMark Lord 	MV_PCI_COMMAND_MWRCOM	= (1 << 4),	/* PCI Master Write Combining */
193cae5a29dSMark Lord 	MV_PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
194c6fd2807SJeff Garzik 
195cae5a29dSMark Lord 	PCI_MAIN_CMD_STS	= 0xd30,
196c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
197c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
198c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
199c6fd2807SJeff Garzik 
200cae5a29dSMark Lord 	MV_PCI_MODE		= 0xd00,
2018e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
2028e7decdbSMark Lord 
203c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
204c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
205c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
206c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
207cae5a29dSMark Lord 	MV_PCI_XBAR_TMOUT	= 0x1d04,
208c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
209c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
210c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
211c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
212c6fd2807SJeff Garzik 
213cae5a29dSMark Lord 	PCI_IRQ_CAUSE		= 0x1d58,
214cae5a29dSMark Lord 	PCI_IRQ_MASK		= 0x1d5c,
215c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
216c6fd2807SJeff Garzik 
217cae5a29dSMark Lord 	PCIE_IRQ_CAUSE		= 0x1900,
218cae5a29dSMark Lord 	PCIE_IRQ_MASK		= 0x1910,
219646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
22002a121daSMark Lord 
2217368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
222cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_CAUSE	= 0x1d60,
223cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_MASK	= 0x1d64,
224cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_CAUSE	= 0x20020,
225cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_MASK	= 0x20024,
22640f21b11SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
22740f21b11SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
228c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
229c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
2302b748a0aSMark Lord 	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
2312b748a0aSMark Lord 	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
232c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
23340f21b11SMark Lord 	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
23440f21b11SMark Lord 	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
23540f21b11SMark Lord 	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
23640f21b11SMark Lord 	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
23740f21b11SMark Lord 	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
238c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
239c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
240c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
241c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
242fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
243f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
244c6fd2807SJeff Garzik 
245c6fd2807SJeff Garzik 	/* SATAHC registers */
246cae5a29dSMark Lord 	HC_CFG			= 0x00,
247c6fd2807SJeff Garzik 
248cae5a29dSMark Lord 	HC_IRQ_CAUSE		= 0x14,
249352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
250352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
251c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
252c6fd2807SJeff Garzik 
2532b748a0aSMark Lord 	/*
2542b748a0aSMark Lord 	 * Per-HC (Host-Controller) interrupt coalescing feature.
2552b748a0aSMark Lord 	 * This is present on all chip generations.
2562b748a0aSMark Lord 	 *
2572b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
2582b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
2592b748a0aSMark Lord 	 */
260cae5a29dSMark Lord 	HC_IRQ_COAL_IO_THRESHOLD	= 0x000c,
261cae5a29dSMark Lord 	HC_IRQ_COAL_TIME_THRESHOLD	= 0x0010,
2622b748a0aSMark Lord 
263cae5a29dSMark Lord 	SOC_LED_CTRL		= 0x2c,
264000b344fSMark Lord 	SOC_LED_CTRL_BLINK	= (1 << 0),	/* Active LED blink */
265000b344fSMark Lord 	SOC_LED_CTRL_ACT_PRESENCE = (1 << 2),	/* Multiplex dev presence */
266000b344fSMark Lord 						/*  with dev activity LED */
267000b344fSMark Lord 
268c6fd2807SJeff Garzik 	/* Shadow block registers */
269cae5a29dSMark Lord 	SHD_BLK			= 0x100,
270cae5a29dSMark Lord 	SHD_CTL_AST		= 0x20,		/* ofs from SHD_BLK */
271c6fd2807SJeff Garzik 
272c6fd2807SJeff Garzik 	/* SATA registers */
273cae5a29dSMark Lord 	SATA_STATUS		= 0x300,  /* ctrl, err regs follow status */
274cae5a29dSMark Lord 	SATA_ACTIVE		= 0x350,
275cae5a29dSMark Lord 	FIS_IRQ_CAUSE		= 0x364,
276cae5a29dSMark Lord 	FIS_IRQ_CAUSE_AN	= (1 << 9),	/* async notification */
27717c5aab5SMark Lord 
278cae5a29dSMark Lord 	LTMODE			= 0x30c,	/* requires read-after-write */
27917c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
28017c5aab5SMark Lord 
281cae5a29dSMark Lord 	PHY_MODE2		= 0x330,
282c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
283cae5a29dSMark Lord 
284cae5a29dSMark Lord 	PHY_MODE4		= 0x314,	/* requires read-after-write */
285ba069e37SMark Lord 	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
286ba069e37SMark Lord 	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
287ba069e37SMark Lord 	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
288ba069e37SMark Lord 	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */
289ba069e37SMark Lord 
290cae5a29dSMark Lord 	SATA_IFCTL		= 0x344,
291cae5a29dSMark Lord 	SATA_TESTCTL		= 0x348,
292cae5a29dSMark Lord 	SATA_IFSTAT		= 0x34c,
293cae5a29dSMark Lord 	VENDOR_UNIQUE_FIS	= 0x35c,
29417c5aab5SMark Lord 
295cae5a29dSMark Lord 	FISCFG			= 0x360,
2968e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2978e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
29817c5aab5SMark Lord 
29929b7e43cSMartin Michlmayr 	PHY_MODE9_GEN2		= 0x398,
30029b7e43cSMartin Michlmayr 	PHY_MODE9_GEN1		= 0x39c,
30129b7e43cSMartin Michlmayr 	PHYCFG_OFS		= 0x3a0,	/* only in 65n devices */
30229b7e43cSMartin Michlmayr 
303c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
304cae5a29dSMark Lord 	MV5_LTMODE		= 0x30,
305cae5a29dSMark Lord 	MV5_PHY_CTL		= 0x0C,
306cae5a29dSMark Lord 	SATA_IFCFG		= 0x050,
307c6fd2807SJeff Garzik 
308c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
309c6fd2807SJeff Garzik 
310c6fd2807SJeff Garzik 	/* Port registers */
311cae5a29dSMark Lord 	EDMA_CFG		= 0,
3120c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
3130c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
314c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
315c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
316c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
317e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
318e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
319c6fd2807SJeff Garzik 
320cae5a29dSMark Lord 	EDMA_ERR_IRQ_CAUSE	= 0x8,
321cae5a29dSMark Lord 	EDMA_ERR_IRQ_MASK	= 0xc,
3226c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
3236c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
3246c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
3256c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
3266c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
3276c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
328c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
329c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
3306c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
331c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
3326c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
3336c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
3346c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
3356c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
336646a4da5SMark Lord 
3376c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
338646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
339646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
340646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
341646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
342646a4da5SMark Lord 
3436c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
344646a4da5SMark Lord 
3456c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
346646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
347646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
348646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
349646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
350646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
351646a4da5SMark Lord 
3526c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
353646a4da5SMark Lord 
3546c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
355c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
356c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
357646a4da5SMark Lord 
358646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
359646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
360646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
36185afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
362646a4da5SMark Lord 
363bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
364bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
365bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
366bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
367bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
368bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3696c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
370bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
371bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
372bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
373bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
374c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
375c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
376bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
377e12bef50SMark Lord 
378bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
379bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
380bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
381bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
382bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
383bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
384bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3856c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
386bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
387bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
388bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
389c6fd2807SJeff Garzik 
390cae5a29dSMark Lord 	EDMA_REQ_Q_BASE_HI	= 0x10,
391cae5a29dSMark Lord 	EDMA_REQ_Q_IN_PTR	= 0x14,		/* also contains BASE_LO */
392c6fd2807SJeff Garzik 
393cae5a29dSMark Lord 	EDMA_REQ_Q_OUT_PTR	= 0x18,
394c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
395c6fd2807SJeff Garzik 
396cae5a29dSMark Lord 	EDMA_RSP_Q_BASE_HI	= 0x1c,
397cae5a29dSMark Lord 	EDMA_RSP_Q_IN_PTR	= 0x20,
398cae5a29dSMark Lord 	EDMA_RSP_Q_OUT_PTR	= 0x24,		/* also contains BASE_LO */
399c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
400c6fd2807SJeff Garzik 
401cae5a29dSMark Lord 	EDMA_CMD		= 0x28,		/* EDMA command register */
4020ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
4030ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
4048e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
405c6fd2807SJeff Garzik 
406cae5a29dSMark Lord 	EDMA_STATUS		= 0x30,		/* EDMA engine status */
4078e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
4088e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
4098e7decdbSMark Lord 
410cae5a29dSMark Lord 	EDMA_IORDY_TMOUT	= 0x34,
411cae5a29dSMark Lord 	EDMA_ARB_CFG		= 0x38,
4128e7decdbSMark Lord 
413cae5a29dSMark Lord 	EDMA_HALTCOND		= 0x60,		/* GenIIe halt conditions */
414cae5a29dSMark Lord 	EDMA_UNKNOWN_RSVD	= 0x6C,		/* GenIIe unknown/reserved */
415da14265eSMark Lord 
416cae5a29dSMark Lord 	BMDMA_CMD		= 0x224,	/* bmdma command register */
417cae5a29dSMark Lord 	BMDMA_STATUS		= 0x228,	/* bmdma status register */
418cae5a29dSMark Lord 	BMDMA_PRD_LOW		= 0x22c,	/* bmdma PRD addr 31:0 */
419cae5a29dSMark Lord 	BMDMA_PRD_HIGH		= 0x230,	/* bmdma PRD addr 63:32 */
420da14265eSMark Lord 
421c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
422c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
423c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
424c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
425c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
426c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
4270ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
4280ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
4290ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
43002a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
431616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
4321f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
433000b344fSMark Lord 	MV_HP_QUIRK_LED_BLINK_EN = (1 << 12),	/* is led blinking enabled? */
434c6fd2807SJeff Garzik 
435c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
4360ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
43772109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
43800f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
43929d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
440d16ab3f6SMark Lord 	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
441c6fd2807SJeff Garzik };
442c6fd2807SJeff Garzik 
443ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
444ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
445c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
4468e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
4471f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
448c6fd2807SJeff Garzik 
44915a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
45015a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
45115a32632SLennert Buytenhek 
452c6fd2807SJeff Garzik enum {
453baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
454baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
455baf14aa1SJeff Garzik 	 */
456baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
457c6fd2807SJeff Garzik 
4580ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
4590ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
4600ea9e179SJeff Garzik 	 */
461c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
462c6fd2807SJeff Garzik 
4630ea9e179SJeff Garzik 	/* ditto, for response queue */
464c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
465c6fd2807SJeff Garzik };
466c6fd2807SJeff Garzik 
467c6fd2807SJeff Garzik enum chip_type {
468c6fd2807SJeff Garzik 	chip_504x,
469c6fd2807SJeff Garzik 	chip_508x,
470c6fd2807SJeff Garzik 	chip_5080,
471c6fd2807SJeff Garzik 	chip_604x,
472c6fd2807SJeff Garzik 	chip_608x,
473c6fd2807SJeff Garzik 	chip_6042,
474c6fd2807SJeff Garzik 	chip_7042,
475f351b2d6SSaeed Bishara 	chip_soc,
476c6fd2807SJeff Garzik };
477c6fd2807SJeff Garzik 
478c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
479c6fd2807SJeff Garzik struct mv_crqb {
480c6fd2807SJeff Garzik 	__le32			sg_addr;
481c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
482c6fd2807SJeff Garzik 	__le16			ctrl_flags;
483c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
484c6fd2807SJeff Garzik };
485c6fd2807SJeff Garzik 
486c6fd2807SJeff Garzik struct mv_crqb_iie {
487c6fd2807SJeff Garzik 	__le32			addr;
488c6fd2807SJeff Garzik 	__le32			addr_hi;
489c6fd2807SJeff Garzik 	__le32			flags;
490c6fd2807SJeff Garzik 	__le32			len;
491c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
492c6fd2807SJeff Garzik };
493c6fd2807SJeff Garzik 
494c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
495c6fd2807SJeff Garzik struct mv_crpb {
496c6fd2807SJeff Garzik 	__le16			id;
497c6fd2807SJeff Garzik 	__le16			flags;
498c6fd2807SJeff Garzik 	__le32			tmstmp;
499c6fd2807SJeff Garzik };
500c6fd2807SJeff Garzik 
501c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
502c6fd2807SJeff Garzik struct mv_sg {
503c6fd2807SJeff Garzik 	__le32			addr;
504c6fd2807SJeff Garzik 	__le32			flags_size;
505c6fd2807SJeff Garzik 	__le32			addr_hi;
506c6fd2807SJeff Garzik 	__le32			reserved;
507c6fd2807SJeff Garzik };
508c6fd2807SJeff Garzik 
50908da1759SMark Lord /*
51008da1759SMark Lord  * We keep a local cache of a few frequently accessed port
51108da1759SMark Lord  * registers here, to avoid having to read them (very slow)
51208da1759SMark Lord  * when switching between EDMA and non-EDMA modes.
51308da1759SMark Lord  */
51408da1759SMark Lord struct mv_cached_regs {
51508da1759SMark Lord 	u32			fiscfg;
51608da1759SMark Lord 	u32			ltmode;
51708da1759SMark Lord 	u32			haltcond;
518c01e8a23SMark Lord 	u32			unknown_rsvd;
51908da1759SMark Lord };
52008da1759SMark Lord 
521c6fd2807SJeff Garzik struct mv_port_priv {
522c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
523c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
524c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
525c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
526eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
527eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
528bdd4dddeSJeff Garzik 
529bdd4dddeSJeff Garzik 	unsigned int		req_idx;
530bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
531bdd4dddeSJeff Garzik 
532c6fd2807SJeff Garzik 	u32			pp_flags;
53308da1759SMark Lord 	struct mv_cached_regs	cached;
53429d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
535c6fd2807SJeff Garzik };
536c6fd2807SJeff Garzik 
537c6fd2807SJeff Garzik struct mv_port_signal {
538c6fd2807SJeff Garzik 	u32			amps;
539c6fd2807SJeff Garzik 	u32			pre;
540c6fd2807SJeff Garzik };
541c6fd2807SJeff Garzik 
54202a121daSMark Lord struct mv_host_priv {
54302a121daSMark Lord 	u32			hp_flags;
5441bfeff03SSaeed Bishara 	unsigned int 		board_idx;
54596e2c487SMark Lord 	u32			main_irq_mask;
54602a121daSMark Lord 	struct mv_port_signal	signal[8];
54702a121daSMark Lord 	const struct mv_hw_ops	*ops;
548f351b2d6SSaeed Bishara 	int			n_ports;
549f351b2d6SSaeed Bishara 	void __iomem		*base;
5507368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
5517368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
552cae5a29dSMark Lord 	u32			irq_cause_offset;
553cae5a29dSMark Lord 	u32			irq_mask_offset;
55402a121daSMark Lord 	u32			unmask_all_irqs;
555c77a2f4eSSaeed Bishara 
556c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK)
557c77a2f4eSSaeed Bishara 	struct clk		*clk;
558eee98990SAndrew Lunn 	struct clk              **port_clks;
559c77a2f4eSSaeed Bishara #endif
560da2fa9baSMark Lord 	/*
561da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
562da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
563da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
564da2fa9baSMark Lord 	 */
565da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
566da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
567da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
56802a121daSMark Lord };
56902a121daSMark Lord 
570c6fd2807SJeff Garzik struct mv_hw_ops {
571c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
572c6fd2807SJeff Garzik 			   unsigned int port);
573c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
574c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
575c6fd2807SJeff Garzik 			   void __iomem *mmio);
576c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
577c6fd2807SJeff Garzik 			unsigned int n_hc);
578c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
5797bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
580c6fd2807SJeff Garzik };
581c6fd2807SJeff Garzik 
58282ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
58382ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
58482ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
58582ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
586c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
587c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
5883e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
589c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
590c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
591c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
592a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
593a1efdabaSTejun Heo 			unsigned long deadline);
594bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
595bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
596f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
597c6fd2807SJeff Garzik 
598c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
599c6fd2807SJeff Garzik 			   unsigned int port);
600c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
601c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
602c6fd2807SJeff Garzik 			   void __iomem *mmio);
603c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
604c6fd2807SJeff Garzik 			unsigned int n_hc);
605c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
6067bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
607c6fd2807SJeff Garzik 
608c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
609c6fd2807SJeff Garzik 			   unsigned int port);
610c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
611c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
612c6fd2807SJeff Garzik 			   void __iomem *mmio);
613c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
614c6fd2807SJeff Garzik 			unsigned int n_hc);
615c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
616f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
617f351b2d6SSaeed Bishara 				      void __iomem *mmio);
618f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
619f351b2d6SSaeed Bishara 				      void __iomem *mmio);
620f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
621f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
622f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
623f351b2d6SSaeed Bishara 				      void __iomem *mmio);
624f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
62529b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
62629b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port);
6277bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
628e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
629c6fd2807SJeff Garzik 			     unsigned int port_no);
630e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
631b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
63200b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
633c6fd2807SJeff Garzik 
634e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
635e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
636e49856d8SMark Lord 				unsigned long deadline);
637e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
638e49856d8SMark Lord 				unsigned long deadline);
63929d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
6404c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
6414c299ca3SMark Lord 					struct mv_port_priv *pp);
642c6fd2807SJeff Garzik 
643da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap);
644da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
645da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc);
646da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc);
647da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc);
648da14265eSMark Lord static u8   mv_bmdma_status(struct ata_port *ap);
649d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap);
650da14265eSMark Lord 
651eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
652eb73d558SMark Lord  * because we have to allow room for worst case splitting of
653eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
654eb73d558SMark Lord  */
655c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
65668d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
657baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
658c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
659c5d3e45aSJeff Garzik };
660c5d3e45aSJeff Garzik 
661c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
66268d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
663138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
664baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
665c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
666c6fd2807SJeff Garzik };
667c6fd2807SJeff Garzik 
668029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
669029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
670c6fd2807SJeff Garzik 
671c96f1732SAlan Cox 	.lost_interrupt		= ATA_OP_NULL,
672c96f1732SAlan Cox 
6733e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
674c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
675c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
676c6fd2807SJeff Garzik 
677bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
678bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
679a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
680bdd4dddeSJeff Garzik 
681c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
682c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
683c6fd2807SJeff Garzik 
684c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
685c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
686c6fd2807SJeff Garzik };
687c6fd2807SJeff Garzik 
688029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
6898930ff25STejun Heo 	.inherits		= &ata_bmdma_port_ops,
690c6fd2807SJeff Garzik 
6918930ff25STejun Heo 	.lost_interrupt		= ATA_OP_NULL,
6928930ff25STejun Heo 
6938930ff25STejun Heo 	.qc_defer		= mv_qc_defer,
6948930ff25STejun Heo 	.qc_prep		= mv_qc_prep,
6958930ff25STejun Heo 	.qc_issue		= mv_qc_issue,
6968930ff25STejun Heo 
6978930ff25STejun Heo 	.dev_config             = mv6_dev_config,
6988930ff25STejun Heo 
6998930ff25STejun Heo 	.freeze			= mv_eh_freeze,
7008930ff25STejun Heo 	.thaw			= mv_eh_thaw,
7018930ff25STejun Heo 	.hardreset		= mv_hardreset,
7028930ff25STejun Heo 	.softreset		= mv_softreset,
703e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
704e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
70529d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
706da14265eSMark Lord 
7078930ff25STejun Heo 	.scr_read		= mv_scr_read,
7088930ff25STejun Heo 	.scr_write		= mv_scr_write,
7098930ff25STejun Heo 
710d16ab3f6SMark Lord 	.sff_check_status	= mv_sff_check_status,
711da14265eSMark Lord 	.sff_irq_clear		= mv_sff_irq_clear,
712da14265eSMark Lord 	.check_atapi_dma	= mv_check_atapi_dma,
713da14265eSMark Lord 	.bmdma_setup		= mv_bmdma_setup,
714da14265eSMark Lord 	.bmdma_start		= mv_bmdma_start,
715da14265eSMark Lord 	.bmdma_stop		= mv_bmdma_stop,
716da14265eSMark Lord 	.bmdma_status		= mv_bmdma_status,
7178930ff25STejun Heo 
7188930ff25STejun Heo 	.port_start		= mv_port_start,
7198930ff25STejun Heo 	.port_stop		= mv_port_stop,
720c6fd2807SJeff Garzik };
721c6fd2807SJeff Garzik 
722029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
723029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
724029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
725c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
726c6fd2807SJeff Garzik };
727c6fd2807SJeff Garzik 
728c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
729c6fd2807SJeff Garzik 	{  /* chip_504x */
73091b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS,
731c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
732bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
733c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
734c6fd2807SJeff Garzik 	},
735c6fd2807SJeff Garzik 	{  /* chip_508x */
73691b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
737c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
738bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
739c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
740c6fd2807SJeff Garzik 	},
741c6fd2807SJeff Garzik 	{  /* chip_5080 */
74291b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
743c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
744bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
745c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
746c6fd2807SJeff Garzik 	},
747c6fd2807SJeff Garzik 	{  /* chip_604x */
74891b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS,
749c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
750bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
751c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
752c6fd2807SJeff Garzik 	},
753c6fd2807SJeff Garzik 	{  /* chip_608x */
75491b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
755c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
756bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
757c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
758c6fd2807SJeff Garzik 	},
759c6fd2807SJeff Garzik 	{  /* chip_6042 */
76091b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
761c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
762bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
763c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
764c6fd2807SJeff Garzik 	},
765c6fd2807SJeff Garzik 	{  /* chip_7042 */
76691b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
767c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
768bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
769c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
770c6fd2807SJeff Garzik 	},
771f351b2d6SSaeed Bishara 	{  /* chip_soc */
77291b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
773c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
774f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
775f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
776f351b2d6SSaeed Bishara 	},
777c6fd2807SJeff Garzik };
778c6fd2807SJeff Garzik 
779c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
7802d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
7812d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
7822d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
7832d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
78446c5784cSMark Lord 	/* RocketRAID 1720/174x have different identifiers */
78546c5784cSMark Lord 	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
7864462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
7874462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
788c6fd2807SJeff Garzik 
7892d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
7902d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
7912d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
7922d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
7932d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
794c6fd2807SJeff Garzik 
7952d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
7962d2744fcSJeff Garzik 
797d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
798d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
799d9f9c6bcSFlorian Attenberger 
80002a121daSMark Lord 	/* Marvell 7042 support */
8016a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
8026a3d586dSMorrison, Tom 
80302a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
80402a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
80502a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
80602a121daSMark Lord 
807c6fd2807SJeff Garzik 	{ }			/* terminate list */
808c6fd2807SJeff Garzik };
809c6fd2807SJeff Garzik 
810c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
811c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
812c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
813c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
814c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
815c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
816c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
817c6fd2807SJeff Garzik };
818c6fd2807SJeff Garzik 
819c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
820c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
821c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
822c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
823c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
824c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
825c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
826c6fd2807SJeff Garzik };
827c6fd2807SJeff Garzik 
828f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
829f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
830f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
831f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
832f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
833f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
834f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
835f351b2d6SSaeed Bishara };
836f351b2d6SSaeed Bishara 
83729b7e43cSMartin Michlmayr static const struct mv_hw_ops mv_soc_65n_ops = {
83829b7e43cSMartin Michlmayr 	.phy_errata		= mv_soc_65n_phy_errata,
83929b7e43cSMartin Michlmayr 	.enable_leds		= mv_soc_enable_leds,
84029b7e43cSMartin Michlmayr 	.reset_hc		= mv_soc_reset_hc,
84129b7e43cSMartin Michlmayr 	.reset_flash		= mv_soc_reset_flash,
84229b7e43cSMartin Michlmayr 	.reset_bus		= mv_soc_reset_bus,
84329b7e43cSMartin Michlmayr };
84429b7e43cSMartin Michlmayr 
845c6fd2807SJeff Garzik /*
846c6fd2807SJeff Garzik  * Functions
847c6fd2807SJeff Garzik  */
848c6fd2807SJeff Garzik 
849c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
850c6fd2807SJeff Garzik {
851c6fd2807SJeff Garzik 	writel(data, addr);
852c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
853c6fd2807SJeff Garzik }
854c6fd2807SJeff Garzik 
855c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
856c6fd2807SJeff Garzik {
857c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
858c6fd2807SJeff Garzik }
859c6fd2807SJeff Garzik 
860c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
861c6fd2807SJeff Garzik {
862c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
863c6fd2807SJeff Garzik }
864c6fd2807SJeff Garzik 
8651cfd19aeSMark Lord /*
8661cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
8671cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
8681cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
8691cfd19aeSMark Lord  *
8701cfd19aeSMark Lord  * port is the sole input, in range 0..7.
8717368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
8727368f919SMark Lord  * hardport is the other output, in range 0..3.
8731cfd19aeSMark Lord  *
8741cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
8751cfd19aeSMark Lord  */
8761cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
8771cfd19aeSMark Lord {								\
8781cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
8791cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
8801cfd19aeSMark Lord 	shift   += hardport * 2;				\
8811cfd19aeSMark Lord }
8821cfd19aeSMark Lord 
883352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
884352fab70SMark Lord {
885cae5a29dSMark Lord 	return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
886352fab70SMark Lord }
887352fab70SMark Lord 
888c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
889c6fd2807SJeff Garzik 						 unsigned int port)
890c6fd2807SJeff Garzik {
891c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
892c6fd2807SJeff Garzik }
893c6fd2807SJeff Garzik 
894c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
895c6fd2807SJeff Garzik {
896c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
897c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
898c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
899c6fd2807SJeff Garzik }
900c6fd2807SJeff Garzik 
901e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
902e12bef50SMark Lord {
903e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
904e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
905e12bef50SMark Lord 
906e12bef50SMark Lord 	return hc_mmio + ofs;
907e12bef50SMark Lord }
908e12bef50SMark Lord 
909f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
910f351b2d6SSaeed Bishara {
911f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
912f351b2d6SSaeed Bishara 	return hpriv->base;
913f351b2d6SSaeed Bishara }
914f351b2d6SSaeed Bishara 
915c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
916c6fd2807SJeff Garzik {
917f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
918c6fd2807SJeff Garzik }
919c6fd2807SJeff Garzik 
920cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
921c6fd2807SJeff Garzik {
922cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
923c6fd2807SJeff Garzik }
924c6fd2807SJeff Garzik 
92508da1759SMark Lord /**
92608da1759SMark Lord  *      mv_save_cached_regs - (re-)initialize cached port registers
92708da1759SMark Lord  *      @ap: the port whose registers we are caching
92808da1759SMark Lord  *
92908da1759SMark Lord  *	Initialize the local cache of port registers,
93008da1759SMark Lord  *	so that reading them over and over again can
93108da1759SMark Lord  *	be avoided on the hotter paths of this driver.
93208da1759SMark Lord  *	This saves a few microseconds each time we switch
93308da1759SMark Lord  *	to/from EDMA mode to perform (eg.) a drive cache flush.
93408da1759SMark Lord  */
93508da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap)
93608da1759SMark Lord {
93708da1759SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
93808da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
93908da1759SMark Lord 
940cae5a29dSMark Lord 	pp->cached.fiscfg = readl(port_mmio + FISCFG);
941cae5a29dSMark Lord 	pp->cached.ltmode = readl(port_mmio + LTMODE);
942cae5a29dSMark Lord 	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
943cae5a29dSMark Lord 	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
94408da1759SMark Lord }
94508da1759SMark Lord 
94608da1759SMark Lord /**
94708da1759SMark Lord  *      mv_write_cached_reg - write to a cached port register
94808da1759SMark Lord  *      @addr: hardware address of the register
94908da1759SMark Lord  *      @old: pointer to cached value of the register
95008da1759SMark Lord  *      @new: new value for the register
95108da1759SMark Lord  *
95208da1759SMark Lord  *	Write a new value to a cached register,
95308da1759SMark Lord  *	but only if the value is different from before.
95408da1759SMark Lord  */
95508da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
95608da1759SMark Lord {
95708da1759SMark Lord 	if (new != *old) {
95812f3b6d7SMark Lord 		unsigned long laddr;
95908da1759SMark Lord 		*old = new;
96012f3b6d7SMark Lord 		/*
96112f3b6d7SMark Lord 		 * Workaround for 88SX60x1-B2 FEr SATA#13:
96212f3b6d7SMark Lord 		 * Read-after-write is needed to prevent generating 64-bit
96312f3b6d7SMark Lord 		 * write cycles on the PCI bus for SATA interface registers
96412f3b6d7SMark Lord 		 * at offsets ending in 0x4 or 0xc.
96512f3b6d7SMark Lord 		 *
96612f3b6d7SMark Lord 		 * Looks like a lot of fuss, but it avoids an unnecessary
96712f3b6d7SMark Lord 		 * +1 usec read-after-write delay for unaffected registers.
96812f3b6d7SMark Lord 		 */
96912f3b6d7SMark Lord 		laddr = (long)addr & 0xffff;
97012f3b6d7SMark Lord 		if (laddr >= 0x300 && laddr <= 0x33c) {
97112f3b6d7SMark Lord 			laddr &= 0x000f;
97212f3b6d7SMark Lord 			if (laddr == 0x4 || laddr == 0xc) {
97312f3b6d7SMark Lord 				writelfl(new, addr); /* read after write */
97412f3b6d7SMark Lord 				return;
97512f3b6d7SMark Lord 			}
97612f3b6d7SMark Lord 		}
97712f3b6d7SMark Lord 		writel(new, addr); /* unaffected by the errata */
97808da1759SMark Lord 	}
97908da1759SMark Lord }
98008da1759SMark Lord 
981c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
982c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
983c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
984c5d3e45aSJeff Garzik {
985bdd4dddeSJeff Garzik 	u32 index;
986bdd4dddeSJeff Garzik 
987c5d3e45aSJeff Garzik 	/*
988c5d3e45aSJeff Garzik 	 * initialize request queue
989c5d3e45aSJeff Garzik 	 */
990fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
991fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
992bdd4dddeSJeff Garzik 
993c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
994cae5a29dSMark Lord 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
995bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
996cae5a29dSMark Lord 		 port_mmio + EDMA_REQ_Q_IN_PTR);
997cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
998c5d3e45aSJeff Garzik 
999c5d3e45aSJeff Garzik 	/*
1000c5d3e45aSJeff Garzik 	 * initialize response queue
1001c5d3e45aSJeff Garzik 	 */
1002fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
1003fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
1004bdd4dddeSJeff Garzik 
1005c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
1006cae5a29dSMark Lord 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
1007cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
1008bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
1009cae5a29dSMark Lord 		 port_mmio + EDMA_RSP_Q_OUT_PTR);
1010c5d3e45aSJeff Garzik }
1011c5d3e45aSJeff Garzik 
10122b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
10132b748a0aSMark Lord {
10142b748a0aSMark Lord 	/*
10152b748a0aSMark Lord 	 * When writing to the main_irq_mask in hardware,
10162b748a0aSMark Lord 	 * we must ensure exclusivity between the interrupt coalescing bits
10172b748a0aSMark Lord 	 * and the corresponding individual port DONE_IRQ bits.
10182b748a0aSMark Lord 	 *
10192b748a0aSMark Lord 	 * Note that this register is really an "IRQ enable" register,
10202b748a0aSMark Lord 	 * not an "IRQ mask" register as Marvell's naming might suggest.
10212b748a0aSMark Lord 	 */
10222b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
10232b748a0aSMark Lord 		mask &= ~DONE_IRQ_0_3;
10242b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
10252b748a0aSMark Lord 		mask &= ~DONE_IRQ_4_7;
10262b748a0aSMark Lord 	writelfl(mask, hpriv->main_irq_mask_addr);
10272b748a0aSMark Lord }
10282b748a0aSMark Lord 
1029c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
1030c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
1031c4de573bSMark Lord {
1032c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1033c4de573bSMark Lord 	u32 old_mask, new_mask;
1034c4de573bSMark Lord 
103596e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
1036c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
103796e2c487SMark Lord 	if (new_mask != old_mask) {
103896e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
10392b748a0aSMark Lord 		mv_write_main_irq_mask(new_mask, hpriv);
1040c4de573bSMark Lord 	}
104196e2c487SMark Lord }
1042c4de573bSMark Lord 
1043c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
1044c4de573bSMark Lord 				     unsigned int port_bits)
1045c4de573bSMark Lord {
1046c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
1047c4de573bSMark Lord 	u32 disable_bits, enable_bits;
1048c4de573bSMark Lord 
1049c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
1050c4de573bSMark Lord 
1051c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
1052c4de573bSMark Lord 	enable_bits  = port_bits << shift;
1053c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
1054c4de573bSMark Lord }
1055c4de573bSMark Lord 
105600b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
105700b81235SMark Lord 					  void __iomem *port_mmio,
105800b81235SMark Lord 					  unsigned int port_irqs)
1059c6fd2807SJeff Garzik {
10600c58912eSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1061352fab70SMark Lord 	int hardport = mv_hardport_from_port(ap->port_no);
10620c58912eSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(
1063b0bccb18SMark Lord 				mv_host_base(ap->host), ap->port_no);
1064cae6edc3SMark Lord 	u32 hc_irq_cause;
10650c58912eSMark Lord 
1066bdd4dddeSJeff Garzik 	/* clear EDMA event indicators, if any */
1067cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
1068bdd4dddeSJeff Garzik 
1069cae6edc3SMark Lord 	/* clear pending irq events */
1070cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1071cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
10720c58912eSMark Lord 
10730c58912eSMark Lord 	/* clear FIS IRQ Cause */
1074e4006077SMark Lord 	if (IS_GEN_IIE(hpriv))
1075cae5a29dSMark Lord 		writelfl(0, port_mmio + FIS_IRQ_CAUSE);
10760c58912eSMark Lord 
107700b81235SMark Lord 	mv_enable_port_irqs(ap, port_irqs);
107800b81235SMark Lord }
107900b81235SMark Lord 
10802b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host,
10812b748a0aSMark Lord 				  unsigned int count, unsigned int usecs)
10822b748a0aSMark Lord {
10832b748a0aSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
10842b748a0aSMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
10852b748a0aSMark Lord 	u32 coal_enable = 0;
10862b748a0aSMark Lord 	unsigned long flags;
10876abf4678SMark Lord 	unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
10882b748a0aSMark Lord 	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
10892b748a0aSMark Lord 							ALL_PORTS_COAL_DONE;
10902b748a0aSMark Lord 
10912b748a0aSMark Lord 	/* Disable IRQ coalescing if either threshold is zero */
10922b748a0aSMark Lord 	if (!usecs || !count) {
10932b748a0aSMark Lord 		clks = count = 0;
10942b748a0aSMark Lord 	} else {
10952b748a0aSMark Lord 		/* Respect maximum limits of the hardware */
10962b748a0aSMark Lord 		clks = usecs * COAL_CLOCKS_PER_USEC;
10972b748a0aSMark Lord 		if (clks > MAX_COAL_TIME_THRESHOLD)
10982b748a0aSMark Lord 			clks = MAX_COAL_TIME_THRESHOLD;
10992b748a0aSMark Lord 		if (count > MAX_COAL_IO_COUNT)
11002b748a0aSMark Lord 			count = MAX_COAL_IO_COUNT;
11012b748a0aSMark Lord 	}
11022b748a0aSMark Lord 
11032b748a0aSMark Lord 	spin_lock_irqsave(&host->lock, flags);
11046abf4678SMark Lord 	mv_set_main_irq_mask(host, coal_disable, 0);
11052b748a0aSMark Lord 
11066abf4678SMark Lord 	if (is_dual_hc && !IS_GEN_I(hpriv)) {
11072b748a0aSMark Lord 		/*
11086abf4678SMark Lord 		 * GEN_II/GEN_IIE with dual host controllers:
11096abf4678SMark Lord 		 * one set of global thresholds for the entire chip.
11102b748a0aSMark Lord 		 */
1111cae5a29dSMark Lord 		writel(clks,  mmio + IRQ_COAL_TIME_THRESHOLD);
1112cae5a29dSMark Lord 		writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
11132b748a0aSMark Lord 		/* clear leftover coal IRQ bit */
1114cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
11156abf4678SMark Lord 		if (count)
11162b748a0aSMark Lord 			coal_enable = ALL_PORTS_COAL_DONE;
11176abf4678SMark Lord 		clks = count = 0; /* force clearing of regular regs below */
11182b748a0aSMark Lord 	}
11196abf4678SMark Lord 
11202b748a0aSMark Lord 	/*
11212b748a0aSMark Lord 	 * All chips: independent thresholds for each HC on the chip.
11222b748a0aSMark Lord 	 */
11232b748a0aSMark Lord 	hc_mmio = mv_hc_base_from_port(mmio, 0);
1124cae5a29dSMark Lord 	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1125cae5a29dSMark Lord 	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1126cae5a29dSMark Lord 	writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11276abf4678SMark Lord 	if (count)
11282b748a0aSMark Lord 		coal_enable |= PORTS_0_3_COAL_DONE;
11296abf4678SMark Lord 	if (is_dual_hc) {
11302b748a0aSMark Lord 		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
1131cae5a29dSMark Lord 		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1132cae5a29dSMark Lord 		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1133cae5a29dSMark Lord 		writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11346abf4678SMark Lord 		if (count)
11352b748a0aSMark Lord 			coal_enable |= PORTS_4_7_COAL_DONE;
11362b748a0aSMark Lord 	}
11372b748a0aSMark Lord 
11386abf4678SMark Lord 	mv_set_main_irq_mask(host, 0, coal_enable);
11392b748a0aSMark Lord 	spin_unlock_irqrestore(&host->lock, flags);
11402b748a0aSMark Lord }
11412b748a0aSMark Lord 
114200b81235SMark Lord /**
114300b81235SMark Lord  *      mv_start_edma - Enable eDMA engine
114400b81235SMark Lord  *      @base: port base address
114500b81235SMark Lord  *      @pp: port private data
114600b81235SMark Lord  *
114700b81235SMark Lord  *      Verify the local cache of the eDMA state is accurate with a
114800b81235SMark Lord  *      WARN_ON.
114900b81235SMark Lord  *
115000b81235SMark Lord  *      LOCKING:
115100b81235SMark Lord  *      Inherited from caller.
115200b81235SMark Lord  */
115300b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
115400b81235SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
115500b81235SMark Lord {
115600b81235SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
115700b81235SMark Lord 
115800b81235SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
115900b81235SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
116000b81235SMark Lord 		if (want_ncq != using_ncq)
116100b81235SMark Lord 			mv_stop_edma(ap);
116200b81235SMark Lord 	}
116300b81235SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
116400b81235SMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
116500b81235SMark Lord 
116600b81235SMark Lord 		mv_edma_cfg(ap, want_ncq, 1);
116700b81235SMark Lord 
1168f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
116900b81235SMark Lord 		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1170bdd4dddeSJeff Garzik 
1171cae5a29dSMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD);
1172c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1173c6fd2807SJeff Garzik 	}
1174c6fd2807SJeff Garzik }
1175c6fd2807SJeff Garzik 
11769b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
11779b2c4e0bSMark Lord {
11789b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
11799b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
11809b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
11819b2c4e0bSMark Lord 	int i;
11829b2c4e0bSMark Lord 
11839b2c4e0bSMark Lord 	/*
11849b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
1185c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
1186c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
1187c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
1188c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
11899b2c4e0bSMark Lord 	 */
11909b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
1191cae5a29dSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS);
11929b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
11939b2c4e0bSMark Lord 			break;
11949b2c4e0bSMark Lord 		udelay(per_loop);
11959b2c4e0bSMark Lord 	}
1196a9a79dfeSJoe Perches 	/* ata_port_info(ap, "%s: %u+ usecs\n", __func__, i); */
11979b2c4e0bSMark Lord }
11989b2c4e0bSMark Lord 
1199c6fd2807SJeff Garzik /**
1200e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
1201b562468cSMark Lord  *      @port_mmio: io base address
1202c6fd2807SJeff Garzik  *
1203c6fd2807SJeff Garzik  *      LOCKING:
1204c6fd2807SJeff Garzik  *      Inherited from caller.
1205c6fd2807SJeff Garzik  */
1206b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
1207c6fd2807SJeff Garzik {
1208b562468cSMark Lord 	int i;
1209c6fd2807SJeff Garzik 
1210b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
1211cae5a29dSMark Lord 	writelfl(EDMA_DS, port_mmio + EDMA_CMD);
1212c6fd2807SJeff Garzik 
1213b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
1214b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
1215cae5a29dSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD);
12164537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
1217b562468cSMark Lord 			return 0;
1218b562468cSMark Lord 		udelay(10);
1219c6fd2807SJeff Garzik 	}
1220b562468cSMark Lord 	return -EIO;
1221c6fd2807SJeff Garzik }
1222c6fd2807SJeff Garzik 
1223e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
1224c6fd2807SJeff Garzik {
1225c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1226c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
122766e57a2cSMark Lord 	int err = 0;
1228c6fd2807SJeff Garzik 
1229b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1230b562468cSMark Lord 		return 0;
1231c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
12329b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
1233b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
1234a9a79dfeSJoe Perches 		ata_port_err(ap, "Unable to stop eDMA\n");
123566e57a2cSMark Lord 		err = -EIO;
1236c6fd2807SJeff Garzik 	}
123766e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
123866e57a2cSMark Lord 	return err;
12390ea9e179SJeff Garzik }
12400ea9e179SJeff Garzik 
1241c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1242c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
1243c6fd2807SJeff Garzik {
1244c6fd2807SJeff Garzik 	int b, w;
1245c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1246c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
1247c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1248c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
1249c6fd2807SJeff Garzik 			b += sizeof(u32);
1250c6fd2807SJeff Garzik 		}
1251c6fd2807SJeff Garzik 		printk("\n");
1252c6fd2807SJeff Garzik 	}
1253c6fd2807SJeff Garzik }
1254c6fd2807SJeff Garzik #endif
1255c6fd2807SJeff Garzik 
1256c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1257c6fd2807SJeff Garzik {
1258c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1259c6fd2807SJeff Garzik 	int b, w;
1260c6fd2807SJeff Garzik 	u32 dw;
1261c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1262c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1263c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1264c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1265c6fd2807SJeff Garzik 			printk("%08x ", dw);
1266c6fd2807SJeff Garzik 			b += sizeof(u32);
1267c6fd2807SJeff Garzik 		}
1268c6fd2807SJeff Garzik 		printk("\n");
1269c6fd2807SJeff Garzik 	}
1270c6fd2807SJeff Garzik #endif
1271c6fd2807SJeff Garzik }
1272c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1273c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1274c6fd2807SJeff Garzik {
1275c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1276c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1277c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1278c6fd2807SJeff Garzik 	void __iomem *port_base;
1279c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1280c6fd2807SJeff Garzik 
1281c6fd2807SJeff Garzik 	if (0 > port) {
1282c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1283c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1284c6fd2807SJeff Garzik 		num_hcs = 2;
1285c6fd2807SJeff Garzik 	} else {
1286c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1287c6fd2807SJeff Garzik 		start_port = port;
1288c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1289c6fd2807SJeff Garzik 	}
1290c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1291c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1292c6fd2807SJeff Garzik 
1293c6fd2807SJeff Garzik 	if (NULL != pdev) {
1294c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1295c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1296c6fd2807SJeff Garzik 	}
1297c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1298c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1299c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1300c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1301c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1302c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1303c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1304c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1305c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1306c6fd2807SJeff Garzik 	}
1307c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1308c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1309c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1310c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1311c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1312c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1313c6fd2807SJeff Garzik 	}
1314c6fd2807SJeff Garzik #endif
1315c6fd2807SJeff Garzik }
1316c6fd2807SJeff Garzik 
1317c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1318c6fd2807SJeff Garzik {
1319c6fd2807SJeff Garzik 	unsigned int ofs;
1320c6fd2807SJeff Garzik 
1321c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1322c6fd2807SJeff Garzik 	case SCR_STATUS:
1323c6fd2807SJeff Garzik 	case SCR_CONTROL:
1324c6fd2807SJeff Garzik 	case SCR_ERROR:
1325cae5a29dSMark Lord 		ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
1326c6fd2807SJeff Garzik 		break;
1327c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1328cae5a29dSMark Lord 		ofs = SATA_ACTIVE;   /* active is not with the others */
1329c6fd2807SJeff Garzik 		break;
1330c6fd2807SJeff Garzik 	default:
1331c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1332c6fd2807SJeff Garzik 		break;
1333c6fd2807SJeff Garzik 	}
1334c6fd2807SJeff Garzik 	return ofs;
1335c6fd2807SJeff Garzik }
1336c6fd2807SJeff Garzik 
133782ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1338c6fd2807SJeff Garzik {
1339c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1340c6fd2807SJeff Garzik 
1341da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
134282ef04fbSTejun Heo 		*val = readl(mv_ap_base(link->ap) + ofs);
1343da3dbb17STejun Heo 		return 0;
1344da3dbb17STejun Heo 	} else
1345da3dbb17STejun Heo 		return -EINVAL;
1346c6fd2807SJeff Garzik }
1347c6fd2807SJeff Garzik 
134882ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1349c6fd2807SJeff Garzik {
1350c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1351c6fd2807SJeff Garzik 
1352da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
135320091773SMark Lord 		void __iomem *addr = mv_ap_base(link->ap) + ofs;
135420091773SMark Lord 		if (sc_reg_in == SCR_CONTROL) {
135520091773SMark Lord 			/*
135620091773SMark Lord 			 * Workaround for 88SX60x1 FEr SATA#26:
135720091773SMark Lord 			 *
135825985edcSLucas De Marchi 			 * COMRESETs have to take care not to accidentally
135920091773SMark Lord 			 * put the drive to sleep when writing SCR_CONTROL.
136020091773SMark Lord 			 * Setting bits 12..15 prevents this problem.
136120091773SMark Lord 			 *
136220091773SMark Lord 			 * So if we see an outbound COMMRESET, set those bits.
136320091773SMark Lord 			 * Ditto for the followup write that clears the reset.
136420091773SMark Lord 			 *
136520091773SMark Lord 			 * The proprietary driver does this for
136620091773SMark Lord 			 * all chip versions, and so do we.
136720091773SMark Lord 			 */
136820091773SMark Lord 			if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
136920091773SMark Lord 				val |= 0xf000;
137020091773SMark Lord 		}
137120091773SMark Lord 		writelfl(val, addr);
1372da3dbb17STejun Heo 		return 0;
1373da3dbb17STejun Heo 	} else
1374da3dbb17STejun Heo 		return -EINVAL;
1375c6fd2807SJeff Garzik }
1376c6fd2807SJeff Garzik 
1377f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1378f273827eSMark Lord {
1379f273827eSMark Lord 	/*
1380e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1381e49856d8SMark Lord 	 *
1382e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1383e49856d8SMark Lord 	 *  (no FIS-based switching).
1384f273827eSMark Lord 	 */
1385e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1386352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1387e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1388a9a79dfeSJoe Perches 			ata_dev_info(adev,
1389352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1390352fab70SMark Lord 		}
1391f273827eSMark Lord 	}
1392e49856d8SMark Lord }
1393f273827eSMark Lord 
13943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
13953e4a1391SMark Lord {
13963e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
13973e4a1391SMark Lord 	struct ata_port *ap = link->ap;
13983e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
13993e4a1391SMark Lord 
14003e4a1391SMark Lord 	/*
140129d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
140229d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
140329d187bbSMark Lord 	 */
140429d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
140529d187bbSMark Lord 		return ATA_DEFER_PORT;
1406159a7ff7SGwendal Grignou 
1407159a7ff7SGwendal Grignou 	/* PIO commands need exclusive link: no other commands [DMA or PIO]
1408159a7ff7SGwendal Grignou 	 * can run concurrently.
1409159a7ff7SGwendal Grignou 	 * set excl_link when we want to send a PIO command in DMA mode
1410159a7ff7SGwendal Grignou 	 * or a non-NCQ command in NCQ mode.
1411159a7ff7SGwendal Grignou 	 * When we receive a command from that link, and there are no
1412159a7ff7SGwendal Grignou 	 * outstanding commands, mark a flag to clear excl_link and let
1413159a7ff7SGwendal Grignou 	 * the command go through.
1414159a7ff7SGwendal Grignou 	 */
1415159a7ff7SGwendal Grignou 	if (unlikely(ap->excl_link)) {
1416159a7ff7SGwendal Grignou 		if (link == ap->excl_link) {
1417159a7ff7SGwendal Grignou 			if (ap->nr_active_links)
1418159a7ff7SGwendal Grignou 				return ATA_DEFER_PORT;
1419159a7ff7SGwendal Grignou 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
1420159a7ff7SGwendal Grignou 			return 0;
1421159a7ff7SGwendal Grignou 		} else
1422159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1423159a7ff7SGwendal Grignou 	}
1424159a7ff7SGwendal Grignou 
142529d187bbSMark Lord 	/*
14263e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
14273e4a1391SMark Lord 	 */
14283e4a1391SMark Lord 	if (ap->nr_active_links == 0)
14293e4a1391SMark Lord 		return 0;
14303e4a1391SMark Lord 
14313e4a1391SMark Lord 	/*
14324bdee6c5STejun Heo 	 * The port is operating in host queuing mode (EDMA) with NCQ
14334bdee6c5STejun Heo 	 * enabled, allow multiple NCQ commands.  EDMA also allows
14344bdee6c5STejun Heo 	 * queueing multiple DMA commands but libata core currently
14354bdee6c5STejun Heo 	 * doesn't allow it.
14363e4a1391SMark Lord 	 */
14374bdee6c5STejun Heo 	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1438159a7ff7SGwendal Grignou 	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1439159a7ff7SGwendal Grignou 		if (ata_is_ncq(qc->tf.protocol))
14403e4a1391SMark Lord 			return 0;
1441159a7ff7SGwendal Grignou 		else {
1442159a7ff7SGwendal Grignou 			ap->excl_link = link;
1443159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1444159a7ff7SGwendal Grignou 		}
1445159a7ff7SGwendal Grignou 	}
14464bdee6c5STejun Heo 
14473e4a1391SMark Lord 	return ATA_DEFER_PORT;
14483e4a1391SMark Lord }
14493e4a1391SMark Lord 
145008da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1451e49856d8SMark Lord {
145208da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
145308da1759SMark Lord 	void __iomem *port_mmio;
145400f42eabSMark Lord 
145508da1759SMark Lord 	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
145608da1759SMark Lord 	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
145708da1759SMark Lord 	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
145800f42eabSMark Lord 
145908da1759SMark Lord 	ltmode   = *old_ltmode & ~LTMODE_BIT8;
146008da1759SMark Lord 	haltcond = *old_haltcond | EDMA_ERR_DEV;
146100f42eabSMark Lord 
146200f42eabSMark Lord 	if (want_fbs) {
146308da1759SMark Lord 		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
146408da1759SMark Lord 		ltmode = *old_ltmode | LTMODE_BIT8;
14654c299ca3SMark Lord 		if (want_ncq)
146608da1759SMark Lord 			haltcond &= ~EDMA_ERR_DEV;
14674c299ca3SMark Lord 		else
146808da1759SMark Lord 			fiscfg |=  FISCFG_WAIT_DEV_ERR;
146908da1759SMark Lord 	} else {
147008da1759SMark Lord 		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1471e49856d8SMark Lord 	}
147200f42eabSMark Lord 
147308da1759SMark Lord 	port_mmio = mv_ap_base(ap);
1474cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
1475cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
1476cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
1477e49856d8SMark Lord }
1478c6fd2807SJeff Garzik 
1479dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1480dd2890f6SMark Lord {
1481dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1482dd2890f6SMark Lord 	u32 old, new;
1483dd2890f6SMark Lord 
1484dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1485cae5a29dSMark Lord 	old = readl(hpriv->base + GPIO_PORT_CTL);
1486dd2890f6SMark Lord 	if (want_ncq)
1487dd2890f6SMark Lord 		new = old | (1 << 22);
1488dd2890f6SMark Lord 	else
1489dd2890f6SMark Lord 		new = old & ~(1 << 22);
1490dd2890f6SMark Lord 	if (new != old)
1491cae5a29dSMark Lord 		writel(new, hpriv->base + GPIO_PORT_CTL);
1492dd2890f6SMark Lord }
1493dd2890f6SMark Lord 
1494c01e8a23SMark Lord /**
1495c01e8a23SMark Lord  *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1496c01e8a23SMark Lord  *	@ap: Port being initialized
1497c01e8a23SMark Lord  *
1498c01e8a23SMark Lord  *	There are two DMA modes on these chips:  basic DMA, and EDMA.
1499c01e8a23SMark Lord  *
1500c01e8a23SMark Lord  *	Bit-0 of the "EDMA RESERVED" register enables/disables use
1501c01e8a23SMark Lord  *	of basic DMA on the GEN_IIE versions of the chips.
1502c01e8a23SMark Lord  *
1503c01e8a23SMark Lord  *	This bit survives EDMA resets, and must be set for basic DMA
1504c01e8a23SMark Lord  *	to function, and should be cleared when EDMA is active.
1505c01e8a23SMark Lord  */
1506c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1507c01e8a23SMark Lord {
1508c01e8a23SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1509c01e8a23SMark Lord 	u32 new, *old = &pp->cached.unknown_rsvd;
1510c01e8a23SMark Lord 
1511c01e8a23SMark Lord 	if (enable_bmdma)
1512c01e8a23SMark Lord 		new = *old | 1;
1513c01e8a23SMark Lord 	else
1514c01e8a23SMark Lord 		new = *old & ~1;
1515cae5a29dSMark Lord 	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
1516c01e8a23SMark Lord }
1517c01e8a23SMark Lord 
1518000b344fSMark Lord /*
1519000b344fSMark Lord  * SOC chips have an issue whereby the HDD LEDs don't always blink
1520000b344fSMark Lord  * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
1521000b344fSMark Lord  * of the SOC takes care of it, generating a steady blink rate when
1522000b344fSMark Lord  * any drive on the chip is active.
1523000b344fSMark Lord  *
1524000b344fSMark Lord  * Unfortunately, the blink mode is a global hardware setting for the SOC,
1525000b344fSMark Lord  * so we must use it whenever at least one port on the SOC has NCQ enabled.
1526000b344fSMark Lord  *
1527000b344fSMark Lord  * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
1528000b344fSMark Lord  * LED operation works then, and provides better (more accurate) feedback.
1529000b344fSMark Lord  *
1530000b344fSMark Lord  * Note that this code assumes that an SOC never has more than one HC onboard.
1531000b344fSMark Lord  */
1532000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap)
1533000b344fSMark Lord {
1534000b344fSMark Lord 	struct ata_host *host = ap->host;
1535000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1536000b344fSMark Lord 	void __iomem *hc_mmio;
1537000b344fSMark Lord 	u32 led_ctrl;
1538000b344fSMark Lord 
1539000b344fSMark Lord 	if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
1540000b344fSMark Lord 		return;
1541000b344fSMark Lord 	hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
1542000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1543cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1544cae5a29dSMark Lord 	writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1545000b344fSMark Lord }
1546000b344fSMark Lord 
1547000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap)
1548000b344fSMark Lord {
1549000b344fSMark Lord 	struct ata_host *host = ap->host;
1550000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1551000b344fSMark Lord 	void __iomem *hc_mmio;
1552000b344fSMark Lord 	u32 led_ctrl;
1553000b344fSMark Lord 	unsigned int port;
1554000b344fSMark Lord 
1555000b344fSMark Lord 	if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
1556000b344fSMark Lord 		return;
1557000b344fSMark Lord 
1558000b344fSMark Lord 	/* disable led-blink only if no ports are using NCQ */
1559000b344fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
1560000b344fSMark Lord 		struct ata_port *this_ap = host->ports[port];
1561000b344fSMark Lord 		struct mv_port_priv *pp = this_ap->private_data;
1562000b344fSMark Lord 
1563000b344fSMark Lord 		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1564000b344fSMark Lord 			return;
1565000b344fSMark Lord 	}
1566000b344fSMark Lord 
1567000b344fSMark Lord 	hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
1568000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1569cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1570cae5a29dSMark Lord 	writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1571000b344fSMark Lord }
1572000b344fSMark Lord 
157300b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1574c6fd2807SJeff Garzik {
1575c6fd2807SJeff Garzik 	u32 cfg;
1576e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1577e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1578e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1579c6fd2807SJeff Garzik 
1580c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1581c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1582d16ab3f6SMark Lord 	pp->pp_flags &=
1583d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1584c6fd2807SJeff Garzik 
1585c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1586c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1587c6fd2807SJeff Garzik 
1588dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1589c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1590dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1591c6fd2807SJeff Garzik 
1592dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
159300f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
159400f42eabSMark Lord 		/*
159500f42eabSMark Lord 		 * Possible future enhancement:
159600f42eabSMark Lord 		 *
159700f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
159800f42eabSMark Lord 		 * But first we need to have the error handling in place
159900f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
160000f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
160100f42eabSMark Lord 		 */
160200f42eabSMark Lord 		want_fbs &= want_ncq;
160300f42eabSMark Lord 
160408da1759SMark Lord 		mv_config_fbs(ap, want_ncq, want_fbs);
160500f42eabSMark Lord 
160600f42eabSMark Lord 		if (want_fbs) {
160700f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
160800f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
160900f42eabSMark Lord 		}
161000f42eabSMark Lord 
1611e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
161200b81235SMark Lord 		if (want_edma) {
1613e728eabeSJeff Garzik 			cfg |= (1 << 22); /* enab 4-entry host queue cache */
16141f398472SMark Lord 			if (!IS_SOC(hpriv))
1615c6fd2807SJeff Garzik 				cfg |= (1 << 18); /* enab early completion */
161600b81235SMark Lord 		}
1617616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1618616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1619c01e8a23SMark Lord 		mv_bmdma_enable_iie(ap, !want_edma);
1620000b344fSMark Lord 
1621000b344fSMark Lord 		if (IS_SOC(hpriv)) {
1622000b344fSMark Lord 			if (want_ncq)
1623000b344fSMark Lord 				mv_soc_led_blink_enable(ap);
1624000b344fSMark Lord 			else
1625000b344fSMark Lord 				mv_soc_led_blink_disable(ap);
1626000b344fSMark Lord 		}
1627c6fd2807SJeff Garzik 	}
1628c6fd2807SJeff Garzik 
162972109168SMark Lord 	if (want_ncq) {
163072109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
163172109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
163200b81235SMark Lord 	}
163372109168SMark Lord 
1634cae5a29dSMark Lord 	writelfl(cfg, port_mmio + EDMA_CFG);
1635c6fd2807SJeff Garzik }
1636c6fd2807SJeff Garzik 
1637da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1638da2fa9baSMark Lord {
1639da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1640da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1641eb73d558SMark Lord 	int tag;
1642da2fa9baSMark Lord 
1643da2fa9baSMark Lord 	if (pp->crqb) {
1644da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1645da2fa9baSMark Lord 		pp->crqb = NULL;
1646da2fa9baSMark Lord 	}
1647da2fa9baSMark Lord 	if (pp->crpb) {
1648da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1649da2fa9baSMark Lord 		pp->crpb = NULL;
1650da2fa9baSMark Lord 	}
1651eb73d558SMark Lord 	/*
1652eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1653eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1654eb73d558SMark Lord 	 */
1655eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1656eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1657eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1658eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1659eb73d558SMark Lord 					      pp->sg_tbl[tag],
1660eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1661eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1662eb73d558SMark Lord 		}
1663da2fa9baSMark Lord 	}
1664da2fa9baSMark Lord }
1665da2fa9baSMark Lord 
1666c6fd2807SJeff Garzik /**
1667c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1668c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1669c6fd2807SJeff Garzik  *
1670c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1671c6fd2807SJeff Garzik  *      zero indices.
1672c6fd2807SJeff Garzik  *
1673c6fd2807SJeff Garzik  *      LOCKING:
1674c6fd2807SJeff Garzik  *      Inherited from caller.
1675c6fd2807SJeff Garzik  */
1676c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1677c6fd2807SJeff Garzik {
1678cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1679cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1680c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1681933cb8e5SMark Lord 	unsigned long flags;
1682dde20207SJames Bottomley 	int tag;
1683c6fd2807SJeff Garzik 
168424dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1685c6fd2807SJeff Garzik 	if (!pp)
168624dc5f33STejun Heo 		return -ENOMEM;
1687da2fa9baSMark Lord 	ap->private_data = pp;
1688c6fd2807SJeff Garzik 
1689da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1690da2fa9baSMark Lord 	if (!pp->crqb)
1691da2fa9baSMark Lord 		return -ENOMEM;
1692da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1693c6fd2807SJeff Garzik 
1694da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1695da2fa9baSMark Lord 	if (!pp->crpb)
1696da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1697da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1698c6fd2807SJeff Garzik 
16993bd0a70eSMark Lord 	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
17003bd0a70eSMark Lord 	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
17013bd0a70eSMark Lord 		ap->flags |= ATA_FLAG_AN;
1702eb73d558SMark Lord 	/*
1703eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1704eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1705eb73d558SMark Lord 	 */
1706eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1707eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1708eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1709eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1710eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1711da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1712eb73d558SMark Lord 		} else {
1713eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1714eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1715eb73d558SMark Lord 		}
1716eb73d558SMark Lord 	}
1717933cb8e5SMark Lord 
1718933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
171908da1759SMark Lord 	mv_save_cached_regs(ap);
172066e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
1721933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1722933cb8e5SMark Lord 
1723c6fd2807SJeff Garzik 	return 0;
1724da2fa9baSMark Lord 
1725da2fa9baSMark Lord out_port_free_dma_mem:
1726da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1727da2fa9baSMark Lord 	return -ENOMEM;
1728c6fd2807SJeff Garzik }
1729c6fd2807SJeff Garzik 
1730c6fd2807SJeff Garzik /**
1731c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1732c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1733c6fd2807SJeff Garzik  *
1734c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1735c6fd2807SJeff Garzik  *
1736c6fd2807SJeff Garzik  *      LOCKING:
1737cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1738c6fd2807SJeff Garzik  */
1739c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1740c6fd2807SJeff Garzik {
1741933cb8e5SMark Lord 	unsigned long flags;
1742933cb8e5SMark Lord 
1743933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
1744e12bef50SMark Lord 	mv_stop_edma(ap);
174588e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1746933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1747da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1748c6fd2807SJeff Garzik }
1749c6fd2807SJeff Garzik 
1750c6fd2807SJeff Garzik /**
1751c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1752c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1753c6fd2807SJeff Garzik  *
1754c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1755c6fd2807SJeff Garzik  *
1756c6fd2807SJeff Garzik  *      LOCKING:
1757c6fd2807SJeff Garzik  *      Inherited from caller.
1758c6fd2807SJeff Garzik  */
17596c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1760c6fd2807SJeff Garzik {
1761c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1762c6fd2807SJeff Garzik 	struct scatterlist *sg;
17633be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1764ff2aeb1eSTejun Heo 	unsigned int si;
1765c6fd2807SJeff Garzik 
1766eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1767ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1768d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1769d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1770c6fd2807SJeff Garzik 
17714007b493SOlof Johansson 		while (sg_len) {
17724007b493SOlof Johansson 			u32 offset = addr & 0xffff;
17734007b493SOlof Johansson 			u32 len = sg_len;
17744007b493SOlof Johansson 
177532cd11a6SMark Lord 			if (offset + len > 0x10000)
17764007b493SOlof Johansson 				len = 0x10000 - offset;
17774007b493SOlof Johansson 
1778d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1779d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
17806c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
178132cd11a6SMark Lord 			mv_sg->reserved = 0;
1782c6fd2807SJeff Garzik 
17834007b493SOlof Johansson 			sg_len -= len;
17844007b493SOlof Johansson 			addr += len;
17854007b493SOlof Johansson 
17863be6cbd7SJeff Garzik 			last_sg = mv_sg;
1787d88184fbSJeff Garzik 			mv_sg++;
1788c6fd2807SJeff Garzik 		}
17894007b493SOlof Johansson 	}
17903be6cbd7SJeff Garzik 
17913be6cbd7SJeff Garzik 	if (likely(last_sg))
17923be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
179332cd11a6SMark Lord 	mb(); /* ensure data structure is visible to the chipset */
1794c6fd2807SJeff Garzik }
1795c6fd2807SJeff Garzik 
17965796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1797c6fd2807SJeff Garzik {
1798c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1799c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1800c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1801c6fd2807SJeff Garzik }
1802c6fd2807SJeff Garzik 
1803c6fd2807SJeff Garzik /**
1804da14265eSMark Lord  *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
1805da14265eSMark Lord  *	@ap: Port associated with this ATA transaction.
1806da14265eSMark Lord  *
1807da14265eSMark Lord  *	We need this only for ATAPI bmdma transactions,
1808da14265eSMark Lord  *	as otherwise we experience spurious interrupts
1809da14265eSMark Lord  *	after libata-sff handles the bmdma interrupts.
1810da14265eSMark Lord  */
1811da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap)
1812da14265eSMark Lord {
1813da14265eSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1814da14265eSMark Lord }
1815da14265eSMark Lord 
1816da14265eSMark Lord /**
1817da14265eSMark Lord  *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1818da14265eSMark Lord  *	@qc: queued command to check for chipset/DMA compatibility.
1819da14265eSMark Lord  *
1820da14265eSMark Lord  *	The bmdma engines cannot handle speculative data sizes
1821da14265eSMark Lord  *	(bytecount under/over flow).  So only allow DMA for
1822da14265eSMark Lord  *	data transfer commands with known data sizes.
1823da14265eSMark Lord  *
1824da14265eSMark Lord  *	LOCKING:
1825da14265eSMark Lord  *	Inherited from caller.
1826da14265eSMark Lord  */
1827da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1828da14265eSMark Lord {
1829da14265eSMark Lord 	struct scsi_cmnd *scmd = qc->scsicmd;
1830da14265eSMark Lord 
1831da14265eSMark Lord 	if (scmd) {
1832da14265eSMark Lord 		switch (scmd->cmnd[0]) {
1833da14265eSMark Lord 		case READ_6:
1834da14265eSMark Lord 		case READ_10:
1835da14265eSMark Lord 		case READ_12:
1836da14265eSMark Lord 		case WRITE_6:
1837da14265eSMark Lord 		case WRITE_10:
1838da14265eSMark Lord 		case WRITE_12:
1839da14265eSMark Lord 		case GPCMD_READ_CD:
1840da14265eSMark Lord 		case GPCMD_SEND_DVD_STRUCTURE:
1841da14265eSMark Lord 		case GPCMD_SEND_CUE_SHEET:
1842da14265eSMark Lord 			return 0; /* DMA is safe */
1843da14265eSMark Lord 		}
1844da14265eSMark Lord 	}
1845da14265eSMark Lord 	return -EOPNOTSUPP; /* use PIO instead */
1846da14265eSMark Lord }
1847da14265eSMark Lord 
1848da14265eSMark Lord /**
1849da14265eSMark Lord  *	mv_bmdma_setup - Set up BMDMA transaction
1850da14265eSMark Lord  *	@qc: queued command to prepare DMA for.
1851da14265eSMark Lord  *
1852da14265eSMark Lord  *	LOCKING:
1853da14265eSMark Lord  *	Inherited from caller.
1854da14265eSMark Lord  */
1855da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1856da14265eSMark Lord {
1857da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1858da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1859da14265eSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1860da14265eSMark Lord 
1861da14265eSMark Lord 	mv_fill_sg(qc);
1862da14265eSMark Lord 
1863da14265eSMark Lord 	/* clear all DMA cmd bits */
1864cae5a29dSMark Lord 	writel(0, port_mmio + BMDMA_CMD);
1865da14265eSMark Lord 
1866da14265eSMark Lord 	/* load PRD table addr. */
1867da14265eSMark Lord 	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1868cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_HIGH);
1869da14265eSMark Lord 	writelfl(pp->sg_tbl_dma[qc->tag],
1870cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_LOW);
1871da14265eSMark Lord 
1872da14265eSMark Lord 	/* issue r/w command */
1873da14265eSMark Lord 	ap->ops->sff_exec_command(ap, &qc->tf);
1874da14265eSMark Lord }
1875da14265eSMark Lord 
1876da14265eSMark Lord /**
1877da14265eSMark Lord  *	mv_bmdma_start - Start a BMDMA transaction
1878da14265eSMark Lord  *	@qc: queued command to start DMA on.
1879da14265eSMark Lord  *
1880da14265eSMark Lord  *	LOCKING:
1881da14265eSMark Lord  *	Inherited from caller.
1882da14265eSMark Lord  */
1883da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc)
1884da14265eSMark Lord {
1885da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1886da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1887da14265eSMark Lord 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1888da14265eSMark Lord 	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1889da14265eSMark Lord 
1890da14265eSMark Lord 	/* start host DMA transaction */
1891cae5a29dSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD);
1892da14265eSMark Lord }
1893da14265eSMark Lord 
1894da14265eSMark Lord /**
1895da14265eSMark Lord  *	mv_bmdma_stop - Stop BMDMA transfer
1896da14265eSMark Lord  *	@qc: queued command to stop DMA on.
1897da14265eSMark Lord  *
1898da14265eSMark Lord  *	Clears the ATA_DMA_START flag in the bmdma control register
1899da14265eSMark Lord  *
1900da14265eSMark Lord  *	LOCKING:
1901da14265eSMark Lord  *	Inherited from caller.
1902da14265eSMark Lord  */
190344b73380SMark Lord static void mv_bmdma_stop_ap(struct ata_port *ap)
1904da14265eSMark Lord {
1905da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1906da14265eSMark Lord 	u32 cmd;
1907da14265eSMark Lord 
1908da14265eSMark Lord 	/* clear start/stop bit */
1909cae5a29dSMark Lord 	cmd = readl(port_mmio + BMDMA_CMD);
191044b73380SMark Lord 	if (cmd & ATA_DMA_START) {
1911da14265eSMark Lord 		cmd &= ~ATA_DMA_START;
1912cae5a29dSMark Lord 		writelfl(cmd, port_mmio + BMDMA_CMD);
1913da14265eSMark Lord 
1914da14265eSMark Lord 		/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1915da14265eSMark Lord 		ata_sff_dma_pause(ap);
1916da14265eSMark Lord 	}
191744b73380SMark Lord }
191844b73380SMark Lord 
191944b73380SMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc)
192044b73380SMark Lord {
192144b73380SMark Lord 	mv_bmdma_stop_ap(qc->ap);
192244b73380SMark Lord }
1923da14265eSMark Lord 
1924da14265eSMark Lord /**
1925da14265eSMark Lord  *	mv_bmdma_status - Read BMDMA status
1926da14265eSMark Lord  *	@ap: port for which to retrieve DMA status.
1927da14265eSMark Lord  *
1928da14265eSMark Lord  *	Read and return equivalent of the sff BMDMA status register.
1929da14265eSMark Lord  *
1930da14265eSMark Lord  *	LOCKING:
1931da14265eSMark Lord  *	Inherited from caller.
1932da14265eSMark Lord  */
1933da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap)
1934da14265eSMark Lord {
1935da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1936da14265eSMark Lord 	u32 reg, status;
1937da14265eSMark Lord 
1938da14265eSMark Lord 	/*
1939da14265eSMark Lord 	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1940da14265eSMark Lord 	 * and the ATA_DMA_INTR bit doesn't exist.
1941da14265eSMark Lord 	 */
1942cae5a29dSMark Lord 	reg = readl(port_mmio + BMDMA_STATUS);
1943da14265eSMark Lord 	if (reg & ATA_DMA_ACTIVE)
1944da14265eSMark Lord 		status = ATA_DMA_ACTIVE;
194544b73380SMark Lord 	else if (reg & ATA_DMA_ERR)
1946da14265eSMark Lord 		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
194744b73380SMark Lord 	else {
194844b73380SMark Lord 		/*
194944b73380SMark Lord 		 * Just because DMA_ACTIVE is 0 (DMA completed),
195044b73380SMark Lord 		 * this does _not_ mean the device is "done".
195144b73380SMark Lord 		 * So we should not yet be signalling ATA_DMA_INTR
195244b73380SMark Lord 		 * in some cases.  Eg. DSM/TRIM, and perhaps others.
195344b73380SMark Lord 		 */
195444b73380SMark Lord 		mv_bmdma_stop_ap(ap);
195544b73380SMark Lord 		if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY)
195644b73380SMark Lord 			status = 0;
195744b73380SMark Lord 		else
195844b73380SMark Lord 			status = ATA_DMA_INTR;
195944b73380SMark Lord 	}
1960da14265eSMark Lord 	return status;
1961da14265eSMark Lord }
1962da14265eSMark Lord 
1963299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
1964299b3f8dSMark Lord {
1965299b3f8dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
1966299b3f8dSMark Lord 	/*
1967299b3f8dSMark Lord 	 * Workaround for 88SX60x1 FEr SATA#24.
1968299b3f8dSMark Lord 	 *
1969299b3f8dSMark Lord 	 * Chip may corrupt WRITEs if multi_count >= 4kB.
1970299b3f8dSMark Lord 	 * Note that READs are unaffected.
1971299b3f8dSMark Lord 	 *
1972299b3f8dSMark Lord 	 * It's not clear if this errata really means "4K bytes",
1973299b3f8dSMark Lord 	 * or if it always happens for multi_count > 7
1974299b3f8dSMark Lord 	 * regardless of device sector_size.
1975299b3f8dSMark Lord 	 *
1976299b3f8dSMark Lord 	 * So, for safety, any write with multi_count > 7
1977299b3f8dSMark Lord 	 * gets converted here into a regular PIO write instead:
1978299b3f8dSMark Lord 	 */
1979299b3f8dSMark Lord 	if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
1980299b3f8dSMark Lord 		if (qc->dev->multi_count > 7) {
1981299b3f8dSMark Lord 			switch (tf->command) {
1982299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI:
1983299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE;
1984299b3f8dSMark Lord 				break;
1985299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_FUA_EXT:
1986299b3f8dSMark Lord 				tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
1987299b3f8dSMark Lord 				/* fall through */
1988299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_EXT:
1989299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE_EXT;
1990299b3f8dSMark Lord 				break;
1991299b3f8dSMark Lord 			}
1992299b3f8dSMark Lord 		}
1993299b3f8dSMark Lord 	}
1994299b3f8dSMark Lord }
1995299b3f8dSMark Lord 
1996da14265eSMark Lord /**
1997c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1998c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1999c6fd2807SJeff Garzik  *
2000c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2001c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2002c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2003c6fd2807SJeff Garzik  *      the SG load routine.
2004c6fd2807SJeff Garzik  *
2005c6fd2807SJeff Garzik  *      LOCKING:
2006c6fd2807SJeff Garzik  *      Inherited from caller.
2007c6fd2807SJeff Garzik  */
2008c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
2009c6fd2807SJeff Garzik {
2010c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2011c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2012c6fd2807SJeff Garzik 	__le16 *cw;
20138d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2014c6fd2807SJeff Garzik 	u16 flags = 0;
2015c6fd2807SJeff Garzik 	unsigned in_index;
2016c6fd2807SJeff Garzik 
2017299b3f8dSMark Lord 	switch (tf->protocol) {
2018299b3f8dSMark Lord 	case ATA_PROT_DMA:
201944b73380SMark Lord 		if (tf->command == ATA_CMD_DSM)
202044b73380SMark Lord 			return;
202144b73380SMark Lord 		/* fall-thru */
2022299b3f8dSMark Lord 	case ATA_PROT_NCQ:
2023299b3f8dSMark Lord 		break;	/* continue below */
2024299b3f8dSMark Lord 	case ATA_PROT_PIO:
2025299b3f8dSMark Lord 		mv_rw_multi_errata_sata24(qc);
2026c6fd2807SJeff Garzik 		return;
2027299b3f8dSMark Lord 	default:
2028299b3f8dSMark Lord 		return;
2029299b3f8dSMark Lord 	}
2030c6fd2807SJeff Garzik 
2031c6fd2807SJeff Garzik 	/* Fill in command request block
2032c6fd2807SJeff Garzik 	 */
20338d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2034c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
2035c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2036c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
2037e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2038c6fd2807SJeff Garzik 
2039bdd4dddeSJeff Garzik 	/* get current queue index from software */
2040fcfb1f77SMark Lord 	in_index = pp->req_idx;
2041c6fd2807SJeff Garzik 
2042c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
2043eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2044c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
2045eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2046c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
2047c6fd2807SJeff Garzik 
2048c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
2049c6fd2807SJeff Garzik 
205025985edcSLucas De Marchi 	/* Sadly, the CRQB cannot accommodate all registers--there are
2051c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
2052c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
2053c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
2054cd12e1f7SMark Lord 	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
2055cd12e1f7SMark Lord 	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
2056c6fd2807SJeff Garzik 	 */
2057c6fd2807SJeff Garzik 	switch (tf->command) {
2058c6fd2807SJeff Garzik 	case ATA_CMD_READ:
2059c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
2060c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
2061c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
2062c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
2063c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
2064c6fd2807SJeff Garzik 		break;
2065c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
2066c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
2067c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
2068c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
2069c6fd2807SJeff Garzik 		break;
2070c6fd2807SJeff Garzik 	default:
2071c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
2072c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
2073c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
2074c6fd2807SJeff Garzik 		 * driver needs work.
2075c6fd2807SJeff Garzik 		 *
2076c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
2077c6fd2807SJeff Garzik 		 * return error here.
2078c6fd2807SJeff Garzik 		 */
2079c6fd2807SJeff Garzik 		BUG_ON(tf->command);
2080c6fd2807SJeff Garzik 		break;
2081c6fd2807SJeff Garzik 	}
2082c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
2083c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
2084c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
2085c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
2086c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
2087c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
2088c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
2089c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
2090c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
2091c6fd2807SJeff Garzik 
2092c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2093c6fd2807SJeff Garzik 		return;
2094c6fd2807SJeff Garzik 	mv_fill_sg(qc);
2095c6fd2807SJeff Garzik }
2096c6fd2807SJeff Garzik 
2097c6fd2807SJeff Garzik /**
2098c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
2099c6fd2807SJeff Garzik  *      @qc: queued command to prepare
2100c6fd2807SJeff Garzik  *
2101c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2102c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2103c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2104c6fd2807SJeff Garzik  *      the SG load routine.
2105c6fd2807SJeff Garzik  *
2106c6fd2807SJeff Garzik  *      LOCKING:
2107c6fd2807SJeff Garzik  *      Inherited from caller.
2108c6fd2807SJeff Garzik  */
2109c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
2110c6fd2807SJeff Garzik {
2111c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2112c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2113c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
21148d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2115c6fd2807SJeff Garzik 	unsigned in_index;
2116c6fd2807SJeff Garzik 	u32 flags = 0;
2117c6fd2807SJeff Garzik 
21188d2b450dSMark Lord 	if ((tf->protocol != ATA_PROT_DMA) &&
21198d2b450dSMark Lord 	    (tf->protocol != ATA_PROT_NCQ))
2120c6fd2807SJeff Garzik 		return;
212144b73380SMark Lord 	if (tf->command == ATA_CMD_DSM)
212244b73380SMark Lord 		return;  /* use bmdma for this */
2123c6fd2807SJeff Garzik 
2124e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
21258d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2126c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
2127c6fd2807SJeff Garzik 
2128c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2129c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
21308c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
2131e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2132c6fd2807SJeff Garzik 
2133bdd4dddeSJeff Garzik 	/* get current queue index from software */
2134fcfb1f77SMark Lord 	in_index = pp->req_idx;
2135c6fd2807SJeff Garzik 
2136c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
2137eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2138eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2139c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
2140c6fd2807SJeff Garzik 
2141c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
2142c6fd2807SJeff Garzik 			(tf->command << 16) |
2143c6fd2807SJeff Garzik 			(tf->feature << 24)
2144c6fd2807SJeff Garzik 		);
2145c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
2146c6fd2807SJeff Garzik 			(tf->lbal << 0) |
2147c6fd2807SJeff Garzik 			(tf->lbam << 8) |
2148c6fd2807SJeff Garzik 			(tf->lbah << 16) |
2149c6fd2807SJeff Garzik 			(tf->device << 24)
2150c6fd2807SJeff Garzik 		);
2151c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
2152c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
2153c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
2154c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
2155c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
2156c6fd2807SJeff Garzik 		);
2157c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
2158c6fd2807SJeff Garzik 			(tf->nsect << 0) |
2159c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
2160c6fd2807SJeff Garzik 		);
2161c6fd2807SJeff Garzik 
2162c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2163c6fd2807SJeff Garzik 		return;
2164c6fd2807SJeff Garzik 	mv_fill_sg(qc);
2165c6fd2807SJeff Garzik }
2166c6fd2807SJeff Garzik 
2167c6fd2807SJeff Garzik /**
2168d16ab3f6SMark Lord  *	mv_sff_check_status - fetch device status, if valid
2169d16ab3f6SMark Lord  *	@ap: ATA port to fetch status from
2170d16ab3f6SMark Lord  *
2171d16ab3f6SMark Lord  *	When using command issue via mv_qc_issue_fis(),
2172d16ab3f6SMark Lord  *	the initial ATA_BUSY state does not show up in the
2173d16ab3f6SMark Lord  *	ATA status (shadow) register.  This can confuse libata!
2174d16ab3f6SMark Lord  *
2175d16ab3f6SMark Lord  *	So we have a hook here to fake ATA_BUSY for that situation,
2176d16ab3f6SMark Lord  *	until the first time a BUSY, DRQ, or ERR bit is seen.
2177d16ab3f6SMark Lord  *
2178d16ab3f6SMark Lord  *	The rest of the time, it simply returns the ATA status register.
2179d16ab3f6SMark Lord  */
2180d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap)
2181d16ab3f6SMark Lord {
2182d16ab3f6SMark Lord 	u8 stat = ioread8(ap->ioaddr.status_addr);
2183d16ab3f6SMark Lord 	struct mv_port_priv *pp = ap->private_data;
2184d16ab3f6SMark Lord 
2185d16ab3f6SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
2186d16ab3f6SMark Lord 		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
2187d16ab3f6SMark Lord 			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
2188d16ab3f6SMark Lord 		else
2189d16ab3f6SMark Lord 			stat = ATA_BUSY;
2190d16ab3f6SMark Lord 	}
2191d16ab3f6SMark Lord 	return stat;
2192d16ab3f6SMark Lord }
2193d16ab3f6SMark Lord 
2194d16ab3f6SMark Lord /**
219570f8b79cSMark Lord  *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
219670f8b79cSMark Lord  *	@fis: fis to be sent
219770f8b79cSMark Lord  *	@nwords: number of 32-bit words in the fis
219870f8b79cSMark Lord  */
219970f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
220070f8b79cSMark Lord {
220170f8b79cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
220270f8b79cSMark Lord 	u32 ifctl, old_ifctl, ifstat;
220370f8b79cSMark Lord 	int i, timeout = 200, final_word = nwords - 1;
220470f8b79cSMark Lord 
220570f8b79cSMark Lord 	/* Initiate FIS transmission mode */
2206cae5a29dSMark Lord 	old_ifctl = readl(port_mmio + SATA_IFCTL);
220770f8b79cSMark Lord 	ifctl = 0x100 | (old_ifctl & 0xf);
2208cae5a29dSMark Lord 	writelfl(ifctl, port_mmio + SATA_IFCTL);
220970f8b79cSMark Lord 
221070f8b79cSMark Lord 	/* Send all words of the FIS except for the final word */
221170f8b79cSMark Lord 	for (i = 0; i < final_word; ++i)
2212cae5a29dSMark Lord 		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
221370f8b79cSMark Lord 
221470f8b79cSMark Lord 	/* Flag end-of-transmission, and then send the final word */
2215cae5a29dSMark Lord 	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
2216cae5a29dSMark Lord 	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
221770f8b79cSMark Lord 
221870f8b79cSMark Lord 	/*
221970f8b79cSMark Lord 	 * Wait for FIS transmission to complete.
222070f8b79cSMark Lord 	 * This typically takes just a single iteration.
222170f8b79cSMark Lord 	 */
222270f8b79cSMark Lord 	do {
2223cae5a29dSMark Lord 		ifstat = readl(port_mmio + SATA_IFSTAT);
222470f8b79cSMark Lord 	} while (!(ifstat & 0x1000) && --timeout);
222570f8b79cSMark Lord 
222670f8b79cSMark Lord 	/* Restore original port configuration */
2227cae5a29dSMark Lord 	writelfl(old_ifctl, port_mmio + SATA_IFCTL);
222870f8b79cSMark Lord 
222970f8b79cSMark Lord 	/* See if it worked */
223070f8b79cSMark Lord 	if ((ifstat & 0x3000) != 0x1000) {
2231a9a79dfeSJoe Perches 		ata_port_warn(ap, "%s transmission error, ifstat=%08x\n",
223270f8b79cSMark Lord 			      __func__, ifstat);
223370f8b79cSMark Lord 		return AC_ERR_OTHER;
223470f8b79cSMark Lord 	}
223570f8b79cSMark Lord 	return 0;
223670f8b79cSMark Lord }
223770f8b79cSMark Lord 
223870f8b79cSMark Lord /**
223970f8b79cSMark Lord  *	mv_qc_issue_fis - Issue a command directly as a FIS
224070f8b79cSMark Lord  *	@qc: queued command to start
224170f8b79cSMark Lord  *
224270f8b79cSMark Lord  *	Note that the ATA shadow registers are not updated
224370f8b79cSMark Lord  *	after command issue, so the device will appear "READY"
224470f8b79cSMark Lord  *	if polled, even while it is BUSY processing the command.
224570f8b79cSMark Lord  *
224670f8b79cSMark Lord  *	So we use a status hook to fake ATA_BUSY until the drive changes state.
224770f8b79cSMark Lord  *
224870f8b79cSMark Lord  *	Note: we don't get updated shadow regs on *completion*
224970f8b79cSMark Lord  *	of non-data commands. So avoid sending them via this function,
225070f8b79cSMark Lord  *	as they will appear to have completed immediately.
225170f8b79cSMark Lord  *
225270f8b79cSMark Lord  *	GEN_IIE has special registers that we could get the result tf from,
225370f8b79cSMark Lord  *	but earlier chipsets do not.  For now, we ignore those registers.
225470f8b79cSMark Lord  */
225570f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
225670f8b79cSMark Lord {
225770f8b79cSMark Lord 	struct ata_port *ap = qc->ap;
225870f8b79cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
225970f8b79cSMark Lord 	struct ata_link *link = qc->dev->link;
226070f8b79cSMark Lord 	u32 fis[5];
226170f8b79cSMark Lord 	int err = 0;
226270f8b79cSMark Lord 
226370f8b79cSMark Lord 	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
22644c4a90fdSThiago Farina 	err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
226570f8b79cSMark Lord 	if (err)
226670f8b79cSMark Lord 		return err;
226770f8b79cSMark Lord 
226870f8b79cSMark Lord 	switch (qc->tf.protocol) {
226970f8b79cSMark Lord 	case ATAPI_PROT_PIO:
227070f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
227170f8b79cSMark Lord 		/* fall through */
227270f8b79cSMark Lord 	case ATAPI_PROT_NODATA:
227370f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_FIRST;
227470f8b79cSMark Lord 		break;
227570f8b79cSMark Lord 	case ATA_PROT_PIO:
227670f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
227770f8b79cSMark Lord 		if (qc->tf.flags & ATA_TFLAG_WRITE)
227870f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST_FIRST;
227970f8b79cSMark Lord 		else
228070f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST;
228170f8b79cSMark Lord 		break;
228270f8b79cSMark Lord 	default:
228370f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_LAST;
228470f8b79cSMark Lord 		break;
228570f8b79cSMark Lord 	}
228670f8b79cSMark Lord 
228770f8b79cSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
2288ea3c6450SGwendal Grignou 		ata_sff_queue_pio_task(link, 0);
228970f8b79cSMark Lord 	return 0;
229070f8b79cSMark Lord }
229170f8b79cSMark Lord 
229270f8b79cSMark Lord /**
2293c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
2294c6fd2807SJeff Garzik  *      @qc: queued command to start
2295c6fd2807SJeff Garzik  *
2296c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2297c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
2298c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
2299c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
2300c6fd2807SJeff Garzik  *
2301c6fd2807SJeff Garzik  *      LOCKING:
2302c6fd2807SJeff Garzik  *      Inherited from caller.
2303c6fd2807SJeff Garzik  */
2304c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2305c6fd2807SJeff Garzik {
2306f48765ccSMark Lord 	static int limit_warnings = 10;
2307c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
2308c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2309c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2310bdd4dddeSJeff Garzik 	u32 in_index;
231142ed893dSMark Lord 	unsigned int port_irqs;
2312c6fd2807SJeff Garzik 
2313d16ab3f6SMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2314d16ab3f6SMark Lord 
2315f48765ccSMark Lord 	switch (qc->tf.protocol) {
2316f48765ccSMark Lord 	case ATA_PROT_DMA:
231744b73380SMark Lord 		if (qc->tf.command == ATA_CMD_DSM) {
231844b73380SMark Lord 			if (!ap->ops->bmdma_setup)  /* no bmdma on GEN_I */
231944b73380SMark Lord 				return AC_ERR_OTHER;
232044b73380SMark Lord 			break;  /* use bmdma for this */
232144b73380SMark Lord 		}
232244b73380SMark Lord 		/* fall thru */
2323f48765ccSMark Lord 	case ATA_PROT_NCQ:
2324f48765ccSMark Lord 		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2325f48765ccSMark Lord 		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2326f48765ccSMark Lord 		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2327f48765ccSMark Lord 
2328f48765ccSMark Lord 		/* Write the request in pointer to kick the EDMA to life */
2329f48765ccSMark Lord 		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
2330cae5a29dSMark Lord 					port_mmio + EDMA_REQ_Q_IN_PTR);
2331f48765ccSMark Lord 		return 0;
2332f48765ccSMark Lord 
2333f48765ccSMark Lord 	case ATA_PROT_PIO:
2334c6112bd8SMark Lord 		/*
2335c6112bd8SMark Lord 		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2336c6112bd8SMark Lord 		 *
2337c6112bd8SMark Lord 		 * Someday, we might implement special polling workarounds
2338c6112bd8SMark Lord 		 * for these, but it all seems rather unnecessary since we
2339c6112bd8SMark Lord 		 * normally use only DMA for commands which transfer more
2340c6112bd8SMark Lord 		 * than a single block of data.
2341c6112bd8SMark Lord 		 *
2342c6112bd8SMark Lord 		 * Much of the time, this could just work regardless.
2343c6112bd8SMark Lord 		 * So for now, just log the incident, and allow the attempt.
2344c6112bd8SMark Lord 		 */
2345c7843e8fSMark Lord 		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2346c6112bd8SMark Lord 			--limit_warnings;
2347a9a79dfeSJoe Perches 			ata_link_warn(qc->dev->link, DRV_NAME
2348c6112bd8SMark Lord 				      ": attempting PIO w/multiple DRQ: "
2349c6112bd8SMark Lord 				      "this may fail due to h/w errata\n");
2350c6112bd8SMark Lord 		}
2351f48765ccSMark Lord 		/* drop through */
235242ed893dSMark Lord 	case ATA_PROT_NODATA:
2353f48765ccSMark Lord 	case ATAPI_PROT_PIO:
235442ed893dSMark Lord 	case ATAPI_PROT_NODATA:
235542ed893dSMark Lord 		if (ap->flags & ATA_FLAG_PIO_POLLING)
235642ed893dSMark Lord 			qc->tf.flags |= ATA_TFLAG_POLLING;
235742ed893dSMark Lord 		break;
235842ed893dSMark Lord 	}
235942ed893dSMark Lord 
236042ed893dSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
236142ed893dSMark Lord 		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
236242ed893dSMark Lord 	else
236342ed893dSMark Lord 		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */
236442ed893dSMark Lord 
236517c5aab5SMark Lord 	/*
236617c5aab5SMark Lord 	 * We're about to send a non-EDMA capable command to the
2367c6fd2807SJeff Garzik 	 * port.  Turn off EDMA so there won't be problems accessing
2368c6fd2807SJeff Garzik 	 * shadow block, etc registers.
2369c6fd2807SJeff Garzik 	 */
2370b562468cSMark Lord 	mv_stop_edma(ap);
2371f48765ccSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2372e49856d8SMark Lord 	mv_pmp_select(ap, qc->dev->link->pmp);
237370f8b79cSMark Lord 
237470f8b79cSMark Lord 	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
237570f8b79cSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
237670f8b79cSMark Lord 		/*
237770f8b79cSMark Lord 		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
237870f8b79cSMark Lord 		 *
237970f8b79cSMark Lord 		 * After any NCQ error, the READ_LOG_EXT command
238070f8b79cSMark Lord 		 * from libata-eh *must* use mv_qc_issue_fis().
238170f8b79cSMark Lord 		 * Otherwise it might fail, due to chip errata.
238270f8b79cSMark Lord 		 *
238370f8b79cSMark Lord 		 * Rather than special-case it, we'll just *always*
238470f8b79cSMark Lord 		 * use this method here for READ_LOG_EXT, making for
238570f8b79cSMark Lord 		 * easier testing.
238670f8b79cSMark Lord 		 */
238770f8b79cSMark Lord 		if (IS_GEN_II(hpriv))
238870f8b79cSMark Lord 			return mv_qc_issue_fis(qc);
238970f8b79cSMark Lord 	}
2390360ff783STejun Heo 	return ata_bmdma_qc_issue(qc);
2391c6fd2807SJeff Garzik }
2392c6fd2807SJeff Garzik 
23938f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
23948f767f8aSMark Lord {
23958f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
23968f767f8aSMark Lord 	struct ata_queued_cmd *qc;
23978f767f8aSMark Lord 
23988f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
23998f767f8aSMark Lord 		return NULL;
24008f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
24013e4ec344STejun Heo 	if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING))
24028f767f8aSMark Lord 		return qc;
24033e4ec344STejun Heo 	return NULL;
24048f767f8aSMark Lord }
24058f767f8aSMark Lord 
240629d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
240729d187bbSMark Lord {
240829d187bbSMark Lord 	unsigned int pmp, pmp_map;
240929d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
241029d187bbSMark Lord 
241129d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
241229d187bbSMark Lord 		/*
241329d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
241429d187bbSMark Lord 		 * before we freeze the port entirely.
241529d187bbSMark Lord 		 *
241629d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
241729d187bbSMark Lord 		 */
241829d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
241929d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
242029d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
242129d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
242229d187bbSMark Lord 			if (pmp_map & this_pmp) {
242329d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
242429d187bbSMark Lord 				pmp_map &= ~this_pmp;
242529d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
242629d187bbSMark Lord 			}
242729d187bbSMark Lord 		}
242829d187bbSMark Lord 		ata_port_freeze(ap);
242929d187bbSMark Lord 	}
243029d187bbSMark Lord 	sata_pmp_error_handler(ap);
243129d187bbSMark Lord }
243229d187bbSMark Lord 
24334c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
24344c299ca3SMark Lord {
24354c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
24364c299ca3SMark Lord 
2437cae5a29dSMark Lord 	return readl(port_mmio + SATA_TESTCTL) >> 16;
24384c299ca3SMark Lord }
24394c299ca3SMark Lord 
24404c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
24414c299ca3SMark Lord {
24424c299ca3SMark Lord 	struct ata_eh_info *ehi;
24434c299ca3SMark Lord 	unsigned int pmp;
24444c299ca3SMark Lord 
24454c299ca3SMark Lord 	/*
24464c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
24474c299ca3SMark Lord 	 */
24484c299ca3SMark Lord 	ehi = &ap->link.eh_info;
24494c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
24504c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
24514c299ca3SMark Lord 		if (pmp_map & this_pmp) {
24524c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
24534c299ca3SMark Lord 
24544c299ca3SMark Lord 			pmp_map &= ~this_pmp;
24554c299ca3SMark Lord 			ehi = &link->eh_info;
24564c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
24574c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
24584c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
24594c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
24604c299ca3SMark Lord 			ata_link_abort(link);
24614c299ca3SMark Lord 		}
24624c299ca3SMark Lord 	}
24634c299ca3SMark Lord }
24644c299ca3SMark Lord 
246506aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
246606aaca3fSMark Lord {
246706aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
246806aaca3fSMark Lord 	u32 in_ptr, out_ptr;
246906aaca3fSMark Lord 
2470cae5a29dSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
247106aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2472cae5a29dSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
247306aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
247406aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
247506aaca3fSMark Lord }
247606aaca3fSMark Lord 
24774c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
24784c299ca3SMark Lord {
24794c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
24804c299ca3SMark Lord 	int failed_links;
24814c299ca3SMark Lord 	unsigned int old_map, new_map;
24824c299ca3SMark Lord 
24834c299ca3SMark Lord 	/*
24844c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
24854c299ca3SMark Lord 	 *
24864c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
24874c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
24884c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
24894c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
24904c299ca3SMark Lord 	 */
24914c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
24924c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
24934c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
24944c299ca3SMark Lord 	}
24954c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
24964c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
24974c299ca3SMark Lord 
24984c299ca3SMark Lord 	if (old_map != new_map) {
24994c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
25004c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
25014c299ca3SMark Lord 	}
2502c46938ccSMark Lord 	failed_links = hweight16(new_map);
25034c299ca3SMark Lord 
2504a9a79dfeSJoe Perches 	ata_port_info(ap,
2505a9a79dfeSJoe Perches 		      "%s: pmp_map=%04x qc_map=%04x failed_links=%d nr_active_links=%d\n",
25064c299ca3SMark Lord 		      __func__, pp->delayed_eh_pmp_map,
25074c299ca3SMark Lord 		      ap->qc_active, failed_links,
25084c299ca3SMark Lord 		      ap->nr_active_links);
25094c299ca3SMark Lord 
251006aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
25114c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
25124c299ca3SMark Lord 		mv_stop_edma(ap);
25134c299ca3SMark Lord 		mv_eh_freeze(ap);
2514a9a79dfeSJoe Perches 		ata_port_info(ap, "%s: done\n", __func__);
25154c299ca3SMark Lord 		return 1;	/* handled */
25164c299ca3SMark Lord 	}
2517a9a79dfeSJoe Perches 	ata_port_info(ap, "%s: waiting\n", __func__);
25184c299ca3SMark Lord 	return 1;	/* handled */
25194c299ca3SMark Lord }
25204c299ca3SMark Lord 
25214c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
25224c299ca3SMark Lord {
25234c299ca3SMark Lord 	/*
25244c299ca3SMark Lord 	 * Possible future enhancement:
25254c299ca3SMark Lord 	 *
25264c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
25274c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
25284c299ca3SMark Lord 	 *
25294c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
25304c299ca3SMark Lord 	 *
25314c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
25324c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
25334c299ca3SMark Lord 	 */
25344c299ca3SMark Lord 	return 0;	/* not handled */
25354c299ca3SMark Lord }
25364c299ca3SMark Lord 
25374c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
25384c299ca3SMark Lord {
25394c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
25404c299ca3SMark Lord 
25414c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
25424c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
25434c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
25444c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
25454c299ca3SMark Lord 
25464c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
25474c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
25484c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
25494c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
25504c299ca3SMark Lord 		return 0;	/* other problems: not handled */
25514c299ca3SMark Lord 
25524c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
25534c299ca3SMark Lord 		/*
25544c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
25554c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
25564c299ca3SMark Lord 		 * and we cannot handle it here.
25574c299ca3SMark Lord 		 */
25584c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2559a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
25604c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
25614c299ca3SMark Lord 			return 0; /* not handled */
25624c299ca3SMark Lord 		}
25634c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
25644c299ca3SMark Lord 	} else {
25654c299ca3SMark Lord 		/*
25664c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
25674c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
25684c299ca3SMark Lord 		 * and we cannot handle it here.
25694c299ca3SMark Lord 		 */
25704c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2571a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
25724c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
25734c299ca3SMark Lord 			return 0; /* not handled */
25744c299ca3SMark Lord 		}
25754c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
25764c299ca3SMark Lord 	}
25774c299ca3SMark Lord 	return 0;	/* not handled */
25784c299ca3SMark Lord }
25794c299ca3SMark Lord 
2580a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
25818f767f8aSMark Lord {
25828f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
2583a9010329SMark Lord 	char *when = "idle";
25848f767f8aSMark Lord 
25858f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
25863e4ec344STejun Heo 	if (edma_was_enabled) {
2587a9010329SMark Lord 		when = "EDMA enabled";
25888f767f8aSMark Lord 	} else {
25898f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
25908f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
2591a9010329SMark Lord 			when = "polling";
25928f767f8aSMark Lord 	}
2593a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
25948f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
25958f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
25968f767f8aSMark Lord 	ata_port_freeze(ap);
25978f767f8aSMark Lord }
25988f767f8aSMark Lord 
2599c6fd2807SJeff Garzik /**
2600c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
2601c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
2602c6fd2807SJeff Garzik  *
26038d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
26048d07379dSMark Lord  *      which also performs a COMRESET.
26058d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
2606c6fd2807SJeff Garzik  *
2607c6fd2807SJeff Garzik  *      LOCKING:
2608c6fd2807SJeff Garzik  *      Inherited from caller.
2609c6fd2807SJeff Garzik  */
261037b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
2611c6fd2807SJeff Garzik {
2612c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2613bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
2614e4006077SMark Lord 	u32 fis_cause = 0;
2615bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2616bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2617bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
26189af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
261937b9046aSMark Lord 	struct ata_queued_cmd *qc;
262037b9046aSMark Lord 	int abort = 0;
2621c6fd2807SJeff Garzik 
26228d07379dSMark Lord 	/*
262337b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
2624e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2625e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2626bdd4dddeSJeff Garzik 	 */
262737b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
262837b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
262937b9046aSMark Lord 
2630cae5a29dSMark Lord 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
2631e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2632cae5a29dSMark Lord 		fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
2633cae5a29dSMark Lord 		writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
2634e4006077SMark Lord 	}
2635cae5a29dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
2636bdd4dddeSJeff Garzik 
26374c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
26384c299ca3SMark Lord 		/*
26394c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
26404c299ca3SMark Lord 		 * require special handling.
26414c299ca3SMark Lord 		 */
26424c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
26434c299ca3SMark Lord 			return;
26444c299ca3SMark Lord 	}
26454c299ca3SMark Lord 
264637b9046aSMark Lord 	qc = mv_get_active_qc(ap);
264737b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
264837b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
264937b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
2650e4006077SMark Lord 
2651c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2652e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2653cae5a29dSMark Lord 		if (fis_cause & FIS_IRQ_CAUSE_AN) {
2654c443c500SMark Lord 			u32 ec = edma_err_cause &
2655c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2656c443c500SMark Lord 			sata_async_notification(ap);
2657c443c500SMark Lord 			if (!ec)
2658c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
2659c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
2660c443c500SMark Lord 		}
2661c443c500SMark Lord 	}
2662bdd4dddeSJeff Garzik 	/*
2663352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
2664bdd4dddeSJeff Garzik 	 */
266537b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
2666bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
266737b9046aSMark Lord 		action |= ATA_EH_RESET;
266837b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
266937b9046aSMark Lord 	}
2670bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
26716c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2672bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
2673bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
2674cf480626STejun Heo 		action |= ATA_EH_RESET;
2675b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
2676bdd4dddeSJeff Garzik 	}
2677bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2678bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
2679bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
2680b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
2681cf480626STejun Heo 		action |= ATA_EH_RESET;
2682bdd4dddeSJeff Garzik 	}
2683bdd4dddeSJeff Garzik 
2684352fab70SMark Lord 	/*
2685352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
2686352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
2687352fab70SMark Lord 	 */
2688ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
2689bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
2690bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
2691c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2692b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2693c6fd2807SJeff Garzik 		}
2694bdd4dddeSJeff Garzik 	} else {
2695bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
2696bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2697bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2698b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2699bdd4dddeSJeff Garzik 		}
2700bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
27018d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
27028d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
2703cf480626STejun Heo 			action |= ATA_EH_RESET;
2704bdd4dddeSJeff Garzik 		}
2705bdd4dddeSJeff Garzik 	}
2706c6fd2807SJeff Garzik 
2707bdd4dddeSJeff Garzik 	if (!err_mask) {
2708bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
2709cf480626STejun Heo 		action |= ATA_EH_RESET;
2710bdd4dddeSJeff Garzik 	}
2711bdd4dddeSJeff Garzik 
2712bdd4dddeSJeff Garzik 	ehi->serror |= serr;
2713bdd4dddeSJeff Garzik 	ehi->action |= action;
2714bdd4dddeSJeff Garzik 
2715bdd4dddeSJeff Garzik 	if (qc)
2716bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
2717bdd4dddeSJeff Garzik 	else
2718bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
2719bdd4dddeSJeff Garzik 
272037b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
272137b9046aSMark Lord 		/*
272237b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
272337b9046aSMark Lord 		 * because it would kill PIO access,
272437b9046aSMark Lord 		 * which is needed for further diagnosis.
272537b9046aSMark Lord 		 */
272637b9046aSMark Lord 		mv_eh_freeze(ap);
272737b9046aSMark Lord 		abort = 1;
272837b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
272937b9046aSMark Lord 		/*
273037b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
273137b9046aSMark Lord 		 */
2732bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
273337b9046aSMark Lord 	} else {
273437b9046aSMark Lord 		abort = 1;
273537b9046aSMark Lord 	}
273637b9046aSMark Lord 
273737b9046aSMark Lord 	if (abort) {
273837b9046aSMark Lord 		if (qc)
273937b9046aSMark Lord 			ata_link_abort(qc->dev->link);
2740bdd4dddeSJeff Garzik 		else
2741bdd4dddeSJeff Garzik 			ata_port_abort(ap);
2742bdd4dddeSJeff Garzik 	}
274337b9046aSMark Lord }
2744bdd4dddeSJeff Garzik 
27451aadf5c3STejun Heo static bool mv_process_crpb_response(struct ata_port *ap,
2746fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2747fcfb1f77SMark Lord {
2748fcfb1f77SMark Lord 	u8 ata_status;
2749fcfb1f77SMark Lord 	u16 edma_status = le16_to_cpu(response->flags);
2750752e386cSTejun Heo 
2751fcfb1f77SMark Lord 	/*
2752fcfb1f77SMark Lord 	 * edma_status from a response queue entry:
2753cae5a29dSMark Lord 	 *   LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
2754fcfb1f77SMark Lord 	 *   MSB is saved ATA status from command completion.
2755fcfb1f77SMark Lord 	 */
2756fcfb1f77SMark Lord 	if (!ncq_enabled) {
2757fcfb1f77SMark Lord 		u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2758fcfb1f77SMark Lord 		if (err_cause) {
2759fcfb1f77SMark Lord 			/*
2760752e386cSTejun Heo 			 * Error will be seen/handled by
2761752e386cSTejun Heo 			 * mv_err_intr().  So do nothing at all here.
2762fcfb1f77SMark Lord 			 */
27631aadf5c3STejun Heo 			return false;
2764fcfb1f77SMark Lord 		}
2765fcfb1f77SMark Lord 	}
2766fcfb1f77SMark Lord 	ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
276737b9046aSMark Lord 	if (!ac_err_mask(ata_status))
27681aadf5c3STejun Heo 		return true;
276937b9046aSMark Lord 	/* else: leave it for mv_err_intr() */
27701aadf5c3STejun Heo 	return false;
2771fcfb1f77SMark Lord }
2772fcfb1f77SMark Lord 
2773fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2774bdd4dddeSJeff Garzik {
2775bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2776bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2777fcfb1f77SMark Lord 	u32 in_index;
2778bdd4dddeSJeff Garzik 	bool work_done = false;
27791aadf5c3STejun Heo 	u32 done_mask = 0;
2780fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2781bdd4dddeSJeff Garzik 
2782fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2783cae5a29dSMark Lord 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
2784bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2785bdd4dddeSJeff Garzik 
2786fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2787fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
27886c1153e0SJeff Garzik 		unsigned int tag;
2789fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2790bdd4dddeSJeff Garzik 
2791fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2792bdd4dddeSJeff Garzik 
2793fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2794fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
27959af5c9c9STejun Heo 			tag = ap->link.active_tag;
2796fcfb1f77SMark Lord 		} else {
2797fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2798fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2799bdd4dddeSJeff Garzik 		}
28001aadf5c3STejun Heo 		if (mv_process_crpb_response(ap, response, tag, ncq_enabled))
28011aadf5c3STejun Heo 			done_mask |= 1 << tag;
2802bdd4dddeSJeff Garzik 		work_done = true;
2803bdd4dddeSJeff Garzik 	}
2804bdd4dddeSJeff Garzik 
28051aadf5c3STejun Heo 	if (work_done) {
28061aadf5c3STejun Heo 		ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);
28071aadf5c3STejun Heo 
2808352fab70SMark Lord 		/* Update the software queue position index in hardware */
2809bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2810fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2811cae5a29dSMark Lord 			 port_mmio + EDMA_RSP_Q_OUT_PTR);
2812c6fd2807SJeff Garzik 	}
28131aadf5c3STejun Heo }
2814c6fd2807SJeff Garzik 
2815a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2816a9010329SMark Lord {
2817a9010329SMark Lord 	struct mv_port_priv *pp;
2818a9010329SMark Lord 	int edma_was_enabled;
2819a9010329SMark Lord 
2820a9010329SMark Lord 	/*
2821a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2822a9010329SMark Lord 	 * so that we have a consistent view for this port,
2823a9010329SMark Lord 	 * even if something we call of our routines changes it.
2824a9010329SMark Lord 	 */
2825a9010329SMark Lord 	pp = ap->private_data;
2826a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2827a9010329SMark Lord 	/*
2828a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2829a9010329SMark Lord 	 */
2830a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2831a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
28324c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
28334c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2834a9010329SMark Lord 	}
2835a9010329SMark Lord 	/*
2836a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2837a9010329SMark Lord 	 */
2838a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2839a9010329SMark Lord 		mv_err_intr(ap);
2840a9010329SMark Lord 	} else if (!edma_was_enabled) {
2841a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2842a9010329SMark Lord 		if (qc)
2843c3b28894STejun Heo 			ata_bmdma_port_intr(ap, qc);
2844a9010329SMark Lord 		else
2845a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2846a9010329SMark Lord 	}
2847a9010329SMark Lord }
2848a9010329SMark Lord 
2849c6fd2807SJeff Garzik /**
2850c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2851cca3974eSJeff Garzik  *      @host: host specific structure
28527368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2853c6fd2807SJeff Garzik  *
2854c6fd2807SJeff Garzik  *      LOCKING:
2855c6fd2807SJeff Garzik  *      Inherited from caller.
2856c6fd2807SJeff Garzik  */
28577368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2858c6fd2807SJeff Garzik {
2859f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2860eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2861a3718c1fSMark Lord 	unsigned int handled = 0, port;
2862c6fd2807SJeff Garzik 
28632b748a0aSMark Lord 	/* If asserted, clear the "all ports" IRQ coalescing bit */
28642b748a0aSMark Lord 	if (main_irq_cause & ALL_PORTS_COAL_DONE)
2865cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
28662b748a0aSMark Lord 
2867a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2868cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2869eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2870eabd5eb1SMark Lord 
2871a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2872a3718c1fSMark Lord 		/*
2873eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2874eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2875a3718c1fSMark Lord 		 */
2876eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2877eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2878eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2879eabd5eb1SMark Lord 			/*
2880eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2881eabd5eb1SMark Lord 			 */
2882eabd5eb1SMark Lord 			if (!hc_cause) {
2883eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2884eabd5eb1SMark Lord 				continue;
2885eabd5eb1SMark Lord 			}
2886eabd5eb1SMark Lord 			/*
2887eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2888eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2889eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2890eabd5eb1SMark Lord 			 *
2891eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2892eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2893eabd5eb1SMark Lord 			 *
2894eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2895eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2896eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2897eabd5eb1SMark Lord 			 */
2898eabd5eb1SMark Lord 			ack_irqs = 0;
28992b748a0aSMark Lord 			if (hc_cause & PORTS_0_3_COAL_DONE)
29002b748a0aSMark Lord 				ack_irqs = HC_COAL_IRQ;
2901eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2902eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2903eabd5eb1SMark Lord 					break;
2904eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2905eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2906eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2907eabd5eb1SMark Lord 			}
2908a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2909cae5a29dSMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
2910a3718c1fSMark Lord 			handled = 1;
2911a3718c1fSMark Lord 		}
2912a9010329SMark Lord 		/*
2913a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2914a9010329SMark Lord 		 */
2915eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2916a9010329SMark Lord 		if (port_cause)
2917a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2918eabd5eb1SMark Lord 	}
2919a3718c1fSMark Lord 	return handled;
2920c6fd2807SJeff Garzik }
2921c6fd2807SJeff Garzik 
2922a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2923bdd4dddeSJeff Garzik {
292402a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2925bdd4dddeSJeff Garzik 	struct ata_port *ap;
2926bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2927bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2928bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2929bdd4dddeSJeff Garzik 	u32 err_cause;
2930bdd4dddeSJeff Garzik 
2931cae5a29dSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_offset);
2932bdd4dddeSJeff Garzik 
2933a44fec1fSJoe Perches 	dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause);
2934bdd4dddeSJeff Garzik 
2935bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2936bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2937bdd4dddeSJeff Garzik 
2938cae5a29dSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_offset);
2939bdd4dddeSJeff Garzik 
2940bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2941bdd4dddeSJeff Garzik 		ap = host->ports[i];
2942936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
29439af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2944bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2945bdd4dddeSJeff Garzik 			if (!printed++)
2946bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2947bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2948bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2949cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
29509af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2951bdd4dddeSJeff Garzik 			if (qc)
2952bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2953bdd4dddeSJeff Garzik 			else
2954bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2955bdd4dddeSJeff Garzik 
2956bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2957bdd4dddeSJeff Garzik 		}
2958bdd4dddeSJeff Garzik 	}
2959a3718c1fSMark Lord 	return 1;	/* handled */
2960bdd4dddeSJeff Garzik }
2961bdd4dddeSJeff Garzik 
2962c6fd2807SJeff Garzik /**
2963c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2964c6fd2807SJeff Garzik  *      @irq: unused
2965c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2966c6fd2807SJeff Garzik  *
2967c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2968c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2969c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2970c6fd2807SJeff Garzik  *      reported here.
2971c6fd2807SJeff Garzik  *
2972c6fd2807SJeff Garzik  *      LOCKING:
2973cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2974c6fd2807SJeff Garzik  *      interrupts.
2975c6fd2807SJeff Garzik  */
29767d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2977c6fd2807SJeff Garzik {
2978cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2979f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2980a3718c1fSMark Lord 	unsigned int handled = 0;
29816d3c30efSMark Lord 	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
298296e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
2983c6fd2807SJeff Garzik 
2984646a4da5SMark Lord 	spin_lock(&host->lock);
29856d3c30efSMark Lord 
29866d3c30efSMark Lord 	/* for MSI:  block new interrupts while in here */
29876d3c30efSMark Lord 	if (using_msi)
29882b748a0aSMark Lord 		mv_write_main_irq_mask(0, hpriv);
29896d3c30efSMark Lord 
29907368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
299196e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
2992352fab70SMark Lord 	/*
2993352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
2994352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
2995c6fd2807SJeff Garzik 	 */
2996a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
29971f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2998a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
2999a3718c1fSMark Lord 		else
3000a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
3001bdd4dddeSJeff Garzik 	}
30026d3c30efSMark Lord 
30036d3c30efSMark Lord 	/* for MSI: unmask; interrupt cause bits will retrigger now */
30046d3c30efSMark Lord 	if (using_msi)
30052b748a0aSMark Lord 		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
30066d3c30efSMark Lord 
30079d51af7bSMark Lord 	spin_unlock(&host->lock);
30089d51af7bSMark Lord 
3009c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
3010c6fd2807SJeff Garzik }
3011c6fd2807SJeff Garzik 
3012c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
3013c6fd2807SJeff Garzik {
3014c6fd2807SJeff Garzik 	unsigned int ofs;
3015c6fd2807SJeff Garzik 
3016c6fd2807SJeff Garzik 	switch (sc_reg_in) {
3017c6fd2807SJeff Garzik 	case SCR_STATUS:
3018c6fd2807SJeff Garzik 	case SCR_ERROR:
3019c6fd2807SJeff Garzik 	case SCR_CONTROL:
3020c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
3021c6fd2807SJeff Garzik 		break;
3022c6fd2807SJeff Garzik 	default:
3023c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
3024c6fd2807SJeff Garzik 		break;
3025c6fd2807SJeff Garzik 	}
3026c6fd2807SJeff Garzik 	return ofs;
3027c6fd2807SJeff Garzik }
3028c6fd2807SJeff Garzik 
302982ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
3030c6fd2807SJeff Garzik {
303182ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3032f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
303382ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3034c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3035c6fd2807SJeff Garzik 
3036da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
3037da3dbb17STejun Heo 		*val = readl(addr + ofs);
3038da3dbb17STejun Heo 		return 0;
3039da3dbb17STejun Heo 	} else
3040da3dbb17STejun Heo 		return -EINVAL;
3041c6fd2807SJeff Garzik }
3042c6fd2807SJeff Garzik 
304382ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
3044c6fd2807SJeff Garzik {
304582ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3046f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
304782ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3048c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3049c6fd2807SJeff Garzik 
3050da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
30510d5ff566STejun Heo 		writelfl(val, addr + ofs);
3052da3dbb17STejun Heo 		return 0;
3053da3dbb17STejun Heo 	} else
3054da3dbb17STejun Heo 		return -EINVAL;
3055c6fd2807SJeff Garzik }
3056c6fd2807SJeff Garzik 
30577bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
3058c6fd2807SJeff Garzik {
30597bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
3060c6fd2807SJeff Garzik 	int early_5080;
3061c6fd2807SJeff Garzik 
306244c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
3063c6fd2807SJeff Garzik 
3064c6fd2807SJeff Garzik 	if (!early_5080) {
3065c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3066c6fd2807SJeff Garzik 		tmp |= (1 << 0);
3067c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3068c6fd2807SJeff Garzik 	}
3069c6fd2807SJeff Garzik 
30707bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
3071c6fd2807SJeff Garzik }
3072c6fd2807SJeff Garzik 
3073c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3074c6fd2807SJeff Garzik {
3075cae5a29dSMark Lord 	writel(0x0fcfffff, mmio + FLASH_CTL);
3076c6fd2807SJeff Garzik }
3077c6fd2807SJeff Garzik 
3078c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
3079c6fd2807SJeff Garzik 			   void __iomem *mmio)
3080c6fd2807SJeff Garzik {
3081c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
3082c6fd2807SJeff Garzik 	u32 tmp;
3083c6fd2807SJeff Garzik 
3084c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3085c6fd2807SJeff Garzik 
3086c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
3087c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
3088c6fd2807SJeff Garzik }
3089c6fd2807SJeff Garzik 
3090c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3091c6fd2807SJeff Garzik {
3092c6fd2807SJeff Garzik 	u32 tmp;
3093c6fd2807SJeff Garzik 
3094cae5a29dSMark Lord 	writel(0, mmio + GPIO_PORT_CTL);
3095c6fd2807SJeff Garzik 
3096c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
3097c6fd2807SJeff Garzik 
3098c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3099c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
3100c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3101c6fd2807SJeff Garzik }
3102c6fd2807SJeff Garzik 
3103c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3104c6fd2807SJeff Garzik 			   unsigned int port)
3105c6fd2807SJeff Garzik {
3106c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
3107c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
3108c6fd2807SJeff Garzik 	u32 tmp;
3109c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
3110c6fd2807SJeff Garzik 
3111c6fd2807SJeff Garzik 	if (fix_apm_sq) {
3112cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE);
3113c6fd2807SJeff Garzik 		tmp |= (1 << 19);
3114cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE);
3115c6fd2807SJeff Garzik 
3116cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL);
3117c6fd2807SJeff Garzik 		tmp &= ~0x3;
3118c6fd2807SJeff Garzik 		tmp |= 0x1;
3119cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL);
3120c6fd2807SJeff Garzik 	}
3121c6fd2807SJeff Garzik 
3122c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3123c6fd2807SJeff Garzik 	tmp &= ~mask;
3124c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
3125c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
3126c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
3127c6fd2807SJeff Garzik }
3128c6fd2807SJeff Garzik 
3129c6fd2807SJeff Garzik 
3130c6fd2807SJeff Garzik #undef ZERO
3131c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
3132c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
3133c6fd2807SJeff Garzik 			     unsigned int port)
3134c6fd2807SJeff Garzik {
3135c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3136c6fd2807SJeff Garzik 
3137e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3138c6fd2807SJeff Garzik 
3139c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
3140cae5a29dSMark Lord 	writel(0x11f, port_mmio + EDMA_CFG);
3141c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
3142c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
3143c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
3144c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
3145c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
3146c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
3147c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
3148c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
3149c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
3150c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
3151cae5a29dSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
3152c6fd2807SJeff Garzik }
3153c6fd2807SJeff Garzik #undef ZERO
3154c6fd2807SJeff Garzik 
3155c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
3156c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3157c6fd2807SJeff Garzik 			unsigned int hc)
3158c6fd2807SJeff Garzik {
3159c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3160c6fd2807SJeff Garzik 	u32 tmp;
3161c6fd2807SJeff Garzik 
3162c6fd2807SJeff Garzik 	ZERO(0x00c);
3163c6fd2807SJeff Garzik 	ZERO(0x010);
3164c6fd2807SJeff Garzik 	ZERO(0x014);
3165c6fd2807SJeff Garzik 	ZERO(0x018);
3166c6fd2807SJeff Garzik 
3167c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
3168c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
3169c6fd2807SJeff Garzik 	tmp |= 0x03030303;
3170c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
3171c6fd2807SJeff Garzik }
3172c6fd2807SJeff Garzik #undef ZERO
3173c6fd2807SJeff Garzik 
3174c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3175c6fd2807SJeff Garzik 			unsigned int n_hc)
3176c6fd2807SJeff Garzik {
3177c6fd2807SJeff Garzik 	unsigned int hc, port;
3178c6fd2807SJeff Garzik 
3179c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3180c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
3181c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
3182c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
3183c6fd2807SJeff Garzik 
3184c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
3185c6fd2807SJeff Garzik 	}
3186c6fd2807SJeff Garzik 
3187c6fd2807SJeff Garzik 	return 0;
3188c6fd2807SJeff Garzik }
3189c6fd2807SJeff Garzik 
3190c6fd2807SJeff Garzik #undef ZERO
3191c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
31927bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
3193c6fd2807SJeff Garzik {
319402a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3195c6fd2807SJeff Garzik 	u32 tmp;
3196c6fd2807SJeff Garzik 
3197cae5a29dSMark Lord 	tmp = readl(mmio + MV_PCI_MODE);
3198c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
3199cae5a29dSMark Lord 	writel(tmp, mmio + MV_PCI_MODE);
3200c6fd2807SJeff Garzik 
3201c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
3202c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
3203cae5a29dSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
3204c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
3205cae5a29dSMark Lord 	ZERO(hpriv->irq_cause_offset);
3206cae5a29dSMark Lord 	ZERO(hpriv->irq_mask_offset);
3207c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
3208c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
3209c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
3210c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
3211c6fd2807SJeff Garzik }
3212c6fd2807SJeff Garzik #undef ZERO
3213c6fd2807SJeff Garzik 
3214c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3215c6fd2807SJeff Garzik {
3216c6fd2807SJeff Garzik 	u32 tmp;
3217c6fd2807SJeff Garzik 
3218c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
3219c6fd2807SJeff Garzik 
3220cae5a29dSMark Lord 	tmp = readl(mmio + GPIO_PORT_CTL);
3221c6fd2807SJeff Garzik 	tmp &= 0x3;
3222c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
3223cae5a29dSMark Lord 	writel(tmp, mmio + GPIO_PORT_CTL);
3224c6fd2807SJeff Garzik }
3225c6fd2807SJeff Garzik 
3226c6fd2807SJeff Garzik /**
3227c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
3228c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
3229c6fd2807SJeff Garzik  *
3230c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
3231c6fd2807SJeff Garzik  *
3232c6fd2807SJeff Garzik  *      LOCKING:
3233c6fd2807SJeff Garzik  *      Inherited from caller.
3234c6fd2807SJeff Garzik  */
3235c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3236c6fd2807SJeff Garzik 			unsigned int n_hc)
3237c6fd2807SJeff Garzik {
3238cae5a29dSMark Lord 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
3239c6fd2807SJeff Garzik 	int i, rc = 0;
3240c6fd2807SJeff Garzik 	u32 t;
3241c6fd2807SJeff Garzik 
3242c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
3243c6fd2807SJeff Garzik 	 * register" table.
3244c6fd2807SJeff Garzik 	 */
3245c6fd2807SJeff Garzik 	t = readl(reg);
3246c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
3247c6fd2807SJeff Garzik 
3248c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
3249c6fd2807SJeff Garzik 		udelay(1);
3250c6fd2807SJeff Garzik 		t = readl(reg);
32512dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
3252c6fd2807SJeff Garzik 			break;
3253c6fd2807SJeff Garzik 	}
3254c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
3255c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3256c6fd2807SJeff Garzik 		rc = 1;
3257c6fd2807SJeff Garzik 		goto done;
3258c6fd2807SJeff Garzik 	}
3259c6fd2807SJeff Garzik 
3260c6fd2807SJeff Garzik 	/* set reset */
3261c6fd2807SJeff Garzik 	i = 5;
3262c6fd2807SJeff Garzik 	do {
3263c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
3264c6fd2807SJeff Garzik 		t = readl(reg);
3265c6fd2807SJeff Garzik 		udelay(1);
3266c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
3267c6fd2807SJeff Garzik 
3268c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
3269c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3270c6fd2807SJeff Garzik 		rc = 1;
3271c6fd2807SJeff Garzik 		goto done;
3272c6fd2807SJeff Garzik 	}
3273c6fd2807SJeff Garzik 
3274c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
3275c6fd2807SJeff Garzik 	i = 5;
3276c6fd2807SJeff Garzik 	do {
3277c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3278c6fd2807SJeff Garzik 		t = readl(reg);
3279c6fd2807SJeff Garzik 		udelay(1);
3280c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
3281c6fd2807SJeff Garzik 
3282c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
3283c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3284c6fd2807SJeff Garzik 		rc = 1;
3285c6fd2807SJeff Garzik 	}
3286c6fd2807SJeff Garzik done:
3287c6fd2807SJeff Garzik 	return rc;
3288c6fd2807SJeff Garzik }
3289c6fd2807SJeff Garzik 
3290c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
3291c6fd2807SJeff Garzik 			   void __iomem *mmio)
3292c6fd2807SJeff Garzik {
3293c6fd2807SJeff Garzik 	void __iomem *port_mmio;
3294c6fd2807SJeff Garzik 	u32 tmp;
3295c6fd2807SJeff Garzik 
3296cae5a29dSMark Lord 	tmp = readl(mmio + RESET_CFG);
3297c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
3298c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
3299c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
3300c6fd2807SJeff Garzik 		return;
3301c6fd2807SJeff Garzik 	}
3302c6fd2807SJeff Garzik 
3303c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
3304c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
3305c6fd2807SJeff Garzik 
3306c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3307c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3308c6fd2807SJeff Garzik }
3309c6fd2807SJeff Garzik 
3310c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3311c6fd2807SJeff Garzik {
3312cae5a29dSMark Lord 	writel(0x00000060, mmio + GPIO_PORT_CTL);
3313c6fd2807SJeff Garzik }
3314c6fd2807SJeff Garzik 
3315c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3316c6fd2807SJeff Garzik 			   unsigned int port)
3317c6fd2807SJeff Garzik {
3318c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3319c6fd2807SJeff Garzik 
3320c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3321c6fd2807SJeff Garzik 	int fix_phy_mode2 =
3322c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3323c6fd2807SJeff Garzik 	int fix_phy_mode4 =
3324c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
33258c30a8b9SMark Lord 	u32 m2, m3;
3326c6fd2807SJeff Garzik 
3327c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
3328c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3329c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
3330c6fd2807SJeff Garzik 		m2 |= (1 << 31);
3331c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3332c6fd2807SJeff Garzik 
3333c6fd2807SJeff Garzik 		udelay(200);
3334c6fd2807SJeff Garzik 
3335c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3336c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
3337c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3338c6fd2807SJeff Garzik 
3339c6fd2807SJeff Garzik 		udelay(200);
3340c6fd2807SJeff Garzik 	}
3341c6fd2807SJeff Garzik 
33428c30a8b9SMark Lord 	/*
33438c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
33448c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
33458c30a8b9SMark Lord 	 */
33468c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
33478c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3348c6fd2807SJeff Garzik 
33490388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
33500388a8c0SMark Lord 	if (IS_SOC(hpriv))
33510388a8c0SMark Lord 		m3 &= ~0x1c;
33520388a8c0SMark Lord 
3353c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
3354ba069e37SMark Lord 		u32 m4 = readl(port_mmio + PHY_MODE4);
3355ba069e37SMark Lord 		/*
3356ba069e37SMark Lord 		 * Enforce reserved-bit restrictions on GenIIe devices only.
3357ba069e37SMark Lord 		 * For earlier chipsets, force only the internal config field
3358ba069e37SMark Lord 		 *  (workaround for errata FEr SATA#10 part 1).
3359ba069e37SMark Lord 		 */
33608c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
3361ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3362ba069e37SMark Lord 		else
3363ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
33648c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
3365c6fd2807SJeff Garzik 	}
3366b406c7a6SMark Lord 	/*
3367b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
3368b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3369b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3370ba68460bSMark Lord 	 * Or ensure we use writelfl() when writing PHY_MODE4.
3371b406c7a6SMark Lord 	 */
3372b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
3373c6fd2807SJeff Garzik 
3374c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
3375c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
3376c6fd2807SJeff Garzik 
3377c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
3378c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
3379c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
3380c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
3381c6fd2807SJeff Garzik 
3382c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
3383c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
3384c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
3385c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
3386c6fd2807SJeff Garzik 	}
3387c6fd2807SJeff Garzik 
3388c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
3389c6fd2807SJeff Garzik }
3390c6fd2807SJeff Garzik 
3391f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
3392f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
3393f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3394f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3395f351b2d6SSaeed Bishara {
3396f351b2d6SSaeed Bishara 	return;
3397f351b2d6SSaeed Bishara }
3398f351b2d6SSaeed Bishara 
3399f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3400f351b2d6SSaeed Bishara 			   void __iomem *mmio)
3401f351b2d6SSaeed Bishara {
3402f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
3403f351b2d6SSaeed Bishara 	u32 tmp;
3404f351b2d6SSaeed Bishara 
3405f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
3406f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
3407f351b2d6SSaeed Bishara 
3408f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3409f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3410f351b2d6SSaeed Bishara }
3411f351b2d6SSaeed Bishara 
3412f351b2d6SSaeed Bishara #undef ZERO
3413f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
3414f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3415f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
3416f351b2d6SSaeed Bishara {
3417f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
3418f351b2d6SSaeed Bishara 
3419e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3420f351b2d6SSaeed Bishara 
3421f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
3422cae5a29dSMark Lord 	writel(0x101f, port_mmio + EDMA_CFG);
3423f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
3424f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
3425f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
3426f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
3427f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
3428f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
3429f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
3430f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
3431f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
3432f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
3433d7b0c143SSaeed Bishara 	writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
3434f351b2d6SSaeed Bishara }
3435f351b2d6SSaeed Bishara 
3436f351b2d6SSaeed Bishara #undef ZERO
3437f351b2d6SSaeed Bishara 
3438f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
3439f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3440f351b2d6SSaeed Bishara 				       void __iomem *mmio)
3441f351b2d6SSaeed Bishara {
3442f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3443f351b2d6SSaeed Bishara 
3444f351b2d6SSaeed Bishara 	ZERO(0x00c);
3445f351b2d6SSaeed Bishara 	ZERO(0x010);
3446f351b2d6SSaeed Bishara 	ZERO(0x014);
3447f351b2d6SSaeed Bishara 
3448f351b2d6SSaeed Bishara }
3449f351b2d6SSaeed Bishara 
3450f351b2d6SSaeed Bishara #undef ZERO
3451f351b2d6SSaeed Bishara 
3452f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3453f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
3454f351b2d6SSaeed Bishara {
3455f351b2d6SSaeed Bishara 	unsigned int port;
3456f351b2d6SSaeed Bishara 
3457f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
3458f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
3459f351b2d6SSaeed Bishara 
3460f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
3461f351b2d6SSaeed Bishara 
3462f351b2d6SSaeed Bishara 	return 0;
3463f351b2d6SSaeed Bishara }
3464f351b2d6SSaeed Bishara 
3465f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3466f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3467f351b2d6SSaeed Bishara {
3468f351b2d6SSaeed Bishara 	return;
3469f351b2d6SSaeed Bishara }
3470f351b2d6SSaeed Bishara 
3471f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3472f351b2d6SSaeed Bishara {
3473f351b2d6SSaeed Bishara 	return;
3474f351b2d6SSaeed Bishara }
3475f351b2d6SSaeed Bishara 
347629b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
347729b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port)
347829b7e43cSMartin Michlmayr {
347929b7e43cSMartin Michlmayr 	void __iomem *port_mmio = mv_port_base(mmio, port);
348029b7e43cSMartin Michlmayr 	u32	reg;
348129b7e43cSMartin Michlmayr 
348229b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE3);
348329b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 27);	/* SELMUPF (bits 28:27) to 1 */
348429b7e43cSMartin Michlmayr 	reg |= (0x1 << 27);
348529b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 29);	/* SELMUPI (bits 30:29) to 1 */
348629b7e43cSMartin Michlmayr 	reg |= (0x1 << 29);
348729b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE3);
348829b7e43cSMartin Michlmayr 
348929b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE4);
349029b7e43cSMartin Michlmayr 	reg &= ~0x1;	/* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
349129b7e43cSMartin Michlmayr 	reg |= (0x1 << 16);
349229b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE4);
349329b7e43cSMartin Michlmayr 
349429b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN2);
349529b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
349629b7e43cSMartin Michlmayr 	reg |= 0x8;
349729b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
349829b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN2);
349929b7e43cSMartin Michlmayr 
350029b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN1);
350129b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
350229b7e43cSMartin Michlmayr 	reg |= 0x8;
350329b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
350429b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN1);
350529b7e43cSMartin Michlmayr }
350629b7e43cSMartin Michlmayr 
350729b7e43cSMartin Michlmayr /**
350829b7e43cSMartin Michlmayr  *	soc_is_65 - check if the soc is 65 nano device
350929b7e43cSMartin Michlmayr  *
351029b7e43cSMartin Michlmayr  *	Detect the type of the SoC, this is done by reading the PHYCFG_OFS
351129b7e43cSMartin Michlmayr  *	register, this register should contain non-zero value and it exists only
351229b7e43cSMartin Michlmayr  *	in the 65 nano devices, when reading it from older devices we get 0.
351329b7e43cSMartin Michlmayr  */
351429b7e43cSMartin Michlmayr static bool soc_is_65n(struct mv_host_priv *hpriv)
351529b7e43cSMartin Michlmayr {
351629b7e43cSMartin Michlmayr 	void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);
351729b7e43cSMartin Michlmayr 
351829b7e43cSMartin Michlmayr 	if (readl(port0_mmio + PHYCFG_OFS))
351929b7e43cSMartin Michlmayr 		return true;
352029b7e43cSMartin Michlmayr 	return false;
352129b7e43cSMartin Michlmayr }
352229b7e43cSMartin Michlmayr 
35238e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
3524b67a1064SMark Lord {
3525cae5a29dSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_IFCFG);
3526b67a1064SMark Lord 
35278e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
3528b67a1064SMark Lord 	if (want_gen2i)
35298e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
3530cae5a29dSMark Lord 	writelfl(ifcfg, port_mmio + SATA_IFCFG);
3531b67a1064SMark Lord }
3532b67a1064SMark Lord 
3533e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3534c6fd2807SJeff Garzik 			     unsigned int port_no)
3535c6fd2807SJeff Garzik {
3536c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
3537c6fd2807SJeff Garzik 
35388e7decdbSMark Lord 	/*
35398e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
35408e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
35418e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
35428e7decdbSMark Lord 	 */
35430d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
3544cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3545c6fd2807SJeff Garzik 
3546b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
35478e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
35488e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
3549c6fd2807SJeff Garzik 	}
3550b67a1064SMark Lord 	/*
35518e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
3552b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
3553cae5a29dSMark Lord 	 * (except for SATA_IFCFG), and issues a COMRESET to the dev.
3554c6fd2807SJeff Garzik 	 */
3555cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3556b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
3557cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_CMD);
3558c6fd2807SJeff Garzik 
3559c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
3560c6fd2807SJeff Garzik 
3561ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
3562c6fd2807SJeff Garzik 		mdelay(1);
3563c6fd2807SJeff Garzik }
3564c6fd2807SJeff Garzik 
3565e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
3566e49856d8SMark Lord {
3567e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
3568e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
3569cae5a29dSMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL);
3570e49856d8SMark Lord 		int old = reg & 0xf;
3571e49856d8SMark Lord 
3572e49856d8SMark Lord 		if (old != pmp) {
3573e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
3574cae5a29dSMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL);
3575e49856d8SMark Lord 		}
3576e49856d8SMark Lord 	}
3577e49856d8SMark Lord }
3578e49856d8SMark Lord 
3579e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3580bdd4dddeSJeff Garzik 				unsigned long deadline)
3581c6fd2807SJeff Garzik {
3582e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3583e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
3584e49856d8SMark Lord }
3585c6fd2807SJeff Garzik 
3586e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
3587e49856d8SMark Lord 				unsigned long deadline)
3588da3dbb17STejun Heo {
3589e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3590e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
3591bdd4dddeSJeff Garzik }
3592bdd4dddeSJeff Garzik 
3593cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
3594bdd4dddeSJeff Garzik 			unsigned long deadline)
3595bdd4dddeSJeff Garzik {
3596cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
3597bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
3598b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
3599f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
36000d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
36010d8be5cbSMark Lord 	u32 sstatus;
36020d8be5cbSMark Lord 	bool online;
3603bdd4dddeSJeff Garzik 
3604e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
3605b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3606d16ab3f6SMark Lord 	pp->pp_flags &=
3607d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3608bdd4dddeSJeff Garzik 
36090d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
36100d8be5cbSMark Lord 	do {
361117c5aab5SMark Lord 		const unsigned long *timing =
361217c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
3613bdd4dddeSJeff Garzik 
361417c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
361517c5aab5SMark Lord 					 &online, NULL);
36169dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
361717c5aab5SMark Lord 		if (rc)
36180d8be5cbSMark Lord 			return rc;
36190d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
36200d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
36210d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
36228e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
36230d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
36240d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
3625bdd4dddeSJeff Garzik 		}
36260d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
362708da1759SMark Lord 	mv_save_cached_regs(ap);
362866e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
3629bdd4dddeSJeff Garzik 
363017c5aab5SMark Lord 	return rc;
3631bdd4dddeSJeff Garzik }
3632bdd4dddeSJeff Garzik 
3633bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
3634c6fd2807SJeff Garzik {
36351cfd19aeSMark Lord 	mv_stop_edma(ap);
3636c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
3637c6fd2807SJeff Garzik }
3638bdd4dddeSJeff Garzik 
3639bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
3640bdd4dddeSJeff Garzik {
3641f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
3642c4de573bSMark Lord 	unsigned int port = ap->port_no;
3643c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
36441cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3645bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
3646c4de573bSMark Lord 	u32 hc_irq_cause;
3647bdd4dddeSJeff Garzik 
3648bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
3649cae5a29dSMark Lord 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3650bdd4dddeSJeff Garzik 
3651bdd4dddeSJeff Garzik 	/* clear pending irq events */
3652cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
3653cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
3654bdd4dddeSJeff Garzik 
365588e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
3656c6fd2807SJeff Garzik }
3657c6fd2807SJeff Garzik 
3658c6fd2807SJeff Garzik /**
3659c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
3660c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
3661c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
3662c6fd2807SJeff Garzik  *
3663c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
3664c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
3665c6fd2807SJeff Garzik  *      start of the port.
3666c6fd2807SJeff Garzik  *
3667c6fd2807SJeff Garzik  *      LOCKING:
3668c6fd2807SJeff Garzik  *      Inherited from caller.
3669c6fd2807SJeff Garzik  */
3670c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3671c6fd2807SJeff Garzik {
3672cae5a29dSMark Lord 	void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
3673c6fd2807SJeff Garzik 
3674c6fd2807SJeff Garzik 	/* PIO related setup
3675c6fd2807SJeff Garzik 	 */
3676c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3677c6fd2807SJeff Garzik 	port->error_addr =
3678c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3679c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3680c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3681c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3682c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3683c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3684c6fd2807SJeff Garzik 	port->status_addr =
3685c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3686c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
3687cae5a29dSMark Lord 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
3688c6fd2807SJeff Garzik 
3689c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
3690cae5a29dSMark Lord 	serr = port_mmio + mv_scr_offset(SCR_ERROR);
3691cae5a29dSMark Lord 	writelfl(readl(serr), serr);
3692cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3693c6fd2807SJeff Garzik 
3694646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
3695cae5a29dSMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
3696c6fd2807SJeff Garzik 
3697c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3698cae5a29dSMark Lord 		readl(port_mmio + EDMA_CFG),
3699cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
3700cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_MASK));
3701c6fd2807SJeff Garzik }
3702c6fd2807SJeff Garzik 
3703616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
3704616d4a98SMark Lord {
3705616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3706616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3707616d4a98SMark Lord 	u32 reg;
3708616d4a98SMark Lord 
37091f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
3710616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
3711cae5a29dSMark Lord 	reg = readl(mmio + MV_PCI_MODE);
3712616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
3713616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
3714616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
3715616d4a98SMark Lord }
3716616d4a98SMark Lord 
3717616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
3718616d4a98SMark Lord {
3719616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3720616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3721616d4a98SMark Lord 	u32 reg;
3722616d4a98SMark Lord 
3723616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
3724cae5a29dSMark Lord 		reg = readl(mmio + MV_PCI_COMMAND);
3725cae5a29dSMark Lord 		if (reg & MV_PCI_COMMAND_MRDTRIG)
3726616d4a98SMark Lord 			return 0; /* not okay */
3727616d4a98SMark Lord 	}
3728616d4a98SMark Lord 	return 1; /* okay */
3729616d4a98SMark Lord }
3730616d4a98SMark Lord 
373165ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host)
373265ad7fefSMark Lord {
373365ad7fefSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
373465ad7fefSMark Lord 	void __iomem *mmio = hpriv->base;
373565ad7fefSMark Lord 
373665ad7fefSMark Lord 	/* workaround for 60x1-B2 errata PCI#7 */
373765ad7fefSMark Lord 	if (mv_in_pcix_mode(host)) {
3738cae5a29dSMark Lord 		u32 reg = readl(mmio + MV_PCI_COMMAND);
3739cae5a29dSMark Lord 		writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
374065ad7fefSMark Lord 	}
374165ad7fefSMark Lord }
374265ad7fefSMark Lord 
37434447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3744c6fd2807SJeff Garzik {
37454447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
37464447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3747c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3748c6fd2807SJeff Garzik 
3749c6fd2807SJeff Garzik 	switch (board_idx) {
3750c6fd2807SJeff Garzik 	case chip_5080:
3751c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3752ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3753c6fd2807SJeff Garzik 
375444c10138SAuke Kok 		switch (pdev->revision) {
3755c6fd2807SJeff Garzik 		case 0x1:
3756c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3757c6fd2807SJeff Garzik 			break;
3758c6fd2807SJeff Garzik 		case 0x3:
3759c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3760c6fd2807SJeff Garzik 			break;
3761c6fd2807SJeff Garzik 		default:
3762a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3763c6fd2807SJeff Garzik 				 "Applying 50XXB2 workarounds to unknown rev\n");
3764c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3765c6fd2807SJeff Garzik 			break;
3766c6fd2807SJeff Garzik 		}
3767c6fd2807SJeff Garzik 		break;
3768c6fd2807SJeff Garzik 
3769c6fd2807SJeff Garzik 	case chip_504x:
3770c6fd2807SJeff Garzik 	case chip_508x:
3771c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3772ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3773c6fd2807SJeff Garzik 
377444c10138SAuke Kok 		switch (pdev->revision) {
3775c6fd2807SJeff Garzik 		case 0x0:
3776c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3777c6fd2807SJeff Garzik 			break;
3778c6fd2807SJeff Garzik 		case 0x3:
3779c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3780c6fd2807SJeff Garzik 			break;
3781c6fd2807SJeff Garzik 		default:
3782a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3783c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3784c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3785c6fd2807SJeff Garzik 			break;
3786c6fd2807SJeff Garzik 		}
3787c6fd2807SJeff Garzik 		break;
3788c6fd2807SJeff Garzik 
3789c6fd2807SJeff Garzik 	case chip_604x:
3790c6fd2807SJeff Garzik 	case chip_608x:
3791c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3792ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
3793c6fd2807SJeff Garzik 
379444c10138SAuke Kok 		switch (pdev->revision) {
3795c6fd2807SJeff Garzik 		case 0x7:
379665ad7fefSMark Lord 			mv_60x1b2_errata_pci7(host);
3797c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3798c6fd2807SJeff Garzik 			break;
3799c6fd2807SJeff Garzik 		case 0x9:
3800c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3801c6fd2807SJeff Garzik 			break;
3802c6fd2807SJeff Garzik 		default:
3803a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3804c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3805c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3806c6fd2807SJeff Garzik 			break;
3807c6fd2807SJeff Garzik 		}
3808c6fd2807SJeff Garzik 		break;
3809c6fd2807SJeff Garzik 
3810c6fd2807SJeff Garzik 	case chip_7042:
3811616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3812306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3813306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
3814306b30f7SMark Lord 		{
38154e520033SMark Lord 			/*
38164e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
38174e520033SMark Lord 			 *
38184e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
38194e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
38204e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
38214e520033SMark Lord 			 *
38224e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
38234e520033SMark Lord 			 * alone, but instead overwrite a high numbered
38244e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
38254e520033SMark Lord 			 * be determined exactly, by truncating the physical
38264e520033SMark Lord 			 * drive capacity to a nice even GB value.
38274e520033SMark Lord 			 *
38284e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
38294e520033SMark Lord 			 *
38304e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
38314e520033SMark Lord 			 */
38324e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
38334e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
38344e520033SMark Lord 				" regardless of if/how they are configured."
38354e520033SMark Lord 				" BEWARE!\n");
38364e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
38374e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
38384e520033SMark Lord 				" and avoid the final two gigabytes on"
38394e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
3840306b30f7SMark Lord 		}
38418e7decdbSMark Lord 		/* drop through */
3842c6fd2807SJeff Garzik 	case chip_6042:
3843c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3844c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
3845616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3846616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3847c6fd2807SJeff Garzik 
384844c10138SAuke Kok 		switch (pdev->revision) {
38495cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3850c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3851c6fd2807SJeff Garzik 			break;
3852c6fd2807SJeff Garzik 		default:
3853a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3854c6fd2807SJeff Garzik 				 "Applying 60X1C0 workarounds to unknown rev\n");
3855c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3856c6fd2807SJeff Garzik 			break;
3857c6fd2807SJeff Garzik 		}
3858c6fd2807SJeff Garzik 		break;
3859f351b2d6SSaeed Bishara 	case chip_soc:
386029b7e43cSMartin Michlmayr 		if (soc_is_65n(hpriv))
386129b7e43cSMartin Michlmayr 			hpriv->ops = &mv_soc_65n_ops;
386229b7e43cSMartin Michlmayr 		else
3863f351b2d6SSaeed Bishara 			hpriv->ops = &mv_soc_ops;
3864eb3a55a9SSaeed Bishara 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3865eb3a55a9SSaeed Bishara 			MV_HP_ERRATA_60X1C0;
3866f351b2d6SSaeed Bishara 		break;
3867c6fd2807SJeff Garzik 
3868c6fd2807SJeff Garzik 	default:
3869a44fec1fSJoe Perches 		dev_err(host->dev, "BUG: invalid board index %u\n", board_idx);
3870c6fd2807SJeff Garzik 		return 1;
3871c6fd2807SJeff Garzik 	}
3872c6fd2807SJeff Garzik 
3873c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
387402a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
3875cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCIE_IRQ_CAUSE;
3876cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCIE_IRQ_MASK;
387702a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
387802a121daSMark Lord 	} else {
3879cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCI_IRQ_CAUSE;
3880cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCI_IRQ_MASK;
388102a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
388202a121daSMark Lord 	}
3883c6fd2807SJeff Garzik 
3884c6fd2807SJeff Garzik 	return 0;
3885c6fd2807SJeff Garzik }
3886c6fd2807SJeff Garzik 
3887c6fd2807SJeff Garzik /**
3888c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
38894447d351STejun Heo  *	@host: ATA host to initialize
3890c6fd2807SJeff Garzik  *
3891c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3892c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3893c6fd2807SJeff Garzik  *
3894c6fd2807SJeff Garzik  *      LOCKING:
3895c6fd2807SJeff Garzik  *      Inherited from caller.
3896c6fd2807SJeff Garzik  */
38971bfeff03SSaeed Bishara static int mv_init_host(struct ata_host *host)
3898c6fd2807SJeff Garzik {
3899c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
39004447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3901f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3902c6fd2807SJeff Garzik 
39031bfeff03SSaeed Bishara 	rc = mv_chip_id(host, hpriv->board_idx);
3904c6fd2807SJeff Garzik 	if (rc)
3905c6fd2807SJeff Garzik 		goto done;
3906c6fd2807SJeff Garzik 
39071f398472SMark Lord 	if (IS_SOC(hpriv)) {
3908cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
3909cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK;
39101f398472SMark Lord 	} else {
3911cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
3912cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK;
3913f351b2d6SSaeed Bishara 	}
3914352fab70SMark Lord 
39155d0fb2e7SThomas Reitmayr 	/* initialize shadow irq mask with register's value */
39165d0fb2e7SThomas Reitmayr 	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
39175d0fb2e7SThomas Reitmayr 
3918352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3919c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3920f351b2d6SSaeed Bishara 
39214447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3922c6fd2807SJeff Garzik 
39234447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
392429b7e43cSMartin Michlmayr 		if (hpriv->ops->read_preamp)
3925c6fd2807SJeff Garzik 			hpriv->ops->read_preamp(hpriv, port, mmio);
3926c6fd2807SJeff Garzik 
3927c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3928c6fd2807SJeff Garzik 	if (rc)
3929c6fd2807SJeff Garzik 		goto done;
3930c6fd2807SJeff Garzik 
3931c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
39327bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3933c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3934c6fd2807SJeff Garzik 
39354447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3936cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3937c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3938cbcdd875STejun Heo 
3939cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3940c6fd2807SJeff Garzik 	}
3941c6fd2807SJeff Garzik 
3942c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3943c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3944c6fd2807SJeff Garzik 
3945c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3946c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3947cae5a29dSMark Lord 			readl(hc_mmio + HC_CFG),
3948cae5a29dSMark Lord 			readl(hc_mmio + HC_IRQ_CAUSE));
3949c6fd2807SJeff Garzik 
3950c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3951cae5a29dSMark Lord 		writelfl(0, hc_mmio + HC_IRQ_CAUSE);
3952c6fd2807SJeff Garzik 	}
3953c6fd2807SJeff Garzik 
395444c65d16SMark Lord 	if (!IS_SOC(hpriv)) {
3955c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
3956cae5a29dSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_offset);
3957c6fd2807SJeff Garzik 
3958c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
3959cae5a29dSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
396044c65d16SMark Lord 	}
3961c6fd2807SJeff Garzik 
396251de32d2SMark Lord 	/*
396351de32d2SMark Lord 	 * enable only global host interrupts for now.
396451de32d2SMark Lord 	 * The per-port interrupts get done later as ports are set up.
396551de32d2SMark Lord 	 */
3966c4de573bSMark Lord 	mv_set_main_irq_mask(host, 0, PCI_ERR);
39672b748a0aSMark Lord 	mv_set_irq_coalescing(host, irq_coalescing_io_count,
39682b748a0aSMark Lord 				    irq_coalescing_usecs);
3969c6fd2807SJeff Garzik done:
3970c6fd2807SJeff Garzik 	return rc;
3971c6fd2807SJeff Garzik }
3972c6fd2807SJeff Garzik 
3973fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3974fbf14e2fSByron Bradley {
3975fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3976fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3977fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3978fbf14e2fSByron Bradley 		return -ENOMEM;
3979fbf14e2fSByron Bradley 
3980fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3981fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3982fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3983fbf14e2fSByron Bradley 		return -ENOMEM;
3984fbf14e2fSByron Bradley 
3985fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3986fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3987fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3988fbf14e2fSByron Bradley 		return -ENOMEM;
3989fbf14e2fSByron Bradley 
3990fbf14e2fSByron Bradley 	return 0;
3991fbf14e2fSByron Bradley }
3992fbf14e2fSByron Bradley 
399315a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
399463a9332bSAndrew Lunn 				 const struct mbus_dram_target_info *dram)
399515a32632SLennert Buytenhek {
399615a32632SLennert Buytenhek 	int i;
399715a32632SLennert Buytenhek 
399815a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
399915a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
400015a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
400115a32632SLennert Buytenhek 	}
400215a32632SLennert Buytenhek 
400315a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
400463a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
400515a32632SLennert Buytenhek 
400615a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
400715a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
400815a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
400915a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
401015a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
401115a32632SLennert Buytenhek 	}
401215a32632SLennert Buytenhek }
401315a32632SLennert Buytenhek 
4014f351b2d6SSaeed Bishara /**
4015f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
4016f351b2d6SSaeed Bishara  *      host
4017f351b2d6SSaeed Bishara  *      @pdev: platform device found
4018f351b2d6SSaeed Bishara  *
4019f351b2d6SSaeed Bishara  *      LOCKING:
4020f351b2d6SSaeed Bishara  *      Inherited from caller.
4021f351b2d6SSaeed Bishara  */
4022f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
4023f351b2d6SSaeed Bishara {
4024f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
402563a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
4026f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
4027f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
4028f351b2d6SSaeed Bishara 	struct ata_host *host;
4029f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
4030f351b2d6SSaeed Bishara 	struct resource *res;
4031*97b414e1SAndrew Lunn 	int n_ports = 0, irq = 0;
403299b80e97SDan Carpenter 	int rc;
4033eee98990SAndrew Lunn #if defined(CONFIG_HAVE_CLK)
4034eee98990SAndrew Lunn 	int port;
4035eee98990SAndrew Lunn #endif
4036f351b2d6SSaeed Bishara 
403706296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4038f351b2d6SSaeed Bishara 
4039f351b2d6SSaeed Bishara 	/*
4040f351b2d6SSaeed Bishara 	 * Simple resource validation ..
4041f351b2d6SSaeed Bishara 	 */
4042f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
4043f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
4044f351b2d6SSaeed Bishara 		return -EINVAL;
4045f351b2d6SSaeed Bishara 	}
4046f351b2d6SSaeed Bishara 
4047f351b2d6SSaeed Bishara 	/*
4048f351b2d6SSaeed Bishara 	 * Get the register base first
4049f351b2d6SSaeed Bishara 	 */
4050f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4051f351b2d6SSaeed Bishara 	if (res == NULL)
4052f351b2d6SSaeed Bishara 		return -EINVAL;
4053f351b2d6SSaeed Bishara 
4054f351b2d6SSaeed Bishara 	/* allocate host */
4055*97b414e1SAndrew Lunn 	if (pdev->dev.of_node) {
4056*97b414e1SAndrew Lunn 		of_property_read_u32(pdev->dev.of_node, "nr-ports", &n_ports);
4057*97b414e1SAndrew Lunn 		irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
4058*97b414e1SAndrew Lunn 	} else {
4059f351b2d6SSaeed Bishara 		mv_platform_data = pdev->dev.platform_data;
4060f351b2d6SSaeed Bishara 		n_ports = mv_platform_data->n_ports;
4061*97b414e1SAndrew Lunn 		irq = platform_get_irq(pdev, 0);
4062*97b414e1SAndrew Lunn 	}
4063f351b2d6SSaeed Bishara 
4064f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4065f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4066f351b2d6SSaeed Bishara 
4067f351b2d6SSaeed Bishara 	if (!host || !hpriv)
4068f351b2d6SSaeed Bishara 		return -ENOMEM;
4069eee98990SAndrew Lunn #if defined(CONFIG_HAVE_CLK)
4070eee98990SAndrew Lunn 	hpriv->port_clks = devm_kzalloc(&pdev->dev,
4071eee98990SAndrew Lunn 					sizeof(struct clk *) * n_ports,
4072eee98990SAndrew Lunn 					GFP_KERNEL);
4073eee98990SAndrew Lunn 	if (!hpriv->port_clks)
4074eee98990SAndrew Lunn 		return -ENOMEM;
4075eee98990SAndrew Lunn #endif
4076f351b2d6SSaeed Bishara 	host->private_data = hpriv;
4077f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
40781bfeff03SSaeed Bishara 	hpriv->board_idx = chip_soc;
4079f351b2d6SSaeed Bishara 
4080f351b2d6SSaeed Bishara 	host->iomap = NULL;
4081f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
4082041b5eacSJulia Lawall 				   resource_size(res));
4083cae5a29dSMark Lord 	hpriv->base -= SATAHC0_REG_BASE;
4084f351b2d6SSaeed Bishara 
4085c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK)
4086c77a2f4eSSaeed Bishara 	hpriv->clk = clk_get(&pdev->dev, NULL);
4087c77a2f4eSSaeed Bishara 	if (IS_ERR(hpriv->clk))
4088eee98990SAndrew Lunn 		dev_notice(&pdev->dev, "cannot get optional clkdev\n");
4089c77a2f4eSSaeed Bishara 	else
4090eee98990SAndrew Lunn 		clk_prepare_enable(hpriv->clk);
4091eee98990SAndrew Lunn 
4092eee98990SAndrew Lunn 	for (port = 0; port < n_ports; port++) {
4093eee98990SAndrew Lunn 		char port_number[16];
4094eee98990SAndrew Lunn 		sprintf(port_number, "%d", port);
4095eee98990SAndrew Lunn 		hpriv->port_clks[port] = clk_get(&pdev->dev, port_number);
4096eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port]))
4097eee98990SAndrew Lunn 			clk_prepare_enable(hpriv->port_clks[port]);
4098eee98990SAndrew Lunn 	}
4099c77a2f4eSSaeed Bishara #endif
4100c77a2f4eSSaeed Bishara 
410115a32632SLennert Buytenhek 	/*
410215a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
410315a32632SLennert Buytenhek 	 */
410463a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
410563a9332bSAndrew Lunn 	if (dram)
410663a9332bSAndrew Lunn 		mv_conf_mbus_windows(hpriv, dram);
410715a32632SLennert Buytenhek 
4108fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4109fbf14e2fSByron Bradley 	if (rc)
4110c77a2f4eSSaeed Bishara 		goto err;
4111fbf14e2fSByron Bradley 
4112f351b2d6SSaeed Bishara 	/* initialize adapter */
41131bfeff03SSaeed Bishara 	rc = mv_init_host(host);
4114f351b2d6SSaeed Bishara 	if (rc)
4115c77a2f4eSSaeed Bishara 		goto err;
4116f351b2d6SSaeed Bishara 
4117a44fec1fSJoe Perches 	dev_info(&pdev->dev, "slots %u ports %d\n",
4118a44fec1fSJoe Perches 		 (unsigned)MV_MAX_Q_DEPTH, host->n_ports);
4119f351b2d6SSaeed Bishara 
4120*97b414e1SAndrew Lunn 	rc = ata_host_activate(host, irq, mv_interrupt, IRQF_SHARED, &mv6_sht);
4121c00a4c9dSSergei Shtylyov 	if (!rc)
4122c00a4c9dSSergei Shtylyov 		return 0;
4123c00a4c9dSSergei Shtylyov 
4124c77a2f4eSSaeed Bishara err:
4125c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK)
4126c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4127eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4128c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4129c77a2f4eSSaeed Bishara 	}
4130eee98990SAndrew Lunn 	for (port = 0; port < n_ports; port++) {
4131eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4132eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4133eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4134eee98990SAndrew Lunn 		}
4135eee98990SAndrew Lunn 	}
4136c77a2f4eSSaeed Bishara #endif
4137c77a2f4eSSaeed Bishara 
4138c77a2f4eSSaeed Bishara 	return rc;
4139f351b2d6SSaeed Bishara }
4140f351b2d6SSaeed Bishara 
4141f351b2d6SSaeed Bishara /*
4142f351b2d6SSaeed Bishara  *
4143f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
4144f351b2d6SSaeed Bishara  *      @pdev: platform device
4145f351b2d6SSaeed Bishara  *
4146f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
4147f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
4148f351b2d6SSaeed Bishara  */
4149f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
4150f351b2d6SSaeed Bishara {
4151d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
4152c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK)
4153c77a2f4eSSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
4154eee98990SAndrew Lunn 	int port;
4155c77a2f4eSSaeed Bishara #endif
4156f351b2d6SSaeed Bishara 	ata_host_detach(host);
4157c77a2f4eSSaeed Bishara 
4158c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK)
4159c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4160eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4161c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4162c77a2f4eSSaeed Bishara 	}
4163eee98990SAndrew Lunn 	for (port = 0; port < host->n_ports; port++) {
4164eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4165eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4166eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4167eee98990SAndrew Lunn 		}
4168eee98990SAndrew Lunn 	}
4169c77a2f4eSSaeed Bishara #endif
4170f351b2d6SSaeed Bishara 	return 0;
4171f351b2d6SSaeed Bishara }
4172f351b2d6SSaeed Bishara 
41736481f2b5SSaeed Bishara #ifdef CONFIG_PM
41746481f2b5SSaeed Bishara static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state)
41756481f2b5SSaeed Bishara {
4176d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
41776481f2b5SSaeed Bishara 	if (host)
41786481f2b5SSaeed Bishara 		return ata_host_suspend(host, state);
41796481f2b5SSaeed Bishara 	else
41806481f2b5SSaeed Bishara 		return 0;
41816481f2b5SSaeed Bishara }
41826481f2b5SSaeed Bishara 
41836481f2b5SSaeed Bishara static int mv_platform_resume(struct platform_device *pdev)
41846481f2b5SSaeed Bishara {
4185d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
418663a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
41876481f2b5SSaeed Bishara 	int ret;
41886481f2b5SSaeed Bishara 
41896481f2b5SSaeed Bishara 	if (host) {
41906481f2b5SSaeed Bishara 		struct mv_host_priv *hpriv = host->private_data;
419163a9332bSAndrew Lunn 
41926481f2b5SSaeed Bishara 		/*
41936481f2b5SSaeed Bishara 		 * (Re-)program MBUS remapping windows if we are asked to.
41946481f2b5SSaeed Bishara 		 */
419563a9332bSAndrew Lunn 		dram = mv_mbus_dram_info();
419663a9332bSAndrew Lunn 		if (dram)
419763a9332bSAndrew Lunn 			mv_conf_mbus_windows(hpriv, dram);
41986481f2b5SSaeed Bishara 
41996481f2b5SSaeed Bishara 		/* initialize adapter */
42001bfeff03SSaeed Bishara 		ret = mv_init_host(host);
42016481f2b5SSaeed Bishara 		if (ret) {
42026481f2b5SSaeed Bishara 			printk(KERN_ERR DRV_NAME ": Error during HW init\n");
42036481f2b5SSaeed Bishara 			return ret;
42046481f2b5SSaeed Bishara 		}
42056481f2b5SSaeed Bishara 		ata_host_resume(host);
42066481f2b5SSaeed Bishara 	}
42076481f2b5SSaeed Bishara 
42086481f2b5SSaeed Bishara 	return 0;
42096481f2b5SSaeed Bishara }
42106481f2b5SSaeed Bishara #else
42116481f2b5SSaeed Bishara #define mv_platform_suspend NULL
42126481f2b5SSaeed Bishara #define mv_platform_resume NULL
42136481f2b5SSaeed Bishara #endif
42146481f2b5SSaeed Bishara 
4215*97b414e1SAndrew Lunn #ifdef CONFIG_OF
4216*97b414e1SAndrew Lunn static struct of_device_id mv_sata_dt_ids[] __devinitdata = {
4217*97b414e1SAndrew Lunn 	{ .compatible = "marvell,orion-sata", },
4218*97b414e1SAndrew Lunn 	{},
4219*97b414e1SAndrew Lunn };
4220*97b414e1SAndrew Lunn MODULE_DEVICE_TABLE(of, mv_sata_dt_ids);
4221*97b414e1SAndrew Lunn #endif
4222*97b414e1SAndrew Lunn 
4223f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
4224f351b2d6SSaeed Bishara 	.probe		= mv_platform_probe,
4225f351b2d6SSaeed Bishara 	.remove		= __devexit_p(mv_platform_remove),
42266481f2b5SSaeed Bishara 	.suspend	= mv_platform_suspend,
42276481f2b5SSaeed Bishara 	.resume		= mv_platform_resume,
4228f351b2d6SSaeed Bishara 	.driver		= {
4229f351b2d6SSaeed Bishara 		.name = DRV_NAME,
4230f351b2d6SSaeed Bishara 		.owner = THIS_MODULE,
4231*97b414e1SAndrew Lunn 		.of_match_table = of_match_ptr(mv_sata_dt_ids),
4232f351b2d6SSaeed Bishara 	},
4233f351b2d6SSaeed Bishara };
4234f351b2d6SSaeed Bishara 
4235f351b2d6SSaeed Bishara 
42367bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4237f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4238f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
4239b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4240b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev);
4241b2dec48cSSaeed Bishara #endif
4242f351b2d6SSaeed Bishara 
42437bb3c529SSaeed Bishara 
42447bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
42457bb3c529SSaeed Bishara 	.name			= DRV_NAME,
42467bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
4247f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
42487bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
4249b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4250b2dec48cSSaeed Bishara 	.suspend		= ata_pci_device_suspend,
4251b2dec48cSSaeed Bishara 	.resume			= mv_pci_device_resume,
4252b2dec48cSSaeed Bishara #endif
4253b2dec48cSSaeed Bishara 
42547bb3c529SSaeed Bishara };
42557bb3c529SSaeed Bishara 
42567bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
42577bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
42587bb3c529SSaeed Bishara {
42597bb3c529SSaeed Bishara 	int rc;
42607bb3c529SSaeed Bishara 
42616a35528aSYang Hongyang 	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
42626a35528aSYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
42637bb3c529SSaeed Bishara 		if (rc) {
4264284901a9SYang Hongyang 			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
42657bb3c529SSaeed Bishara 			if (rc) {
4266a44fec1fSJoe Perches 				dev_err(&pdev->dev,
42677bb3c529SSaeed Bishara 					"64-bit DMA enable failed\n");
42687bb3c529SSaeed Bishara 				return rc;
42697bb3c529SSaeed Bishara 			}
42707bb3c529SSaeed Bishara 		}
42717bb3c529SSaeed Bishara 	} else {
4272284901a9SYang Hongyang 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
42737bb3c529SSaeed Bishara 		if (rc) {
4274a44fec1fSJoe Perches 			dev_err(&pdev->dev, "32-bit DMA enable failed\n");
42757bb3c529SSaeed Bishara 			return rc;
42767bb3c529SSaeed Bishara 		}
4277284901a9SYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
42787bb3c529SSaeed Bishara 		if (rc) {
4279a44fec1fSJoe Perches 			dev_err(&pdev->dev,
42807bb3c529SSaeed Bishara 				"32-bit consistent DMA enable failed\n");
42817bb3c529SSaeed Bishara 			return rc;
42827bb3c529SSaeed Bishara 		}
42837bb3c529SSaeed Bishara 	}
42847bb3c529SSaeed Bishara 
42857bb3c529SSaeed Bishara 	return rc;
42867bb3c529SSaeed Bishara }
42877bb3c529SSaeed Bishara 
4288c6fd2807SJeff Garzik /**
4289c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
42904447d351STejun Heo  *      @host: ATA host to print info about
4291c6fd2807SJeff Garzik  *
4292c6fd2807SJeff Garzik  *      FIXME: complete this.
4293c6fd2807SJeff Garzik  *
4294c6fd2807SJeff Garzik  *      LOCKING:
4295c6fd2807SJeff Garzik  *      Inherited from caller.
4296c6fd2807SJeff Garzik  */
42974447d351STejun Heo static void mv_print_info(struct ata_host *host)
4298c6fd2807SJeff Garzik {
42994447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
43004447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
430144c10138SAuke Kok 	u8 scc;
4302c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
4303c6fd2807SJeff Garzik 
4304c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
4305c6fd2807SJeff Garzik 	 * what errata to workaround
4306c6fd2807SJeff Garzik 	 */
4307c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
4308c6fd2807SJeff Garzik 	if (scc == 0)
4309c6fd2807SJeff Garzik 		scc_s = "SCSI";
4310c6fd2807SJeff Garzik 	else if (scc == 0x01)
4311c6fd2807SJeff Garzik 		scc_s = "RAID";
4312c6fd2807SJeff Garzik 	else
4313c1e4fe71SJeff Garzik 		scc_s = "?";
4314c1e4fe71SJeff Garzik 
4315c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
4316c1e4fe71SJeff Garzik 		gen = "I";
4317c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
4318c1e4fe71SJeff Garzik 		gen = "II";
4319c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
4320c1e4fe71SJeff Garzik 		gen = "IIE";
4321c1e4fe71SJeff Garzik 	else
4322c1e4fe71SJeff Garzik 		gen = "?";
4323c6fd2807SJeff Garzik 
4324a44fec1fSJoe Perches 	dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
4325c1e4fe71SJeff Garzik 		 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
4326c6fd2807SJeff Garzik 		 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
4327c6fd2807SJeff Garzik }
4328c6fd2807SJeff Garzik 
4329c6fd2807SJeff Garzik /**
4330f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
4331c6fd2807SJeff Garzik  *      @pdev: PCI device found
4332c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
4333c6fd2807SJeff Garzik  *
4334c6fd2807SJeff Garzik  *      LOCKING:
4335c6fd2807SJeff Garzik  *      Inherited from caller.
4336c6fd2807SJeff Garzik  */
4337f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4338f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
4339c6fd2807SJeff Garzik {
4340c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
43414447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
43424447d351STejun Heo 	struct ata_host *host;
43434447d351STejun Heo 	struct mv_host_priv *hpriv;
4344c4bc7d73SSaeed Bishara 	int n_ports, port, rc;
4345c6fd2807SJeff Garzik 
434606296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4347c6fd2807SJeff Garzik 
43484447d351STejun Heo 	/* allocate host */
43494447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
43504447d351STejun Heo 
43514447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
43524447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
43534447d351STejun Heo 	if (!host || !hpriv)
43544447d351STejun Heo 		return -ENOMEM;
43554447d351STejun Heo 	host->private_data = hpriv;
4356f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
43571bfeff03SSaeed Bishara 	hpriv->board_idx = board_idx;
43584447d351STejun Heo 
43594447d351STejun Heo 	/* acquire resources */
436024dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
436124dc5f33STejun Heo 	if (rc)
4362c6fd2807SJeff Garzik 		return rc;
4363c6fd2807SJeff Garzik 
43640d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
43650d5ff566STejun Heo 	if (rc == -EBUSY)
436624dc5f33STejun Heo 		pcim_pin_device(pdev);
43670d5ff566STejun Heo 	if (rc)
436824dc5f33STejun Heo 		return rc;
43694447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
4370f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
4371c6fd2807SJeff Garzik 
4372d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
4373d88184fbSJeff Garzik 	if (rc)
4374d88184fbSJeff Garzik 		return rc;
4375d88184fbSJeff Garzik 
4376da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4377da2fa9baSMark Lord 	if (rc)
4378da2fa9baSMark Lord 		return rc;
4379da2fa9baSMark Lord 
4380c4bc7d73SSaeed Bishara 	for (port = 0; port < host->n_ports; port++) {
4381c4bc7d73SSaeed Bishara 		struct ata_port *ap = host->ports[port];
4382c4bc7d73SSaeed Bishara 		void __iomem *port_mmio = mv_port_base(hpriv->base, port);
4383c4bc7d73SSaeed Bishara 		unsigned int offset = port_mmio - hpriv->base;
4384c4bc7d73SSaeed Bishara 
4385c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
4386c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
4387c4bc7d73SSaeed Bishara 	}
4388c4bc7d73SSaeed Bishara 
4389c6fd2807SJeff Garzik 	/* initialize adapter */
43901bfeff03SSaeed Bishara 	rc = mv_init_host(host);
439124dc5f33STejun Heo 	if (rc)
439224dc5f33STejun Heo 		return rc;
4393c6fd2807SJeff Garzik 
43946d3c30efSMark Lord 	/* Enable message-switched interrupts, if requested */
43956d3c30efSMark Lord 	if (msi && pci_enable_msi(pdev) == 0)
43966d3c30efSMark Lord 		hpriv->hp_flags |= MV_HP_FLAG_MSI;
4397c6fd2807SJeff Garzik 
4398c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
43994447d351STejun Heo 	mv_print_info(host);
4400c6fd2807SJeff Garzik 
44014447d351STejun Heo 	pci_set_master(pdev);
4402ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
44034447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
4404c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
4405c6fd2807SJeff Garzik }
4406b2dec48cSSaeed Bishara 
4407b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4408b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev)
4409b2dec48cSSaeed Bishara {
4410d8661921SSergei Shtylyov 	struct ata_host *host = pci_get_drvdata(pdev);
4411b2dec48cSSaeed Bishara 	int rc;
4412b2dec48cSSaeed Bishara 
4413b2dec48cSSaeed Bishara 	rc = ata_pci_device_do_resume(pdev);
4414b2dec48cSSaeed Bishara 	if (rc)
4415b2dec48cSSaeed Bishara 		return rc;
4416b2dec48cSSaeed Bishara 
4417b2dec48cSSaeed Bishara 	/* initialize adapter */
4418b2dec48cSSaeed Bishara 	rc = mv_init_host(host);
4419b2dec48cSSaeed Bishara 	if (rc)
4420b2dec48cSSaeed Bishara 		return rc;
4421b2dec48cSSaeed Bishara 
4422b2dec48cSSaeed Bishara 	ata_host_resume(host);
4423b2dec48cSSaeed Bishara 
4424b2dec48cSSaeed Bishara 	return 0;
4425b2dec48cSSaeed Bishara }
4426b2dec48cSSaeed Bishara #endif
44277bb3c529SSaeed Bishara #endif
4428c6fd2807SJeff Garzik 
4429f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
4430f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
4431f351b2d6SSaeed Bishara 
4432c6fd2807SJeff Garzik static int __init mv_init(void)
4433c6fd2807SJeff Garzik {
44347bb3c529SSaeed Bishara 	int rc = -ENODEV;
44357bb3c529SSaeed Bishara #ifdef CONFIG_PCI
44367bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
4437f351b2d6SSaeed Bishara 	if (rc < 0)
4438f351b2d6SSaeed Bishara 		return rc;
4439f351b2d6SSaeed Bishara #endif
4440f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
4441f351b2d6SSaeed Bishara 
4442f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
4443f351b2d6SSaeed Bishara 	if (rc < 0)
4444f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
44457bb3c529SSaeed Bishara #endif
44467bb3c529SSaeed Bishara 	return rc;
4447c6fd2807SJeff Garzik }
4448c6fd2807SJeff Garzik 
4449c6fd2807SJeff Garzik static void __exit mv_exit(void)
4450c6fd2807SJeff Garzik {
44517bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4452c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
44537bb3c529SSaeed Bishara #endif
4454f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
4455c6fd2807SJeff Garzik }
4456c6fd2807SJeff Garzik 
4457c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
4458c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
4459c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
4460c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4461c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
446217c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
4463c6fd2807SJeff Garzik 
4464c6fd2807SJeff Garzik module_init(mv_init);
4465c6fd2807SJeff Garzik module_exit(mv_exit);
4466