xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 85afb934575abdff1b2ac8ea4d522d1355f22a89)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
4e12bef50SMark Lord  * Copyright 2008: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
11c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
12c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
13c6fd2807SJeff Garzik  *
14c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
15c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c6fd2807SJeff Garzik  * GNU General Public License for more details.
18c6fd2807SJeff Garzik  *
19c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
20c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
21c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
22c6fd2807SJeff Garzik  *
23c6fd2807SJeff Garzik  */
24c6fd2807SJeff Garzik 
254a05e209SJeff Garzik /*
26*85afb934SMark Lord  * sata_mv TODO list:
27*85afb934SMark Lord  *
28*85afb934SMark Lord  * --> Errata workaround for NCQ device errors.
29*85afb934SMark Lord  *
30*85afb934SMark Lord  * --> More errata workarounds for PCI-X.
31*85afb934SMark Lord  *
32*85afb934SMark Lord  * --> Complete a full errata audit for all chipsets to identify others.
33*85afb934SMark Lord  *
34*85afb934SMark Lord  * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35*85afb934SMark Lord  *
36*85afb934SMark Lord  * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37*85afb934SMark Lord  *
38*85afb934SMark Lord  * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39*85afb934SMark Lord  *
40*85afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
41*85afb934SMark Lord  *
42*85afb934SMark Lord  * --> [Experiment, low priority] Investigate interrupt coalescing.
43*85afb934SMark Lord  *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
44*85afb934SMark Lord  *       the overhead reduced by interrupt mitigation is quite often not
45*85afb934SMark Lord  *       worth the latency cost.
46*85afb934SMark Lord  *
47*85afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
48*85afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
49*85afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
50*85afb934SMark Lord  *
51*85afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
52*85afb934SMark Lord  *       connect two SATA ports.
534a05e209SJeff Garzik  */
544a05e209SJeff Garzik 
55c6fd2807SJeff Garzik #include <linux/kernel.h>
56c6fd2807SJeff Garzik #include <linux/module.h>
57c6fd2807SJeff Garzik #include <linux/pci.h>
58c6fd2807SJeff Garzik #include <linux/init.h>
59c6fd2807SJeff Garzik #include <linux/blkdev.h>
60c6fd2807SJeff Garzik #include <linux/delay.h>
61c6fd2807SJeff Garzik #include <linux/interrupt.h>
628d8b6004SAndrew Morton #include <linux/dmapool.h>
63c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
64c6fd2807SJeff Garzik #include <linux/device.h>
65f351b2d6SSaeed Bishara #include <linux/platform_device.h>
66f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6715a32632SLennert Buytenhek #include <linux/mbus.h>
68c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
69c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
706c08772eSJeff Garzik #include <scsi/scsi_device.h>
71c6fd2807SJeff Garzik #include <linux/libata.h>
72c6fd2807SJeff Garzik 
73c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
741fd2e1c2SMark Lord #define DRV_VERSION	"1.20"
75c6fd2807SJeff Garzik 
76c6fd2807SJeff Garzik enum {
77c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
78c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
79c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
80c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
81c6fd2807SJeff Garzik 
82c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
83c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
84c6fd2807SJeff Garzik 
85c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
86c6fd2807SJeff Garzik 	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
87c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
88c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
89c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
90c6fd2807SJeff Garzik 	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
91c6fd2807SJeff Garzik 	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),
92c6fd2807SJeff Garzik 
93c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
94c6fd2807SJeff Garzik 	MV_FLASH_CTL		= 0x1046c,
95c6fd2807SJeff Garzik 	MV_GPIO_PORT_CTL	= 0x104f0,
96c6fd2807SJeff Garzik 	MV_RESET_CFG		= 0x180d8,
97c6fd2807SJeff Garzik 
98c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
99c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
100c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
101c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
102c6fd2807SJeff Garzik 
103c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
104c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
105c6fd2807SJeff Garzik 
106c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
107c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
108c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
109c6fd2807SJeff Garzik 	 */
110c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
111c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
112da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
113c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
114c6fd2807SJeff Garzik 
115352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
116c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
117352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
118352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
119352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
120c6fd2807SJeff Garzik 
121c6fd2807SJeff Garzik 	/* Host Flags */
122c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
123c6fd2807SJeff Garzik 	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
1247bb3c529SSaeed Bishara 	/* SoC integrated controllers, no PCI interface */
1257bb3c529SSaeed Bishara 	MV_FLAG_SOC		= (1 << 28),
1267bb3c529SSaeed Bishara 
127c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
128bdd4dddeSJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
129bdd4dddeSJeff Garzik 				  ATA_FLAG_PIO_POLLING,
130c6fd2807SJeff Garzik 	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
131c6fd2807SJeff Garzik 
132c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
133c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
134c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
135e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
136c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
137c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
138c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
139c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
140c6fd2807SJeff Garzik 
141c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
142c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
143c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
144c6fd2807SJeff Garzik 
145c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
146c6fd2807SJeff Garzik 
147c6fd2807SJeff Garzik 	/* PCI interface registers */
148c6fd2807SJeff Garzik 
149c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
150c6fd2807SJeff Garzik 
151c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
152c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
153c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
154c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
155c6fd2807SJeff Garzik 
156c6fd2807SJeff Garzik 	MV_PCI_MODE		= 0xd00,
157c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
158c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
159c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
160c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
161c6fd2807SJeff Garzik 	MV_PCI_XBAR_TMOUT	= 0x1d04,
162c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
163c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
164c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
165c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
166c6fd2807SJeff Garzik 
167c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
168c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
169c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
170c6fd2807SJeff Garzik 
17102a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
17202a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
173646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
17402a121daSMark Lord 
175c6fd2807SJeff Garzik 	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
176c6fd2807SJeff Garzik 	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
177f351b2d6SSaeed Bishara 	HC_SOC_MAIN_IRQ_CAUSE_OFS = 0x20020,
178f351b2d6SSaeed Bishara 	HC_SOC_MAIN_IRQ_MASK_OFS = 0x20024,
179352fab70SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by port # */
180352fab70SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by port # */
181c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
182c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
183c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
184c6fd2807SJeff Garzik 	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
185c6fd2807SJeff Garzik 	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
186fb621e2fSJeff Garzik 	PORTS_0_3_COAL_DONE	= (1 << 8),
187fb621e2fSJeff Garzik 	PORTS_4_7_COAL_DONE	= (1 << 17),
188c6fd2807SJeff Garzik 	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
189c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
190c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
191c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
192c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
193fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
194f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
195c6fd2807SJeff Garzik 	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
196f9f7fe01SMark Lord 				   PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
197c6fd2807SJeff Garzik 				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
198c6fd2807SJeff Garzik 				   HC_MAIN_RSVD),
199fb621e2fSJeff Garzik 	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
200fb621e2fSJeff Garzik 				   HC_MAIN_RSVD_5),
201f351b2d6SSaeed Bishara 	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
202c6fd2807SJeff Garzik 
203c6fd2807SJeff Garzik 	/* SATAHC registers */
204c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
205c6fd2807SJeff Garzik 
206c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
207352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
208352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
209c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
210c6fd2807SJeff Garzik 
211c6fd2807SJeff Garzik 	/* Shadow block registers */
212c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
213c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
214c6fd2807SJeff Garzik 
215c6fd2807SJeff Garzik 	/* SATA registers */
216c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
217c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2180c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
21917c5aab5SMark Lord 
220e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
22117c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
22217c5aab5SMark Lord 
223c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
224c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
225c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
226e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
227e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
228e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
22917c5aab5SMark Lord 
230e12bef50SMark Lord 	FIS_CFG_OFS		= 0x360,
23117c5aab5SMark Lord 	FIS_CFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
23217c5aab5SMark Lord 
233c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
234c6fd2807SJeff Garzik 	MV5_LT_MODE		= 0x30,
235c6fd2807SJeff Garzik 	MV5_PHY_CTL		= 0x0C,
236e12bef50SMark Lord 	SATA_INTERFACE_CFG	= 0x050,
237c6fd2807SJeff Garzik 
238c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
239c6fd2807SJeff Garzik 
240c6fd2807SJeff Garzik 	/* Port registers */
241c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2420c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2430c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
244c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
245c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
246c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
247e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
248e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
249c6fd2807SJeff Garzik 
250c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
251c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
2526c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
2536c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
2546c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
2556c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
2566c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
2576c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
258c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
259c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
2606c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
261c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
2626c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
2636c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
2646c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
2656c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
266646a4da5SMark Lord 
2676c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
268646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
269646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
270646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
271646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
272646a4da5SMark Lord 
2736c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
274646a4da5SMark Lord 
2756c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
276646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
277646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
278646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
279646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
280646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
281646a4da5SMark Lord 
2826c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
283646a4da5SMark Lord 
2846c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
285c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
286c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
287646a4da5SMark Lord 
288646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
289646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
290646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
291*85afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
292646a4da5SMark Lord 
293bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
294bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
295bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
296bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
297bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
298bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
2996c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
300bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
301bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
302bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
303bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
304c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
305c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
306bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
307e12bef50SMark Lord 
308bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
309bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
310bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
311bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
312bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
313bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
314bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3156c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
316bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
317bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
318bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
319c6fd2807SJeff Garzik 
320c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
321c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
322c6fd2807SJeff Garzik 
323c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
324c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
325c6fd2807SJeff Garzik 
326c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
327c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
328c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
329c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
330c6fd2807SJeff Garzik 
3310ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3320ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3330ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3340ea9e179SJeff Garzik 	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
335c6fd2807SJeff Garzik 
336c6fd2807SJeff Garzik 	EDMA_IORDY_TMOUT	= 0x34,
337c6fd2807SJeff Garzik 	EDMA_ARB_CFG		= 0x38,
338c6fd2807SJeff Garzik 
339352fab70SMark Lord 	GEN_II_NCQ_MAX_SECTORS	= 256,		/* max sects/io on Gen2 w/NCQ */
340352fab70SMark Lord 
341c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
342c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
343c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
344c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
345c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
346c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
347c6fd2807SJeff Garzik 	MV_HP_ERRATA_XX42A0	= (1 << 5),
3480ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
3490ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
3500ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
35102a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
352c6fd2807SJeff Garzik 
353c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
3540ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
35572109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
356c6fd2807SJeff Garzik };
357c6fd2807SJeff Garzik 
358ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
359ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
360c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
3617bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
362c6fd2807SJeff Garzik 
36315a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
36415a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
36515a32632SLennert Buytenhek 
366c6fd2807SJeff Garzik enum {
367baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
368baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
369baf14aa1SJeff Garzik 	 */
370baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
371c6fd2807SJeff Garzik 
3720ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
3730ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
3740ea9e179SJeff Garzik 	 */
375c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
376c6fd2807SJeff Garzik 
3770ea9e179SJeff Garzik 	/* ditto, for response queue */
378c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
379c6fd2807SJeff Garzik };
380c6fd2807SJeff Garzik 
381c6fd2807SJeff Garzik enum chip_type {
382c6fd2807SJeff Garzik 	chip_504x,
383c6fd2807SJeff Garzik 	chip_508x,
384c6fd2807SJeff Garzik 	chip_5080,
385c6fd2807SJeff Garzik 	chip_604x,
386c6fd2807SJeff Garzik 	chip_608x,
387c6fd2807SJeff Garzik 	chip_6042,
388c6fd2807SJeff Garzik 	chip_7042,
389f351b2d6SSaeed Bishara 	chip_soc,
390c6fd2807SJeff Garzik };
391c6fd2807SJeff Garzik 
392c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
393c6fd2807SJeff Garzik struct mv_crqb {
394c6fd2807SJeff Garzik 	__le32			sg_addr;
395c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
396c6fd2807SJeff Garzik 	__le16			ctrl_flags;
397c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
398c6fd2807SJeff Garzik };
399c6fd2807SJeff Garzik 
400c6fd2807SJeff Garzik struct mv_crqb_iie {
401c6fd2807SJeff Garzik 	__le32			addr;
402c6fd2807SJeff Garzik 	__le32			addr_hi;
403c6fd2807SJeff Garzik 	__le32			flags;
404c6fd2807SJeff Garzik 	__le32			len;
405c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
406c6fd2807SJeff Garzik };
407c6fd2807SJeff Garzik 
408c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
409c6fd2807SJeff Garzik struct mv_crpb {
410c6fd2807SJeff Garzik 	__le16			id;
411c6fd2807SJeff Garzik 	__le16			flags;
412c6fd2807SJeff Garzik 	__le32			tmstmp;
413c6fd2807SJeff Garzik };
414c6fd2807SJeff Garzik 
415c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
416c6fd2807SJeff Garzik struct mv_sg {
417c6fd2807SJeff Garzik 	__le32			addr;
418c6fd2807SJeff Garzik 	__le32			flags_size;
419c6fd2807SJeff Garzik 	__le32			addr_hi;
420c6fd2807SJeff Garzik 	__le32			reserved;
421c6fd2807SJeff Garzik };
422c6fd2807SJeff Garzik 
423c6fd2807SJeff Garzik struct mv_port_priv {
424c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
425c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
426c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
427c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
428eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
429eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
430bdd4dddeSJeff Garzik 
431bdd4dddeSJeff Garzik 	unsigned int		req_idx;
432bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
433bdd4dddeSJeff Garzik 
434c6fd2807SJeff Garzik 	u32			pp_flags;
435c6fd2807SJeff Garzik };
436c6fd2807SJeff Garzik 
437c6fd2807SJeff Garzik struct mv_port_signal {
438c6fd2807SJeff Garzik 	u32			amps;
439c6fd2807SJeff Garzik 	u32			pre;
440c6fd2807SJeff Garzik };
441c6fd2807SJeff Garzik 
44202a121daSMark Lord struct mv_host_priv {
44302a121daSMark Lord 	u32			hp_flags;
44402a121daSMark Lord 	struct mv_port_signal	signal[8];
44502a121daSMark Lord 	const struct mv_hw_ops	*ops;
446f351b2d6SSaeed Bishara 	int			n_ports;
447f351b2d6SSaeed Bishara 	void __iomem		*base;
448f351b2d6SSaeed Bishara 	void __iomem		*main_cause_reg_addr;
449f351b2d6SSaeed Bishara 	void __iomem		*main_mask_reg_addr;
45002a121daSMark Lord 	u32			irq_cause_ofs;
45102a121daSMark Lord 	u32			irq_mask_ofs;
45202a121daSMark Lord 	u32			unmask_all_irqs;
453da2fa9baSMark Lord 	/*
454da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
455da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
456da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
457da2fa9baSMark Lord 	 */
458da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
459da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
460da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
46102a121daSMark Lord };
46202a121daSMark Lord 
463c6fd2807SJeff Garzik struct mv_hw_ops {
464c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
465c6fd2807SJeff Garzik 			   unsigned int port);
466c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
467c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
468c6fd2807SJeff Garzik 			   void __iomem *mmio);
469c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
470c6fd2807SJeff Garzik 			unsigned int n_hc);
471c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
4727bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
473c6fd2807SJeff Garzik };
474c6fd2807SJeff Garzik 
475da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
476da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
477da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
478da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
479c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
480c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
481c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
482c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
483c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
484a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
485a1efdabaSTejun Heo 			unsigned long deadline);
486bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
487bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
488f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
489c6fd2807SJeff Garzik 
490c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
491c6fd2807SJeff Garzik 			   unsigned int port);
492c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
493c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
494c6fd2807SJeff Garzik 			   void __iomem *mmio);
495c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
496c6fd2807SJeff Garzik 			unsigned int n_hc);
497c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
4987bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
499c6fd2807SJeff Garzik 
500c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
501c6fd2807SJeff Garzik 			   unsigned int port);
502c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
503c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
504c6fd2807SJeff Garzik 			   void __iomem *mmio);
505c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
506c6fd2807SJeff Garzik 			unsigned int n_hc);
507c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
508f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
509f351b2d6SSaeed Bishara 				      void __iomem *mmio);
510f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
511f351b2d6SSaeed Bishara 				      void __iomem *mmio);
512f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
513f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
514f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
515f351b2d6SSaeed Bishara 				      void __iomem *mmio);
516f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5177bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
518e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
519c6fd2807SJeff Garzik 			     unsigned int port_no);
520e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
521b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
522e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
523c6fd2807SJeff Garzik 
524e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
525e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
526e49856d8SMark Lord 				unsigned long deadline);
527e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
528e49856d8SMark Lord 				unsigned long deadline);
529c6fd2807SJeff Garzik 
530eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
531eb73d558SMark Lord  * because we have to allow room for worst case splitting of
532eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
533eb73d558SMark Lord  */
534c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
53568d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
536baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
537c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
538c5d3e45aSJeff Garzik };
539c5d3e45aSJeff Garzik 
540c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
54168d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
542138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
543baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
544c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
545c6fd2807SJeff Garzik };
546c6fd2807SJeff Garzik 
547029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
548029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
549c6fd2807SJeff Garzik 
550c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
551c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
552c6fd2807SJeff Garzik 
553bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
554bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
555a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
556a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
557029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
558bdd4dddeSJeff Garzik 
559c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
560c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
561c6fd2807SJeff Garzik 
562c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
563c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
564c6fd2807SJeff Garzik };
565c6fd2807SJeff Garzik 
566029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
567029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
568e49856d8SMark Lord 	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
569f273827eSMark Lord 	.dev_config             = mv6_dev_config,
570c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
571c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
572c6fd2807SJeff Garzik 
573e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
574e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
575e49856d8SMark Lord 	.softreset		= mv_softreset,
576e49856d8SMark Lord 	.error_handler		= sata_pmp_error_handler,
577c6fd2807SJeff Garzik };
578c6fd2807SJeff Garzik 
579029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
580029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
581e49856d8SMark Lord 	.qc_defer		= ata_std_qc_defer, /* FIS-based switching */
582029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
583c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
584c6fd2807SJeff Garzik };
585c6fd2807SJeff Garzik 
586c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
587c6fd2807SJeff Garzik 	{  /* chip_504x */
588cca3974eSJeff Garzik 		.flags		= MV_COMMON_FLAGS,
589c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
590bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
591c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
592c6fd2807SJeff Garzik 	},
593c6fd2807SJeff Garzik 	{  /* chip_508x */
594c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
595c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
596bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
597c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
598c6fd2807SJeff Garzik 	},
599c6fd2807SJeff Garzik 	{  /* chip_5080 */
600c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
601c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
602bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
603c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
604c6fd2807SJeff Garzik 	},
605c6fd2807SJeff Garzik 	{  /* chip_604x */
606138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
607e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
608138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
609c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
610bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
611c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
612c6fd2807SJeff Garzik 	},
613c6fd2807SJeff Garzik 	{  /* chip_608x */
614c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
615e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
616138bfdd0SMark Lord 				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
617c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
618bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
619c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
620c6fd2807SJeff Garzik 	},
621c6fd2807SJeff Garzik 	{  /* chip_6042 */
622138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
623e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
624138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
625c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
626bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
627c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
628c6fd2807SJeff Garzik 	},
629c6fd2807SJeff Garzik 	{  /* chip_7042 */
630138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
631e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
632138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
633c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
634bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
635c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
636c6fd2807SJeff Garzik 	},
637f351b2d6SSaeed Bishara 	{  /* chip_soc */
63802c1f32fSMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
639e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
64002c1f32fSMark Lord 				  ATA_FLAG_NCQ | MV_FLAG_SOC,
641f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
642f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
643f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
644f351b2d6SSaeed Bishara 	},
645c6fd2807SJeff Garzik };
646c6fd2807SJeff Garzik 
647c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
6482d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
6492d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
6502d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
6512d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
652cfbf723eSAlan Cox 	/* RocketRAID 1740/174x have different identifiers */
653cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
654cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
655c6fd2807SJeff Garzik 
6562d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
6572d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
6582d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
6592d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
6602d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
661c6fd2807SJeff Garzik 
6622d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
6632d2744fcSJeff Garzik 
664d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
665d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
666d9f9c6bcSFlorian Attenberger 
66702a121daSMark Lord 	/* Marvell 7042 support */
6686a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
6696a3d586dSMorrison, Tom 
67002a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
67102a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
67202a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
67302a121daSMark Lord 
674c6fd2807SJeff Garzik 	{ }			/* terminate list */
675c6fd2807SJeff Garzik };
676c6fd2807SJeff Garzik 
677c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
678c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
679c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
680c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
681c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
682c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
683c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
684c6fd2807SJeff Garzik };
685c6fd2807SJeff Garzik 
686c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
687c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
688c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
689c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
690c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
691c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
692c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
693c6fd2807SJeff Garzik };
694c6fd2807SJeff Garzik 
695f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
696f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
697f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
698f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
699f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
700f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
701f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
702f351b2d6SSaeed Bishara };
703f351b2d6SSaeed Bishara 
704c6fd2807SJeff Garzik /*
705c6fd2807SJeff Garzik  * Functions
706c6fd2807SJeff Garzik  */
707c6fd2807SJeff Garzik 
708c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
709c6fd2807SJeff Garzik {
710c6fd2807SJeff Garzik 	writel(data, addr);
711c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
712c6fd2807SJeff Garzik }
713c6fd2807SJeff Garzik 
714c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
715c6fd2807SJeff Garzik {
716c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
717c6fd2807SJeff Garzik }
718c6fd2807SJeff Garzik 
719c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
720c6fd2807SJeff Garzik {
721c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
722c6fd2807SJeff Garzik }
723c6fd2807SJeff Garzik 
7241cfd19aeSMark Lord /*
7251cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
7261cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
7271cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
7281cfd19aeSMark Lord  *
7291cfd19aeSMark Lord  * port is the sole input, in range 0..7.
7301cfd19aeSMark Lord  * shift is one output, for use with the main_cause and main_mask registers.
7311cfd19aeSMark Lord  * hardport is the other output, in range 0..3
7321cfd19aeSMark Lord  *
7331cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
7341cfd19aeSMark Lord  */
7351cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
7361cfd19aeSMark Lord {								\
7371cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
7381cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
7391cfd19aeSMark Lord 	shift   += hardport * 2;				\
7401cfd19aeSMark Lord }
7411cfd19aeSMark Lord 
742352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
743352fab70SMark Lord {
744352fab70SMark Lord 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
745352fab70SMark Lord }
746352fab70SMark Lord 
747c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
748c6fd2807SJeff Garzik 						 unsigned int port)
749c6fd2807SJeff Garzik {
750c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
751c6fd2807SJeff Garzik }
752c6fd2807SJeff Garzik 
753c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
754c6fd2807SJeff Garzik {
755c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
756c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
757c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
758c6fd2807SJeff Garzik }
759c6fd2807SJeff Garzik 
760e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
761e12bef50SMark Lord {
762e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
763e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
764e12bef50SMark Lord 
765e12bef50SMark Lord 	return hc_mmio + ofs;
766e12bef50SMark Lord }
767e12bef50SMark Lord 
768f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
769f351b2d6SSaeed Bishara {
770f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
771f351b2d6SSaeed Bishara 	return hpriv->base;
772f351b2d6SSaeed Bishara }
773f351b2d6SSaeed Bishara 
774c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
775c6fd2807SJeff Garzik {
776f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
777c6fd2807SJeff Garzik }
778c6fd2807SJeff Garzik 
779cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
780c6fd2807SJeff Garzik {
781cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
782c6fd2807SJeff Garzik }
783c6fd2807SJeff Garzik 
784c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
785c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
786c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
787c5d3e45aSJeff Garzik {
788bdd4dddeSJeff Garzik 	u32 index;
789bdd4dddeSJeff Garzik 
790c5d3e45aSJeff Garzik 	/*
791c5d3e45aSJeff Garzik 	 * initialize request queue
792c5d3e45aSJeff Garzik 	 */
793fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
794fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
795bdd4dddeSJeff Garzik 
796c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
797c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
798bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
799c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
800c5d3e45aSJeff Garzik 
801c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
802bdd4dddeSJeff Garzik 		writelfl((pp->crqb_dma & 0xffffffff) | index,
803c5d3e45aSJeff Garzik 			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
804c5d3e45aSJeff Garzik 	else
805bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
806c5d3e45aSJeff Garzik 
807c5d3e45aSJeff Garzik 	/*
808c5d3e45aSJeff Garzik 	 * initialize response queue
809c5d3e45aSJeff Garzik 	 */
810fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
811fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
812bdd4dddeSJeff Garzik 
813c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
814c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
815c5d3e45aSJeff Garzik 
816c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
817bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & 0xffffffff) | index,
818c5d3e45aSJeff Garzik 			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
819c5d3e45aSJeff Garzik 	else
820bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
821c5d3e45aSJeff Garzik 
822bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
823c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
824c5d3e45aSJeff Garzik }
825c5d3e45aSJeff Garzik 
826c6fd2807SJeff Garzik /**
827c6fd2807SJeff Garzik  *      mv_start_dma - Enable eDMA engine
828c6fd2807SJeff Garzik  *      @base: port base address
829c6fd2807SJeff Garzik  *      @pp: port private data
830c6fd2807SJeff Garzik  *
831c6fd2807SJeff Garzik  *      Verify the local cache of the eDMA state is accurate with a
832c6fd2807SJeff Garzik  *      WARN_ON.
833c6fd2807SJeff Garzik  *
834c6fd2807SJeff Garzik  *      LOCKING:
835c6fd2807SJeff Garzik  *      Inherited from caller.
836c6fd2807SJeff Garzik  */
8370c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
83872109168SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
839c6fd2807SJeff Garzik {
84072109168SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
84172109168SMark Lord 
84272109168SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
84372109168SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
84472109168SMark Lord 		if (want_ncq != using_ncq)
845b562468cSMark Lord 			mv_stop_edma(ap);
84672109168SMark Lord 	}
847c5d3e45aSJeff Garzik 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
8480c58912eSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
849352fab70SMark Lord 		int hardport = mv_hardport_from_port(ap->port_no);
8500c58912eSMark Lord 		void __iomem *hc_mmio = mv_hc_base_from_port(
851352fab70SMark Lord 					mv_host_base(ap->host), hardport);
8520c58912eSMark Lord 		u32 hc_irq_cause, ipending;
8530c58912eSMark Lord 
854bdd4dddeSJeff Garzik 		/* clear EDMA event indicators, if any */
855f630d562SMark Lord 		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
856bdd4dddeSJeff Garzik 
8570c58912eSMark Lord 		/* clear EDMA interrupt indicator, if any */
8580c58912eSMark Lord 		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
859352fab70SMark Lord 		ipending = (DEV_IRQ | DMA_IRQ) << hardport;
8600c58912eSMark Lord 		if (hc_irq_cause & ipending) {
8610c58912eSMark Lord 			writelfl(hc_irq_cause & ~ipending,
8620c58912eSMark Lord 				 hc_mmio + HC_IRQ_CAUSE_OFS);
8630c58912eSMark Lord 		}
8640c58912eSMark Lord 
865e12bef50SMark Lord 		mv_edma_cfg(ap, want_ncq);
8660c58912eSMark Lord 
8670c58912eSMark Lord 		/* clear FIS IRQ Cause */
8680c58912eSMark Lord 		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
8690c58912eSMark Lord 
870f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
871bdd4dddeSJeff Garzik 
872f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
873c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
874c6fd2807SJeff Garzik 	}
875c6fd2807SJeff Garzik }
876c6fd2807SJeff Garzik 
877c6fd2807SJeff Garzik /**
878e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
879b562468cSMark Lord  *      @port_mmio: io base address
880c6fd2807SJeff Garzik  *
881c6fd2807SJeff Garzik  *      LOCKING:
882c6fd2807SJeff Garzik  *      Inherited from caller.
883c6fd2807SJeff Garzik  */
884b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
885c6fd2807SJeff Garzik {
886b562468cSMark Lord 	int i;
887c6fd2807SJeff Garzik 
888b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
889c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
890c6fd2807SJeff Garzik 
891b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
892b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
893b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
8944537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
895b562468cSMark Lord 			return 0;
896b562468cSMark Lord 		udelay(10);
897c6fd2807SJeff Garzik 	}
898b562468cSMark Lord 	return -EIO;
899c6fd2807SJeff Garzik }
900c6fd2807SJeff Garzik 
901e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
902c6fd2807SJeff Garzik {
903c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
904c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
905c6fd2807SJeff Garzik 
906b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
907b562468cSMark Lord 		return 0;
908c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
909b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
910c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
911b562468cSMark Lord 		return -EIO;
912c6fd2807SJeff Garzik 	}
913b562468cSMark Lord 	return 0;
9140ea9e179SJeff Garzik }
9150ea9e179SJeff Garzik 
916c6fd2807SJeff Garzik #ifdef ATA_DEBUG
917c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
918c6fd2807SJeff Garzik {
919c6fd2807SJeff Garzik 	int b, w;
920c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
921c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
922c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
923c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
924c6fd2807SJeff Garzik 			b += sizeof(u32);
925c6fd2807SJeff Garzik 		}
926c6fd2807SJeff Garzik 		printk("\n");
927c6fd2807SJeff Garzik 	}
928c6fd2807SJeff Garzik }
929c6fd2807SJeff Garzik #endif
930c6fd2807SJeff Garzik 
931c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
932c6fd2807SJeff Garzik {
933c6fd2807SJeff Garzik #ifdef ATA_DEBUG
934c6fd2807SJeff Garzik 	int b, w;
935c6fd2807SJeff Garzik 	u32 dw;
936c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
937c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
938c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
939c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
940c6fd2807SJeff Garzik 			printk("%08x ", dw);
941c6fd2807SJeff Garzik 			b += sizeof(u32);
942c6fd2807SJeff Garzik 		}
943c6fd2807SJeff Garzik 		printk("\n");
944c6fd2807SJeff Garzik 	}
945c6fd2807SJeff Garzik #endif
946c6fd2807SJeff Garzik }
947c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
948c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
949c6fd2807SJeff Garzik {
950c6fd2807SJeff Garzik #ifdef ATA_DEBUG
951c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
952c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
953c6fd2807SJeff Garzik 	void __iomem *port_base;
954c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
955c6fd2807SJeff Garzik 
956c6fd2807SJeff Garzik 	if (0 > port) {
957c6fd2807SJeff Garzik 		start_hc = start_port = 0;
958c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
959c6fd2807SJeff Garzik 		num_hcs = 2;
960c6fd2807SJeff Garzik 	} else {
961c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
962c6fd2807SJeff Garzik 		start_port = port;
963c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
964c6fd2807SJeff Garzik 	}
965c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
966c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
967c6fd2807SJeff Garzik 
968c6fd2807SJeff Garzik 	if (NULL != pdev) {
969c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
970c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
971c6fd2807SJeff Garzik 	}
972c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
973c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
974c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
975c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
976c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
977c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
978c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
979c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
980c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
981c6fd2807SJeff Garzik 	}
982c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
983c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
984c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
985c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
986c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
987c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
988c6fd2807SJeff Garzik 	}
989c6fd2807SJeff Garzik #endif
990c6fd2807SJeff Garzik }
991c6fd2807SJeff Garzik 
992c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
993c6fd2807SJeff Garzik {
994c6fd2807SJeff Garzik 	unsigned int ofs;
995c6fd2807SJeff Garzik 
996c6fd2807SJeff Garzik 	switch (sc_reg_in) {
997c6fd2807SJeff Garzik 	case SCR_STATUS:
998c6fd2807SJeff Garzik 	case SCR_CONTROL:
999c6fd2807SJeff Garzik 	case SCR_ERROR:
1000c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1001c6fd2807SJeff Garzik 		break;
1002c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1003c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
1004c6fd2807SJeff Garzik 		break;
1005c6fd2807SJeff Garzik 	default:
1006c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1007c6fd2807SJeff Garzik 		break;
1008c6fd2807SJeff Garzik 	}
1009c6fd2807SJeff Garzik 	return ofs;
1010c6fd2807SJeff Garzik }
1011c6fd2807SJeff Garzik 
1012da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1013c6fd2807SJeff Garzik {
1014c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1015c6fd2807SJeff Garzik 
1016da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1017da3dbb17STejun Heo 		*val = readl(mv_ap_base(ap) + ofs);
1018da3dbb17STejun Heo 		return 0;
1019da3dbb17STejun Heo 	} else
1020da3dbb17STejun Heo 		return -EINVAL;
1021c6fd2807SJeff Garzik }
1022c6fd2807SJeff Garzik 
1023da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1024c6fd2807SJeff Garzik {
1025c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1026c6fd2807SJeff Garzik 
1027da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1028c6fd2807SJeff Garzik 		writelfl(val, mv_ap_base(ap) + ofs);
1029da3dbb17STejun Heo 		return 0;
1030da3dbb17STejun Heo 	} else
1031da3dbb17STejun Heo 		return -EINVAL;
1032c6fd2807SJeff Garzik }
1033c6fd2807SJeff Garzik 
1034f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1035f273827eSMark Lord {
1036f273827eSMark Lord 	/*
1037e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1038e49856d8SMark Lord 	 *
1039e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1040e49856d8SMark Lord 	 *  (no FIS-based switching).
1041e49856d8SMark Lord 	 *
1042f273827eSMark Lord 	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1043f273827eSMark Lord 	 * See mv_qc_prep() for more info.
1044f273827eSMark Lord 	 */
1045e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1046352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1047e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1048352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1049352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1050352fab70SMark Lord 		} else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1051352fab70SMark Lord 			adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1052352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1053352fab70SMark Lord 				"max_sectors limited to %u for NCQ\n",
1054352fab70SMark Lord 				adev->max_sectors);
1055352fab70SMark Lord 		}
1056f273827eSMark Lord 	}
1057e49856d8SMark Lord }
1058f273827eSMark Lord 
1059e49856d8SMark Lord static void mv_config_fbs(void __iomem *port_mmio, int enable_fbs)
1060e49856d8SMark Lord {
1061e49856d8SMark Lord 	u32 old_fcfg, new_fcfg, old_ltmode, new_ltmode;
1062e49856d8SMark Lord 	/*
1063e49856d8SMark Lord 	 * Various bit settings required for operation
1064e49856d8SMark Lord 	 * in FIS-based switching (fbs) mode on GenIIe:
1065e49856d8SMark Lord 	 */
1066e49856d8SMark Lord 	old_fcfg   = readl(port_mmio + FIS_CFG_OFS);
1067e49856d8SMark Lord 	old_ltmode = readl(port_mmio + LTMODE_OFS);
1068e49856d8SMark Lord 	if (enable_fbs) {
1069e49856d8SMark Lord 		new_fcfg   = old_fcfg   |  FIS_CFG_SINGLE_SYNC;
1070e49856d8SMark Lord 		new_ltmode = old_ltmode |  LTMODE_BIT8;
1071e49856d8SMark Lord 	} else { /* disable fbs */
1072e49856d8SMark Lord 		new_fcfg   = old_fcfg   & ~FIS_CFG_SINGLE_SYNC;
1073e49856d8SMark Lord 		new_ltmode = old_ltmode & ~LTMODE_BIT8;
1074e49856d8SMark Lord 	}
1075e49856d8SMark Lord 	if (new_fcfg != old_fcfg)
1076e49856d8SMark Lord 		writelfl(new_fcfg, port_mmio + FIS_CFG_OFS);
1077e49856d8SMark Lord 	if (new_ltmode != old_ltmode)
1078e49856d8SMark Lord 		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
1079e49856d8SMark Lord }
1080c6fd2807SJeff Garzik 
1081e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1082c6fd2807SJeff Garzik {
1083c6fd2807SJeff Garzik 	u32 cfg;
1084e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1085e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1086e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1087c6fd2807SJeff Garzik 
1088c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1089c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1090c6fd2807SJeff Garzik 
1091c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1092c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1093c6fd2807SJeff Garzik 
1094c6fd2807SJeff Garzik 	else if (IS_GEN_II(hpriv))
1095c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1096c6fd2807SJeff Garzik 
1097c6fd2807SJeff Garzik 	else if (IS_GEN_IIE(hpriv)) {
1098e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1099e728eabeSJeff Garzik 		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1100c6fd2807SJeff Garzik 		cfg |= (1 << 18);	/* enab early completion */
1101e728eabeSJeff Garzik 		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1102e49856d8SMark Lord 
1103e49856d8SMark Lord 		if (want_ncq && sata_pmp_attached(ap)) {
1104e49856d8SMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1105e49856d8SMark Lord 			mv_config_fbs(port_mmio, 1);
1106e49856d8SMark Lord 		} else {
1107e49856d8SMark Lord 			mv_config_fbs(port_mmio, 0);
1108e49856d8SMark Lord 		}
1109c6fd2807SJeff Garzik 	}
1110c6fd2807SJeff Garzik 
111172109168SMark Lord 	if (want_ncq) {
111272109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
111372109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
111472109168SMark Lord 	} else
111572109168SMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
111672109168SMark Lord 
1117c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1118c6fd2807SJeff Garzik }
1119c6fd2807SJeff Garzik 
1120da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1121da2fa9baSMark Lord {
1122da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1123da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1124eb73d558SMark Lord 	int tag;
1125da2fa9baSMark Lord 
1126da2fa9baSMark Lord 	if (pp->crqb) {
1127da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1128da2fa9baSMark Lord 		pp->crqb = NULL;
1129da2fa9baSMark Lord 	}
1130da2fa9baSMark Lord 	if (pp->crpb) {
1131da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1132da2fa9baSMark Lord 		pp->crpb = NULL;
1133da2fa9baSMark Lord 	}
1134eb73d558SMark Lord 	/*
1135eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1136eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1137eb73d558SMark Lord 	 */
1138eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1139eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1140eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1141eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1142eb73d558SMark Lord 					      pp->sg_tbl[tag],
1143eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1144eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1145eb73d558SMark Lord 		}
1146da2fa9baSMark Lord 	}
1147da2fa9baSMark Lord }
1148da2fa9baSMark Lord 
1149c6fd2807SJeff Garzik /**
1150c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1151c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1152c6fd2807SJeff Garzik  *
1153c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1154c6fd2807SJeff Garzik  *      zero indices.
1155c6fd2807SJeff Garzik  *
1156c6fd2807SJeff Garzik  *      LOCKING:
1157c6fd2807SJeff Garzik  *      Inherited from caller.
1158c6fd2807SJeff Garzik  */
1159c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1160c6fd2807SJeff Garzik {
1161cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1162cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1163c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1164dde20207SJames Bottomley 	int tag;
1165c6fd2807SJeff Garzik 
116624dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1167c6fd2807SJeff Garzik 	if (!pp)
116824dc5f33STejun Heo 		return -ENOMEM;
1169da2fa9baSMark Lord 	ap->private_data = pp;
1170c6fd2807SJeff Garzik 
1171da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1172da2fa9baSMark Lord 	if (!pp->crqb)
1173da2fa9baSMark Lord 		return -ENOMEM;
1174da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1175c6fd2807SJeff Garzik 
1176da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1177da2fa9baSMark Lord 	if (!pp->crpb)
1178da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1179da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1180c6fd2807SJeff Garzik 
1181eb73d558SMark Lord 	/*
1182eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1183eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1184eb73d558SMark Lord 	 */
1185eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1186eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1187eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1188eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1189eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1190da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1191eb73d558SMark Lord 		} else {
1192eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1193eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1194eb73d558SMark Lord 		}
1195eb73d558SMark Lord 	}
1196c6fd2807SJeff Garzik 	return 0;
1197da2fa9baSMark Lord 
1198da2fa9baSMark Lord out_port_free_dma_mem:
1199da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1200da2fa9baSMark Lord 	return -ENOMEM;
1201c6fd2807SJeff Garzik }
1202c6fd2807SJeff Garzik 
1203c6fd2807SJeff Garzik /**
1204c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1205c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1206c6fd2807SJeff Garzik  *
1207c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1208c6fd2807SJeff Garzik  *
1209c6fd2807SJeff Garzik  *      LOCKING:
1210cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1211c6fd2807SJeff Garzik  */
1212c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1213c6fd2807SJeff Garzik {
1214e12bef50SMark Lord 	mv_stop_edma(ap);
1215da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1216c6fd2807SJeff Garzik }
1217c6fd2807SJeff Garzik 
1218c6fd2807SJeff Garzik /**
1219c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1220c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1221c6fd2807SJeff Garzik  *
1222c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1223c6fd2807SJeff Garzik  *
1224c6fd2807SJeff Garzik  *      LOCKING:
1225c6fd2807SJeff Garzik  *      Inherited from caller.
1226c6fd2807SJeff Garzik  */
12276c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1228c6fd2807SJeff Garzik {
1229c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1230c6fd2807SJeff Garzik 	struct scatterlist *sg;
12313be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1232ff2aeb1eSTejun Heo 	unsigned int si;
1233c6fd2807SJeff Garzik 
1234eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1235ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1236d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1237d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1238c6fd2807SJeff Garzik 
12394007b493SOlof Johansson 		while (sg_len) {
12404007b493SOlof Johansson 			u32 offset = addr & 0xffff;
12414007b493SOlof Johansson 			u32 len = sg_len;
12424007b493SOlof Johansson 
12434007b493SOlof Johansson 			if ((offset + sg_len > 0x10000))
12444007b493SOlof Johansson 				len = 0x10000 - offset;
12454007b493SOlof Johansson 
1246d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1247d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
12486c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1249c6fd2807SJeff Garzik 
12504007b493SOlof Johansson 			sg_len -= len;
12514007b493SOlof Johansson 			addr += len;
12524007b493SOlof Johansson 
12533be6cbd7SJeff Garzik 			last_sg = mv_sg;
1254d88184fbSJeff Garzik 			mv_sg++;
1255c6fd2807SJeff Garzik 		}
12564007b493SOlof Johansson 	}
12573be6cbd7SJeff Garzik 
12583be6cbd7SJeff Garzik 	if (likely(last_sg))
12593be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1260c6fd2807SJeff Garzik }
1261c6fd2807SJeff Garzik 
12625796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1263c6fd2807SJeff Garzik {
1264c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1265c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1266c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1267c6fd2807SJeff Garzik }
1268c6fd2807SJeff Garzik 
1269c6fd2807SJeff Garzik /**
1270c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1271c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1272c6fd2807SJeff Garzik  *
1273c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1274c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1275c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1276c6fd2807SJeff Garzik  *      the SG load routine.
1277c6fd2807SJeff Garzik  *
1278c6fd2807SJeff Garzik  *      LOCKING:
1279c6fd2807SJeff Garzik  *      Inherited from caller.
1280c6fd2807SJeff Garzik  */
1281c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1282c6fd2807SJeff Garzik {
1283c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1284c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1285c6fd2807SJeff Garzik 	__le16 *cw;
1286c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1287c6fd2807SJeff Garzik 	u16 flags = 0;
1288c6fd2807SJeff Garzik 	unsigned in_index;
1289c6fd2807SJeff Garzik 
1290138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1291138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1292c6fd2807SJeff Garzik 		return;
1293c6fd2807SJeff Garzik 
1294c6fd2807SJeff Garzik 	/* Fill in command request block
1295c6fd2807SJeff Garzik 	 */
1296c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1297c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1298c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1299c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1300e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1301c6fd2807SJeff Garzik 
1302bdd4dddeSJeff Garzik 	/* get current queue index from software */
1303fcfb1f77SMark Lord 	in_index = pp->req_idx;
1304c6fd2807SJeff Garzik 
1305c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1306eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1307c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1308eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1309c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1310c6fd2807SJeff Garzik 
1311c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1312c6fd2807SJeff Garzik 	tf = &qc->tf;
1313c6fd2807SJeff Garzik 
1314c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1315c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1316c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1317c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1318c6fd2807SJeff Garzik 	 * NCQ.  NCQ will drop hob_nsect.
1319c6fd2807SJeff Garzik 	 */
1320c6fd2807SJeff Garzik 	switch (tf->command) {
1321c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1322c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1323c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1324c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1325c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1326c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1327c6fd2807SJeff Garzik 		break;
1328c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1329c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1330c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1331c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1332c6fd2807SJeff Garzik 		break;
1333c6fd2807SJeff Garzik 	default:
1334c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1335c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1336c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1337c6fd2807SJeff Garzik 		 * driver needs work.
1338c6fd2807SJeff Garzik 		 *
1339c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1340c6fd2807SJeff Garzik 		 * return error here.
1341c6fd2807SJeff Garzik 		 */
1342c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1343c6fd2807SJeff Garzik 		break;
1344c6fd2807SJeff Garzik 	}
1345c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1346c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1347c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1348c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1349c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1350c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1351c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1352c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1353c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1354c6fd2807SJeff Garzik 
1355c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1356c6fd2807SJeff Garzik 		return;
1357c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1358c6fd2807SJeff Garzik }
1359c6fd2807SJeff Garzik 
1360c6fd2807SJeff Garzik /**
1361c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1362c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1363c6fd2807SJeff Garzik  *
1364c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1365c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1366c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1367c6fd2807SJeff Garzik  *      the SG load routine.
1368c6fd2807SJeff Garzik  *
1369c6fd2807SJeff Garzik  *      LOCKING:
1370c6fd2807SJeff Garzik  *      Inherited from caller.
1371c6fd2807SJeff Garzik  */
1372c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1373c6fd2807SJeff Garzik {
1374c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1375c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1376c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1377c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1378c6fd2807SJeff Garzik 	unsigned in_index;
1379c6fd2807SJeff Garzik 	u32 flags = 0;
1380c6fd2807SJeff Garzik 
1381138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1382138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1383c6fd2807SJeff Garzik 		return;
1384c6fd2807SJeff Garzik 
1385e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1386c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1387c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1388c6fd2807SJeff Garzik 
1389c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1390c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
13918c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1392e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1393c6fd2807SJeff Garzik 
1394bdd4dddeSJeff Garzik 	/* get current queue index from software */
1395fcfb1f77SMark Lord 	in_index = pp->req_idx;
1396c6fd2807SJeff Garzik 
1397c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1398eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1399eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1400c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1401c6fd2807SJeff Garzik 
1402c6fd2807SJeff Garzik 	tf = &qc->tf;
1403c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1404c6fd2807SJeff Garzik 			(tf->command << 16) |
1405c6fd2807SJeff Garzik 			(tf->feature << 24)
1406c6fd2807SJeff Garzik 		);
1407c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1408c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1409c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1410c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1411c6fd2807SJeff Garzik 			(tf->device << 24)
1412c6fd2807SJeff Garzik 		);
1413c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1414c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1415c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1416c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1417c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1418c6fd2807SJeff Garzik 		);
1419c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1420c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1421c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1422c6fd2807SJeff Garzik 		);
1423c6fd2807SJeff Garzik 
1424c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1425c6fd2807SJeff Garzik 		return;
1426c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1427c6fd2807SJeff Garzik }
1428c6fd2807SJeff Garzik 
1429c6fd2807SJeff Garzik /**
1430c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
1431c6fd2807SJeff Garzik  *      @qc: queued command to start
1432c6fd2807SJeff Garzik  *
1433c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1434c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
1435c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
1436c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
1437c6fd2807SJeff Garzik  *
1438c6fd2807SJeff Garzik  *      LOCKING:
1439c6fd2807SJeff Garzik  *      Inherited from caller.
1440c6fd2807SJeff Garzik  */
1441c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1442c6fd2807SJeff Garzik {
1443c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
1444c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1445c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1446bdd4dddeSJeff Garzik 	u32 in_index;
1447c6fd2807SJeff Garzik 
1448138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1449138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ)) {
145017c5aab5SMark Lord 		/*
145117c5aab5SMark Lord 		 * We're about to send a non-EDMA capable command to the
1452c6fd2807SJeff Garzik 		 * port.  Turn off EDMA so there won't be problems accessing
1453c6fd2807SJeff Garzik 		 * shadow block, etc registers.
1454c6fd2807SJeff Garzik 		 */
1455b562468cSMark Lord 		mv_stop_edma(ap);
1456e49856d8SMark Lord 		mv_pmp_select(ap, qc->dev->link->pmp);
14579363c382STejun Heo 		return ata_sff_qc_issue(qc);
1458c6fd2807SJeff Garzik 	}
1459c6fd2807SJeff Garzik 
146072109168SMark Lord 	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1461bdd4dddeSJeff Garzik 
1462fcfb1f77SMark Lord 	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1463fcfb1f77SMark Lord 	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1464c6fd2807SJeff Garzik 
1465c6fd2807SJeff Garzik 	/* and write the request in pointer to kick the EDMA to life */
1466bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1467bdd4dddeSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1468c6fd2807SJeff Garzik 
1469c6fd2807SJeff Garzik 	return 0;
1470c6fd2807SJeff Garzik }
1471c6fd2807SJeff Garzik 
14728f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
14738f767f8aSMark Lord {
14748f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
14758f767f8aSMark Lord 	struct ata_queued_cmd *qc;
14768f767f8aSMark Lord 
14778f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
14788f767f8aSMark Lord 		return NULL;
14798f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
14808f767f8aSMark Lord 	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
14818f767f8aSMark Lord 		qc = NULL;
14828f767f8aSMark Lord 	return qc;
14838f767f8aSMark Lord }
14848f767f8aSMark Lord 
14858f767f8aSMark Lord static void mv_unexpected_intr(struct ata_port *ap)
14868f767f8aSMark Lord {
14878f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
14888f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
14898f767f8aSMark Lord 	char *when = "";
14908f767f8aSMark Lord 
14918f767f8aSMark Lord 	/*
14928f767f8aSMark Lord 	 * We got a device interrupt from something that
14938f767f8aSMark Lord 	 * was supposed to be using EDMA or polling.
14948f767f8aSMark Lord 	 */
14958f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
14968f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
14978f767f8aSMark Lord 		when = " while EDMA enabled";
14988f767f8aSMark Lord 	} else {
14998f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
15008f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
15018f767f8aSMark Lord 			when = " while polling";
15028f767f8aSMark Lord 	}
15038f767f8aSMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when);
15048f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
15058f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
15068f767f8aSMark Lord 	ata_port_freeze(ap);
15078f767f8aSMark Lord }
15088f767f8aSMark Lord 
1509c6fd2807SJeff Garzik /**
1510c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
1511c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
15128d07379dSMark Lord  *      @qc: affected command (non-NCQ), or NULL
1513c6fd2807SJeff Garzik  *
15148d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
15158d07379dSMark Lord  *      which also performs a COMRESET.
15168d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
1517c6fd2807SJeff Garzik  *
1518c6fd2807SJeff Garzik  *      LOCKING:
1519c6fd2807SJeff Garzik  *      Inherited from caller.
1520c6fd2807SJeff Garzik  */
1521bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1522c6fd2807SJeff Garzik {
1523c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1524bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
1525bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1526bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1527bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
15289af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
1529c6fd2807SJeff Garzik 
1530bdd4dddeSJeff Garzik 	ata_ehi_clear_desc(ehi);
1531c6fd2807SJeff Garzik 
15328d07379dSMark Lord 	/*
15338d07379dSMark Lord 	 * Read and clear the err_cause bits.  This won't actually
15348d07379dSMark Lord 	 * clear for some errors (eg. SError), but we will be doing
15358d07379dSMark Lord 	 * a hard reset in those cases regardless, which *will* clear it.
1536bdd4dddeSJeff Garzik 	 */
1537bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
15388d07379dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1539bdd4dddeSJeff Garzik 
1540352fab70SMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x", edma_err_cause);
1541bdd4dddeSJeff Garzik 
1542bdd4dddeSJeff Garzik 	/*
1543352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
1544bdd4dddeSJeff Garzik 	 */
1545bdd4dddeSJeff Garzik 	if (edma_err_cause & EDMA_ERR_DEV)
1546bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
1547bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
15486c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1549bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
1550bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
1551cf480626STejun Heo 		action |= ATA_EH_RESET;
1552b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
1553bdd4dddeSJeff Garzik 	}
1554bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1555bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
1556bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
1557b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
1558cf480626STejun Heo 		action |= ATA_EH_RESET;
1559bdd4dddeSJeff Garzik 	}
1560bdd4dddeSJeff Garzik 
1561352fab70SMark Lord 	/*
1562352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
1563352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
1564352fab70SMark Lord 	 */
1565ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
1566bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
1567bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
1568c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1569b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1570c6fd2807SJeff Garzik 		}
1571bdd4dddeSJeff Garzik 	} else {
1572bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
1573bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1574bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1575b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1576bdd4dddeSJeff Garzik 		}
1577bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
15788d07379dSMark Lord 			/*
15798d07379dSMark Lord 			 * Ensure that we read our own SCR, not a pmp link SCR:
15808d07379dSMark Lord 			 */
15818d07379dSMark Lord 			ap->ops->scr_read(ap, SCR_ERROR, &serr);
15828d07379dSMark Lord 			/*
15838d07379dSMark Lord 			 * Don't clear SError here; leave it for libata-eh:
15848d07379dSMark Lord 			 */
15858d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
15868d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
1587cf480626STejun Heo 			action |= ATA_EH_RESET;
1588bdd4dddeSJeff Garzik 		}
1589bdd4dddeSJeff Garzik 	}
1590c6fd2807SJeff Garzik 
1591bdd4dddeSJeff Garzik 	if (!err_mask) {
1592bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
1593cf480626STejun Heo 		action |= ATA_EH_RESET;
1594bdd4dddeSJeff Garzik 	}
1595bdd4dddeSJeff Garzik 
1596bdd4dddeSJeff Garzik 	ehi->serror |= serr;
1597bdd4dddeSJeff Garzik 	ehi->action |= action;
1598bdd4dddeSJeff Garzik 
1599bdd4dddeSJeff Garzik 	if (qc)
1600bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
1601bdd4dddeSJeff Garzik 	else
1602bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
1603bdd4dddeSJeff Garzik 
1604bdd4dddeSJeff Garzik 	if (edma_err_cause & eh_freeze_mask)
1605bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
1606bdd4dddeSJeff Garzik 	else
1607bdd4dddeSJeff Garzik 		ata_port_abort(ap);
1608bdd4dddeSJeff Garzik }
1609bdd4dddeSJeff Garzik 
1610fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap,
1611fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1612fcfb1f77SMark Lord {
1613fcfb1f77SMark Lord 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1614fcfb1f77SMark Lord 
1615fcfb1f77SMark Lord 	if (qc) {
1616fcfb1f77SMark Lord 		u8 ata_status;
1617fcfb1f77SMark Lord 		u16 edma_status = le16_to_cpu(response->flags);
1618fcfb1f77SMark Lord 		/*
1619fcfb1f77SMark Lord 		 * edma_status from a response queue entry:
1620fcfb1f77SMark Lord 		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1621fcfb1f77SMark Lord 		 *   MSB is saved ATA status from command completion.
1622fcfb1f77SMark Lord 		 */
1623fcfb1f77SMark Lord 		if (!ncq_enabled) {
1624fcfb1f77SMark Lord 			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1625fcfb1f77SMark Lord 			if (err_cause) {
1626fcfb1f77SMark Lord 				/*
1627fcfb1f77SMark Lord 				 * Error will be seen/handled by mv_err_intr().
1628fcfb1f77SMark Lord 				 * So do nothing at all here.
1629fcfb1f77SMark Lord 				 */
1630fcfb1f77SMark Lord 				return;
1631fcfb1f77SMark Lord 			}
1632fcfb1f77SMark Lord 		}
1633fcfb1f77SMark Lord 		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1634fcfb1f77SMark Lord 		qc->err_mask |= ac_err_mask(ata_status);
1635fcfb1f77SMark Lord 		ata_qc_complete(qc);
1636fcfb1f77SMark Lord 	} else {
1637fcfb1f77SMark Lord 		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1638fcfb1f77SMark Lord 				__func__, tag);
1639fcfb1f77SMark Lord 	}
1640fcfb1f77SMark Lord }
1641fcfb1f77SMark Lord 
1642fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
1643bdd4dddeSJeff Garzik {
1644bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1645bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1646fcfb1f77SMark Lord 	u32 in_index;
1647bdd4dddeSJeff Garzik 	bool work_done = false;
1648fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
1649bdd4dddeSJeff Garzik 
1650fcfb1f77SMark Lord 	/* Get the hardware queue position index */
1651bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1652bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1653bdd4dddeSJeff Garzik 
1654fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
1655fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
16566c1153e0SJeff Garzik 		unsigned int tag;
1657fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
1658bdd4dddeSJeff Garzik 
1659fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1660bdd4dddeSJeff Garzik 
1661fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
1662fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
16639af5c9c9STejun Heo 			tag = ap->link.active_tag;
1664fcfb1f77SMark Lord 		} else {
1665fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
1666fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
1667bdd4dddeSJeff Garzik 		}
1668fcfb1f77SMark Lord 		mv_process_crpb_response(ap, response, tag, ncq_enabled);
1669bdd4dddeSJeff Garzik 		work_done = true;
1670bdd4dddeSJeff Garzik 	}
1671bdd4dddeSJeff Garzik 
1672352fab70SMark Lord 	/* Update the software queue position index in hardware */
1673bdd4dddeSJeff Garzik 	if (work_done)
1674bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
1675fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
1676bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1677c6fd2807SJeff Garzik }
1678c6fd2807SJeff Garzik 
1679c6fd2807SJeff Garzik /**
1680c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
1681cca3974eSJeff Garzik  *      @host: host specific structure
16828f767f8aSMark Lord  *      @main_cause: Main interrupt cause register for the chip.
1683c6fd2807SJeff Garzik  *
1684c6fd2807SJeff Garzik  *      LOCKING:
1685c6fd2807SJeff Garzik  *      Inherited from caller.
1686c6fd2807SJeff Garzik  */
1687a3718c1fSMark Lord static int mv_host_intr(struct ata_host *host, u32 main_cause)
1688c6fd2807SJeff Garzik {
1689f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
1690a3718c1fSMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio = NULL;
1691a3718c1fSMark Lord 	u32 hc_irq_cause = 0;
1692a3718c1fSMark Lord 	unsigned int handled = 0, port;
1693c6fd2807SJeff Garzik 
1694a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
1695cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
16968f71efe2SYinghai Lu 		struct mv_port_priv *pp;
1697a3718c1fSMark Lord 		unsigned int shift, hardport, port_cause;
1698a3718c1fSMark Lord 		/*
1699a3718c1fSMark Lord 		 * When we move to the second hc, flag our cached
1700a3718c1fSMark Lord 		 * copies of hc_mmio (and hc_irq_cause) as invalid again.
1701a3718c1fSMark Lord 		 */
1702a3718c1fSMark Lord 		if (port == MV_PORTS_PER_HC)
1703a3718c1fSMark Lord 			hc_mmio = NULL;
1704a3718c1fSMark Lord 		/*
1705a3718c1fSMark Lord 		 * Do nothing if port is not interrupting or is disabled:
1706a3718c1fSMark Lord 		 */
1707a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
1708a3718c1fSMark Lord 		port_cause = (main_cause >> shift) & (DONE_IRQ | ERR_IRQ);
1709a3718c1fSMark Lord 		if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED))
1710c6fd2807SJeff Garzik 			continue;
1711a3718c1fSMark Lord 		/*
1712a3718c1fSMark Lord 		 * Each hc within the host has its own hc_irq_cause register.
1713a3718c1fSMark Lord 		 * We defer reading it until we know we need it, right now:
1714a3718c1fSMark Lord 		 *
1715a3718c1fSMark Lord 		 * FIXME later: we don't really need to read this register
1716a3718c1fSMark Lord 		 * (some logic changes required below if we go that way),
1717a3718c1fSMark Lord 		 * because it doesn't tell us anything new.  But we do need
1718a3718c1fSMark Lord 		 * to write to it, outside the top of this loop,
1719a3718c1fSMark Lord 		 * to reset the interrupt triggers for next time.
1720a3718c1fSMark Lord 		 */
1721a3718c1fSMark Lord 		if (!hc_mmio) {
1722a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
1723a3718c1fSMark Lord 			hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1724a3718c1fSMark Lord 			writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1725a3718c1fSMark Lord 			handled = 1;
1726a3718c1fSMark Lord 		}
17278f767f8aSMark Lord 		/*
17288f767f8aSMark Lord 		 * Process completed CRPB response(s) before other events.
17298f767f8aSMark Lord 		 */
17308f767f8aSMark Lord 		pp = ap->private_data;
17318f767f8aSMark Lord 		if (hc_irq_cause & (DMA_IRQ << hardport)) {
17328f767f8aSMark Lord 			if (pp->pp_flags & MV_PP_FLAG_EDMA_EN)
17338f767f8aSMark Lord 				mv_process_crpb_entries(ap, pp);
17348f767f8aSMark Lord 		}
17358f767f8aSMark Lord 		/*
17368f767f8aSMark Lord 		 * Handle chip-reported errors, or continue on to handle PIO.
17378f767f8aSMark Lord 		 */
1738a3718c1fSMark Lord 		if (unlikely(port_cause & ERR_IRQ)) {
17398f767f8aSMark Lord 			mv_err_intr(ap, mv_get_active_qc(ap));
17408f767f8aSMark Lord 		} else if (hc_irq_cause & (DEV_IRQ << hardport)) {
17418f767f8aSMark Lord 			if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
17428f767f8aSMark Lord 				struct ata_queued_cmd *qc = mv_get_active_qc(ap);
17438f767f8aSMark Lord 				if (qc) {
17448f767f8aSMark Lord 					ata_sff_host_intr(ap, qc);
1745bdd4dddeSJeff Garzik 					continue;
1746c6fd2807SJeff Garzik 				}
17478f767f8aSMark Lord 			}
17488f767f8aSMark Lord 			mv_unexpected_intr(ap);
1749c6fd2807SJeff Garzik 		}
1750c6fd2807SJeff Garzik 	}
1751a3718c1fSMark Lord 	return handled;
1752c6fd2807SJeff Garzik }
1753c6fd2807SJeff Garzik 
1754a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
1755bdd4dddeSJeff Garzik {
175602a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1757bdd4dddeSJeff Garzik 	struct ata_port *ap;
1758bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
1759bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
1760bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
1761bdd4dddeSJeff Garzik 	u32 err_cause;
1762bdd4dddeSJeff Garzik 
176302a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1764bdd4dddeSJeff Garzik 
1765bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1766bdd4dddeSJeff Garzik 		   err_cause);
1767bdd4dddeSJeff Garzik 
1768bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
1769bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1770bdd4dddeSJeff Garzik 
177102a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
1772bdd4dddeSJeff Garzik 
1773bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
1774bdd4dddeSJeff Garzik 		ap = host->ports[i];
1775936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
17769af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
1777bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
1778bdd4dddeSJeff Garzik 			if (!printed++)
1779bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
1780bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
1781bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
1782cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
17839af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1784bdd4dddeSJeff Garzik 			if (qc)
1785bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
1786bdd4dddeSJeff Garzik 			else
1787bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
1788bdd4dddeSJeff Garzik 
1789bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
1790bdd4dddeSJeff Garzik 		}
1791bdd4dddeSJeff Garzik 	}
1792a3718c1fSMark Lord 	return 1;	/* handled */
1793bdd4dddeSJeff Garzik }
1794bdd4dddeSJeff Garzik 
1795c6fd2807SJeff Garzik /**
1796c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
1797c6fd2807SJeff Garzik  *      @irq: unused
1798c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
1799c6fd2807SJeff Garzik  *
1800c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
1801c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
1802c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
1803c6fd2807SJeff Garzik  *      reported here.
1804c6fd2807SJeff Garzik  *
1805c6fd2807SJeff Garzik  *      LOCKING:
1806cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
1807c6fd2807SJeff Garzik  *      interrupts.
1808c6fd2807SJeff Garzik  */
18097d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1810c6fd2807SJeff Garzik {
1811cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
1812f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
1813a3718c1fSMark Lord 	unsigned int handled = 0;
1814352fab70SMark Lord 	u32 main_cause, main_mask;
1815c6fd2807SJeff Garzik 
1816646a4da5SMark Lord 	spin_lock(&host->lock);
1817352fab70SMark Lord 	main_cause = readl(hpriv->main_cause_reg_addr);
1818352fab70SMark Lord 	main_mask  = readl(hpriv->main_mask_reg_addr);
1819352fab70SMark Lord 	/*
1820352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
1821352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
1822c6fd2807SJeff Garzik 	 */
1823a3718c1fSMark Lord 	if ((main_cause & main_mask) && (main_cause != 0xffffffffU)) {
1824a3718c1fSMark Lord 		if (unlikely((main_cause & PCI_ERR) && HAS_PCI(host)))
1825a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
1826a3718c1fSMark Lord 		else
1827a3718c1fSMark Lord 			handled = mv_host_intr(host, main_cause);
1828bdd4dddeSJeff Garzik 	}
1829cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1830c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1831c6fd2807SJeff Garzik }
1832c6fd2807SJeff Garzik 
1833c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1834c6fd2807SJeff Garzik {
1835c6fd2807SJeff Garzik 	unsigned int ofs;
1836c6fd2807SJeff Garzik 
1837c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1838c6fd2807SJeff Garzik 	case SCR_STATUS:
1839c6fd2807SJeff Garzik 	case SCR_ERROR:
1840c6fd2807SJeff Garzik 	case SCR_CONTROL:
1841c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
1842c6fd2807SJeff Garzik 		break;
1843c6fd2807SJeff Garzik 	default:
1844c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1845c6fd2807SJeff Garzik 		break;
1846c6fd2807SJeff Garzik 	}
1847c6fd2807SJeff Garzik 	return ofs;
1848c6fd2807SJeff Garzik }
1849c6fd2807SJeff Garzik 
1850da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1851c6fd2807SJeff Garzik {
1852f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
1853f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
18540d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1855c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
1856c6fd2807SJeff Garzik 
1857da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1858da3dbb17STejun Heo 		*val = readl(addr + ofs);
1859da3dbb17STejun Heo 		return 0;
1860da3dbb17STejun Heo 	} else
1861da3dbb17STejun Heo 		return -EINVAL;
1862c6fd2807SJeff Garzik }
1863c6fd2807SJeff Garzik 
1864da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1865c6fd2807SJeff Garzik {
1866f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
1867f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
18680d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1869c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
1870c6fd2807SJeff Garzik 
1871da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
18720d5ff566STejun Heo 		writelfl(val, addr + ofs);
1873da3dbb17STejun Heo 		return 0;
1874da3dbb17STejun Heo 	} else
1875da3dbb17STejun Heo 		return -EINVAL;
1876c6fd2807SJeff Garzik }
1877c6fd2807SJeff Garzik 
18787bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
1879c6fd2807SJeff Garzik {
18807bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
1881c6fd2807SJeff Garzik 	int early_5080;
1882c6fd2807SJeff Garzik 
188344c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1884c6fd2807SJeff Garzik 
1885c6fd2807SJeff Garzik 	if (!early_5080) {
1886c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1887c6fd2807SJeff Garzik 		tmp |= (1 << 0);
1888c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1889c6fd2807SJeff Garzik 	}
1890c6fd2807SJeff Garzik 
18917bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
1892c6fd2807SJeff Garzik }
1893c6fd2807SJeff Garzik 
1894c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1895c6fd2807SJeff Garzik {
1896c6fd2807SJeff Garzik 	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1897c6fd2807SJeff Garzik }
1898c6fd2807SJeff Garzik 
1899c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
1900c6fd2807SJeff Garzik 			   void __iomem *mmio)
1901c6fd2807SJeff Garzik {
1902c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1903c6fd2807SJeff Garzik 	u32 tmp;
1904c6fd2807SJeff Garzik 
1905c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
1906c6fd2807SJeff Garzik 
1907c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
1908c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
1909c6fd2807SJeff Garzik }
1910c6fd2807SJeff Garzik 
1911c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
1912c6fd2807SJeff Garzik {
1913c6fd2807SJeff Garzik 	u32 tmp;
1914c6fd2807SJeff Garzik 
1915c6fd2807SJeff Garzik 	writel(0, mmio + MV_GPIO_PORT_CTL);
1916c6fd2807SJeff Garzik 
1917c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1918c6fd2807SJeff Garzik 
1919c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1920c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
1921c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1922c6fd2807SJeff Garzik }
1923c6fd2807SJeff Garzik 
1924c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1925c6fd2807SJeff Garzik 			   unsigned int port)
1926c6fd2807SJeff Garzik {
1927c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1928c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1929c6fd2807SJeff Garzik 	u32 tmp;
1930c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1931c6fd2807SJeff Garzik 
1932c6fd2807SJeff Garzik 	if (fix_apm_sq) {
1933c6fd2807SJeff Garzik 		tmp = readl(phy_mmio + MV5_LT_MODE);
1934c6fd2807SJeff Garzik 		tmp |= (1 << 19);
1935c6fd2807SJeff Garzik 		writel(tmp, phy_mmio + MV5_LT_MODE);
1936c6fd2807SJeff Garzik 
1937c6fd2807SJeff Garzik 		tmp = readl(phy_mmio + MV5_PHY_CTL);
1938c6fd2807SJeff Garzik 		tmp &= ~0x3;
1939c6fd2807SJeff Garzik 		tmp |= 0x1;
1940c6fd2807SJeff Garzik 		writel(tmp, phy_mmio + MV5_PHY_CTL);
1941c6fd2807SJeff Garzik 	}
1942c6fd2807SJeff Garzik 
1943c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
1944c6fd2807SJeff Garzik 	tmp &= ~mask;
1945c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
1946c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
1947c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
1948c6fd2807SJeff Garzik }
1949c6fd2807SJeff Garzik 
1950c6fd2807SJeff Garzik 
1951c6fd2807SJeff Garzik #undef ZERO
1952c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
1953c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1954c6fd2807SJeff Garzik 			     unsigned int port)
1955c6fd2807SJeff Garzik {
1956c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
1957c6fd2807SJeff Garzik 
1958b562468cSMark Lord 	/*
1959b562468cSMark Lord 	 * The datasheet warns against setting ATA_RST when EDMA is active
1960b562468cSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
1961b562468cSMark Lord 	 * to disable the EDMA engine before doing the ATA_RST operation.
1962b562468cSMark Lord 	 */
1963e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
1964c6fd2807SJeff Garzik 
1965c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
1966c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
1967c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
1968c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
1969c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
1970c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
1971c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
1972c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
1973c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
1974c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
1975c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
1976c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
1977c6fd2807SJeff Garzik 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1978c6fd2807SJeff Garzik }
1979c6fd2807SJeff Garzik #undef ZERO
1980c6fd2807SJeff Garzik 
1981c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
1982c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1983c6fd2807SJeff Garzik 			unsigned int hc)
1984c6fd2807SJeff Garzik {
1985c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1986c6fd2807SJeff Garzik 	u32 tmp;
1987c6fd2807SJeff Garzik 
1988c6fd2807SJeff Garzik 	ZERO(0x00c);
1989c6fd2807SJeff Garzik 	ZERO(0x010);
1990c6fd2807SJeff Garzik 	ZERO(0x014);
1991c6fd2807SJeff Garzik 	ZERO(0x018);
1992c6fd2807SJeff Garzik 
1993c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
1994c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
1995c6fd2807SJeff Garzik 	tmp |= 0x03030303;
1996c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
1997c6fd2807SJeff Garzik }
1998c6fd2807SJeff Garzik #undef ZERO
1999c6fd2807SJeff Garzik 
2000c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2001c6fd2807SJeff Garzik 			unsigned int n_hc)
2002c6fd2807SJeff Garzik {
2003c6fd2807SJeff Garzik 	unsigned int hc, port;
2004c6fd2807SJeff Garzik 
2005c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2006c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
2007c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
2008c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
2009c6fd2807SJeff Garzik 
2010c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
2011c6fd2807SJeff Garzik 	}
2012c6fd2807SJeff Garzik 
2013c6fd2807SJeff Garzik 	return 0;
2014c6fd2807SJeff Garzik }
2015c6fd2807SJeff Garzik 
2016c6fd2807SJeff Garzik #undef ZERO
2017c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
20187bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
2019c6fd2807SJeff Garzik {
202002a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2021c6fd2807SJeff Garzik 	u32 tmp;
2022c6fd2807SJeff Garzik 
2023c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_MODE);
2024c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
2025c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_MODE);
2026c6fd2807SJeff Garzik 
2027c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
2028c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
2029c6fd2807SJeff Garzik 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
2030c6fd2807SJeff Garzik 	ZERO(HC_MAIN_IRQ_MASK_OFS);
2031c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
203202a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
203302a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
2034c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
2035c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2036c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
2037c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
2038c6fd2807SJeff Garzik }
2039c6fd2807SJeff Garzik #undef ZERO
2040c6fd2807SJeff Garzik 
2041c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2042c6fd2807SJeff Garzik {
2043c6fd2807SJeff Garzik 	u32 tmp;
2044c6fd2807SJeff Garzik 
2045c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
2046c6fd2807SJeff Garzik 
2047c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_GPIO_PORT_CTL);
2048c6fd2807SJeff Garzik 	tmp &= 0x3;
2049c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
2050c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_GPIO_PORT_CTL);
2051c6fd2807SJeff Garzik }
2052c6fd2807SJeff Garzik 
2053c6fd2807SJeff Garzik /**
2054c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2055c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2056c6fd2807SJeff Garzik  *
2057c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2058c6fd2807SJeff Garzik  *
2059c6fd2807SJeff Garzik  *      LOCKING:
2060c6fd2807SJeff Garzik  *      Inherited from caller.
2061c6fd2807SJeff Garzik  */
2062c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2063c6fd2807SJeff Garzik 			unsigned int n_hc)
2064c6fd2807SJeff Garzik {
2065c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2066c6fd2807SJeff Garzik 	int i, rc = 0;
2067c6fd2807SJeff Garzik 	u32 t;
2068c6fd2807SJeff Garzik 
2069c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
2070c6fd2807SJeff Garzik 	 * register" table.
2071c6fd2807SJeff Garzik 	 */
2072c6fd2807SJeff Garzik 	t = readl(reg);
2073c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
2074c6fd2807SJeff Garzik 
2075c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
2076c6fd2807SJeff Garzik 		udelay(1);
2077c6fd2807SJeff Garzik 		t = readl(reg);
20782dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
2079c6fd2807SJeff Garzik 			break;
2080c6fd2807SJeff Garzik 	}
2081c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
2082c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2083c6fd2807SJeff Garzik 		rc = 1;
2084c6fd2807SJeff Garzik 		goto done;
2085c6fd2807SJeff Garzik 	}
2086c6fd2807SJeff Garzik 
2087c6fd2807SJeff Garzik 	/* set reset */
2088c6fd2807SJeff Garzik 	i = 5;
2089c6fd2807SJeff Garzik 	do {
2090c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
2091c6fd2807SJeff Garzik 		t = readl(reg);
2092c6fd2807SJeff Garzik 		udelay(1);
2093c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
2094c6fd2807SJeff Garzik 
2095c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
2096c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2097c6fd2807SJeff Garzik 		rc = 1;
2098c6fd2807SJeff Garzik 		goto done;
2099c6fd2807SJeff Garzik 	}
2100c6fd2807SJeff Garzik 
2101c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
2102c6fd2807SJeff Garzik 	i = 5;
2103c6fd2807SJeff Garzik 	do {
2104c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2105c6fd2807SJeff Garzik 		t = readl(reg);
2106c6fd2807SJeff Garzik 		udelay(1);
2107c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
2108c6fd2807SJeff Garzik 
2109c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
2110c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2111c6fd2807SJeff Garzik 		rc = 1;
2112c6fd2807SJeff Garzik 	}
2113c6fd2807SJeff Garzik done:
2114c6fd2807SJeff Garzik 	return rc;
2115c6fd2807SJeff Garzik }
2116c6fd2807SJeff Garzik 
2117c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
2118c6fd2807SJeff Garzik 			   void __iomem *mmio)
2119c6fd2807SJeff Garzik {
2120c6fd2807SJeff Garzik 	void __iomem *port_mmio;
2121c6fd2807SJeff Garzik 	u32 tmp;
2122c6fd2807SJeff Garzik 
2123c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_RESET_CFG);
2124c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
2125c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
2126c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
2127c6fd2807SJeff Garzik 		return;
2128c6fd2807SJeff Garzik 	}
2129c6fd2807SJeff Garzik 
2130c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
2131c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
2132c6fd2807SJeff Garzik 
2133c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2134c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2135c6fd2807SJeff Garzik }
2136c6fd2807SJeff Garzik 
2137c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2138c6fd2807SJeff Garzik {
2139c6fd2807SJeff Garzik 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
2140c6fd2807SJeff Garzik }
2141c6fd2807SJeff Garzik 
2142c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2143c6fd2807SJeff Garzik 			   unsigned int port)
2144c6fd2807SJeff Garzik {
2145c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2146c6fd2807SJeff Garzik 
2147c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2148c6fd2807SJeff Garzik 	int fix_phy_mode2 =
2149c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2150c6fd2807SJeff Garzik 	int fix_phy_mode4 =
2151c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2152c6fd2807SJeff Garzik 	u32 m2, tmp;
2153c6fd2807SJeff Garzik 
2154c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
2155c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2156c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
2157c6fd2807SJeff Garzik 		m2 |= (1 << 31);
2158c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2159c6fd2807SJeff Garzik 
2160c6fd2807SJeff Garzik 		udelay(200);
2161c6fd2807SJeff Garzik 
2162c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2163c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
2164c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2165c6fd2807SJeff Garzik 
2166c6fd2807SJeff Garzik 		udelay(200);
2167c6fd2807SJeff Garzik 	}
2168c6fd2807SJeff Garzik 
2169c6fd2807SJeff Garzik 	/* who knows what this magic does */
2170c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE3);
2171c6fd2807SJeff Garzik 	tmp &= ~0x7F800000;
2172c6fd2807SJeff Garzik 	tmp |= 0x2A800000;
2173c6fd2807SJeff Garzik 	writel(tmp, port_mmio + PHY_MODE3);
2174c6fd2807SJeff Garzik 
2175c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
2176c6fd2807SJeff Garzik 		u32 m4;
2177c6fd2807SJeff Garzik 
2178c6fd2807SJeff Garzik 		m4 = readl(port_mmio + PHY_MODE4);
2179c6fd2807SJeff Garzik 
2180c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2181e12bef50SMark Lord 			tmp = readl(port_mmio + PHY_MODE3);
2182c6fd2807SJeff Garzik 
2183e12bef50SMark Lord 		/* workaround for errata FEr SATA#10 (part 1) */
2184c6fd2807SJeff Garzik 		m4 = (m4 & ~(1 << 1)) | (1 << 0);
2185c6fd2807SJeff Garzik 
2186c6fd2807SJeff Garzik 		writel(m4, port_mmio + PHY_MODE4);
2187c6fd2807SJeff Garzik 
2188c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2189e12bef50SMark Lord 			writel(tmp, port_mmio + PHY_MODE3);
2190c6fd2807SJeff Garzik 	}
2191c6fd2807SJeff Garzik 
2192c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
2193c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
2194c6fd2807SJeff Garzik 
2195c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
2196c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
2197c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
2198c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
2199c6fd2807SJeff Garzik 
2200c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
2201c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
2202c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
2203c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
2204c6fd2807SJeff Garzik 	}
2205c6fd2807SJeff Garzik 
2206c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
2207c6fd2807SJeff Garzik }
2208c6fd2807SJeff Garzik 
2209f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
2210f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
2211f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2212f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2213f351b2d6SSaeed Bishara {
2214f351b2d6SSaeed Bishara 	return;
2215f351b2d6SSaeed Bishara }
2216f351b2d6SSaeed Bishara 
2217f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2218f351b2d6SSaeed Bishara 			   void __iomem *mmio)
2219f351b2d6SSaeed Bishara {
2220f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
2221f351b2d6SSaeed Bishara 	u32 tmp;
2222f351b2d6SSaeed Bishara 
2223f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
2224f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
2225f351b2d6SSaeed Bishara 
2226f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2227f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2228f351b2d6SSaeed Bishara }
2229f351b2d6SSaeed Bishara 
2230f351b2d6SSaeed Bishara #undef ZERO
2231f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
2232f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2233f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
2234f351b2d6SSaeed Bishara {
2235f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
2236f351b2d6SSaeed Bishara 
2237b562468cSMark Lord 	/*
2238b562468cSMark Lord 	 * The datasheet warns against setting ATA_RST when EDMA is active
2239b562468cSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
2240b562468cSMark Lord 	 * to disable the EDMA engine before doing the ATA_RST operation.
2241b562468cSMark Lord 	 */
2242e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2243f351b2d6SSaeed Bishara 
2244f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
2245f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
2246f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
2247f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
2248f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
2249f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
2250f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
2251f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
2252f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
2253f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
2254f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
2255f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
2256f351b2d6SSaeed Bishara 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
2257f351b2d6SSaeed Bishara }
2258f351b2d6SSaeed Bishara 
2259f351b2d6SSaeed Bishara #undef ZERO
2260f351b2d6SSaeed Bishara 
2261f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
2262f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2263f351b2d6SSaeed Bishara 				       void __iomem *mmio)
2264f351b2d6SSaeed Bishara {
2265f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2266f351b2d6SSaeed Bishara 
2267f351b2d6SSaeed Bishara 	ZERO(0x00c);
2268f351b2d6SSaeed Bishara 	ZERO(0x010);
2269f351b2d6SSaeed Bishara 	ZERO(0x014);
2270f351b2d6SSaeed Bishara 
2271f351b2d6SSaeed Bishara }
2272f351b2d6SSaeed Bishara 
2273f351b2d6SSaeed Bishara #undef ZERO
2274f351b2d6SSaeed Bishara 
2275f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2276f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
2277f351b2d6SSaeed Bishara {
2278f351b2d6SSaeed Bishara 	unsigned int port;
2279f351b2d6SSaeed Bishara 
2280f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
2281f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
2282f351b2d6SSaeed Bishara 
2283f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
2284f351b2d6SSaeed Bishara 
2285f351b2d6SSaeed Bishara 	return 0;
2286f351b2d6SSaeed Bishara }
2287f351b2d6SSaeed Bishara 
2288f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2289f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2290f351b2d6SSaeed Bishara {
2291f351b2d6SSaeed Bishara 	return;
2292f351b2d6SSaeed Bishara }
2293f351b2d6SSaeed Bishara 
2294f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2295f351b2d6SSaeed Bishara {
2296f351b2d6SSaeed Bishara 	return;
2297f351b2d6SSaeed Bishara }
2298f351b2d6SSaeed Bishara 
2299b67a1064SMark Lord static void mv_setup_ifctl(void __iomem *port_mmio, int want_gen2i)
2300b67a1064SMark Lord {
2301b67a1064SMark Lord 	u32 ifctl = readl(port_mmio + SATA_INTERFACE_CFG);
2302b67a1064SMark Lord 
2303b67a1064SMark Lord 	ifctl = (ifctl & 0xf7f) | 0x9b1000;	/* from chip spec */
2304b67a1064SMark Lord 	if (want_gen2i)
2305b67a1064SMark Lord 		ifctl |= (1 << 7);		/* enable gen2i speed */
2306b67a1064SMark Lord 	writelfl(ifctl, port_mmio + SATA_INTERFACE_CFG);
2307b67a1064SMark Lord }
2308b67a1064SMark Lord 
2309b562468cSMark Lord /*
2310b562468cSMark Lord  * Caller must ensure that EDMA is not active,
2311b562468cSMark Lord  * by first doing mv_stop_edma() where needed.
2312b562468cSMark Lord  */
2313e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2314c6fd2807SJeff Garzik 			     unsigned int port_no)
2315c6fd2807SJeff Garzik {
2316c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
2317c6fd2807SJeff Garzik 
23180d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
2319c6fd2807SJeff Garzik 	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
2320c6fd2807SJeff Garzik 
2321b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
2322b67a1064SMark Lord 		/* Enable 3.0gb/s link speed */
2323b67a1064SMark Lord 		mv_setup_ifctl(port_mmio, 1);
2324c6fd2807SJeff Garzik 	}
2325b67a1064SMark Lord 	/*
2326b67a1064SMark Lord 	 * Strobing ATA_RST here causes a hard reset of the SATA transport,
2327b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
2328b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2329c6fd2807SJeff Garzik 	 */
2330b67a1064SMark Lord 	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
2331b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
2332c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
2333c6fd2807SJeff Garzik 
2334c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
2335c6fd2807SJeff Garzik 
2336ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
2337c6fd2807SJeff Garzik 		mdelay(1);
2338c6fd2807SJeff Garzik }
2339c6fd2807SJeff Garzik 
2340e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
2341e49856d8SMark Lord {
2342e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
2343e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
2344e49856d8SMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2345e49856d8SMark Lord 		int old = reg & 0xf;
2346e49856d8SMark Lord 
2347e49856d8SMark Lord 		if (old != pmp) {
2348e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
2349e49856d8SMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2350e49856d8SMark Lord 		}
2351e49856d8SMark Lord 	}
2352e49856d8SMark Lord }
2353e49856d8SMark Lord 
2354e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2355bdd4dddeSJeff Garzik 				unsigned long deadline)
2356c6fd2807SJeff Garzik {
2357e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2358e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
2359e49856d8SMark Lord }
2360c6fd2807SJeff Garzik 
2361e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
2362e49856d8SMark Lord 				unsigned long deadline)
2363da3dbb17STejun Heo {
2364e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2365e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
2366bdd4dddeSJeff Garzik }
2367bdd4dddeSJeff Garzik 
2368cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
2369bdd4dddeSJeff Garzik 			unsigned long deadline)
2370bdd4dddeSJeff Garzik {
2371cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
2372bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2373b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
2374f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
23750d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
23760d8be5cbSMark Lord 	u32 sstatus;
23770d8be5cbSMark Lord 	bool online;
2378bdd4dddeSJeff Garzik 
2379e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
2380b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2381bdd4dddeSJeff Garzik 
23820d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
23830d8be5cbSMark Lord 	do {
238417c5aab5SMark Lord 		const unsigned long *timing =
238517c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
2386bdd4dddeSJeff Garzik 
238717c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
238817c5aab5SMark Lord 					 &online, NULL);
238917c5aab5SMark Lord 		if (rc)
23900d8be5cbSMark Lord 			return rc;
23910d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
23920d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
23930d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
23940d8be5cbSMark Lord 			mv_setup_ifctl(mv_ap_base(ap), 0);
23950d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
23960d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
2397bdd4dddeSJeff Garzik 		}
23980d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2399bdd4dddeSJeff Garzik 
240017c5aab5SMark Lord 	return rc;
2401bdd4dddeSJeff Garzik }
2402bdd4dddeSJeff Garzik 
2403bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
2404c6fd2807SJeff Garzik {
2405f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
24061cfd19aeSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
2407352fab70SMark Lord 	u32 main_mask;
2408c6fd2807SJeff Garzik 
2409bdd4dddeSJeff Garzik 	/* FIXME: handle coalescing completion events properly */
2410c6fd2807SJeff Garzik 
24111cfd19aeSMark Lord 	mv_stop_edma(ap);
24121cfd19aeSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2413c6fd2807SJeff Garzik 
2414bdd4dddeSJeff Garzik 	/* disable assertion of portN err, done events */
2415352fab70SMark Lord 	main_mask = readl(hpriv->main_mask_reg_addr);
2416352fab70SMark Lord 	main_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2417352fab70SMark Lord 	writelfl(main_mask, hpriv->main_mask_reg_addr);
2418c6fd2807SJeff Garzik }
2419bdd4dddeSJeff Garzik 
2420bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
2421bdd4dddeSJeff Garzik {
2422f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
24231cfd19aeSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
24241cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2425bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2426352fab70SMark Lord 	u32 main_mask, hc_irq_cause;
2427bdd4dddeSJeff Garzik 
2428bdd4dddeSJeff Garzik 	/* FIXME: handle coalescing completion events properly */
2429bdd4dddeSJeff Garzik 
24301cfd19aeSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2431bdd4dddeSJeff Garzik 
2432bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
2433bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2434bdd4dddeSJeff Garzik 
2435bdd4dddeSJeff Garzik 	/* clear pending irq events */
2436bdd4dddeSJeff Garzik 	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
24371cfd19aeSMark Lord 	hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
24381cfd19aeSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2439bdd4dddeSJeff Garzik 
2440bdd4dddeSJeff Garzik 	/* enable assertion of portN err, done events */
2441352fab70SMark Lord 	main_mask = readl(hpriv->main_mask_reg_addr);
2442352fab70SMark Lord 	main_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2443352fab70SMark Lord 	writelfl(main_mask, hpriv->main_mask_reg_addr);
2444c6fd2807SJeff Garzik }
2445c6fd2807SJeff Garzik 
2446c6fd2807SJeff Garzik /**
2447c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
2448c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
2449c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
2450c6fd2807SJeff Garzik  *
2451c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
2452c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
2453c6fd2807SJeff Garzik  *      start of the port.
2454c6fd2807SJeff Garzik  *
2455c6fd2807SJeff Garzik  *      LOCKING:
2456c6fd2807SJeff Garzik  *      Inherited from caller.
2457c6fd2807SJeff Garzik  */
2458c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2459c6fd2807SJeff Garzik {
24600d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2461c6fd2807SJeff Garzik 	unsigned serr_ofs;
2462c6fd2807SJeff Garzik 
2463c6fd2807SJeff Garzik 	/* PIO related setup
2464c6fd2807SJeff Garzik 	 */
2465c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2466c6fd2807SJeff Garzik 	port->error_addr =
2467c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2468c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2469c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2470c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2471c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2472c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2473c6fd2807SJeff Garzik 	port->status_addr =
2474c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2475c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
2476c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2477c6fd2807SJeff Garzik 
2478c6fd2807SJeff Garzik 	/* unused: */
24798d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2480c6fd2807SJeff Garzik 
2481c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
2482c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
2483c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2484c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2485c6fd2807SJeff Garzik 
2486646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
2487646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2488c6fd2807SJeff Garzik 
2489c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2490c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
2491c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2492c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2493c6fd2807SJeff Garzik }
2494c6fd2807SJeff Garzik 
24954447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2496c6fd2807SJeff Garzik {
24974447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
24984447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2499c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2500c6fd2807SJeff Garzik 
2501c6fd2807SJeff Garzik 	switch (board_idx) {
2502c6fd2807SJeff Garzik 	case chip_5080:
2503c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2504ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2505c6fd2807SJeff Garzik 
250644c10138SAuke Kok 		switch (pdev->revision) {
2507c6fd2807SJeff Garzik 		case 0x1:
2508c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2509c6fd2807SJeff Garzik 			break;
2510c6fd2807SJeff Garzik 		case 0x3:
2511c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2512c6fd2807SJeff Garzik 			break;
2513c6fd2807SJeff Garzik 		default:
2514c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2515c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
2516c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2517c6fd2807SJeff Garzik 			break;
2518c6fd2807SJeff Garzik 		}
2519c6fd2807SJeff Garzik 		break;
2520c6fd2807SJeff Garzik 
2521c6fd2807SJeff Garzik 	case chip_504x:
2522c6fd2807SJeff Garzik 	case chip_508x:
2523c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2524ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2525c6fd2807SJeff Garzik 
252644c10138SAuke Kok 		switch (pdev->revision) {
2527c6fd2807SJeff Garzik 		case 0x0:
2528c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2529c6fd2807SJeff Garzik 			break;
2530c6fd2807SJeff Garzik 		case 0x3:
2531c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2532c6fd2807SJeff Garzik 			break;
2533c6fd2807SJeff Garzik 		default:
2534c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2535c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
2536c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2537c6fd2807SJeff Garzik 			break;
2538c6fd2807SJeff Garzik 		}
2539c6fd2807SJeff Garzik 		break;
2540c6fd2807SJeff Garzik 
2541c6fd2807SJeff Garzik 	case chip_604x:
2542c6fd2807SJeff Garzik 	case chip_608x:
2543c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2544ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
2545c6fd2807SJeff Garzik 
254644c10138SAuke Kok 		switch (pdev->revision) {
2547c6fd2807SJeff Garzik 		case 0x7:
2548c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2549c6fd2807SJeff Garzik 			break;
2550c6fd2807SJeff Garzik 		case 0x9:
2551c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2552c6fd2807SJeff Garzik 			break;
2553c6fd2807SJeff Garzik 		default:
2554c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2555c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
2556c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2557c6fd2807SJeff Garzik 			break;
2558c6fd2807SJeff Garzik 		}
2559c6fd2807SJeff Garzik 		break;
2560c6fd2807SJeff Garzik 
2561c6fd2807SJeff Garzik 	case chip_7042:
256202a121daSMark Lord 		hp_flags |= MV_HP_PCIE;
2563306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2564306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
2565306b30f7SMark Lord 		{
25664e520033SMark Lord 			/*
25674e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
25684e520033SMark Lord 			 *
25694e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
25704e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
25714e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
25724e520033SMark Lord 			 *
25734e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
25744e520033SMark Lord 			 * alone, but instead overwrite a high numbered
25754e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
25764e520033SMark Lord 			 * be determined exactly, by truncating the physical
25774e520033SMark Lord 			 * drive capacity to a nice even GB value.
25784e520033SMark Lord 			 *
25794e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
25804e520033SMark Lord 			 *
25814e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
25824e520033SMark Lord 			 */
25834e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
25844e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
25854e520033SMark Lord 				" regardless of if/how they are configured."
25864e520033SMark Lord 				" BEWARE!\n");
25874e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
25884e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
25894e520033SMark Lord 				" and avoid the final two gigabytes on"
25904e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
2591306b30f7SMark Lord 		}
2592c6fd2807SJeff Garzik 	case chip_6042:
2593c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2594c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
2595c6fd2807SJeff Garzik 
259644c10138SAuke Kok 		switch (pdev->revision) {
2597c6fd2807SJeff Garzik 		case 0x0:
2598c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_XX42A0;
2599c6fd2807SJeff Garzik 			break;
2600c6fd2807SJeff Garzik 		case 0x1:
2601c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2602c6fd2807SJeff Garzik 			break;
2603c6fd2807SJeff Garzik 		default:
2604c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2605c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
2606c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2607c6fd2807SJeff Garzik 			break;
2608c6fd2807SJeff Garzik 		}
2609c6fd2807SJeff Garzik 		break;
2610f351b2d6SSaeed Bishara 	case chip_soc:
2611f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
2612f351b2d6SSaeed Bishara 		hp_flags |= MV_HP_ERRATA_60X1C0;
2613f351b2d6SSaeed Bishara 		break;
2614c6fd2807SJeff Garzik 
2615c6fd2807SJeff Garzik 	default:
2616f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
26175796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
2618c6fd2807SJeff Garzik 		return 1;
2619c6fd2807SJeff Garzik 	}
2620c6fd2807SJeff Garzik 
2621c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
262202a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
262302a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
262402a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
262502a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
262602a121daSMark Lord 	} else {
262702a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
262802a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
262902a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
263002a121daSMark Lord 	}
2631c6fd2807SJeff Garzik 
2632c6fd2807SJeff Garzik 	return 0;
2633c6fd2807SJeff Garzik }
2634c6fd2807SJeff Garzik 
2635c6fd2807SJeff Garzik /**
2636c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
26374447d351STejun Heo  *	@host: ATA host to initialize
26384447d351STejun Heo  *      @board_idx: controller index
2639c6fd2807SJeff Garzik  *
2640c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
2641c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
2642c6fd2807SJeff Garzik  *
2643c6fd2807SJeff Garzik  *      LOCKING:
2644c6fd2807SJeff Garzik  *      Inherited from caller.
2645c6fd2807SJeff Garzik  */
26464447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2647c6fd2807SJeff Garzik {
2648c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
26494447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2650f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
2651c6fd2807SJeff Garzik 
26524447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
2653c6fd2807SJeff Garzik 	if (rc)
2654c6fd2807SJeff Garzik 		goto done;
2655c6fd2807SJeff Garzik 
2656f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
2657352fab70SMark Lord 		hpriv->main_cause_reg_addr = mmio + HC_MAIN_IRQ_CAUSE_OFS;
2658352fab70SMark Lord 		hpriv->main_mask_reg_addr  = mmio + HC_MAIN_IRQ_MASK_OFS;
2659f351b2d6SSaeed Bishara 	} else {
2660352fab70SMark Lord 		hpriv->main_cause_reg_addr = mmio + HC_SOC_MAIN_IRQ_CAUSE_OFS;
2661352fab70SMark Lord 		hpriv->main_mask_reg_addr  = mmio + HC_SOC_MAIN_IRQ_MASK_OFS;
2662f351b2d6SSaeed Bishara 	}
2663352fab70SMark Lord 
2664352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
2665f351b2d6SSaeed Bishara 	writel(0, hpriv->main_mask_reg_addr);
2666f351b2d6SSaeed Bishara 
26674447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
2668c6fd2807SJeff Garzik 
26694447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
2670c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
2671c6fd2807SJeff Garzik 
2672c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2673c6fd2807SJeff Garzik 	if (rc)
2674c6fd2807SJeff Garzik 		goto done;
2675c6fd2807SJeff Garzik 
2676c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
26777bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
2678c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
2679c6fd2807SJeff Garzik 
26804447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
2681cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
2682c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
2683cbcdd875STejun Heo 
2684cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
2685cbcdd875STejun Heo 
26867bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2687f351b2d6SSaeed Bishara 		if (HAS_PCI(host)) {
2688f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
2689cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2690cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2691f351b2d6SSaeed Bishara 		}
26927bb3c529SSaeed Bishara #endif
2693c6fd2807SJeff Garzik 	}
2694c6fd2807SJeff Garzik 
2695c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2696c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2697c6fd2807SJeff Garzik 
2698c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2699c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
2700c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
2701c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2702c6fd2807SJeff Garzik 
2703c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
2704c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2705c6fd2807SJeff Garzik 	}
2706c6fd2807SJeff Garzik 
2707f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
2708c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
270902a121daSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_ofs);
2710c6fd2807SJeff Garzik 
2711c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
271202a121daSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2713ee9ccdf7SJeff Garzik 		if (IS_GEN_I(hpriv))
2714f351b2d6SSaeed Bishara 			writelfl(~HC_MAIN_MASKED_IRQS_5,
2715f351b2d6SSaeed Bishara 				 hpriv->main_mask_reg_addr);
2716fb621e2fSJeff Garzik 		else
2717f351b2d6SSaeed Bishara 			writelfl(~HC_MAIN_MASKED_IRQS,
2718f351b2d6SSaeed Bishara 				 hpriv->main_mask_reg_addr);
2719c6fd2807SJeff Garzik 
2720c6fd2807SJeff Garzik 		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2721c6fd2807SJeff Garzik 			"PCI int cause/mask=0x%08x/0x%08x\n",
2722f351b2d6SSaeed Bishara 			readl(hpriv->main_cause_reg_addr),
2723f351b2d6SSaeed Bishara 			readl(hpriv->main_mask_reg_addr),
272402a121daSMark Lord 			readl(mmio + hpriv->irq_cause_ofs),
272502a121daSMark Lord 			readl(mmio + hpriv->irq_mask_ofs));
2726f351b2d6SSaeed Bishara 	} else {
2727f351b2d6SSaeed Bishara 		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
2728f351b2d6SSaeed Bishara 			 hpriv->main_mask_reg_addr);
2729f351b2d6SSaeed Bishara 		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
2730f351b2d6SSaeed Bishara 			readl(hpriv->main_cause_reg_addr),
2731f351b2d6SSaeed Bishara 			readl(hpriv->main_mask_reg_addr));
2732f351b2d6SSaeed Bishara 	}
2733c6fd2807SJeff Garzik done:
2734c6fd2807SJeff Garzik 	return rc;
2735c6fd2807SJeff Garzik }
2736c6fd2807SJeff Garzik 
2737fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2738fbf14e2fSByron Bradley {
2739fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2740fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
2741fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
2742fbf14e2fSByron Bradley 		return -ENOMEM;
2743fbf14e2fSByron Bradley 
2744fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2745fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
2746fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
2747fbf14e2fSByron Bradley 		return -ENOMEM;
2748fbf14e2fSByron Bradley 
2749fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2750fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
2751fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
2752fbf14e2fSByron Bradley 		return -ENOMEM;
2753fbf14e2fSByron Bradley 
2754fbf14e2fSByron Bradley 	return 0;
2755fbf14e2fSByron Bradley }
2756fbf14e2fSByron Bradley 
275715a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
275815a32632SLennert Buytenhek 				 struct mbus_dram_target_info *dram)
275915a32632SLennert Buytenhek {
276015a32632SLennert Buytenhek 	int i;
276115a32632SLennert Buytenhek 
276215a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
276315a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
276415a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
276515a32632SLennert Buytenhek 	}
276615a32632SLennert Buytenhek 
276715a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
276815a32632SLennert Buytenhek 		struct mbus_dram_window *cs = dram->cs + i;
276915a32632SLennert Buytenhek 
277015a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
277115a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
277215a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
277315a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
277415a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
277515a32632SLennert Buytenhek 	}
277615a32632SLennert Buytenhek }
277715a32632SLennert Buytenhek 
2778f351b2d6SSaeed Bishara /**
2779f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
2780f351b2d6SSaeed Bishara  *      host
2781f351b2d6SSaeed Bishara  *      @pdev: platform device found
2782f351b2d6SSaeed Bishara  *
2783f351b2d6SSaeed Bishara  *      LOCKING:
2784f351b2d6SSaeed Bishara  *      Inherited from caller.
2785f351b2d6SSaeed Bishara  */
2786f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
2787f351b2d6SSaeed Bishara {
2788f351b2d6SSaeed Bishara 	static int printed_version;
2789f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
2790f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
2791f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
2792f351b2d6SSaeed Bishara 	struct ata_host *host;
2793f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
2794f351b2d6SSaeed Bishara 	struct resource *res;
2795f351b2d6SSaeed Bishara 	int n_ports, rc;
2796f351b2d6SSaeed Bishara 
2797f351b2d6SSaeed Bishara 	if (!printed_version++)
2798f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2799f351b2d6SSaeed Bishara 
2800f351b2d6SSaeed Bishara 	/*
2801f351b2d6SSaeed Bishara 	 * Simple resource validation ..
2802f351b2d6SSaeed Bishara 	 */
2803f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
2804f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
2805f351b2d6SSaeed Bishara 		return -EINVAL;
2806f351b2d6SSaeed Bishara 	}
2807f351b2d6SSaeed Bishara 
2808f351b2d6SSaeed Bishara 	/*
2809f351b2d6SSaeed Bishara 	 * Get the register base first
2810f351b2d6SSaeed Bishara 	 */
2811f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2812f351b2d6SSaeed Bishara 	if (res == NULL)
2813f351b2d6SSaeed Bishara 		return -EINVAL;
2814f351b2d6SSaeed Bishara 
2815f351b2d6SSaeed Bishara 	/* allocate host */
2816f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
2817f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
2818f351b2d6SSaeed Bishara 
2819f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2820f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2821f351b2d6SSaeed Bishara 
2822f351b2d6SSaeed Bishara 	if (!host || !hpriv)
2823f351b2d6SSaeed Bishara 		return -ENOMEM;
2824f351b2d6SSaeed Bishara 	host->private_data = hpriv;
2825f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
2826f351b2d6SSaeed Bishara 
2827f351b2d6SSaeed Bishara 	host->iomap = NULL;
2828f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
2829f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
2830f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
2831f351b2d6SSaeed Bishara 
283215a32632SLennert Buytenhek 	/*
283315a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
283415a32632SLennert Buytenhek 	 */
283515a32632SLennert Buytenhek 	if (mv_platform_data->dram != NULL)
283615a32632SLennert Buytenhek 		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
283715a32632SLennert Buytenhek 
2838fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
2839fbf14e2fSByron Bradley 	if (rc)
2840fbf14e2fSByron Bradley 		return rc;
2841fbf14e2fSByron Bradley 
2842f351b2d6SSaeed Bishara 	/* initialize adapter */
2843f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
2844f351b2d6SSaeed Bishara 	if (rc)
2845f351b2d6SSaeed Bishara 		return rc;
2846f351b2d6SSaeed Bishara 
2847f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
2848f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
2849f351b2d6SSaeed Bishara 		   host->n_ports);
2850f351b2d6SSaeed Bishara 
2851f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
2852f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
2853f351b2d6SSaeed Bishara }
2854f351b2d6SSaeed Bishara 
2855f351b2d6SSaeed Bishara /*
2856f351b2d6SSaeed Bishara  *
2857f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
2858f351b2d6SSaeed Bishara  *      @pdev: platform device
2859f351b2d6SSaeed Bishara  *
2860f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
2861f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
2862f351b2d6SSaeed Bishara  */
2863f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
2864f351b2d6SSaeed Bishara {
2865f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
2866f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
2867f351b2d6SSaeed Bishara 
2868f351b2d6SSaeed Bishara 	ata_host_detach(host);
2869f351b2d6SSaeed Bishara 	return 0;
2870f351b2d6SSaeed Bishara }
2871f351b2d6SSaeed Bishara 
2872f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
2873f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
2874f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
2875f351b2d6SSaeed Bishara 	.driver			= {
2876f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
2877f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
2878f351b2d6SSaeed Bishara 				  },
2879f351b2d6SSaeed Bishara };
2880f351b2d6SSaeed Bishara 
2881f351b2d6SSaeed Bishara 
28827bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2883f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
2884f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
2885f351b2d6SSaeed Bishara 
28867bb3c529SSaeed Bishara 
28877bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
28887bb3c529SSaeed Bishara 	.name			= DRV_NAME,
28897bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
2890f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
28917bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
28927bb3c529SSaeed Bishara };
28937bb3c529SSaeed Bishara 
28947bb3c529SSaeed Bishara /*
28957bb3c529SSaeed Bishara  * module options
28967bb3c529SSaeed Bishara  */
28977bb3c529SSaeed Bishara static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */
28987bb3c529SSaeed Bishara 
28997bb3c529SSaeed Bishara 
29007bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
29017bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
29027bb3c529SSaeed Bishara {
29037bb3c529SSaeed Bishara 	int rc;
29047bb3c529SSaeed Bishara 
29057bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
29067bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
29077bb3c529SSaeed Bishara 		if (rc) {
29087bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
29097bb3c529SSaeed Bishara 			if (rc) {
29107bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
29117bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
29127bb3c529SSaeed Bishara 				return rc;
29137bb3c529SSaeed Bishara 			}
29147bb3c529SSaeed Bishara 		}
29157bb3c529SSaeed Bishara 	} else {
29167bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
29177bb3c529SSaeed Bishara 		if (rc) {
29187bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
29197bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
29207bb3c529SSaeed Bishara 			return rc;
29217bb3c529SSaeed Bishara 		}
29227bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
29237bb3c529SSaeed Bishara 		if (rc) {
29247bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
29257bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
29267bb3c529SSaeed Bishara 			return rc;
29277bb3c529SSaeed Bishara 		}
29287bb3c529SSaeed Bishara 	}
29297bb3c529SSaeed Bishara 
29307bb3c529SSaeed Bishara 	return rc;
29317bb3c529SSaeed Bishara }
29327bb3c529SSaeed Bishara 
2933c6fd2807SJeff Garzik /**
2934c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
29354447d351STejun Heo  *      @host: ATA host to print info about
2936c6fd2807SJeff Garzik  *
2937c6fd2807SJeff Garzik  *      FIXME: complete this.
2938c6fd2807SJeff Garzik  *
2939c6fd2807SJeff Garzik  *      LOCKING:
2940c6fd2807SJeff Garzik  *      Inherited from caller.
2941c6fd2807SJeff Garzik  */
29424447d351STejun Heo static void mv_print_info(struct ata_host *host)
2943c6fd2807SJeff Garzik {
29444447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
29454447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
294644c10138SAuke Kok 	u8 scc;
2947c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
2948c6fd2807SJeff Garzik 
2949c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
2950c6fd2807SJeff Garzik 	 * what errata to workaround
2951c6fd2807SJeff Garzik 	 */
2952c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2953c6fd2807SJeff Garzik 	if (scc == 0)
2954c6fd2807SJeff Garzik 		scc_s = "SCSI";
2955c6fd2807SJeff Garzik 	else if (scc == 0x01)
2956c6fd2807SJeff Garzik 		scc_s = "RAID";
2957c6fd2807SJeff Garzik 	else
2958c1e4fe71SJeff Garzik 		scc_s = "?";
2959c1e4fe71SJeff Garzik 
2960c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
2961c1e4fe71SJeff Garzik 		gen = "I";
2962c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
2963c1e4fe71SJeff Garzik 		gen = "II";
2964c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
2965c1e4fe71SJeff Garzik 		gen = "IIE";
2966c1e4fe71SJeff Garzik 	else
2967c1e4fe71SJeff Garzik 		gen = "?";
2968c6fd2807SJeff Garzik 
2969c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
2970c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
2971c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2972c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2973c6fd2807SJeff Garzik }
2974c6fd2807SJeff Garzik 
2975c6fd2807SJeff Garzik /**
2976f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
2977c6fd2807SJeff Garzik  *      @pdev: PCI device found
2978c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
2979c6fd2807SJeff Garzik  *
2980c6fd2807SJeff Garzik  *      LOCKING:
2981c6fd2807SJeff Garzik  *      Inherited from caller.
2982c6fd2807SJeff Garzik  */
2983f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
2984f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
2985c6fd2807SJeff Garzik {
29862dcb407eSJeff Garzik 	static int printed_version;
2987c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
29884447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
29894447d351STejun Heo 	struct ata_host *host;
29904447d351STejun Heo 	struct mv_host_priv *hpriv;
29914447d351STejun Heo 	int n_ports, rc;
2992c6fd2807SJeff Garzik 
2993c6fd2807SJeff Garzik 	if (!printed_version++)
2994c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2995c6fd2807SJeff Garzik 
29964447d351STejun Heo 	/* allocate host */
29974447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
29984447d351STejun Heo 
29994447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
30004447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
30014447d351STejun Heo 	if (!host || !hpriv)
30024447d351STejun Heo 		return -ENOMEM;
30034447d351STejun Heo 	host->private_data = hpriv;
3004f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
30054447d351STejun Heo 
30064447d351STejun Heo 	/* acquire resources */
300724dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
300824dc5f33STejun Heo 	if (rc)
3009c6fd2807SJeff Garzik 		return rc;
3010c6fd2807SJeff Garzik 
30110d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
30120d5ff566STejun Heo 	if (rc == -EBUSY)
301324dc5f33STejun Heo 		pcim_pin_device(pdev);
30140d5ff566STejun Heo 	if (rc)
301524dc5f33STejun Heo 		return rc;
30164447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
3017f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3018c6fd2807SJeff Garzik 
3019d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
3020d88184fbSJeff Garzik 	if (rc)
3021d88184fbSJeff Garzik 		return rc;
3022d88184fbSJeff Garzik 
3023da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3024da2fa9baSMark Lord 	if (rc)
3025da2fa9baSMark Lord 		return rc;
3026da2fa9baSMark Lord 
3027c6fd2807SJeff Garzik 	/* initialize adapter */
30284447d351STejun Heo 	rc = mv_init_host(host, board_idx);
302924dc5f33STejun Heo 	if (rc)
303024dc5f33STejun Heo 		return rc;
3031c6fd2807SJeff Garzik 
3032c6fd2807SJeff Garzik 	/* Enable interrupts */
30336a59dcf8STejun Heo 	if (msi && pci_enable_msi(pdev))
3034c6fd2807SJeff Garzik 		pci_intx(pdev, 1);
3035c6fd2807SJeff Garzik 
3036c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
30374447d351STejun Heo 	mv_print_info(host);
3038c6fd2807SJeff Garzik 
30394447d351STejun Heo 	pci_set_master(pdev);
3040ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
30414447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3042c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3043c6fd2807SJeff Garzik }
30447bb3c529SSaeed Bishara #endif
3045c6fd2807SJeff Garzik 
3046f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
3047f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
3048f351b2d6SSaeed Bishara 
3049c6fd2807SJeff Garzik static int __init mv_init(void)
3050c6fd2807SJeff Garzik {
30517bb3c529SSaeed Bishara 	int rc = -ENODEV;
30527bb3c529SSaeed Bishara #ifdef CONFIG_PCI
30537bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
3054f351b2d6SSaeed Bishara 	if (rc < 0)
3055f351b2d6SSaeed Bishara 		return rc;
3056f351b2d6SSaeed Bishara #endif
3057f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
3058f351b2d6SSaeed Bishara 
3059f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
3060f351b2d6SSaeed Bishara 	if (rc < 0)
3061f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
30627bb3c529SSaeed Bishara #endif
30637bb3c529SSaeed Bishara 	return rc;
3064c6fd2807SJeff Garzik }
3065c6fd2807SJeff Garzik 
3066c6fd2807SJeff Garzik static void __exit mv_exit(void)
3067c6fd2807SJeff Garzik {
30687bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3069c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
30707bb3c529SSaeed Bishara #endif
3071f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
3072c6fd2807SJeff Garzik }
3073c6fd2807SJeff Garzik 
3074c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
3075c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3076c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
3077c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3078c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
307917c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
3080c6fd2807SJeff Garzik 
30817bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3082c6fd2807SJeff Garzik module_param(msi, int, 0444);
3083c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
30847bb3c529SSaeed Bishara #endif
3085c6fd2807SJeff Garzik 
3086c6fd2807SJeff Garzik module_init(mv_init);
3087c6fd2807SJeff Garzik module_exit(mv_exit);
3088