1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 6c6fd2807SJeff Garzik * 7c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 8c6fd2807SJeff Garzik * 9c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 10c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 11c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 14c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c6fd2807SJeff Garzik * GNU General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 19c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 20c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik */ 23c6fd2807SJeff Garzik 244a05e209SJeff Garzik /* 254a05e209SJeff Garzik sata_mv TODO list: 264a05e209SJeff Garzik 274a05e209SJeff Garzik 1) Needs a full errata audit for all chipsets. I implemented most 284a05e209SJeff Garzik of the errata workarounds found in the Marvell vendor driver, but 294a05e209SJeff Garzik I distinctly remember a couple workarounds (one related to PCI-X) 304a05e209SJeff Garzik are still needed. 314a05e209SJeff Garzik 324a05e209SJeff Garzik 4) Add NCQ support (easy to intermediate, once new-EH support appears) 334a05e209SJeff Garzik 344a05e209SJeff Garzik 5) Investigate problems with PCI Message Signalled Interrupts (MSI). 354a05e209SJeff Garzik 364a05e209SJeff Garzik 6) Add port multiplier support (intermediate) 374a05e209SJeff Garzik 384a05e209SJeff Garzik 8) Develop a low-power-consumption strategy, and implement it. 394a05e209SJeff Garzik 404a05e209SJeff Garzik 9) [Experiment, low priority] See if ATAPI can be supported using 414a05e209SJeff Garzik "unknown FIS" or "vendor-specific FIS" support, or something creative 424a05e209SJeff Garzik like that. 434a05e209SJeff Garzik 444a05e209SJeff Garzik 10) [Experiment, low priority] Investigate interrupt coalescing. 454a05e209SJeff Garzik Quite often, especially with PCI Message Signalled Interrupts (MSI), 464a05e209SJeff Garzik the overhead reduced by interrupt mitigation is quite often not 474a05e209SJeff Garzik worth the latency cost. 484a05e209SJeff Garzik 494a05e209SJeff Garzik 11) [Experiment, Marvell value added] Is it possible to use target 504a05e209SJeff Garzik mode to cross-connect two Linux boxes with Marvell cards? If so, 514a05e209SJeff Garzik creating LibATA target mode support would be very interesting. 524a05e209SJeff Garzik 534a05e209SJeff Garzik Target mode, for those without docs, is the ability to directly 544a05e209SJeff Garzik connect two SATA controllers. 554a05e209SJeff Garzik 564a05e209SJeff Garzik 13) Verify that 7042 is fully supported. I only have a 6042. 574a05e209SJeff Garzik 584a05e209SJeff Garzik */ 594a05e209SJeff Garzik 604a05e209SJeff Garzik 61c6fd2807SJeff Garzik #include <linux/kernel.h> 62c6fd2807SJeff Garzik #include <linux/module.h> 63c6fd2807SJeff Garzik #include <linux/pci.h> 64c6fd2807SJeff Garzik #include <linux/init.h> 65c6fd2807SJeff Garzik #include <linux/blkdev.h> 66c6fd2807SJeff Garzik #include <linux/delay.h> 67c6fd2807SJeff Garzik #include <linux/interrupt.h> 68c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 69c6fd2807SJeff Garzik #include <linux/device.h> 70c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 71c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 726c08772eSJeff Garzik #include <scsi/scsi_device.h> 73c6fd2807SJeff Garzik #include <linux/libata.h> 74c6fd2807SJeff Garzik 75c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 766c08772eSJeff Garzik #define DRV_VERSION "1.01" 77c6fd2807SJeff Garzik 78c6fd2807SJeff Garzik enum { 79c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 80c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 81c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 82c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 83c6fd2807SJeff Garzik 84c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 85c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 86c6fd2807SJeff Garzik 87c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 88c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 91c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 92c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 93c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 94c6fd2807SJeff Garzik 95c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 96c6fd2807SJeff Garzik MV_FLASH_CTL = 0x1046c, 97c6fd2807SJeff Garzik MV_GPIO_PORT_CTL = 0x104f0, 98c6fd2807SJeff Garzik MV_RESET_CFG = 0x180d8, 99c6fd2807SJeff Garzik 100c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 101c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 102c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 103c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 104c6fd2807SJeff Garzik 105c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 106c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 107c6fd2807SJeff Garzik 108c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 109c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 110c6fd2807SJeff Garzik * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB 111c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 112c6fd2807SJeff Garzik */ 113c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 114c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 115c6fd2807SJeff Garzik MV_MAX_SG_CT = 176, 116c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 117c6fd2807SJeff Garzik MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ), 118c6fd2807SJeff Garzik 119c6fd2807SJeff Garzik MV_PORTS_PER_HC = 4, 120c6fd2807SJeff Garzik /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ 121c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 122c6fd2807SJeff Garzik /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ 123c6fd2807SJeff Garzik MV_PORT_MASK = 3, 124c6fd2807SJeff Garzik 125c6fd2807SJeff Garzik /* Host Flags */ 126c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 127c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 128c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 129bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 130bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 131c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 132c6fd2807SJeff Garzik 133c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 134c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 135c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 136c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 137c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 138c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 139c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 140c6fd2807SJeff Garzik 141c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 142c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 143c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 146c6fd2807SJeff Garzik 147c6fd2807SJeff Garzik /* PCI interface registers */ 148c6fd2807SJeff Garzik 149c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 150c6fd2807SJeff Garzik 151c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 152c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 153c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 154c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 155c6fd2807SJeff Garzik 156c6fd2807SJeff Garzik MV_PCI_MODE = 0xd00, 157c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 158c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 159c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 160c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 161c6fd2807SJeff Garzik MV_PCI_XBAR_TMOUT = 0x1d04, 162c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 163c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 164c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 165c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 166c6fd2807SJeff Garzik 167c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 168c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 169c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 170c6fd2807SJeff Garzik 17102a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17202a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 173646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17402a121daSMark Lord 175c6fd2807SJeff Garzik HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 176c6fd2807SJeff Garzik HC_MAIN_IRQ_MASK_OFS = 0x1d64, 177c6fd2807SJeff Garzik PORT0_ERR = (1 << 0), /* shift by port # */ 178c6fd2807SJeff Garzik PORT0_DONE = (1 << 1), /* shift by port # */ 179c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 180c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 181c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 182c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 183c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 184fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 185fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 186c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 187c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 188c6fd2807SJeff Garzik SELF_INT = (1 << 23), 189c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 190c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 191fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 192c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 193c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 194c6fd2807SJeff Garzik HC_MAIN_RSVD), 195fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 196fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 197c6fd2807SJeff Garzik 198c6fd2807SJeff Garzik /* SATAHC registers */ 199c6fd2807SJeff Garzik HC_CFG_OFS = 0, 200c6fd2807SJeff Garzik 201c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 202c6fd2807SJeff Garzik CRPB_DMA_DONE = (1 << 0), /* shift by port # */ 203c6fd2807SJeff Garzik HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ 204c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 205c6fd2807SJeff Garzik 206c6fd2807SJeff Garzik /* Shadow block registers */ 207c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 208c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 209c6fd2807SJeff Garzik 210c6fd2807SJeff Garzik /* SATA registers */ 211c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 212c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2130c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 214c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 215c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 216c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 217c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 218c6fd2807SJeff Garzik MV5_LT_MODE = 0x30, 219c6fd2807SJeff Garzik MV5_PHY_CTL = 0x0C, 220c6fd2807SJeff Garzik SATA_INTERFACE_CTL = 0x050, 221c6fd2807SJeff Garzik 222c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 223c6fd2807SJeff Garzik 224c6fd2807SJeff Garzik /* Port registers */ 225c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2260c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2270c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 228c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 229c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 230c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 231c6fd2807SJeff Garzik 232c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 233c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2346c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2356c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2366c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2376c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2386c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2396c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 240c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 241c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2426c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 243c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2446c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2456c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2466c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2476c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 248646a4da5SMark Lord 2496c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 250646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 251646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 252646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 253646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 254646a4da5SMark Lord 2556c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 256646a4da5SMark Lord 2576c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 258646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 259646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 260646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 261646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 262646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 263646a4da5SMark Lord 2646c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 265646a4da5SMark Lord 2666c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 267c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 268c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 269646a4da5SMark Lord 270646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 271646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 272646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 273646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX, 274646a4da5SMark Lord 275bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 276bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 277bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 278bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 279bdd4dddeSJeff Garzik EDMA_ERR_SERR | 280bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 2816c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 282bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 283bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 284bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 285bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 286c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 287c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 288bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 289bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 290bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 291bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 292bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 293bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 294bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 295bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 2966c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 297bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 298bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 299bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 300c6fd2807SJeff Garzik 301c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 302c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 303c6fd2807SJeff Garzik 304c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 305c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 306c6fd2807SJeff Garzik 307c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 308c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 309c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 310c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 311c6fd2807SJeff Garzik 3120ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3130ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3140ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3150ea9e179SJeff Garzik ATA_RST = (1 << 2), /* reset trans/link/phy */ 316c6fd2807SJeff Garzik 317c6fd2807SJeff Garzik EDMA_IORDY_TMOUT = 0x34, 318c6fd2807SJeff Garzik EDMA_ARB_CFG = 0x38, 319c6fd2807SJeff Garzik 320c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 321c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 322c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 323c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 324c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 325c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 326c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3270ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3280ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3290ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 33002a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 331c6fd2807SJeff Garzik 332c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3330ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 334*72109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 3350ea9e179SJeff Garzik MV_PP_FLAG_HAD_A_RESET = (1 << 2), /* 1st hard reset complete? */ 336c6fd2807SJeff Garzik }; 337c6fd2807SJeff Garzik 338ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 339ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 340c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 341c6fd2807SJeff Garzik 342c6fd2807SJeff Garzik enum { 343baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 344baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 345baf14aa1SJeff Garzik */ 346baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 347c6fd2807SJeff Garzik 3480ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3490ea9e179SJeff Garzik * of EDMA request queue DMA address 3500ea9e179SJeff Garzik */ 351c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 352c6fd2807SJeff Garzik 3530ea9e179SJeff Garzik /* ditto, for response queue */ 354c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 355c6fd2807SJeff Garzik }; 356c6fd2807SJeff Garzik 357c6fd2807SJeff Garzik enum chip_type { 358c6fd2807SJeff Garzik chip_504x, 359c6fd2807SJeff Garzik chip_508x, 360c6fd2807SJeff Garzik chip_5080, 361c6fd2807SJeff Garzik chip_604x, 362c6fd2807SJeff Garzik chip_608x, 363c6fd2807SJeff Garzik chip_6042, 364c6fd2807SJeff Garzik chip_7042, 365c6fd2807SJeff Garzik }; 366c6fd2807SJeff Garzik 367c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 368c6fd2807SJeff Garzik struct mv_crqb { 369c6fd2807SJeff Garzik __le32 sg_addr; 370c6fd2807SJeff Garzik __le32 sg_addr_hi; 371c6fd2807SJeff Garzik __le16 ctrl_flags; 372c6fd2807SJeff Garzik __le16 ata_cmd[11]; 373c6fd2807SJeff Garzik }; 374c6fd2807SJeff Garzik 375c6fd2807SJeff Garzik struct mv_crqb_iie { 376c6fd2807SJeff Garzik __le32 addr; 377c6fd2807SJeff Garzik __le32 addr_hi; 378c6fd2807SJeff Garzik __le32 flags; 379c6fd2807SJeff Garzik __le32 len; 380c6fd2807SJeff Garzik __le32 ata_cmd[4]; 381c6fd2807SJeff Garzik }; 382c6fd2807SJeff Garzik 383c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 384c6fd2807SJeff Garzik struct mv_crpb { 385c6fd2807SJeff Garzik __le16 id; 386c6fd2807SJeff Garzik __le16 flags; 387c6fd2807SJeff Garzik __le32 tmstmp; 388c6fd2807SJeff Garzik }; 389c6fd2807SJeff Garzik 390c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 391c6fd2807SJeff Garzik struct mv_sg { 392c6fd2807SJeff Garzik __le32 addr; 393c6fd2807SJeff Garzik __le32 flags_size; 394c6fd2807SJeff Garzik __le32 addr_hi; 395c6fd2807SJeff Garzik __le32 reserved; 396c6fd2807SJeff Garzik }; 397c6fd2807SJeff Garzik 398c6fd2807SJeff Garzik struct mv_port_priv { 399c6fd2807SJeff Garzik struct mv_crqb *crqb; 400c6fd2807SJeff Garzik dma_addr_t crqb_dma; 401c6fd2807SJeff Garzik struct mv_crpb *crpb; 402c6fd2807SJeff Garzik dma_addr_t crpb_dma; 403c6fd2807SJeff Garzik struct mv_sg *sg_tbl; 404c6fd2807SJeff Garzik dma_addr_t sg_tbl_dma; 405bdd4dddeSJeff Garzik 406bdd4dddeSJeff Garzik unsigned int req_idx; 407bdd4dddeSJeff Garzik unsigned int resp_idx; 408bdd4dddeSJeff Garzik 409c6fd2807SJeff Garzik u32 pp_flags; 410c6fd2807SJeff Garzik }; 411c6fd2807SJeff Garzik 412c6fd2807SJeff Garzik struct mv_port_signal { 413c6fd2807SJeff Garzik u32 amps; 414c6fd2807SJeff Garzik u32 pre; 415c6fd2807SJeff Garzik }; 416c6fd2807SJeff Garzik 41702a121daSMark Lord struct mv_host_priv { 41802a121daSMark Lord u32 hp_flags; 41902a121daSMark Lord struct mv_port_signal signal[8]; 42002a121daSMark Lord const struct mv_hw_ops *ops; 42102a121daSMark Lord u32 irq_cause_ofs; 42202a121daSMark Lord u32 irq_mask_ofs; 42302a121daSMark Lord u32 unmask_all_irqs; 42402a121daSMark Lord }; 42502a121daSMark Lord 426c6fd2807SJeff Garzik struct mv_hw_ops { 427c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 428c6fd2807SJeff Garzik unsigned int port); 429c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 430c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 431c6fd2807SJeff Garzik void __iomem *mmio); 432c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 433c6fd2807SJeff Garzik unsigned int n_hc); 434c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 435c6fd2807SJeff Garzik void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio); 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap); 439da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 440da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 441da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 442da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 443c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 444c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 445c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 446c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 447c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 448bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap); 449bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc); 450bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 451bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 452c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 453c6fd2807SJeff Garzik 454c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 455c6fd2807SJeff Garzik unsigned int port); 456c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 457c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 458c6fd2807SJeff Garzik void __iomem *mmio); 459c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 460c6fd2807SJeff Garzik unsigned int n_hc); 461c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 462c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio); 463c6fd2807SJeff Garzik 464c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 465c6fd2807SJeff Garzik unsigned int port); 466c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 467c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 468c6fd2807SJeff Garzik void __iomem *mmio); 469c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 470c6fd2807SJeff Garzik unsigned int n_hc); 471c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 472c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio); 473c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 474c6fd2807SJeff Garzik unsigned int port_no); 475*72109168SMark Lord static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv, 476*72109168SMark Lord void __iomem *port_mmio, int want_ncq); 477*72109168SMark Lord static int __mv_stop_dma(struct ata_port *ap); 478c6fd2807SJeff Garzik 479c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 480c6fd2807SJeff Garzik .module = THIS_MODULE, 481c6fd2807SJeff Garzik .name = DRV_NAME, 482c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 483c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 484c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 485c5d3e45aSJeff Garzik .this_id = ATA_SHT_THIS_ID, 486baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 487c5d3e45aSJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 488c5d3e45aSJeff Garzik .emulated = ATA_SHT_EMULATED, 489c5d3e45aSJeff Garzik .use_clustering = 1, 490c5d3e45aSJeff Garzik .proc_name = DRV_NAME, 491c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 4923be6cbd7SJeff Garzik .slave_configure = ata_scsi_slave_config, 493c5d3e45aSJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 494c5d3e45aSJeff Garzik .bios_param = ata_std_bios_param, 495c5d3e45aSJeff Garzik }; 496c5d3e45aSJeff Garzik 497c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 498c5d3e45aSJeff Garzik .module = THIS_MODULE, 499c5d3e45aSJeff Garzik .name = DRV_NAME, 500c5d3e45aSJeff Garzik .ioctl = ata_scsi_ioctl, 501c5d3e45aSJeff Garzik .queuecommand = ata_scsi_queuecmd, 502c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 503c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 504baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 505c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 506c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 507d88184fbSJeff Garzik .use_clustering = 1, 508c6fd2807SJeff Garzik .proc_name = DRV_NAME, 509c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 5103be6cbd7SJeff Garzik .slave_configure = ata_scsi_slave_config, 511c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 512c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 513c6fd2807SJeff Garzik }; 514c6fd2807SJeff Garzik 515c6fd2807SJeff Garzik static const struct ata_port_operations mv5_ops = { 516c6fd2807SJeff Garzik .tf_load = ata_tf_load, 517c6fd2807SJeff Garzik .tf_read = ata_tf_read, 518c6fd2807SJeff Garzik .check_status = ata_check_status, 519c6fd2807SJeff Garzik .exec_command = ata_exec_command, 520c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 521c6fd2807SJeff Garzik 522cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 523c6fd2807SJeff Garzik 524c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 525c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5260d5ff566STejun Heo .data_xfer = ata_data_xfer, 527c6fd2807SJeff Garzik 528c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 529246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 530c6fd2807SJeff Garzik 531bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 532bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 533bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 534bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 535bdd4dddeSJeff Garzik 536c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 537c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 538c6fd2807SJeff Garzik 539c6fd2807SJeff Garzik .port_start = mv_port_start, 540c6fd2807SJeff Garzik .port_stop = mv_port_stop, 541c6fd2807SJeff Garzik }; 542c6fd2807SJeff Garzik 543c6fd2807SJeff Garzik static const struct ata_port_operations mv6_ops = { 544c6fd2807SJeff Garzik .tf_load = ata_tf_load, 545c6fd2807SJeff Garzik .tf_read = ata_tf_read, 546c6fd2807SJeff Garzik .check_status = ata_check_status, 547c6fd2807SJeff Garzik .exec_command = ata_exec_command, 548c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 549c6fd2807SJeff Garzik 550cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 551c6fd2807SJeff Garzik 552c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 553c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5540d5ff566STejun Heo .data_xfer = ata_data_xfer, 555c6fd2807SJeff Garzik 556c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 557246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 558c6fd2807SJeff Garzik 559bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 560bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 561bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 562bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 563bdd4dddeSJeff Garzik 564c6fd2807SJeff Garzik .scr_read = mv_scr_read, 565c6fd2807SJeff Garzik .scr_write = mv_scr_write, 566c6fd2807SJeff Garzik 567c6fd2807SJeff Garzik .port_start = mv_port_start, 568c6fd2807SJeff Garzik .port_stop = mv_port_stop, 569c6fd2807SJeff Garzik }; 570c6fd2807SJeff Garzik 571c6fd2807SJeff Garzik static const struct ata_port_operations mv_iie_ops = { 572c6fd2807SJeff Garzik .tf_load = ata_tf_load, 573c6fd2807SJeff Garzik .tf_read = ata_tf_read, 574c6fd2807SJeff Garzik .check_status = ata_check_status, 575c6fd2807SJeff Garzik .exec_command = ata_exec_command, 576c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 577c6fd2807SJeff Garzik 578cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 579c6fd2807SJeff Garzik 580c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 581c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5820d5ff566STejun Heo .data_xfer = ata_data_xfer, 583c6fd2807SJeff Garzik 584c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 585246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 586c6fd2807SJeff Garzik 587bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 588bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 589bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 590bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 591bdd4dddeSJeff Garzik 592c6fd2807SJeff Garzik .scr_read = mv_scr_read, 593c6fd2807SJeff Garzik .scr_write = mv_scr_write, 594c6fd2807SJeff Garzik 595c6fd2807SJeff Garzik .port_start = mv_port_start, 596c6fd2807SJeff Garzik .port_stop = mv_port_stop, 597c6fd2807SJeff Garzik }; 598c6fd2807SJeff Garzik 599c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 600c6fd2807SJeff Garzik { /* chip_504x */ 601cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 602c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 603bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 604c6fd2807SJeff Garzik .port_ops = &mv5_ops, 605c6fd2807SJeff Garzik }, 606c6fd2807SJeff Garzik { /* chip_508x */ 607c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 608c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 609bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 610c6fd2807SJeff Garzik .port_ops = &mv5_ops, 611c6fd2807SJeff Garzik }, 612c6fd2807SJeff Garzik { /* chip_5080 */ 613c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 614c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 615bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 616c6fd2807SJeff Garzik .port_ops = &mv5_ops, 617c6fd2807SJeff Garzik }, 618c6fd2807SJeff Garzik { /* chip_604x */ 619c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 620c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 621bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 622c6fd2807SJeff Garzik .port_ops = &mv6_ops, 623c6fd2807SJeff Garzik }, 624c6fd2807SJeff Garzik { /* chip_608x */ 625c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 626c5d3e45aSJeff Garzik MV_FLAG_DUAL_HC, 627c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 628bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 629c6fd2807SJeff Garzik .port_ops = &mv6_ops, 630c6fd2807SJeff Garzik }, 631c6fd2807SJeff Garzik { /* chip_6042 */ 632c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 633c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 634bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 635c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 636c6fd2807SJeff Garzik }, 637c6fd2807SJeff Garzik { /* chip_7042 */ 638c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS, 639c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 640bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 641c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 642c6fd2807SJeff Garzik }, 643c6fd2807SJeff Garzik }; 644c6fd2807SJeff Garzik 645c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6462d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6472d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6482d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6492d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 650cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 651cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 652cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 653c6fd2807SJeff Garzik 6542d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6552d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6562d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6572d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6582d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 659c6fd2807SJeff Garzik 6602d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6612d2744fcSJeff Garzik 662d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 663d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 664d9f9c6bcSFlorian Attenberger 66502a121daSMark Lord /* Marvell 7042 support */ 6666a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6676a3d586dSMorrison, Tom 66802a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 66902a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 67002a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 67102a121daSMark Lord 672c6fd2807SJeff Garzik { } /* terminate list */ 673c6fd2807SJeff Garzik }; 674c6fd2807SJeff Garzik 675c6fd2807SJeff Garzik static struct pci_driver mv_pci_driver = { 676c6fd2807SJeff Garzik .name = DRV_NAME, 677c6fd2807SJeff Garzik .id_table = mv_pci_tbl, 678c6fd2807SJeff Garzik .probe = mv_init_one, 679c6fd2807SJeff Garzik .remove = ata_pci_remove_one, 680c6fd2807SJeff Garzik }; 681c6fd2807SJeff Garzik 682c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 683c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 684c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 685c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 686c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 687c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 688c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 689c6fd2807SJeff Garzik }; 690c6fd2807SJeff Garzik 691c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 692c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 693c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 694c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 695c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 696c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 697c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 698c6fd2807SJeff Garzik }; 699c6fd2807SJeff Garzik 700c6fd2807SJeff Garzik /* 701c6fd2807SJeff Garzik * module options 702c6fd2807SJeff Garzik */ 703c6fd2807SJeff Garzik static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 704c6fd2807SJeff Garzik 705c6fd2807SJeff Garzik 706d88184fbSJeff Garzik /* move to PCI layer or libata core? */ 707d88184fbSJeff Garzik static int pci_go_64(struct pci_dev *pdev) 708d88184fbSJeff Garzik { 709d88184fbSJeff Garzik int rc; 710d88184fbSJeff Garzik 711d88184fbSJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 712d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 713d88184fbSJeff Garzik if (rc) { 714d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 715d88184fbSJeff Garzik if (rc) { 716d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 717d88184fbSJeff Garzik "64-bit DMA enable failed\n"); 718d88184fbSJeff Garzik return rc; 719d88184fbSJeff Garzik } 720d88184fbSJeff Garzik } 721d88184fbSJeff Garzik } else { 722d88184fbSJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 723d88184fbSJeff Garzik if (rc) { 724d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 725d88184fbSJeff Garzik "32-bit DMA enable failed\n"); 726d88184fbSJeff Garzik return rc; 727d88184fbSJeff Garzik } 728d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 729d88184fbSJeff Garzik if (rc) { 730d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 731d88184fbSJeff Garzik "32-bit consistent DMA enable failed\n"); 732d88184fbSJeff Garzik return rc; 733d88184fbSJeff Garzik } 734d88184fbSJeff Garzik } 735d88184fbSJeff Garzik 736d88184fbSJeff Garzik return rc; 737d88184fbSJeff Garzik } 738d88184fbSJeff Garzik 739c6fd2807SJeff Garzik /* 740c6fd2807SJeff Garzik * Functions 741c6fd2807SJeff Garzik */ 742c6fd2807SJeff Garzik 743c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 744c6fd2807SJeff Garzik { 745c6fd2807SJeff Garzik writel(data, addr); 746c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 747c6fd2807SJeff Garzik } 748c6fd2807SJeff Garzik 749c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 750c6fd2807SJeff Garzik { 751c6fd2807SJeff Garzik return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 752c6fd2807SJeff Garzik } 753c6fd2807SJeff Garzik 754c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 755c6fd2807SJeff Garzik { 756c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 757c6fd2807SJeff Garzik } 758c6fd2807SJeff Garzik 759c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 760c6fd2807SJeff Garzik { 761c6fd2807SJeff Garzik return port & MV_PORT_MASK; 762c6fd2807SJeff Garzik } 763c6fd2807SJeff Garzik 764c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 765c6fd2807SJeff Garzik unsigned int port) 766c6fd2807SJeff Garzik { 767c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 768c6fd2807SJeff Garzik } 769c6fd2807SJeff Garzik 770c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 771c6fd2807SJeff Garzik { 772c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 773c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 774c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 775c6fd2807SJeff Garzik } 776c6fd2807SJeff Garzik 777c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 778c6fd2807SJeff Garzik { 7790d5ff566STejun Heo return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no); 780c6fd2807SJeff Garzik } 781c6fd2807SJeff Garzik 782cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 783c6fd2807SJeff Garzik { 784cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 785c6fd2807SJeff Garzik } 786c6fd2807SJeff Garzik 787c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap) 788c6fd2807SJeff Garzik { 789c6fd2807SJeff Garzik } 790c6fd2807SJeff Garzik 791c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 792c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 793c5d3e45aSJeff Garzik struct mv_port_priv *pp) 794c5d3e45aSJeff Garzik { 795bdd4dddeSJeff Garzik u32 index; 796bdd4dddeSJeff Garzik 797c5d3e45aSJeff Garzik /* 798c5d3e45aSJeff Garzik * initialize request queue 799c5d3e45aSJeff Garzik */ 800bdd4dddeSJeff Garzik index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 801bdd4dddeSJeff Garzik 802c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 803c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 804bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 805c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 806c5d3e45aSJeff Garzik 807c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 808bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 809c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 810c5d3e45aSJeff Garzik else 811bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 812c5d3e45aSJeff Garzik 813c5d3e45aSJeff Garzik /* 814c5d3e45aSJeff Garzik * initialize response queue 815c5d3e45aSJeff Garzik */ 816bdd4dddeSJeff Garzik index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; 817bdd4dddeSJeff Garzik 818c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 819c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 820c5d3e45aSJeff Garzik 821c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 822bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 823c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 824c5d3e45aSJeff Garzik else 825bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 826c5d3e45aSJeff Garzik 827bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 828c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 829c5d3e45aSJeff Garzik } 830c5d3e45aSJeff Garzik 831c6fd2807SJeff Garzik /** 832c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 833c6fd2807SJeff Garzik * @base: port base address 834c6fd2807SJeff Garzik * @pp: port private data 835c6fd2807SJeff Garzik * 836c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 837c6fd2807SJeff Garzik * WARN_ON. 838c6fd2807SJeff Garzik * 839c6fd2807SJeff Garzik * LOCKING: 840c6fd2807SJeff Garzik * Inherited from caller. 841c6fd2807SJeff Garzik */ 8420c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 843*72109168SMark Lord struct mv_port_priv *pp, u8 protocol) 844c6fd2807SJeff Garzik { 845*72109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 846*72109168SMark Lord 847*72109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 848*72109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 849*72109168SMark Lord if (want_ncq != using_ncq) 850*72109168SMark Lord __mv_stop_dma(ap); 851*72109168SMark Lord } 852c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8530c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 8540c58912eSMark Lord int hard_port = mv_hardport_from_port(ap->port_no); 8550c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 8560c58912eSMark Lord ap->host->iomap[MV_PRIMARY_BAR], hard_port); 8570c58912eSMark Lord u32 hc_irq_cause, ipending; 8580c58912eSMark Lord 859bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 860f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 861bdd4dddeSJeff Garzik 8620c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8630c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 8640c58912eSMark Lord ipending = (DEV_IRQ << hard_port) | 8650c58912eSMark Lord (CRPB_DMA_DONE << hard_port); 8660c58912eSMark Lord if (hc_irq_cause & ipending) { 8670c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8680c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8690c58912eSMark Lord } 8700c58912eSMark Lord 871*72109168SMark Lord mv_edma_cfg(pp, hpriv, port_mmio, want_ncq); 8720c58912eSMark Lord 8730c58912eSMark Lord /* clear FIS IRQ Cause */ 8740c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8750c58912eSMark Lord 876f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 877bdd4dddeSJeff Garzik 878f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 879c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 880c6fd2807SJeff Garzik } 881f630d562SMark Lord WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS))); 882c6fd2807SJeff Garzik } 883c6fd2807SJeff Garzik 884c6fd2807SJeff Garzik /** 8850ea9e179SJeff Garzik * __mv_stop_dma - Disable eDMA engine 886c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 887c6fd2807SJeff Garzik * 888c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 889c6fd2807SJeff Garzik * WARN_ON. 890c6fd2807SJeff Garzik * 891c6fd2807SJeff Garzik * LOCKING: 892c6fd2807SJeff Garzik * Inherited from caller. 893c6fd2807SJeff Garzik */ 8940ea9e179SJeff Garzik static int __mv_stop_dma(struct ata_port *ap) 895c6fd2807SJeff Garzik { 896c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 897c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 898c6fd2807SJeff Garzik u32 reg; 899c5d3e45aSJeff Garzik int i, err = 0; 900c6fd2807SJeff Garzik 9014537deb5SJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 902c6fd2807SJeff Garzik /* Disable EDMA if active. The disable bit auto clears. 903c6fd2807SJeff Garzik */ 904c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 905c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 906c6fd2807SJeff Garzik } else { 907c6fd2807SJeff Garzik WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)); 908c6fd2807SJeff Garzik } 909c6fd2807SJeff Garzik 910c6fd2807SJeff Garzik /* now properly wait for the eDMA to stop */ 911c6fd2807SJeff Garzik for (i = 1000; i > 0; i--) { 912c6fd2807SJeff Garzik reg = readl(port_mmio + EDMA_CMD_OFS); 9134537deb5SJeff Garzik if (!(reg & EDMA_EN)) 914c6fd2807SJeff Garzik break; 9154537deb5SJeff Garzik 916c6fd2807SJeff Garzik udelay(100); 917c6fd2807SJeff Garzik } 918c6fd2807SJeff Garzik 919c5d3e45aSJeff Garzik if (reg & EDMA_EN) { 920c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 921c5d3e45aSJeff Garzik err = -EIO; 922c6fd2807SJeff Garzik } 923c5d3e45aSJeff Garzik 924c5d3e45aSJeff Garzik return err; 925c6fd2807SJeff Garzik } 926c6fd2807SJeff Garzik 9270ea9e179SJeff Garzik static int mv_stop_dma(struct ata_port *ap) 9280ea9e179SJeff Garzik { 9290ea9e179SJeff Garzik unsigned long flags; 9300ea9e179SJeff Garzik int rc; 9310ea9e179SJeff Garzik 9320ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 9330ea9e179SJeff Garzik rc = __mv_stop_dma(ap); 9340ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 9350ea9e179SJeff Garzik 9360ea9e179SJeff Garzik return rc; 9370ea9e179SJeff Garzik } 9380ea9e179SJeff Garzik 939c6fd2807SJeff Garzik #ifdef ATA_DEBUG 940c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 941c6fd2807SJeff Garzik { 942c6fd2807SJeff Garzik int b, w; 943c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 944c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 945c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 946c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 947c6fd2807SJeff Garzik b += sizeof(u32); 948c6fd2807SJeff Garzik } 949c6fd2807SJeff Garzik printk("\n"); 950c6fd2807SJeff Garzik } 951c6fd2807SJeff Garzik } 952c6fd2807SJeff Garzik #endif 953c6fd2807SJeff Garzik 954c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 955c6fd2807SJeff Garzik { 956c6fd2807SJeff Garzik #ifdef ATA_DEBUG 957c6fd2807SJeff Garzik int b, w; 958c6fd2807SJeff Garzik u32 dw; 959c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 960c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 961c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 962c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 963c6fd2807SJeff Garzik printk("%08x ", dw); 964c6fd2807SJeff Garzik b += sizeof(u32); 965c6fd2807SJeff Garzik } 966c6fd2807SJeff Garzik printk("\n"); 967c6fd2807SJeff Garzik } 968c6fd2807SJeff Garzik #endif 969c6fd2807SJeff Garzik } 970c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 971c6fd2807SJeff Garzik struct pci_dev *pdev) 972c6fd2807SJeff Garzik { 973c6fd2807SJeff Garzik #ifdef ATA_DEBUG 974c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 975c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 976c6fd2807SJeff Garzik void __iomem *port_base; 977c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 978c6fd2807SJeff Garzik 979c6fd2807SJeff Garzik if (0 > port) { 980c6fd2807SJeff Garzik start_hc = start_port = 0; 981c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 982c6fd2807SJeff Garzik num_hcs = 2; 983c6fd2807SJeff Garzik } else { 984c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 985c6fd2807SJeff Garzik start_port = port; 986c6fd2807SJeff Garzik num_ports = num_hcs = 1; 987c6fd2807SJeff Garzik } 988c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 989c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 990c6fd2807SJeff Garzik 991c6fd2807SJeff Garzik if (NULL != pdev) { 992c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 993c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 994c6fd2807SJeff Garzik } 995c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 996c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 997c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 998c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 999c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1000c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1001c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1002c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1003c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1004c6fd2807SJeff Garzik } 1005c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1006c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1007c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1008c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1009c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1010c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1011c6fd2807SJeff Garzik } 1012c6fd2807SJeff Garzik #endif 1013c6fd2807SJeff Garzik } 1014c6fd2807SJeff Garzik 1015c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1016c6fd2807SJeff Garzik { 1017c6fd2807SJeff Garzik unsigned int ofs; 1018c6fd2807SJeff Garzik 1019c6fd2807SJeff Garzik switch (sc_reg_in) { 1020c6fd2807SJeff Garzik case SCR_STATUS: 1021c6fd2807SJeff Garzik case SCR_CONTROL: 1022c6fd2807SJeff Garzik case SCR_ERROR: 1023c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1024c6fd2807SJeff Garzik break; 1025c6fd2807SJeff Garzik case SCR_ACTIVE: 1026c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1027c6fd2807SJeff Garzik break; 1028c6fd2807SJeff Garzik default: 1029c6fd2807SJeff Garzik ofs = 0xffffffffU; 1030c6fd2807SJeff Garzik break; 1031c6fd2807SJeff Garzik } 1032c6fd2807SJeff Garzik return ofs; 1033c6fd2807SJeff Garzik } 1034c6fd2807SJeff Garzik 1035da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1036c6fd2807SJeff Garzik { 1037c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1038c6fd2807SJeff Garzik 1039da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1040da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1041da3dbb17STejun Heo return 0; 1042da3dbb17STejun Heo } else 1043da3dbb17STejun Heo return -EINVAL; 1044c6fd2807SJeff Garzik } 1045c6fd2807SJeff Garzik 1046da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1047c6fd2807SJeff Garzik { 1048c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1049c6fd2807SJeff Garzik 1050da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1051c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1052da3dbb17STejun Heo return 0; 1053da3dbb17STejun Heo } else 1054da3dbb17STejun Heo return -EINVAL; 1055c6fd2807SJeff Garzik } 1056c6fd2807SJeff Garzik 1057*72109168SMark Lord static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv, 1058*72109168SMark Lord void __iomem *port_mmio, int want_ncq) 1059c6fd2807SJeff Garzik { 10600c58912eSMark Lord u32 cfg; 1061c6fd2807SJeff Garzik 1062c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 10630c58912eSMark Lord cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1064c6fd2807SJeff Garzik 10650c58912eSMark Lord if (IS_GEN_I(hpriv)) 1066c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1067c6fd2807SJeff Garzik 10680c58912eSMark Lord else if (IS_GEN_II(hpriv)) 1069c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1070c6fd2807SJeff Garzik 1071c6fd2807SJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1072e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1073e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1074c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1075e728eabeSJeff Garzik cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ 1076c6fd2807SJeff Garzik } 1077c6fd2807SJeff Garzik 1078*72109168SMark Lord if (want_ncq) { 1079*72109168SMark Lord cfg |= EDMA_CFG_NCQ; 1080*72109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 1081*72109168SMark Lord } else 1082*72109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 1083*72109168SMark Lord 1084c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1085c6fd2807SJeff Garzik } 1086c6fd2807SJeff Garzik 1087c6fd2807SJeff Garzik /** 1088c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1089c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1090c6fd2807SJeff Garzik * 1091c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1092c6fd2807SJeff Garzik * zero indices. 1093c6fd2807SJeff Garzik * 1094c6fd2807SJeff Garzik * LOCKING: 1095c6fd2807SJeff Garzik * Inherited from caller. 1096c6fd2807SJeff Garzik */ 1097c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1098c6fd2807SJeff Garzik { 1099cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1100cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1101c6fd2807SJeff Garzik struct mv_port_priv *pp; 1102c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1103c6fd2807SJeff Garzik void *mem; 1104c6fd2807SJeff Garzik dma_addr_t mem_dma; 11050ea9e179SJeff Garzik unsigned long flags; 110624dc5f33STejun Heo int rc; 1107c6fd2807SJeff Garzik 110824dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1109c6fd2807SJeff Garzik if (!pp) 111024dc5f33STejun Heo return -ENOMEM; 1111c6fd2807SJeff Garzik 111224dc5f33STejun Heo mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma, 1113c6fd2807SJeff Garzik GFP_KERNEL); 1114c6fd2807SJeff Garzik if (!mem) 111524dc5f33STejun Heo return -ENOMEM; 1116c6fd2807SJeff Garzik memset(mem, 0, MV_PORT_PRIV_DMA_SZ); 1117c6fd2807SJeff Garzik 1118c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 1119c6fd2807SJeff Garzik if (rc) 112024dc5f33STejun Heo return rc; 1121c6fd2807SJeff Garzik 1122c6fd2807SJeff Garzik /* First item in chunk of DMA memory: 1123c6fd2807SJeff Garzik * 32-slot command request table (CRQB), 32 bytes each in size 1124c6fd2807SJeff Garzik */ 1125c6fd2807SJeff Garzik pp->crqb = mem; 1126c6fd2807SJeff Garzik pp->crqb_dma = mem_dma; 1127c6fd2807SJeff Garzik mem += MV_CRQB_Q_SZ; 1128c6fd2807SJeff Garzik mem_dma += MV_CRQB_Q_SZ; 1129c6fd2807SJeff Garzik 1130c6fd2807SJeff Garzik /* Second item: 1131c6fd2807SJeff Garzik * 32-slot command response table (CRPB), 8 bytes each in size 1132c6fd2807SJeff Garzik */ 1133c6fd2807SJeff Garzik pp->crpb = mem; 1134c6fd2807SJeff Garzik pp->crpb_dma = mem_dma; 1135c6fd2807SJeff Garzik mem += MV_CRPB_Q_SZ; 1136c6fd2807SJeff Garzik mem_dma += MV_CRPB_Q_SZ; 1137c6fd2807SJeff Garzik 1138c6fd2807SJeff Garzik /* Third item: 1139c6fd2807SJeff Garzik * Table of scatter-gather descriptors (ePRD), 16 bytes each 1140c6fd2807SJeff Garzik */ 1141c6fd2807SJeff Garzik pp->sg_tbl = mem; 1142c6fd2807SJeff Garzik pp->sg_tbl_dma = mem_dma; 1143c6fd2807SJeff Garzik 11440ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 11450ea9e179SJeff Garzik 1146*72109168SMark Lord mv_edma_cfg(pp, hpriv, port_mmio, 0); 1147c6fd2807SJeff Garzik 1148c5d3e45aSJeff Garzik mv_set_edma_ptrs(port_mmio, hpriv, pp); 1149c6fd2807SJeff Garzik 11500ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 11510ea9e179SJeff Garzik 1152c6fd2807SJeff Garzik /* Don't turn on EDMA here...do it before DMA commands only. Else 1153c6fd2807SJeff Garzik * we'll be unable to send non-data, PIO, etc due to restricted access 1154c6fd2807SJeff Garzik * to shadow regs. 1155c6fd2807SJeff Garzik */ 1156c6fd2807SJeff Garzik ap->private_data = pp; 1157c6fd2807SJeff Garzik return 0; 1158c6fd2807SJeff Garzik } 1159c6fd2807SJeff Garzik 1160c6fd2807SJeff Garzik /** 1161c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1162c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1163c6fd2807SJeff Garzik * 1164c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1165c6fd2807SJeff Garzik * 1166c6fd2807SJeff Garzik * LOCKING: 1167cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1168c6fd2807SJeff Garzik */ 1169c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1170c6fd2807SJeff Garzik { 1171c6fd2807SJeff Garzik mv_stop_dma(ap); 1172c6fd2807SJeff Garzik } 1173c6fd2807SJeff Garzik 1174c6fd2807SJeff Garzik /** 1175c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1176c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1177c6fd2807SJeff Garzik * 1178c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1179c6fd2807SJeff Garzik * 1180c6fd2807SJeff Garzik * LOCKING: 1181c6fd2807SJeff Garzik * Inherited from caller. 1182c6fd2807SJeff Garzik */ 11836c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1184c6fd2807SJeff Garzik { 1185c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1186c6fd2807SJeff Garzik struct scatterlist *sg; 11873be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1188ff2aeb1eSTejun Heo unsigned int si; 1189c6fd2807SJeff Garzik 1190d88184fbSJeff Garzik mv_sg = pp->sg_tbl; 1191ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1192d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1193d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1194c6fd2807SJeff Garzik 11954007b493SOlof Johansson while (sg_len) { 11964007b493SOlof Johansson u32 offset = addr & 0xffff; 11974007b493SOlof Johansson u32 len = sg_len; 11984007b493SOlof Johansson 11994007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 12004007b493SOlof Johansson len = 0x10000 - offset; 12014007b493SOlof Johansson 1202d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1203d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 12046c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1205c6fd2807SJeff Garzik 12064007b493SOlof Johansson sg_len -= len; 12074007b493SOlof Johansson addr += len; 12084007b493SOlof Johansson 12093be6cbd7SJeff Garzik last_sg = mv_sg; 1210d88184fbSJeff Garzik mv_sg++; 1211c6fd2807SJeff Garzik } 12124007b493SOlof Johansson } 12133be6cbd7SJeff Garzik 12143be6cbd7SJeff Garzik if (likely(last_sg)) 12153be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1216c6fd2807SJeff Garzik } 1217c6fd2807SJeff Garzik 12185796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1219c6fd2807SJeff Garzik { 1220c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1221c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1222c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1223c6fd2807SJeff Garzik } 1224c6fd2807SJeff Garzik 1225c6fd2807SJeff Garzik /** 1226c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1227c6fd2807SJeff Garzik * @qc: queued command to prepare 1228c6fd2807SJeff Garzik * 1229c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1230c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1231c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1232c6fd2807SJeff Garzik * the SG load routine. 1233c6fd2807SJeff Garzik * 1234c6fd2807SJeff Garzik * LOCKING: 1235c6fd2807SJeff Garzik * Inherited from caller. 1236c6fd2807SJeff Garzik */ 1237c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1238c6fd2807SJeff Garzik { 1239c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1240c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1241c6fd2807SJeff Garzik __le16 *cw; 1242c6fd2807SJeff Garzik struct ata_taskfile *tf; 1243c6fd2807SJeff Garzik u16 flags = 0; 1244c6fd2807SJeff Garzik unsigned in_index; 1245c6fd2807SJeff Garzik 1246c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1247c6fd2807SJeff Garzik return; 1248c6fd2807SJeff Garzik 1249c6fd2807SJeff Garzik /* Fill in command request block 1250c6fd2807SJeff Garzik */ 1251c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1252c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1253c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1254c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 12554537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* 50xx appears to ignore this*/ 1256c6fd2807SJeff Garzik 1257bdd4dddeSJeff Garzik /* get current queue index from software */ 1258bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1259c6fd2807SJeff Garzik 1260c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1261c6fd2807SJeff Garzik cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1262c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1263c6fd2807SJeff Garzik cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1264c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1265c6fd2807SJeff Garzik 1266c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1267c6fd2807SJeff Garzik tf = &qc->tf; 1268c6fd2807SJeff Garzik 1269c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1270c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1271c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1272c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1273c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1274c6fd2807SJeff Garzik */ 1275c6fd2807SJeff Garzik switch (tf->command) { 1276c6fd2807SJeff Garzik case ATA_CMD_READ: 1277c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1278c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1279c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1280c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1281c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1282c6fd2807SJeff Garzik break; 1283c6fd2807SJeff Garzik #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */ 1284c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1285c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1286c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1287c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1288c6fd2807SJeff Garzik break; 1289c6fd2807SJeff Garzik #endif /* FIXME: remove this line when NCQ added */ 1290c6fd2807SJeff Garzik default: 1291c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1292c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1293c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1294c6fd2807SJeff Garzik * driver needs work. 1295c6fd2807SJeff Garzik * 1296c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1297c6fd2807SJeff Garzik * return error here. 1298c6fd2807SJeff Garzik */ 1299c6fd2807SJeff Garzik BUG_ON(tf->command); 1300c6fd2807SJeff Garzik break; 1301c6fd2807SJeff Garzik } 1302c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1303c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1304c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1305c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1306c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1307c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1308c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1309c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1310c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1311c6fd2807SJeff Garzik 1312c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1313c6fd2807SJeff Garzik return; 1314c6fd2807SJeff Garzik mv_fill_sg(qc); 1315c6fd2807SJeff Garzik } 1316c6fd2807SJeff Garzik 1317c6fd2807SJeff Garzik /** 1318c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1319c6fd2807SJeff Garzik * @qc: queued command to prepare 1320c6fd2807SJeff Garzik * 1321c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1322c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1323c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1324c6fd2807SJeff Garzik * the SG load routine. 1325c6fd2807SJeff Garzik * 1326c6fd2807SJeff Garzik * LOCKING: 1327c6fd2807SJeff Garzik * Inherited from caller. 1328c6fd2807SJeff Garzik */ 1329c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1330c6fd2807SJeff Garzik { 1331c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1332c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1333c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1334c6fd2807SJeff Garzik struct ata_taskfile *tf; 1335c6fd2807SJeff Garzik unsigned in_index; 1336c6fd2807SJeff Garzik u32 flags = 0; 1337c6fd2807SJeff Garzik 1338c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) 1339c6fd2807SJeff Garzik return; 1340c6fd2807SJeff Garzik 1341c6fd2807SJeff Garzik /* Fill in Gen IIE command request block 1342c6fd2807SJeff Garzik */ 1343c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1344c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1345c6fd2807SJeff Garzik 1346c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1347c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 13484537deb5SJeff Garzik flags |= qc->tag << CRQB_IOID_SHIFT; /* "I/O Id" is -really- 13494537deb5SJeff Garzik what we use as our tag */ 1350c6fd2807SJeff Garzik 1351bdd4dddeSJeff Garzik /* get current queue index from software */ 1352bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1353c6fd2807SJeff Garzik 1354c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1355c6fd2807SJeff Garzik crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff); 1356c6fd2807SJeff Garzik crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16); 1357c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1358c6fd2807SJeff Garzik 1359c6fd2807SJeff Garzik tf = &qc->tf; 1360c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1361c6fd2807SJeff Garzik (tf->command << 16) | 1362c6fd2807SJeff Garzik (tf->feature << 24) 1363c6fd2807SJeff Garzik ); 1364c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1365c6fd2807SJeff Garzik (tf->lbal << 0) | 1366c6fd2807SJeff Garzik (tf->lbam << 8) | 1367c6fd2807SJeff Garzik (tf->lbah << 16) | 1368c6fd2807SJeff Garzik (tf->device << 24) 1369c6fd2807SJeff Garzik ); 1370c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1371c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1372c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1373c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1374c6fd2807SJeff Garzik (tf->hob_feature << 24) 1375c6fd2807SJeff Garzik ); 1376c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1377c6fd2807SJeff Garzik (tf->nsect << 0) | 1378c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1379c6fd2807SJeff Garzik ); 1380c6fd2807SJeff Garzik 1381c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1382c6fd2807SJeff Garzik return; 1383c6fd2807SJeff Garzik mv_fill_sg(qc); 1384c6fd2807SJeff Garzik } 1385c6fd2807SJeff Garzik 1386c6fd2807SJeff Garzik /** 1387c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1388c6fd2807SJeff Garzik * @qc: queued command to start 1389c6fd2807SJeff Garzik * 1390c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1391c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1392c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1393c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1394c6fd2807SJeff Garzik * 1395c6fd2807SJeff Garzik * LOCKING: 1396c6fd2807SJeff Garzik * Inherited from caller. 1397c6fd2807SJeff Garzik */ 1398c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1399c6fd2807SJeff Garzik { 1400c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1401c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1402c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1403bdd4dddeSJeff Garzik u32 in_index; 1404c6fd2807SJeff Garzik 1405c5d3e45aSJeff Garzik if (qc->tf.protocol != ATA_PROT_DMA) { 1406c6fd2807SJeff Garzik /* We're about to send a non-EDMA capable command to the 1407c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1408c6fd2807SJeff Garzik * shadow block, etc registers. 1409c6fd2807SJeff Garzik */ 14100ea9e179SJeff Garzik __mv_stop_dma(ap); 1411c6fd2807SJeff Garzik return ata_qc_issue_prot(qc); 1412c6fd2807SJeff Garzik } 1413c6fd2807SJeff Garzik 1414*72109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1415bdd4dddeSJeff Garzik 1416bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1417c6fd2807SJeff Garzik 1418c6fd2807SJeff Garzik /* until we do queuing, the queue should be empty at this point */ 1419c6fd2807SJeff Garzik WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) 1420c6fd2807SJeff Garzik >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK)); 1421c6fd2807SJeff Garzik 1422bdd4dddeSJeff Garzik pp->req_idx++; 1423c6fd2807SJeff Garzik 1424bdd4dddeSJeff Garzik in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 1425c6fd2807SJeff Garzik 1426c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1427bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1428bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1429c6fd2807SJeff Garzik 1430c6fd2807SJeff Garzik return 0; 1431c6fd2807SJeff Garzik } 1432c6fd2807SJeff Garzik 1433c6fd2807SJeff Garzik /** 1434c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1435c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1436c6fd2807SJeff Garzik * @reset_allowed: bool: 0 == don't trigger from reset here 1437c6fd2807SJeff Garzik * 1438c6fd2807SJeff Garzik * In most cases, just clear the interrupt and move on. However, 1439c6fd2807SJeff Garzik * some cases require an eDMA reset, which is done right before 1440c6fd2807SJeff Garzik * the COMRESET in mv_phy_reset(). The SERR case requires a 1441c6fd2807SJeff Garzik * clear of pending errors in the SATA SERROR register. Finally, 1442c6fd2807SJeff Garzik * if the port disabled DMA, update our cached copy to match. 1443c6fd2807SJeff Garzik * 1444c6fd2807SJeff Garzik * LOCKING: 1445c6fd2807SJeff Garzik * Inherited from caller. 1446c6fd2807SJeff Garzik */ 1447bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 1448c6fd2807SJeff Garzik { 1449c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1450bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1451bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1452bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1453bdd4dddeSJeff Garzik unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1454bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 14559af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 1456c6fd2807SJeff Garzik 1457bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1458c6fd2807SJeff Garzik 1459bdd4dddeSJeff Garzik if (!edma_enabled) { 1460bdd4dddeSJeff Garzik /* just a guess: do we need to do this? should we 1461bdd4dddeSJeff Garzik * expand this, and do it in all cases? 1462bdd4dddeSJeff Garzik */ 1463936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1464936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1465c6fd2807SJeff Garzik } 1466bdd4dddeSJeff Garzik 1467bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1468bdd4dddeSJeff Garzik 1469bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); 1470bdd4dddeSJeff Garzik 1471bdd4dddeSJeff Garzik /* 1472bdd4dddeSJeff Garzik * all generations share these EDMA error cause bits 1473bdd4dddeSJeff Garzik */ 1474bdd4dddeSJeff Garzik 1475bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1476bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1477bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 14786c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1479bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1480bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1481bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1482b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1483bdd4dddeSJeff Garzik } 1484bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1485bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1486bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1487b64bbc39STejun Heo "dev disconnect" : "dev connect"); 14883606a380SMark Lord action |= ATA_EH_HARDRESET; 1489bdd4dddeSJeff Garzik } 1490bdd4dddeSJeff Garzik 1491ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1492bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1493bdd4dddeSJeff Garzik 1494bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1495c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1496c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1497b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1498c6fd2807SJeff Garzik } 1499bdd4dddeSJeff Garzik } else { 1500bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1501bdd4dddeSJeff Garzik 1502bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1503bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1504bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1505b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1506bdd4dddeSJeff Garzik } 1507bdd4dddeSJeff Garzik 1508bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 1509936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1510936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1511bdd4dddeSJeff Garzik err_mask = AC_ERR_ATA_BUS; 1512bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1513bdd4dddeSJeff Garzik } 1514bdd4dddeSJeff Garzik } 1515c6fd2807SJeff Garzik 1516c6fd2807SJeff Garzik /* Clear EDMA now that SERR cleanup done */ 15173606a380SMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1518c6fd2807SJeff Garzik 1519bdd4dddeSJeff Garzik if (!err_mask) { 1520bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1521bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1522bdd4dddeSJeff Garzik } 1523bdd4dddeSJeff Garzik 1524bdd4dddeSJeff Garzik ehi->serror |= serr; 1525bdd4dddeSJeff Garzik ehi->action |= action; 1526bdd4dddeSJeff Garzik 1527bdd4dddeSJeff Garzik if (qc) 1528bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1529bdd4dddeSJeff Garzik else 1530bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1531bdd4dddeSJeff Garzik 1532bdd4dddeSJeff Garzik if (edma_err_cause & eh_freeze_mask) 1533bdd4dddeSJeff Garzik ata_port_freeze(ap); 1534bdd4dddeSJeff Garzik else 1535bdd4dddeSJeff Garzik ata_port_abort(ap); 1536bdd4dddeSJeff Garzik } 1537bdd4dddeSJeff Garzik 1538bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap) 1539bdd4dddeSJeff Garzik { 1540bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1541bdd4dddeSJeff Garzik u8 ata_status; 1542bdd4dddeSJeff Garzik 1543bdd4dddeSJeff Garzik /* ignore spurious intr if drive still BUSY */ 1544bdd4dddeSJeff Garzik ata_status = readb(ap->ioaddr.status_addr); 1545bdd4dddeSJeff Garzik if (unlikely(ata_status & ATA_BUSY)) 1546bdd4dddeSJeff Garzik return; 1547bdd4dddeSJeff Garzik 1548bdd4dddeSJeff Garzik /* get active ATA command */ 15499af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1550bdd4dddeSJeff Garzik if (unlikely(!qc)) /* no active tag */ 1551bdd4dddeSJeff Garzik return; 1552bdd4dddeSJeff Garzik if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ 1553bdd4dddeSJeff Garzik return; 1554bdd4dddeSJeff Garzik 1555bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1556bdd4dddeSJeff Garzik qc->err_mask |= ac_err_mask(ata_status); 1557bdd4dddeSJeff Garzik ata_qc_complete(qc); 1558bdd4dddeSJeff Garzik } 1559bdd4dddeSJeff Garzik 1560bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap) 1561bdd4dddeSJeff Garzik { 1562bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1563bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1564bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1565bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1566bdd4dddeSJeff Garzik u32 out_index, in_index; 1567bdd4dddeSJeff Garzik bool work_done = false; 1568bdd4dddeSJeff Garzik 1569bdd4dddeSJeff Garzik /* get h/w response queue pointer */ 1570bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1571bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1572bdd4dddeSJeff Garzik 1573bdd4dddeSJeff Garzik while (1) { 1574bdd4dddeSJeff Garzik u16 status; 15756c1153e0SJeff Garzik unsigned int tag; 1576bdd4dddeSJeff Garzik 1577bdd4dddeSJeff Garzik /* get s/w response queue last-read pointer, and compare */ 1578bdd4dddeSJeff Garzik out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; 1579bdd4dddeSJeff Garzik if (in_index == out_index) 1580bdd4dddeSJeff Garzik break; 1581bdd4dddeSJeff Garzik 1582bdd4dddeSJeff Garzik /* 50xx: get active ATA command */ 1583bdd4dddeSJeff Garzik if (IS_GEN_I(hpriv)) 15849af5c9c9STejun Heo tag = ap->link.active_tag; 1585bdd4dddeSJeff Garzik 15866c1153e0SJeff Garzik /* Gen II/IIE: get active ATA command via tag, to enable 15876c1153e0SJeff Garzik * support for queueing. this works transparently for 15886c1153e0SJeff Garzik * queued and non-queued modes. 1589bdd4dddeSJeff Garzik */ 15906c1153e0SJeff Garzik else if (IS_GEN_II(hpriv)) 1591bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1592bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_6) & 0x3f; 15936c1153e0SJeff Garzik 15946c1153e0SJeff Garzik else /* IS_GEN_IIE */ 1595bdd4dddeSJeff Garzik tag = (le16_to_cpu(pp->crpb[out_index].id) 1596bdd4dddeSJeff Garzik >> CRPB_IOID_SHIFT_7) & 0x3f; 1597bdd4dddeSJeff Garzik 1598bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, tag); 1599bdd4dddeSJeff Garzik 1600bdd4dddeSJeff Garzik /* lower 8 bits of status are EDMA_ERR_IRQ_CAUSE_OFS 1601bdd4dddeSJeff Garzik * bits (WARNING: might not necessarily be associated 1602bdd4dddeSJeff Garzik * with this command), which -should- be clear 1603bdd4dddeSJeff Garzik * if all is well 1604bdd4dddeSJeff Garzik */ 1605bdd4dddeSJeff Garzik status = le16_to_cpu(pp->crpb[out_index].flags); 1606bdd4dddeSJeff Garzik if (unlikely(status & 0xff)) { 1607bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1608bdd4dddeSJeff Garzik return; 1609bdd4dddeSJeff Garzik } 1610bdd4dddeSJeff Garzik 1611bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1612bdd4dddeSJeff Garzik if (qc) { 1613bdd4dddeSJeff Garzik qc->err_mask |= 1614bdd4dddeSJeff Garzik ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); 1615bdd4dddeSJeff Garzik ata_qc_complete(qc); 1616bdd4dddeSJeff Garzik } 1617bdd4dddeSJeff Garzik 1618bdd4dddeSJeff Garzik /* advance software response queue pointer, to 1619bdd4dddeSJeff Garzik * indicate (after the loop completes) to hardware 1620bdd4dddeSJeff Garzik * that we have consumed a response queue entry. 1621bdd4dddeSJeff Garzik */ 1622bdd4dddeSJeff Garzik work_done = true; 1623bdd4dddeSJeff Garzik pp->resp_idx++; 1624bdd4dddeSJeff Garzik } 1625bdd4dddeSJeff Garzik 1626bdd4dddeSJeff Garzik if (work_done) 1627bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1628bdd4dddeSJeff Garzik (out_index << EDMA_RSP_Q_PTR_SHIFT), 1629bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1630c6fd2807SJeff Garzik } 1631c6fd2807SJeff Garzik 1632c6fd2807SJeff Garzik /** 1633c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1634cca3974eSJeff Garzik * @host: host specific structure 1635c6fd2807SJeff Garzik * @relevant: port error bits relevant to this host controller 1636c6fd2807SJeff Garzik * @hc: which host controller we're to look at 1637c6fd2807SJeff Garzik * 1638c6fd2807SJeff Garzik * Read then write clear the HC interrupt status then walk each 1639c6fd2807SJeff Garzik * port connected to the HC and see if it needs servicing. Port 1640c6fd2807SJeff Garzik * success ints are reported in the HC interrupt status reg, the 1641c6fd2807SJeff Garzik * port error ints are reported in the higher level main 1642c6fd2807SJeff Garzik * interrupt status register and thus are passed in via the 1643c6fd2807SJeff Garzik * 'relevant' argument. 1644c6fd2807SJeff Garzik * 1645c6fd2807SJeff Garzik * LOCKING: 1646c6fd2807SJeff Garzik * Inherited from caller. 1647c6fd2807SJeff Garzik */ 1648cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) 1649c6fd2807SJeff Garzik { 16500d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1651c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1652c6fd2807SJeff Garzik u32 hc_irq_cause; 1653c5d3e45aSJeff Garzik int port, port0; 1654c6fd2807SJeff Garzik 165535177265SJeff Garzik if (hc == 0) 1656c6fd2807SJeff Garzik port0 = 0; 165735177265SJeff Garzik else 1658c6fd2807SJeff Garzik port0 = MV_PORTS_PER_HC; 1659c6fd2807SJeff Garzik 1660c6fd2807SJeff Garzik /* we'll need the HC success int register in most cases */ 1661c6fd2807SJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1662bdd4dddeSJeff Garzik if (!hc_irq_cause) 1663bdd4dddeSJeff Garzik return; 1664bdd4dddeSJeff Garzik 1665c6fd2807SJeff Garzik writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1666c6fd2807SJeff Garzik 1667c6fd2807SJeff Garzik VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", 1668c6fd2807SJeff Garzik hc, relevant, hc_irq_cause); 1669c6fd2807SJeff Garzik 1670c6fd2807SJeff Garzik for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) { 1671cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 1672c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1673bdd4dddeSJeff Garzik int have_err_bits, hard_port, shift; 1674c6fd2807SJeff Garzik 1675bdd4dddeSJeff Garzik if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) 1676c6fd2807SJeff Garzik continue; 1677c6fd2807SJeff Garzik 1678c6fd2807SJeff Garzik shift = port << 1; /* (port * 2) */ 1679c6fd2807SJeff Garzik if (port >= MV_PORTS_PER_HC) { 1680c6fd2807SJeff Garzik shift++; /* skip bit 8 in the HC Main IRQ reg */ 1681c6fd2807SJeff Garzik } 1682bdd4dddeSJeff Garzik have_err_bits = ((PORT0_ERR << shift) & relevant); 1683bdd4dddeSJeff Garzik 1684bdd4dddeSJeff Garzik if (unlikely(have_err_bits)) { 1685bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1686bdd4dddeSJeff Garzik 16879af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1688bdd4dddeSJeff Garzik if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1689bdd4dddeSJeff Garzik continue; 1690bdd4dddeSJeff Garzik 1691bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1692bdd4dddeSJeff Garzik continue; 1693c6fd2807SJeff Garzik } 1694c6fd2807SJeff Garzik 1695bdd4dddeSJeff Garzik hard_port = mv_hardport_from_port(port); /* range 0..3 */ 1696bdd4dddeSJeff Garzik 1697bdd4dddeSJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 1698bdd4dddeSJeff Garzik if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) 1699bdd4dddeSJeff Garzik mv_intr_edma(ap); 1700bdd4dddeSJeff Garzik } else { 1701bdd4dddeSJeff Garzik if ((DEV_IRQ << hard_port) & hc_irq_cause) 1702bdd4dddeSJeff Garzik mv_intr_pio(ap); 1703c6fd2807SJeff Garzik } 1704c6fd2807SJeff Garzik } 1705c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 1706c6fd2807SJeff Garzik } 1707c6fd2807SJeff Garzik 1708bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio) 1709bdd4dddeSJeff Garzik { 171002a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1711bdd4dddeSJeff Garzik struct ata_port *ap; 1712bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1713bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1714bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1715bdd4dddeSJeff Garzik u32 err_cause; 1716bdd4dddeSJeff Garzik 171702a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1718bdd4dddeSJeff Garzik 1719bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1720bdd4dddeSJeff Garzik err_cause); 1721bdd4dddeSJeff Garzik 1722bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1723bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1724bdd4dddeSJeff Garzik 172502a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1726bdd4dddeSJeff Garzik 1727bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1728bdd4dddeSJeff Garzik ap = host->ports[i]; 1729936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 17309af5c9c9STejun Heo ehi = &ap->link.eh_info; 1731bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1732bdd4dddeSJeff Garzik if (!printed++) 1733bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1734bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1735bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1736bdd4dddeSJeff Garzik ehi->action = ATA_EH_HARDRESET; 17379af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1738bdd4dddeSJeff Garzik if (qc) 1739bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1740bdd4dddeSJeff Garzik else 1741bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1742bdd4dddeSJeff Garzik 1743bdd4dddeSJeff Garzik ata_port_freeze(ap); 1744bdd4dddeSJeff Garzik } 1745bdd4dddeSJeff Garzik } 1746bdd4dddeSJeff Garzik } 1747bdd4dddeSJeff Garzik 1748c6fd2807SJeff Garzik /** 1749c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1750c6fd2807SJeff Garzik * @irq: unused 1751c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1752c6fd2807SJeff Garzik * 1753c6fd2807SJeff Garzik * Read the read only register to determine if any host 1754c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1755c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1756c6fd2807SJeff Garzik * reported here. 1757c6fd2807SJeff Garzik * 1758c6fd2807SJeff Garzik * LOCKING: 1759cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1760c6fd2807SJeff Garzik * interrupts. 1761c6fd2807SJeff Garzik */ 17627d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1763c6fd2807SJeff Garzik { 1764cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1765c6fd2807SJeff Garzik unsigned int hc, handled = 0, n_hcs; 17660d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1767646a4da5SMark Lord u32 irq_stat, irq_mask; 1768c6fd2807SJeff Garzik 1769646a4da5SMark Lord spin_lock(&host->lock); 1770c6fd2807SJeff Garzik irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS); 1771646a4da5SMark Lord irq_mask = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 1772c6fd2807SJeff Garzik 1773c6fd2807SJeff Garzik /* check the cases where we either have nothing pending or have read 1774c6fd2807SJeff Garzik * a bogus register value which can indicate HW removal or PCI fault 1775c6fd2807SJeff Garzik */ 1776646a4da5SMark Lord if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat)) 1777646a4da5SMark Lord goto out_unlock; 1778c6fd2807SJeff Garzik 1779cca3974eSJeff Garzik n_hcs = mv_get_hc_count(host->ports[0]->flags); 1780c6fd2807SJeff Garzik 1781bdd4dddeSJeff Garzik if (unlikely(irq_stat & PCI_ERR)) { 1782bdd4dddeSJeff Garzik mv_pci_error(host, mmio); 1783bdd4dddeSJeff Garzik handled = 1; 1784bdd4dddeSJeff Garzik goto out_unlock; /* skip all other HC irq handling */ 1785bdd4dddeSJeff Garzik } 1786bdd4dddeSJeff Garzik 1787c6fd2807SJeff Garzik for (hc = 0; hc < n_hcs; hc++) { 1788c6fd2807SJeff Garzik u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); 1789c6fd2807SJeff Garzik if (relevant) { 1790cca3974eSJeff Garzik mv_host_intr(host, relevant, hc); 1791bdd4dddeSJeff Garzik handled = 1; 1792c6fd2807SJeff Garzik } 1793c6fd2807SJeff Garzik } 1794c6fd2807SJeff Garzik 1795bdd4dddeSJeff Garzik out_unlock: 1796cca3974eSJeff Garzik spin_unlock(&host->lock); 1797c6fd2807SJeff Garzik 1798c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1799c6fd2807SJeff Garzik } 1800c6fd2807SJeff Garzik 1801c6fd2807SJeff Garzik static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 1802c6fd2807SJeff Garzik { 1803c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 1804c6fd2807SJeff Garzik unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 1805c6fd2807SJeff Garzik 1806c6fd2807SJeff Garzik return hc_mmio + ofs; 1807c6fd2807SJeff Garzik } 1808c6fd2807SJeff Garzik 1809c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1810c6fd2807SJeff Garzik { 1811c6fd2807SJeff Garzik unsigned int ofs; 1812c6fd2807SJeff Garzik 1813c6fd2807SJeff Garzik switch (sc_reg_in) { 1814c6fd2807SJeff Garzik case SCR_STATUS: 1815c6fd2807SJeff Garzik case SCR_ERROR: 1816c6fd2807SJeff Garzik case SCR_CONTROL: 1817c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1818c6fd2807SJeff Garzik break; 1819c6fd2807SJeff Garzik default: 1820c6fd2807SJeff Garzik ofs = 0xffffffffU; 1821c6fd2807SJeff Garzik break; 1822c6fd2807SJeff Garzik } 1823c6fd2807SJeff Garzik return ofs; 1824c6fd2807SJeff Garzik } 1825c6fd2807SJeff Garzik 1826da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1827c6fd2807SJeff Garzik { 18280d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 18290d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1830c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1831c6fd2807SJeff Garzik 1832da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1833da3dbb17STejun Heo *val = readl(addr + ofs); 1834da3dbb17STejun Heo return 0; 1835da3dbb17STejun Heo } else 1836da3dbb17STejun Heo return -EINVAL; 1837c6fd2807SJeff Garzik } 1838c6fd2807SJeff Garzik 1839da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1840c6fd2807SJeff Garzik { 18410d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 18420d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1843c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1844c6fd2807SJeff Garzik 1845da3dbb17STejun Heo if (ofs != 0xffffffffU) { 18460d5ff566STejun Heo writelfl(val, addr + ofs); 1847da3dbb17STejun Heo return 0; 1848da3dbb17STejun Heo } else 1849da3dbb17STejun Heo return -EINVAL; 1850c6fd2807SJeff Garzik } 1851c6fd2807SJeff Garzik 1852c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio) 1853c6fd2807SJeff Garzik { 1854c6fd2807SJeff Garzik int early_5080; 1855c6fd2807SJeff Garzik 185644c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 1857c6fd2807SJeff Garzik 1858c6fd2807SJeff Garzik if (!early_5080) { 1859c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1860c6fd2807SJeff Garzik tmp |= (1 << 0); 1861c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1862c6fd2807SJeff Garzik } 1863c6fd2807SJeff Garzik 1864c6fd2807SJeff Garzik mv_reset_pci_bus(pdev, mmio); 1865c6fd2807SJeff Garzik } 1866c6fd2807SJeff Garzik 1867c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1868c6fd2807SJeff Garzik { 1869c6fd2807SJeff Garzik writel(0x0fcfffff, mmio + MV_FLASH_CTL); 1870c6fd2807SJeff Garzik } 1871c6fd2807SJeff Garzik 1872c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1873c6fd2807SJeff Garzik void __iomem *mmio) 1874c6fd2807SJeff Garzik { 1875c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1876c6fd2807SJeff Garzik u32 tmp; 1877c6fd2807SJeff Garzik 1878c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1879c6fd2807SJeff Garzik 1880c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1881c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1882c6fd2807SJeff Garzik } 1883c6fd2807SJeff Garzik 1884c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1885c6fd2807SJeff Garzik { 1886c6fd2807SJeff Garzik u32 tmp; 1887c6fd2807SJeff Garzik 1888c6fd2807SJeff Garzik writel(0, mmio + MV_GPIO_PORT_CTL); 1889c6fd2807SJeff Garzik 1890c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1891c6fd2807SJeff Garzik 1892c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1893c6fd2807SJeff Garzik tmp |= ~(1 << 0); 1894c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1895c6fd2807SJeff Garzik } 1896c6fd2807SJeff Garzik 1897c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 1898c6fd2807SJeff Garzik unsigned int port) 1899c6fd2807SJeff Garzik { 1900c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 1901c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 1902c6fd2807SJeff Garzik u32 tmp; 1903c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 1904c6fd2807SJeff Garzik 1905c6fd2807SJeff Garzik if (fix_apm_sq) { 1906c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_LT_MODE); 1907c6fd2807SJeff Garzik tmp |= (1 << 19); 1908c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_LT_MODE); 1909c6fd2807SJeff Garzik 1910c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_CTL); 1911c6fd2807SJeff Garzik tmp &= ~0x3; 1912c6fd2807SJeff Garzik tmp |= 0x1; 1913c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_CTL); 1914c6fd2807SJeff Garzik } 1915c6fd2807SJeff Garzik 1916c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1917c6fd2807SJeff Garzik tmp &= ~mask; 1918c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 1919c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 1920c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 1921c6fd2807SJeff Garzik } 1922c6fd2807SJeff Garzik 1923c6fd2807SJeff Garzik 1924c6fd2807SJeff Garzik #undef ZERO 1925c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 1926c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 1927c6fd2807SJeff Garzik unsigned int port) 1928c6fd2807SJeff Garzik { 1929c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 1930c6fd2807SJeff Garzik 1931c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 1932c6fd2807SJeff Garzik 1933c6fd2807SJeff Garzik mv_channel_reset(hpriv, mmio, port); 1934c6fd2807SJeff Garzik 1935c6fd2807SJeff Garzik ZERO(0x028); /* command */ 1936c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 1937c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 1938c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 1939c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 1940c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 1941c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 1942c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 1943c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 1944c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 1945c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 1946c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 1947c6fd2807SJeff Garzik writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 1948c6fd2807SJeff Garzik } 1949c6fd2807SJeff Garzik #undef ZERO 1950c6fd2807SJeff Garzik 1951c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 1952c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1953c6fd2807SJeff Garzik unsigned int hc) 1954c6fd2807SJeff Garzik { 1955c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1956c6fd2807SJeff Garzik u32 tmp; 1957c6fd2807SJeff Garzik 1958c6fd2807SJeff Garzik ZERO(0x00c); 1959c6fd2807SJeff Garzik ZERO(0x010); 1960c6fd2807SJeff Garzik ZERO(0x014); 1961c6fd2807SJeff Garzik ZERO(0x018); 1962c6fd2807SJeff Garzik 1963c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 1964c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 1965c6fd2807SJeff Garzik tmp |= 0x03030303; 1966c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 1967c6fd2807SJeff Garzik } 1968c6fd2807SJeff Garzik #undef ZERO 1969c6fd2807SJeff Garzik 1970c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1971c6fd2807SJeff Garzik unsigned int n_hc) 1972c6fd2807SJeff Garzik { 1973c6fd2807SJeff Garzik unsigned int hc, port; 1974c6fd2807SJeff Garzik 1975c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 1976c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 1977c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 1978c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 1979c6fd2807SJeff Garzik 1980c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 1981c6fd2807SJeff Garzik } 1982c6fd2807SJeff Garzik 1983c6fd2807SJeff Garzik return 0; 1984c6fd2807SJeff Garzik } 1985c6fd2807SJeff Garzik 1986c6fd2807SJeff Garzik #undef ZERO 1987c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 1988c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio) 1989c6fd2807SJeff Garzik { 199002a121daSMark Lord struct ata_host *host = dev_get_drvdata(&pdev->dev); 199102a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1992c6fd2807SJeff Garzik u32 tmp; 1993c6fd2807SJeff Garzik 1994c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_MODE); 1995c6fd2807SJeff Garzik tmp &= 0xff00ffff; 1996c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_MODE); 1997c6fd2807SJeff Garzik 1998c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 1999c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 2000c6fd2807SJeff Garzik writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 2001c6fd2807SJeff Garzik ZERO(HC_MAIN_IRQ_MASK_OFS); 2002c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 200302a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 200402a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2005c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2006c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2007c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2008c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2009c6fd2807SJeff Garzik } 2010c6fd2807SJeff Garzik #undef ZERO 2011c6fd2807SJeff Garzik 2012c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2013c6fd2807SJeff Garzik { 2014c6fd2807SJeff Garzik u32 tmp; 2015c6fd2807SJeff Garzik 2016c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2017c6fd2807SJeff Garzik 2018c6fd2807SJeff Garzik tmp = readl(mmio + MV_GPIO_PORT_CTL); 2019c6fd2807SJeff Garzik tmp &= 0x3; 2020c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 2021c6fd2807SJeff Garzik writel(tmp, mmio + MV_GPIO_PORT_CTL); 2022c6fd2807SJeff Garzik } 2023c6fd2807SJeff Garzik 2024c6fd2807SJeff Garzik /** 2025c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2026c6fd2807SJeff Garzik * @mmio: base address of the HBA 2027c6fd2807SJeff Garzik * 2028c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2029c6fd2807SJeff Garzik * 2030c6fd2807SJeff Garzik * LOCKING: 2031c6fd2807SJeff Garzik * Inherited from caller. 2032c6fd2807SJeff Garzik */ 2033c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2034c6fd2807SJeff Garzik unsigned int n_hc) 2035c6fd2807SJeff Garzik { 2036c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2037c6fd2807SJeff Garzik int i, rc = 0; 2038c6fd2807SJeff Garzik u32 t; 2039c6fd2807SJeff Garzik 2040c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2041c6fd2807SJeff Garzik * register" table. 2042c6fd2807SJeff Garzik */ 2043c6fd2807SJeff Garzik t = readl(reg); 2044c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2045c6fd2807SJeff Garzik 2046c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2047c6fd2807SJeff Garzik udelay(1); 2048c6fd2807SJeff Garzik t = readl(reg); 20492dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2050c6fd2807SJeff Garzik break; 2051c6fd2807SJeff Garzik } 2052c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2053c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2054c6fd2807SJeff Garzik rc = 1; 2055c6fd2807SJeff Garzik goto done; 2056c6fd2807SJeff Garzik } 2057c6fd2807SJeff Garzik 2058c6fd2807SJeff Garzik /* set reset */ 2059c6fd2807SJeff Garzik i = 5; 2060c6fd2807SJeff Garzik do { 2061c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2062c6fd2807SJeff Garzik t = readl(reg); 2063c6fd2807SJeff Garzik udelay(1); 2064c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2065c6fd2807SJeff Garzik 2066c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2067c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2068c6fd2807SJeff Garzik rc = 1; 2069c6fd2807SJeff Garzik goto done; 2070c6fd2807SJeff Garzik } 2071c6fd2807SJeff Garzik 2072c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2073c6fd2807SJeff Garzik i = 5; 2074c6fd2807SJeff Garzik do { 2075c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2076c6fd2807SJeff Garzik t = readl(reg); 2077c6fd2807SJeff Garzik udelay(1); 2078c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2079c6fd2807SJeff Garzik 2080c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2081c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2082c6fd2807SJeff Garzik rc = 1; 2083c6fd2807SJeff Garzik } 2084c6fd2807SJeff Garzik done: 2085c6fd2807SJeff Garzik return rc; 2086c6fd2807SJeff Garzik } 2087c6fd2807SJeff Garzik 2088c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2089c6fd2807SJeff Garzik void __iomem *mmio) 2090c6fd2807SJeff Garzik { 2091c6fd2807SJeff Garzik void __iomem *port_mmio; 2092c6fd2807SJeff Garzik u32 tmp; 2093c6fd2807SJeff Garzik 2094c6fd2807SJeff Garzik tmp = readl(mmio + MV_RESET_CFG); 2095c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2096c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2097c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2098c6fd2807SJeff Garzik return; 2099c6fd2807SJeff Garzik } 2100c6fd2807SJeff Garzik 2101c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2102c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2103c6fd2807SJeff Garzik 2104c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2105c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2106c6fd2807SJeff Garzik } 2107c6fd2807SJeff Garzik 2108c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2109c6fd2807SJeff Garzik { 2110c6fd2807SJeff Garzik writel(0x00000060, mmio + MV_GPIO_PORT_CTL); 2111c6fd2807SJeff Garzik } 2112c6fd2807SJeff Garzik 2113c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2114c6fd2807SJeff Garzik unsigned int port) 2115c6fd2807SJeff Garzik { 2116c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2117c6fd2807SJeff Garzik 2118c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2119c6fd2807SJeff Garzik int fix_phy_mode2 = 2120c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2121c6fd2807SJeff Garzik int fix_phy_mode4 = 2122c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2123c6fd2807SJeff Garzik u32 m2, tmp; 2124c6fd2807SJeff Garzik 2125c6fd2807SJeff Garzik if (fix_phy_mode2) { 2126c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2127c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2128c6fd2807SJeff Garzik m2 |= (1 << 31); 2129c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2130c6fd2807SJeff Garzik 2131c6fd2807SJeff Garzik udelay(200); 2132c6fd2807SJeff Garzik 2133c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2134c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2135c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2136c6fd2807SJeff Garzik 2137c6fd2807SJeff Garzik udelay(200); 2138c6fd2807SJeff Garzik } 2139c6fd2807SJeff Garzik 2140c6fd2807SJeff Garzik /* who knows what this magic does */ 2141c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2142c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2143c6fd2807SJeff Garzik tmp |= 0x2A800000; 2144c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2145c6fd2807SJeff Garzik 2146c6fd2807SJeff Garzik if (fix_phy_mode4) { 2147c6fd2807SJeff Garzik u32 m4; 2148c6fd2807SJeff Garzik 2149c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2150c6fd2807SJeff Garzik 2151c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2152c6fd2807SJeff Garzik tmp = readl(port_mmio + 0x310); 2153c6fd2807SJeff Garzik 2154c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2155c6fd2807SJeff Garzik 2156c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2157c6fd2807SJeff Garzik 2158c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2159c6fd2807SJeff Garzik writel(tmp, port_mmio + 0x310); 2160c6fd2807SJeff Garzik } 2161c6fd2807SJeff Garzik 2162c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2163c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2164c6fd2807SJeff Garzik 2165c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2166c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2167c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2168c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2169c6fd2807SJeff Garzik 2170c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2171c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2172c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2173c6fd2807SJeff Garzik m2 |= 0x0000900F; 2174c6fd2807SJeff Garzik } 2175c6fd2807SJeff Garzik 2176c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2177c6fd2807SJeff Garzik } 2178c6fd2807SJeff Garzik 2179c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 2180c6fd2807SJeff Garzik unsigned int port_no) 2181c6fd2807SJeff Garzik { 2182c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2183c6fd2807SJeff Garzik 2184c6fd2807SJeff Garzik writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2185c6fd2807SJeff Garzik 2186ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2187c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2188c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2189c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2190c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2191c6fd2807SJeff Garzik } 2192c6fd2807SJeff Garzik 2193c6fd2807SJeff Garzik udelay(25); /* allow reset propagation */ 2194c6fd2807SJeff Garzik 2195c6fd2807SJeff Garzik /* Spec never mentions clearing the bit. Marvell's driver does 2196c6fd2807SJeff Garzik * clear the bit, however. 2197c6fd2807SJeff Garzik */ 2198c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2199c6fd2807SJeff Garzik 2200c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2201c6fd2807SJeff Garzik 2202ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2203c6fd2807SJeff Garzik mdelay(1); 2204c6fd2807SJeff Garzik } 2205c6fd2807SJeff Garzik 2206c6fd2807SJeff Garzik /** 2207bdd4dddeSJeff Garzik * mv_phy_reset - Perform eDMA reset followed by COMRESET 2208c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2209c6fd2807SJeff Garzik * 2210c6fd2807SJeff Garzik * Part of this is taken from __sata_phy_reset and modified to 2211c6fd2807SJeff Garzik * not sleep since this routine gets called from interrupt level. 2212c6fd2807SJeff Garzik * 2213c6fd2807SJeff Garzik * LOCKING: 2214c6fd2807SJeff Garzik * Inherited from caller. This is coded to safe to call at 2215c6fd2807SJeff Garzik * interrupt level, i.e. it does not sleep. 2216c6fd2807SJeff Garzik */ 2217bdd4dddeSJeff Garzik static void mv_phy_reset(struct ata_port *ap, unsigned int *class, 2218bdd4dddeSJeff Garzik unsigned long deadline) 2219c6fd2807SJeff Garzik { 2220c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2221cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2222c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2223c6fd2807SJeff Garzik int retry = 5; 2224c6fd2807SJeff Garzik u32 sstatus; 2225c6fd2807SJeff Garzik 2226c6fd2807SJeff Garzik VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio); 2227c6fd2807SJeff Garzik 2228da3dbb17STejun Heo #ifdef DEBUG 2229da3dbb17STejun Heo { 2230da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2231da3dbb17STejun Heo 2232da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2233da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2234da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2235c6fd2807SJeff Garzik DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x " 22362d79ab8fSSaeed Bishara "SCtrl 0x%08x\n", sstatus, serror, scontrol); 2237da3dbb17STejun Heo } 2238da3dbb17STejun Heo #endif 2239c6fd2807SJeff Garzik 2240c6fd2807SJeff Garzik /* Issue COMRESET via SControl */ 2241c6fd2807SJeff Garzik comreset_retry: 2242936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301); 2243bdd4dddeSJeff Garzik msleep(1); 2244c6fd2807SJeff Garzik 2245936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300); 2246bdd4dddeSJeff Garzik msleep(20); 2247c6fd2807SJeff Garzik 2248c6fd2807SJeff Garzik do { 2249936fd732STejun Heo sata_scr_read(&ap->link, SCR_STATUS, &sstatus); 2250dd1dc802SJeff Garzik if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0)) 2251c6fd2807SJeff Garzik break; 2252c6fd2807SJeff Garzik 2253bdd4dddeSJeff Garzik msleep(1); 2254c5d3e45aSJeff Garzik } while (time_before(jiffies, deadline)); 2255c6fd2807SJeff Garzik 2256c6fd2807SJeff Garzik /* work around errata */ 2257ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv) && 2258c6fd2807SJeff Garzik (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) && 2259c6fd2807SJeff Garzik (retry-- > 0)) 2260c6fd2807SJeff Garzik goto comreset_retry; 2261c6fd2807SJeff Garzik 2262da3dbb17STejun Heo #ifdef DEBUG 2263da3dbb17STejun Heo { 2264da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2265da3dbb17STejun Heo 2266da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2267da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2268da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2269c6fd2807SJeff Garzik DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x " 2270da3dbb17STejun Heo "SCtrl 0x%08x\n", sstatus, serror, scontrol); 2271da3dbb17STejun Heo } 2272da3dbb17STejun Heo #endif 2273c6fd2807SJeff Garzik 2274936fd732STejun Heo if (ata_link_offline(&ap->link)) { 2275bdd4dddeSJeff Garzik *class = ATA_DEV_NONE; 2276c6fd2807SJeff Garzik return; 2277c6fd2807SJeff Garzik } 2278c6fd2807SJeff Garzik 2279c6fd2807SJeff Garzik /* even after SStatus reflects that device is ready, 2280c6fd2807SJeff Garzik * it seems to take a while for link to be fully 2281c6fd2807SJeff Garzik * established (and thus Status no longer 0x80/0x7F), 2282c6fd2807SJeff Garzik * so we poll a bit for that, here. 2283c6fd2807SJeff Garzik */ 2284c6fd2807SJeff Garzik retry = 20; 2285c6fd2807SJeff Garzik while (1) { 2286c6fd2807SJeff Garzik u8 drv_stat = ata_check_status(ap); 2287c6fd2807SJeff Garzik if ((drv_stat != 0x80) && (drv_stat != 0x7f)) 2288c6fd2807SJeff Garzik break; 2289bdd4dddeSJeff Garzik msleep(500); 2290c6fd2807SJeff Garzik if (retry-- <= 0) 2291c6fd2807SJeff Garzik break; 2292bdd4dddeSJeff Garzik if (time_after(jiffies, deadline)) 2293bdd4dddeSJeff Garzik break; 2294c6fd2807SJeff Garzik } 2295c6fd2807SJeff Garzik 2296bdd4dddeSJeff Garzik /* FIXME: if we passed the deadline, the following 2297bdd4dddeSJeff Garzik * code probably produces an invalid result 2298bdd4dddeSJeff Garzik */ 2299c6fd2807SJeff Garzik 2300bdd4dddeSJeff Garzik /* finally, read device signature from TF registers */ 23013f19859eSTejun Heo *class = ata_dev_try_classify(ap->link.device, 1, NULL); 2302c6fd2807SJeff Garzik 2303c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2304c6fd2807SJeff Garzik 2305bdd4dddeSJeff Garzik WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2306c6fd2807SJeff Garzik 2307c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 2308c6fd2807SJeff Garzik } 2309c6fd2807SJeff Garzik 2310cc0680a5STejun Heo static int mv_prereset(struct ata_link *link, unsigned long deadline) 2311c6fd2807SJeff Garzik { 2312cc0680a5STejun Heo struct ata_port *ap = link->ap; 2313bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2314cc0680a5STejun Heo struct ata_eh_context *ehc = &link->eh_context; 2315bdd4dddeSJeff Garzik int rc; 2316bdd4dddeSJeff Garzik 2317bdd4dddeSJeff Garzik rc = mv_stop_dma(ap); 2318bdd4dddeSJeff Garzik if (rc) 2319bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2320bdd4dddeSJeff Garzik 2321bdd4dddeSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) { 2322bdd4dddeSJeff Garzik pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET; 2323bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2324c6fd2807SJeff Garzik } 2325c6fd2807SJeff Garzik 2326bdd4dddeSJeff Garzik /* if we're about to do hardreset, nothing more to do */ 2327bdd4dddeSJeff Garzik if (ehc->i.action & ATA_EH_HARDRESET) 2328bdd4dddeSJeff Garzik return 0; 2329bdd4dddeSJeff Garzik 2330cc0680a5STejun Heo if (ata_link_online(link)) 2331bdd4dddeSJeff Garzik rc = ata_wait_ready(ap, deadline); 2332bdd4dddeSJeff Garzik else 2333bdd4dddeSJeff Garzik rc = -ENODEV; 2334bdd4dddeSJeff Garzik 2335bdd4dddeSJeff Garzik return rc; 2336bdd4dddeSJeff Garzik } 2337bdd4dddeSJeff Garzik 2338cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2339bdd4dddeSJeff Garzik unsigned long deadline) 2340bdd4dddeSJeff Garzik { 2341cc0680a5STejun Heo struct ata_port *ap = link->ap; 2342bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2343bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2344bdd4dddeSJeff Garzik 2345bdd4dddeSJeff Garzik mv_stop_dma(ap); 2346bdd4dddeSJeff Garzik 2347bdd4dddeSJeff Garzik mv_channel_reset(hpriv, mmio, ap->port_no); 2348bdd4dddeSJeff Garzik 2349bdd4dddeSJeff Garzik mv_phy_reset(ap, class, deadline); 2350bdd4dddeSJeff Garzik 2351bdd4dddeSJeff Garzik return 0; 2352bdd4dddeSJeff Garzik } 2353bdd4dddeSJeff Garzik 2354cc0680a5STejun Heo static void mv_postreset(struct ata_link *link, unsigned int *classes) 2355bdd4dddeSJeff Garzik { 2356cc0680a5STejun Heo struct ata_port *ap = link->ap; 2357bdd4dddeSJeff Garzik u32 serr; 2358bdd4dddeSJeff Garzik 2359bdd4dddeSJeff Garzik /* print link status */ 2360cc0680a5STejun Heo sata_print_link_status(link); 2361bdd4dddeSJeff Garzik 2362bdd4dddeSJeff Garzik /* clear SError */ 2363cc0680a5STejun Heo sata_scr_read(link, SCR_ERROR, &serr); 2364cc0680a5STejun Heo sata_scr_write_flush(link, SCR_ERROR, serr); 2365bdd4dddeSJeff Garzik 2366bdd4dddeSJeff Garzik /* bail out if no device is present */ 2367bdd4dddeSJeff Garzik if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) { 2368bdd4dddeSJeff Garzik DPRINTK("EXIT, no device\n"); 2369bdd4dddeSJeff Garzik return; 2370bdd4dddeSJeff Garzik } 2371bdd4dddeSJeff Garzik 2372bdd4dddeSJeff Garzik /* set up device control */ 2373bdd4dddeSJeff Garzik iowrite8(ap->ctl, ap->ioaddr.ctl_addr); 2374bdd4dddeSJeff Garzik } 2375bdd4dddeSJeff Garzik 2376bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap) 2377bdd4dddeSJeff Garzik { 2378bdd4dddeSJeff Garzik ata_do_eh(ap, mv_prereset, ata_std_softreset, 2379bdd4dddeSJeff Garzik mv_hardreset, mv_postreset); 2380bdd4dddeSJeff Garzik } 2381bdd4dddeSJeff Garzik 2382bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc) 2383bdd4dddeSJeff Garzik { 2384bdd4dddeSJeff Garzik mv_stop_dma(qc->ap); 2385bdd4dddeSJeff Garzik } 2386bdd4dddeSJeff Garzik 2387bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2388c6fd2807SJeff Garzik { 23890d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2390bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2391bdd4dddeSJeff Garzik u32 tmp, mask; 2392bdd4dddeSJeff Garzik unsigned int shift; 2393c6fd2807SJeff Garzik 2394bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2395c6fd2807SJeff Garzik 2396bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2397bdd4dddeSJeff Garzik if (hc > 0) 2398bdd4dddeSJeff Garzik shift++; 2399c6fd2807SJeff Garzik 2400bdd4dddeSJeff Garzik mask = 0x3 << shift; 2401c6fd2807SJeff Garzik 2402bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 2403bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2404bdd4dddeSJeff Garzik writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2405c6fd2807SJeff Garzik } 2406bdd4dddeSJeff Garzik 2407bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2408bdd4dddeSJeff Garzik { 2409bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2410bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2411bdd4dddeSJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2412bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2413bdd4dddeSJeff Garzik u32 tmp, mask, hc_irq_cause; 2414bdd4dddeSJeff Garzik unsigned int shift, hc_port_no = ap->port_no; 2415bdd4dddeSJeff Garzik 2416bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2417bdd4dddeSJeff Garzik 2418bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2419bdd4dddeSJeff Garzik if (hc > 0) { 2420bdd4dddeSJeff Garzik shift++; 2421bdd4dddeSJeff Garzik hc_port_no -= 4; 2422bdd4dddeSJeff Garzik } 2423bdd4dddeSJeff Garzik 2424bdd4dddeSJeff Garzik mask = 0x3 << shift; 2425bdd4dddeSJeff Garzik 2426bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2427bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2428bdd4dddeSJeff Garzik 2429bdd4dddeSJeff Garzik /* clear pending irq events */ 2430bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 2431bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ 2432bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ 2433bdd4dddeSJeff Garzik writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2434bdd4dddeSJeff Garzik 2435bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 2436bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2437bdd4dddeSJeff Garzik writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2438c6fd2807SJeff Garzik } 2439c6fd2807SJeff Garzik 2440c6fd2807SJeff Garzik /** 2441c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2442c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2443c6fd2807SJeff Garzik * @port_mmio: base address of the port 2444c6fd2807SJeff Garzik * 2445c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2446c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2447c6fd2807SJeff Garzik * start of the port. 2448c6fd2807SJeff Garzik * 2449c6fd2807SJeff Garzik * LOCKING: 2450c6fd2807SJeff Garzik * Inherited from caller. 2451c6fd2807SJeff Garzik */ 2452c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2453c6fd2807SJeff Garzik { 24540d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2455c6fd2807SJeff Garzik unsigned serr_ofs; 2456c6fd2807SJeff Garzik 2457c6fd2807SJeff Garzik /* PIO related setup 2458c6fd2807SJeff Garzik */ 2459c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2460c6fd2807SJeff Garzik port->error_addr = 2461c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2462c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2463c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2464c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2465c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2466c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2467c6fd2807SJeff Garzik port->status_addr = 2468c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2469c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2470c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2471c6fd2807SJeff Garzik 2472c6fd2807SJeff Garzik /* unused: */ 24738d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2474c6fd2807SJeff Garzik 2475c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2476c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2477c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2478c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2479c6fd2807SJeff Garzik 2480646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2481646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2482c6fd2807SJeff Garzik 2483c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2484c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2485c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2486c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2487c6fd2807SJeff Garzik } 2488c6fd2807SJeff Garzik 24894447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2490c6fd2807SJeff Garzik { 24914447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 24924447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2493c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2494c6fd2807SJeff Garzik 2495c6fd2807SJeff Garzik switch (board_idx) { 2496c6fd2807SJeff Garzik case chip_5080: 2497c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2498ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2499c6fd2807SJeff Garzik 250044c10138SAuke Kok switch (pdev->revision) { 2501c6fd2807SJeff Garzik case 0x1: 2502c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2503c6fd2807SJeff Garzik break; 2504c6fd2807SJeff Garzik case 0x3: 2505c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2506c6fd2807SJeff Garzik break; 2507c6fd2807SJeff Garzik default: 2508c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2509c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2510c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2511c6fd2807SJeff Garzik break; 2512c6fd2807SJeff Garzik } 2513c6fd2807SJeff Garzik break; 2514c6fd2807SJeff Garzik 2515c6fd2807SJeff Garzik case chip_504x: 2516c6fd2807SJeff Garzik case chip_508x: 2517c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2518ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2519c6fd2807SJeff Garzik 252044c10138SAuke Kok switch (pdev->revision) { 2521c6fd2807SJeff Garzik case 0x0: 2522c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2523c6fd2807SJeff Garzik break; 2524c6fd2807SJeff Garzik case 0x3: 2525c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2526c6fd2807SJeff Garzik break; 2527c6fd2807SJeff Garzik default: 2528c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2529c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2530c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2531c6fd2807SJeff Garzik break; 2532c6fd2807SJeff Garzik } 2533c6fd2807SJeff Garzik break; 2534c6fd2807SJeff Garzik 2535c6fd2807SJeff Garzik case chip_604x: 2536c6fd2807SJeff Garzik case chip_608x: 2537c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2538ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2539c6fd2807SJeff Garzik 254044c10138SAuke Kok switch (pdev->revision) { 2541c6fd2807SJeff Garzik case 0x7: 2542c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2543c6fd2807SJeff Garzik break; 2544c6fd2807SJeff Garzik case 0x9: 2545c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2546c6fd2807SJeff Garzik break; 2547c6fd2807SJeff Garzik default: 2548c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2549c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2550c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2551c6fd2807SJeff Garzik break; 2552c6fd2807SJeff Garzik } 2553c6fd2807SJeff Garzik break; 2554c6fd2807SJeff Garzik 2555c6fd2807SJeff Garzik case chip_7042: 255602a121daSMark Lord hp_flags |= MV_HP_PCIE; 2557306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2558306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2559306b30f7SMark Lord { 25604e520033SMark Lord /* 25614e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 25624e520033SMark Lord * 25634e520033SMark Lord * Unconfigured drives are treated as "Legacy" 25644e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 25654e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 25664e520033SMark Lord * 25674e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 25684e520033SMark Lord * alone, but instead overwrite a high numbered 25694e520033SMark Lord * sector for the RAID metadata. This sector can 25704e520033SMark Lord * be determined exactly, by truncating the physical 25714e520033SMark Lord * drive capacity to a nice even GB value. 25724e520033SMark Lord * 25734e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 25744e520033SMark Lord * 25754e520033SMark Lord * Warn the user, lest they think we're just buggy. 25764e520033SMark Lord */ 25774e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 25784e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 25794e520033SMark Lord " regardless of if/how they are configured." 25804e520033SMark Lord " BEWARE!\n"); 25814e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 25824e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 25834e520033SMark Lord " and avoid the final two gigabytes on" 25844e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2585306b30f7SMark Lord } 2586c6fd2807SJeff Garzik case chip_6042: 2587c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2588c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2589c6fd2807SJeff Garzik 259044c10138SAuke Kok switch (pdev->revision) { 2591c6fd2807SJeff Garzik case 0x0: 2592c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2593c6fd2807SJeff Garzik break; 2594c6fd2807SJeff Garzik case 0x1: 2595c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2596c6fd2807SJeff Garzik break; 2597c6fd2807SJeff Garzik default: 2598c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2599c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2600c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2601c6fd2807SJeff Garzik break; 2602c6fd2807SJeff Garzik } 2603c6fd2807SJeff Garzik break; 2604c6fd2807SJeff Garzik 2605c6fd2807SJeff Garzik default: 26065796d1c4SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 26075796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 2608c6fd2807SJeff Garzik return 1; 2609c6fd2807SJeff Garzik } 2610c6fd2807SJeff Garzik 2611c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 261202a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 261302a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 261402a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 261502a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 261602a121daSMark Lord } else { 261702a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 261802a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 261902a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 262002a121daSMark Lord } 2621c6fd2807SJeff Garzik 2622c6fd2807SJeff Garzik return 0; 2623c6fd2807SJeff Garzik } 2624c6fd2807SJeff Garzik 2625c6fd2807SJeff Garzik /** 2626c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 26274447d351STejun Heo * @host: ATA host to initialize 26284447d351STejun Heo * @board_idx: controller index 2629c6fd2807SJeff Garzik * 2630c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2631c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2632c6fd2807SJeff Garzik * 2633c6fd2807SJeff Garzik * LOCKING: 2634c6fd2807SJeff Garzik * Inherited from caller. 2635c6fd2807SJeff Garzik */ 26364447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2637c6fd2807SJeff Garzik { 2638c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 26394447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 26404447d351STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 26414447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2642c6fd2807SJeff Garzik 2643c6fd2807SJeff Garzik /* global interrupt mask */ 2644c6fd2807SJeff Garzik writel(0, mmio + HC_MAIN_IRQ_MASK_OFS); 2645c6fd2807SJeff Garzik 26464447d351STejun Heo rc = mv_chip_id(host, board_idx); 2647c6fd2807SJeff Garzik if (rc) 2648c6fd2807SJeff Garzik goto done; 2649c6fd2807SJeff Garzik 26504447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2651c6fd2807SJeff Garzik 26524447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2653c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2654c6fd2807SJeff Garzik 2655c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2656c6fd2807SJeff Garzik if (rc) 2657c6fd2807SJeff Garzik goto done; 2658c6fd2807SJeff Garzik 2659c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 2660c6fd2807SJeff Garzik hpriv->ops->reset_bus(pdev, mmio); 2661c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2662c6fd2807SJeff Garzik 26634447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2664ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2665c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2666c6fd2807SJeff Garzik 2667c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2668c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2669c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2670c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2671c6fd2807SJeff Garzik } 2672c6fd2807SJeff Garzik 2673c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port); 2674c6fd2807SJeff Garzik } 2675c6fd2807SJeff Garzik 26764447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2677cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 2678c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2679cbcdd875STejun Heo unsigned int offset = port_mmio - mmio; 2680cbcdd875STejun Heo 2681cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2682cbcdd875STejun Heo 2683cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2684cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2685c6fd2807SJeff Garzik } 2686c6fd2807SJeff Garzik 2687c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2688c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2689c6fd2807SJeff Garzik 2690c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2691c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2692c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2693c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2694c6fd2807SJeff Garzik 2695c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2696c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2697c6fd2807SJeff Garzik } 2698c6fd2807SJeff Garzik 2699c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 270002a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2701c6fd2807SJeff Garzik 2702c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 270302a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2704fb621e2fSJeff Garzik 2705ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2706fb621e2fSJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS); 2707fb621e2fSJeff Garzik else 2708c6fd2807SJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS); 2709c6fd2807SJeff Garzik 2710c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2711c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 2712c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_CAUSE_OFS), 2713c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_MASK_OFS), 271402a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 271502a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 2716c6fd2807SJeff Garzik 2717c6fd2807SJeff Garzik done: 2718c6fd2807SJeff Garzik return rc; 2719c6fd2807SJeff Garzik } 2720c6fd2807SJeff Garzik 2721c6fd2807SJeff Garzik /** 2722c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 27234447d351STejun Heo * @host: ATA host to print info about 2724c6fd2807SJeff Garzik * 2725c6fd2807SJeff Garzik * FIXME: complete this. 2726c6fd2807SJeff Garzik * 2727c6fd2807SJeff Garzik * LOCKING: 2728c6fd2807SJeff Garzik * Inherited from caller. 2729c6fd2807SJeff Garzik */ 27304447d351STejun Heo static void mv_print_info(struct ata_host *host) 2731c6fd2807SJeff Garzik { 27324447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 27334447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 273444c10138SAuke Kok u8 scc; 2735c1e4fe71SJeff Garzik const char *scc_s, *gen; 2736c6fd2807SJeff Garzik 2737c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 2738c6fd2807SJeff Garzik * what errata to workaround 2739c6fd2807SJeff Garzik */ 2740c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 2741c6fd2807SJeff Garzik if (scc == 0) 2742c6fd2807SJeff Garzik scc_s = "SCSI"; 2743c6fd2807SJeff Garzik else if (scc == 0x01) 2744c6fd2807SJeff Garzik scc_s = "RAID"; 2745c6fd2807SJeff Garzik else 2746c1e4fe71SJeff Garzik scc_s = "?"; 2747c1e4fe71SJeff Garzik 2748c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 2749c1e4fe71SJeff Garzik gen = "I"; 2750c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 2751c1e4fe71SJeff Garzik gen = "II"; 2752c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 2753c1e4fe71SJeff Garzik gen = "IIE"; 2754c1e4fe71SJeff Garzik else 2755c1e4fe71SJeff Garzik gen = "?"; 2756c6fd2807SJeff Garzik 2757c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 2758c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 2759c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 2760c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 2761c6fd2807SJeff Garzik } 2762c6fd2807SJeff Garzik 2763c6fd2807SJeff Garzik /** 2764c6fd2807SJeff Garzik * mv_init_one - handle a positive probe of a Marvell host 2765c6fd2807SJeff Garzik * @pdev: PCI device found 2766c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 2767c6fd2807SJeff Garzik * 2768c6fd2807SJeff Garzik * LOCKING: 2769c6fd2807SJeff Garzik * Inherited from caller. 2770c6fd2807SJeff Garzik */ 2771c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 2772c6fd2807SJeff Garzik { 27732dcb407eSJeff Garzik static int printed_version; 2774c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 27754447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 27764447d351STejun Heo struct ata_host *host; 27774447d351STejun Heo struct mv_host_priv *hpriv; 27784447d351STejun Heo int n_ports, rc; 2779c6fd2807SJeff Garzik 2780c6fd2807SJeff Garzik if (!printed_version++) 2781c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2782c6fd2807SJeff Garzik 27834447d351STejun Heo /* allocate host */ 27844447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 27854447d351STejun Heo 27864447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 27874447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 27884447d351STejun Heo if (!host || !hpriv) 27894447d351STejun Heo return -ENOMEM; 27904447d351STejun Heo host->private_data = hpriv; 27914447d351STejun Heo 27924447d351STejun Heo /* acquire resources */ 279324dc5f33STejun Heo rc = pcim_enable_device(pdev); 279424dc5f33STejun Heo if (rc) 2795c6fd2807SJeff Garzik return rc; 2796c6fd2807SJeff Garzik 27970d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 27980d5ff566STejun Heo if (rc == -EBUSY) 279924dc5f33STejun Heo pcim_pin_device(pdev); 28000d5ff566STejun Heo if (rc) 280124dc5f33STejun Heo return rc; 28024447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 2803c6fd2807SJeff Garzik 2804d88184fbSJeff Garzik rc = pci_go_64(pdev); 2805d88184fbSJeff Garzik if (rc) 2806d88184fbSJeff Garzik return rc; 2807d88184fbSJeff Garzik 2808c6fd2807SJeff Garzik /* initialize adapter */ 28094447d351STejun Heo rc = mv_init_host(host, board_idx); 281024dc5f33STejun Heo if (rc) 281124dc5f33STejun Heo return rc; 2812c6fd2807SJeff Garzik 2813c6fd2807SJeff Garzik /* Enable interrupts */ 28146a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 2815c6fd2807SJeff Garzik pci_intx(pdev, 1); 2816c6fd2807SJeff Garzik 2817c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 28184447d351STejun Heo mv_print_info(host); 2819c6fd2807SJeff Garzik 28204447d351STejun Heo pci_set_master(pdev); 2821ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 28224447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 2823c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 2824c6fd2807SJeff Garzik } 2825c6fd2807SJeff Garzik 2826c6fd2807SJeff Garzik static int __init mv_init(void) 2827c6fd2807SJeff Garzik { 2828c6fd2807SJeff Garzik return pci_register_driver(&mv_pci_driver); 2829c6fd2807SJeff Garzik } 2830c6fd2807SJeff Garzik 2831c6fd2807SJeff Garzik static void __exit mv_exit(void) 2832c6fd2807SJeff Garzik { 2833c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 2834c6fd2807SJeff Garzik } 2835c6fd2807SJeff Garzik 2836c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 2837c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 2838c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 2839c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 2840c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 2841c6fd2807SJeff Garzik 2842c6fd2807SJeff Garzik module_param(msi, int, 0444); 2843c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 2844c6fd2807SJeff Garzik 2845c6fd2807SJeff Garzik module_init(mv_init); 2846c6fd2807SJeff Garzik module_exit(mv_exit); 2847