xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 70f8b79cf3a2eb892a01271fdfbb1903c0c982a8)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
4e12bef50SMark Lord  * Copyright 2008: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
11c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
12c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
13c6fd2807SJeff Garzik  *
14c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
15c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c6fd2807SJeff Garzik  * GNU General Public License for more details.
18c6fd2807SJeff Garzik  *
19c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
20c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
21c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
22c6fd2807SJeff Garzik  *
23c6fd2807SJeff Garzik  */
24c6fd2807SJeff Garzik 
254a05e209SJeff Garzik /*
2685afb934SMark Lord  * sata_mv TODO list:
2785afb934SMark Lord  *
2885afb934SMark Lord  * --> Errata workaround for NCQ device errors.
2985afb934SMark Lord  *
3085afb934SMark Lord  * --> More errata workarounds for PCI-X.
3185afb934SMark Lord  *
3285afb934SMark Lord  * --> Complete a full errata audit for all chipsets to identify others.
3385afb934SMark Lord  *
3485afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
3585afb934SMark Lord  *
3685afb934SMark Lord  * --> [Experiment, low priority] Investigate interrupt coalescing.
3785afb934SMark Lord  *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
3885afb934SMark Lord  *       the overhead reduced by interrupt mitigation is quite often not
3985afb934SMark Lord  *       worth the latency cost.
4085afb934SMark Lord  *
4185afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
4285afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
4385afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
4485afb934SMark Lord  *
4585afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
4685afb934SMark Lord  *       connect two SATA ports.
474a05e209SJeff Garzik  */
484a05e209SJeff Garzik 
49c6fd2807SJeff Garzik #include <linux/kernel.h>
50c6fd2807SJeff Garzik #include <linux/module.h>
51c6fd2807SJeff Garzik #include <linux/pci.h>
52c6fd2807SJeff Garzik #include <linux/init.h>
53c6fd2807SJeff Garzik #include <linux/blkdev.h>
54c6fd2807SJeff Garzik #include <linux/delay.h>
55c6fd2807SJeff Garzik #include <linux/interrupt.h>
568d8b6004SAndrew Morton #include <linux/dmapool.h>
57c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
58c6fd2807SJeff Garzik #include <linux/device.h>
59f351b2d6SSaeed Bishara #include <linux/platform_device.h>
60f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6115a32632SLennert Buytenhek #include <linux/mbus.h>
62c46938ccSMark Lord #include <linux/bitops.h>
63c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
64c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
656c08772eSJeff Garzik #include <scsi/scsi_device.h>
66c6fd2807SJeff Garzik #include <linux/libata.h>
67c6fd2807SJeff Garzik 
68c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
69da14265eSMark Lord #define DRV_VERSION	"1.26"
70c6fd2807SJeff Garzik 
71c6fd2807SJeff Garzik enum {
72c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
73c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
74c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
75c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
76c6fd2807SJeff Garzik 
77c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
78c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
79c6fd2807SJeff Garzik 
80c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
81c6fd2807SJeff Garzik 	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
82c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
83c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
84c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
85c6fd2807SJeff Garzik 	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
86c6fd2807SJeff Garzik 	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),
87c6fd2807SJeff Garzik 
88c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
898e7decdbSMark Lord 	MV_FLASH_CTL_OFS	= 0x1046c,
908e7decdbSMark Lord 	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
918e7decdbSMark Lord 	MV_RESET_CFG_OFS	= 0x180d8,
92c6fd2807SJeff Garzik 
93c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
94c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
95c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
96c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
97c6fd2807SJeff Garzik 
98c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
99c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
100c6fd2807SJeff Garzik 
101c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
102c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
103c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
104c6fd2807SJeff Garzik 	 */
105c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
106c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
107da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
108c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
109c6fd2807SJeff Garzik 
110352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
111c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
112352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
113352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
114352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
115c6fd2807SJeff Garzik 
116c6fd2807SJeff Garzik 	/* Host Flags */
117c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
118c6fd2807SJeff Garzik 	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
1197bb3c529SSaeed Bishara 
120c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
12191b1a84cSMark Lord 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
122ad3aef51SMark Lord 
12391b1a84cSMark Lord 	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
124c6fd2807SJeff Garzik 
12591b1a84cSMark Lord 	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | MV_FLAG_IRQ_COALESCE |
126ad3aef51SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
127da14265eSMark Lord 				  ATA_FLAG_NCQ,
12891b1a84cSMark Lord 
12991b1a84cSMark Lord 	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
130ad3aef51SMark Lord 
131c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
132c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
133c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
134e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
135c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
136c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
137c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
138c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
139c6fd2807SJeff Garzik 
140c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
141c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
142c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
143c6fd2807SJeff Garzik 
144c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
145c6fd2807SJeff Garzik 
146c6fd2807SJeff Garzik 	/* PCI interface registers */
147c6fd2807SJeff Garzik 
148c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
1498e7decdbSMark Lord 	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
150c6fd2807SJeff Garzik 
151c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
152c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
153c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
154c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
155c6fd2807SJeff Garzik 
1568e7decdbSMark Lord 	MV_PCI_MODE_OFS		= 0xd00,
1578e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
1588e7decdbSMark Lord 
159c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
160c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
161c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
162c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
1638e7decdbSMark Lord 	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
164c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
165c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
166c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
167c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
168c6fd2807SJeff Garzik 
169c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
170c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
171c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
172c6fd2807SJeff Garzik 
17302a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
17402a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
175646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
17602a121daSMark Lord 
1777368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
1787368f919SMark Lord 	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
1797368f919SMark Lord 	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
1807368f919SMark Lord 	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
1817368f919SMark Lord 	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
182352fab70SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by port # */
183352fab70SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by port # */
184c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
185c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
186c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
187c6fd2807SJeff Garzik 	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
188c6fd2807SJeff Garzik 	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
189fb621e2fSJeff Garzik 	PORTS_0_3_COAL_DONE	= (1 << 8),
190fb621e2fSJeff Garzik 	PORTS_4_7_COAL_DONE	= (1 << 17),
191c6fd2807SJeff Garzik 	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
192c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
193c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
194c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
195c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
196fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
197f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
198c6fd2807SJeff Garzik 
199c6fd2807SJeff Garzik 	/* SATAHC registers */
200c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
201c6fd2807SJeff Garzik 
202c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
203352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
204352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
205c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
206c6fd2807SJeff Garzik 
207c6fd2807SJeff Garzik 	/* Shadow block registers */
208c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
209c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
210c6fd2807SJeff Garzik 
211c6fd2807SJeff Garzik 	/* SATA registers */
212c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
213c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2140c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
215c443c500SMark Lord 	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
21617c5aab5SMark Lord 
217e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
21817c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
21917c5aab5SMark Lord 
220c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
221c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
222ba069e37SMark Lord 	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
223ba069e37SMark Lord 	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
224ba069e37SMark Lord 	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
225ba069e37SMark Lord 	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */
226ba069e37SMark Lord 
227c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
228e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
2298e7decdbSMark Lord 	SATA_TESTCTL_OFS	= 0x348,
230e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
231e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
23217c5aab5SMark Lord 
2338e7decdbSMark Lord 	FISCFG_OFS		= 0x360,
2348e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2358e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
23617c5aab5SMark Lord 
237c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
2388e7decdbSMark Lord 	MV5_LTMODE_OFS		= 0x30,
2398e7decdbSMark Lord 	MV5_PHY_CTL_OFS		= 0x0C,
2408e7decdbSMark Lord 	SATA_INTERFACE_CFG_OFS	= 0x050,
241c6fd2807SJeff Garzik 
242c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
243c6fd2807SJeff Garzik 
244c6fd2807SJeff Garzik 	/* Port registers */
245c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2460c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2470c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
248c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
249c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
250c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
251e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
252e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
253c6fd2807SJeff Garzik 
254c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
255c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
2566c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
2576c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
2586c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
2596c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
2606c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
2616c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
262c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
263c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
2646c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
265c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
2666c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
2676c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
2686c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
2696c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
270646a4da5SMark Lord 
2716c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
272646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
273646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
274646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
275646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
276646a4da5SMark Lord 
2776c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
278646a4da5SMark Lord 
2796c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
280646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
281646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
282646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
283646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
284646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
285646a4da5SMark Lord 
2866c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
287646a4da5SMark Lord 
2886c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
289c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
290c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
291646a4da5SMark Lord 
292646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
293646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
294646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
29585afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
296646a4da5SMark Lord 
297bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
298bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
299bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
300bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
301bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
302bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3036c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
304bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
305bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
306bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
307bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
308c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
309c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
310bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
311e12bef50SMark Lord 
312bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
313bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
314bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
315bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
316bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
317bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
318bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3196c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
320bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
321bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
322bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
323c6fd2807SJeff Garzik 
324c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
325c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
326c6fd2807SJeff Garzik 
327c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
328c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
329c6fd2807SJeff Garzik 
330c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
331c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
332c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
333c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
334c6fd2807SJeff Garzik 
3350ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3360ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3370ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3388e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
339c6fd2807SJeff Garzik 
3408e7decdbSMark Lord 	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
3418e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
3428e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
3438e7decdbSMark Lord 
3448e7decdbSMark Lord 	EDMA_IORDY_TMOUT_OFS	= 0x34,
3458e7decdbSMark Lord 	EDMA_ARB_CFG_OFS	= 0x38,
3468e7decdbSMark Lord 
3478e7decdbSMark Lord 	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
348c01e8a23SMark Lord 	EDMA_UNKNOWN_RSVD_OFS	= 0x6C,		/* GenIIe unknown/reserved */
349da14265eSMark Lord 
350da14265eSMark Lord 	BMDMA_CMD_OFS		= 0x224,	/* bmdma command register */
351da14265eSMark Lord 	BMDMA_STATUS_OFS	= 0x228,	/* bmdma status register */
352da14265eSMark Lord 	BMDMA_PRD_LOW_OFS	= 0x22c,	/* bmdma PRD addr 31:0 */
353da14265eSMark Lord 	BMDMA_PRD_HIGH_OFS	= 0x230,	/* bmdma PRD addr 63:32 */
354da14265eSMark Lord 
355c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
356c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
357c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
358c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
359c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
360c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
3610ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
3620ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
3630ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
36402a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
365616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
3661f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
367c6fd2807SJeff Garzik 
368c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
3690ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
37072109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
37100f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
37229d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
373d16ab3f6SMark Lord 	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
374c6fd2807SJeff Garzik };
375c6fd2807SJeff Garzik 
376ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
377ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
378c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
3798e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
3801f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
381c6fd2807SJeff Garzik 
38215a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
38315a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
38415a32632SLennert Buytenhek 
385c6fd2807SJeff Garzik enum {
386baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
387baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
388baf14aa1SJeff Garzik 	 */
389baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
390c6fd2807SJeff Garzik 
3910ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
3920ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
3930ea9e179SJeff Garzik 	 */
394c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
395c6fd2807SJeff Garzik 
3960ea9e179SJeff Garzik 	/* ditto, for response queue */
397c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
398c6fd2807SJeff Garzik };
399c6fd2807SJeff Garzik 
400c6fd2807SJeff Garzik enum chip_type {
401c6fd2807SJeff Garzik 	chip_504x,
402c6fd2807SJeff Garzik 	chip_508x,
403c6fd2807SJeff Garzik 	chip_5080,
404c6fd2807SJeff Garzik 	chip_604x,
405c6fd2807SJeff Garzik 	chip_608x,
406c6fd2807SJeff Garzik 	chip_6042,
407c6fd2807SJeff Garzik 	chip_7042,
408f351b2d6SSaeed Bishara 	chip_soc,
409c6fd2807SJeff Garzik };
410c6fd2807SJeff Garzik 
411c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
412c6fd2807SJeff Garzik struct mv_crqb {
413c6fd2807SJeff Garzik 	__le32			sg_addr;
414c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
415c6fd2807SJeff Garzik 	__le16			ctrl_flags;
416c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
417c6fd2807SJeff Garzik };
418c6fd2807SJeff Garzik 
419c6fd2807SJeff Garzik struct mv_crqb_iie {
420c6fd2807SJeff Garzik 	__le32			addr;
421c6fd2807SJeff Garzik 	__le32			addr_hi;
422c6fd2807SJeff Garzik 	__le32			flags;
423c6fd2807SJeff Garzik 	__le32			len;
424c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
425c6fd2807SJeff Garzik };
426c6fd2807SJeff Garzik 
427c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
428c6fd2807SJeff Garzik struct mv_crpb {
429c6fd2807SJeff Garzik 	__le16			id;
430c6fd2807SJeff Garzik 	__le16			flags;
431c6fd2807SJeff Garzik 	__le32			tmstmp;
432c6fd2807SJeff Garzik };
433c6fd2807SJeff Garzik 
434c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
435c6fd2807SJeff Garzik struct mv_sg {
436c6fd2807SJeff Garzik 	__le32			addr;
437c6fd2807SJeff Garzik 	__le32			flags_size;
438c6fd2807SJeff Garzik 	__le32			addr_hi;
439c6fd2807SJeff Garzik 	__le32			reserved;
440c6fd2807SJeff Garzik };
441c6fd2807SJeff Garzik 
44208da1759SMark Lord /*
44308da1759SMark Lord  * We keep a local cache of a few frequently accessed port
44408da1759SMark Lord  * registers here, to avoid having to read them (very slow)
44508da1759SMark Lord  * when switching between EDMA and non-EDMA modes.
44608da1759SMark Lord  */
44708da1759SMark Lord struct mv_cached_regs {
44808da1759SMark Lord 	u32			fiscfg;
44908da1759SMark Lord 	u32			ltmode;
45008da1759SMark Lord 	u32			haltcond;
451c01e8a23SMark Lord 	u32			unknown_rsvd;
45208da1759SMark Lord };
45308da1759SMark Lord 
454c6fd2807SJeff Garzik struct mv_port_priv {
455c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
456c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
457c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
458c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
459eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
460eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
461bdd4dddeSJeff Garzik 
462bdd4dddeSJeff Garzik 	unsigned int		req_idx;
463bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
464bdd4dddeSJeff Garzik 
465c6fd2807SJeff Garzik 	u32			pp_flags;
46608da1759SMark Lord 	struct mv_cached_regs	cached;
46729d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
468c6fd2807SJeff Garzik };
469c6fd2807SJeff Garzik 
470c6fd2807SJeff Garzik struct mv_port_signal {
471c6fd2807SJeff Garzik 	u32			amps;
472c6fd2807SJeff Garzik 	u32			pre;
473c6fd2807SJeff Garzik };
474c6fd2807SJeff Garzik 
47502a121daSMark Lord struct mv_host_priv {
47602a121daSMark Lord 	u32			hp_flags;
47796e2c487SMark Lord 	u32			main_irq_mask;
47802a121daSMark Lord 	struct mv_port_signal	signal[8];
47902a121daSMark Lord 	const struct mv_hw_ops	*ops;
480f351b2d6SSaeed Bishara 	int			n_ports;
481f351b2d6SSaeed Bishara 	void __iomem		*base;
4827368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
4837368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
48402a121daSMark Lord 	u32			irq_cause_ofs;
48502a121daSMark Lord 	u32			irq_mask_ofs;
48602a121daSMark Lord 	u32			unmask_all_irqs;
487da2fa9baSMark Lord 	/*
488da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
489da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
490da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
491da2fa9baSMark Lord 	 */
492da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
493da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
494da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
49502a121daSMark Lord };
49602a121daSMark Lord 
497c6fd2807SJeff Garzik struct mv_hw_ops {
498c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
499c6fd2807SJeff Garzik 			   unsigned int port);
500c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
501c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
502c6fd2807SJeff Garzik 			   void __iomem *mmio);
503c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
504c6fd2807SJeff Garzik 			unsigned int n_hc);
505c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
5067bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
507c6fd2807SJeff Garzik };
508c6fd2807SJeff Garzik 
50982ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
51082ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
51182ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
51282ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
513c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
514c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
5153e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
516c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
517c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
518c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
519a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
520a1efdabaSTejun Heo 			unsigned long deadline);
521bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
522bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
523f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
524c6fd2807SJeff Garzik 
525c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
526c6fd2807SJeff Garzik 			   unsigned int port);
527c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
528c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
529c6fd2807SJeff Garzik 			   void __iomem *mmio);
530c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
531c6fd2807SJeff Garzik 			unsigned int n_hc);
532c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
5337bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
534c6fd2807SJeff Garzik 
535c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
536c6fd2807SJeff Garzik 			   unsigned int port);
537c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
538c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
539c6fd2807SJeff Garzik 			   void __iomem *mmio);
540c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
541c6fd2807SJeff Garzik 			unsigned int n_hc);
542c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
543f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
544f351b2d6SSaeed Bishara 				      void __iomem *mmio);
545f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
546f351b2d6SSaeed Bishara 				      void __iomem *mmio);
547f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
548f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
549f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
550f351b2d6SSaeed Bishara 				      void __iomem *mmio);
551f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5527bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
553e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
554c6fd2807SJeff Garzik 			     unsigned int port_no);
555e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
556b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
55700b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
558c6fd2807SJeff Garzik 
559e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
560e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
561e49856d8SMark Lord 				unsigned long deadline);
562e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
563e49856d8SMark Lord 				unsigned long deadline);
56429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
5654c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
5664c299ca3SMark Lord 					struct mv_port_priv *pp);
567c6fd2807SJeff Garzik 
568da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap);
569da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
570da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc);
571da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc);
572da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc);
573da14265eSMark Lord static u8   mv_bmdma_status(struct ata_port *ap);
574d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap);
575da14265eSMark Lord 
576eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
577eb73d558SMark Lord  * because we have to allow room for worst case splitting of
578eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
579eb73d558SMark Lord  */
580c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
58168d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
582baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
583c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
584c5d3e45aSJeff Garzik };
585c5d3e45aSJeff Garzik 
586c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
58768d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
588138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
589baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
590c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
591c6fd2807SJeff Garzik };
592c6fd2807SJeff Garzik 
593029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
594029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
595c6fd2807SJeff Garzik 
5963e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
597c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
598c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
599c6fd2807SJeff Garzik 
600bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
601bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
602a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
603a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
604029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
605bdd4dddeSJeff Garzik 
606c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
607c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
608c6fd2807SJeff Garzik 
609c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
610c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
611c6fd2807SJeff Garzik };
612c6fd2807SJeff Garzik 
613029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
614029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
615f273827eSMark Lord 	.dev_config             = mv6_dev_config,
616c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
617c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
618c6fd2807SJeff Garzik 
619e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
620e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
621e49856d8SMark Lord 	.softreset		= mv_softreset,
62229d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
623da14265eSMark Lord 
624d16ab3f6SMark Lord  	.sff_check_status	= mv_sff_check_status,
625da14265eSMark Lord 	.sff_irq_clear		= mv_sff_irq_clear,
626da14265eSMark Lord 	.check_atapi_dma	= mv_check_atapi_dma,
627da14265eSMark Lord 	.bmdma_setup		= mv_bmdma_setup,
628da14265eSMark Lord 	.bmdma_start		= mv_bmdma_start,
629da14265eSMark Lord 	.bmdma_stop		= mv_bmdma_stop,
630da14265eSMark Lord 	.bmdma_status		= mv_bmdma_status,
631c6fd2807SJeff Garzik };
632c6fd2807SJeff Garzik 
633029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
634029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
635029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
636c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
637c6fd2807SJeff Garzik };
638c6fd2807SJeff Garzik 
639c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
640c6fd2807SJeff Garzik 	{  /* chip_504x */
64191b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS,
642c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
643bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
644c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
645c6fd2807SJeff Garzik 	},
646c6fd2807SJeff Garzik 	{  /* chip_508x */
64791b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
648c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
649bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
650c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
651c6fd2807SJeff Garzik 	},
652c6fd2807SJeff Garzik 	{  /* chip_5080 */
65391b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
654c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
655bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
656c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
657c6fd2807SJeff Garzik 	},
658c6fd2807SJeff Garzik 	{  /* chip_604x */
65991b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS,
660c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
661bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
662c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
663c6fd2807SJeff Garzik 	},
664c6fd2807SJeff Garzik 	{  /* chip_608x */
66591b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
666c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
667bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
668c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
669c6fd2807SJeff Garzik 	},
670c6fd2807SJeff Garzik 	{  /* chip_6042 */
67191b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
672c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
673bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
674c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
675c6fd2807SJeff Garzik 	},
676c6fd2807SJeff Garzik 	{  /* chip_7042 */
67791b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
678c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
679bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
680c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
681c6fd2807SJeff Garzik 	},
682f351b2d6SSaeed Bishara 	{  /* chip_soc */
68391b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
684f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
685f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
686f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
687f351b2d6SSaeed Bishara 	},
688c6fd2807SJeff Garzik };
689c6fd2807SJeff Garzik 
690c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
6912d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
6922d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
6932d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
6942d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
69546c5784cSMark Lord 	/* RocketRAID 1720/174x have different identifiers */
69646c5784cSMark Lord 	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
6974462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
6984462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
699c6fd2807SJeff Garzik 
7002d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
7012d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
7022d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
7032d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
7042d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
705c6fd2807SJeff Garzik 
7062d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
7072d2744fcSJeff Garzik 
708d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
709d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
710d9f9c6bcSFlorian Attenberger 
71102a121daSMark Lord 	/* Marvell 7042 support */
7126a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
7136a3d586dSMorrison, Tom 
71402a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
71502a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
71602a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
71702a121daSMark Lord 
718c6fd2807SJeff Garzik 	{ }			/* terminate list */
719c6fd2807SJeff Garzik };
720c6fd2807SJeff Garzik 
721c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
722c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
723c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
724c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
725c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
726c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
727c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
728c6fd2807SJeff Garzik };
729c6fd2807SJeff Garzik 
730c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
731c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
732c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
733c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
734c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
735c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
736c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
737c6fd2807SJeff Garzik };
738c6fd2807SJeff Garzik 
739f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
740f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
741f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
742f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
743f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
744f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
745f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
746f351b2d6SSaeed Bishara };
747f351b2d6SSaeed Bishara 
748c6fd2807SJeff Garzik /*
749c6fd2807SJeff Garzik  * Functions
750c6fd2807SJeff Garzik  */
751c6fd2807SJeff Garzik 
752c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
753c6fd2807SJeff Garzik {
754c6fd2807SJeff Garzik 	writel(data, addr);
755c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
756c6fd2807SJeff Garzik }
757c6fd2807SJeff Garzik 
758c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
759c6fd2807SJeff Garzik {
760c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
761c6fd2807SJeff Garzik }
762c6fd2807SJeff Garzik 
763c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
764c6fd2807SJeff Garzik {
765c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
766c6fd2807SJeff Garzik }
767c6fd2807SJeff Garzik 
7681cfd19aeSMark Lord /*
7691cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
7701cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
7711cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
7721cfd19aeSMark Lord  *
7731cfd19aeSMark Lord  * port is the sole input, in range 0..7.
7747368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
7757368f919SMark Lord  * hardport is the other output, in range 0..3.
7761cfd19aeSMark Lord  *
7771cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
7781cfd19aeSMark Lord  */
7791cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
7801cfd19aeSMark Lord {								\
7811cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
7821cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
7831cfd19aeSMark Lord 	shift   += hardport * 2;				\
7841cfd19aeSMark Lord }
7851cfd19aeSMark Lord 
786352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
787352fab70SMark Lord {
788352fab70SMark Lord 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
789352fab70SMark Lord }
790352fab70SMark Lord 
791c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
792c6fd2807SJeff Garzik 						 unsigned int port)
793c6fd2807SJeff Garzik {
794c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
795c6fd2807SJeff Garzik }
796c6fd2807SJeff Garzik 
797c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
798c6fd2807SJeff Garzik {
799c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
800c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
801c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
802c6fd2807SJeff Garzik }
803c6fd2807SJeff Garzik 
804e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
805e12bef50SMark Lord {
806e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
807e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
808e12bef50SMark Lord 
809e12bef50SMark Lord 	return hc_mmio + ofs;
810e12bef50SMark Lord }
811e12bef50SMark Lord 
812f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
813f351b2d6SSaeed Bishara {
814f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
815f351b2d6SSaeed Bishara 	return hpriv->base;
816f351b2d6SSaeed Bishara }
817f351b2d6SSaeed Bishara 
818c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
819c6fd2807SJeff Garzik {
820f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
821c6fd2807SJeff Garzik }
822c6fd2807SJeff Garzik 
823cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
824c6fd2807SJeff Garzik {
825cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
826c6fd2807SJeff Garzik }
827c6fd2807SJeff Garzik 
82808da1759SMark Lord /**
82908da1759SMark Lord  *      mv_save_cached_regs - (re-)initialize cached port registers
83008da1759SMark Lord  *      @ap: the port whose registers we are caching
83108da1759SMark Lord  *
83208da1759SMark Lord  *	Initialize the local cache of port registers,
83308da1759SMark Lord  *	so that reading them over and over again can
83408da1759SMark Lord  *	be avoided on the hotter paths of this driver.
83508da1759SMark Lord  *	This saves a few microseconds each time we switch
83608da1759SMark Lord  *	to/from EDMA mode to perform (eg.) a drive cache flush.
83708da1759SMark Lord  */
83808da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap)
83908da1759SMark Lord {
84008da1759SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
84108da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
84208da1759SMark Lord 
84308da1759SMark Lord 	pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS);
84408da1759SMark Lord 	pp->cached.ltmode = readl(port_mmio + LTMODE_OFS);
84508da1759SMark Lord 	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
846c01e8a23SMark Lord 	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD_OFS);
84708da1759SMark Lord }
84808da1759SMark Lord 
84908da1759SMark Lord /**
85008da1759SMark Lord  *      mv_write_cached_reg - write to a cached port register
85108da1759SMark Lord  *      @addr: hardware address of the register
85208da1759SMark Lord  *      @old: pointer to cached value of the register
85308da1759SMark Lord  *      @new: new value for the register
85408da1759SMark Lord  *
85508da1759SMark Lord  *	Write a new value to a cached register,
85608da1759SMark Lord  *	but only if the value is different from before.
85708da1759SMark Lord  */
85808da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
85908da1759SMark Lord {
86008da1759SMark Lord 	if (new != *old) {
86108da1759SMark Lord 		*old = new;
86208da1759SMark Lord 		writel(new, addr);
86308da1759SMark Lord 	}
86408da1759SMark Lord }
86508da1759SMark Lord 
866c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
867c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
868c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
869c5d3e45aSJeff Garzik {
870bdd4dddeSJeff Garzik 	u32 index;
871bdd4dddeSJeff Garzik 
872c5d3e45aSJeff Garzik 	/*
873c5d3e45aSJeff Garzik 	 * initialize request queue
874c5d3e45aSJeff Garzik 	 */
875fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
876fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
877bdd4dddeSJeff Garzik 
878c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
879c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
880bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
881c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
882bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
883c5d3e45aSJeff Garzik 
884c5d3e45aSJeff Garzik 	/*
885c5d3e45aSJeff Garzik 	 * initialize response queue
886c5d3e45aSJeff Garzik 	 */
887fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
888fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
889bdd4dddeSJeff Garzik 
890c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
891c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
892bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
893bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
894c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
895c5d3e45aSJeff Garzik }
896c5d3e45aSJeff Garzik 
897c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
898c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
899c4de573bSMark Lord {
900c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
901c4de573bSMark Lord 	u32 old_mask, new_mask;
902c4de573bSMark Lord 
90396e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
904c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
90596e2c487SMark Lord 	if (new_mask != old_mask) {
90696e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
907c4de573bSMark Lord 		writelfl(new_mask, hpriv->main_irq_mask_addr);
908c4de573bSMark Lord 	}
90996e2c487SMark Lord }
910c4de573bSMark Lord 
911c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
912c4de573bSMark Lord 				     unsigned int port_bits)
913c4de573bSMark Lord {
914c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
915c4de573bSMark Lord 	u32 disable_bits, enable_bits;
916c4de573bSMark Lord 
917c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
918c4de573bSMark Lord 
919c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
920c4de573bSMark Lord 	enable_bits  = port_bits << shift;
921c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
922c4de573bSMark Lord }
923c4de573bSMark Lord 
92400b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
92500b81235SMark Lord 					  void __iomem *port_mmio,
92600b81235SMark Lord 					  unsigned int port_irqs)
927c6fd2807SJeff Garzik {
9280c58912eSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
929352fab70SMark Lord 	int hardport = mv_hardport_from_port(ap->port_no);
9300c58912eSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(
931b0bccb18SMark Lord 				mv_host_base(ap->host), ap->port_no);
932cae6edc3SMark Lord 	u32 hc_irq_cause;
9330c58912eSMark Lord 
934bdd4dddeSJeff Garzik 	/* clear EDMA event indicators, if any */
935f630d562SMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
936bdd4dddeSJeff Garzik 
937cae6edc3SMark Lord 	/* clear pending irq events */
938cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
939cae6edc3SMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
9400c58912eSMark Lord 
9410c58912eSMark Lord 	/* clear FIS IRQ Cause */
942e4006077SMark Lord 	if (IS_GEN_IIE(hpriv))
9430c58912eSMark Lord 		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
9440c58912eSMark Lord 
94500b81235SMark Lord 	mv_enable_port_irqs(ap, port_irqs);
94600b81235SMark Lord }
94700b81235SMark Lord 
94800b81235SMark Lord /**
94900b81235SMark Lord  *      mv_start_edma - Enable eDMA engine
95000b81235SMark Lord  *      @base: port base address
95100b81235SMark Lord  *      @pp: port private data
95200b81235SMark Lord  *
95300b81235SMark Lord  *      Verify the local cache of the eDMA state is accurate with a
95400b81235SMark Lord  *      WARN_ON.
95500b81235SMark Lord  *
95600b81235SMark Lord  *      LOCKING:
95700b81235SMark Lord  *      Inherited from caller.
95800b81235SMark Lord  */
95900b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
96000b81235SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
96100b81235SMark Lord {
96200b81235SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
96300b81235SMark Lord 
96400b81235SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
96500b81235SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
96600b81235SMark Lord 		if (want_ncq != using_ncq)
96700b81235SMark Lord 			mv_stop_edma(ap);
96800b81235SMark Lord 	}
96900b81235SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
97000b81235SMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
97100b81235SMark Lord 
97200b81235SMark Lord 		mv_edma_cfg(ap, want_ncq, 1);
97300b81235SMark Lord 
974f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
97500b81235SMark Lord 		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
976bdd4dddeSJeff Garzik 
977f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
978c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
979c6fd2807SJeff Garzik 	}
980c6fd2807SJeff Garzik }
981c6fd2807SJeff Garzik 
9829b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
9839b2c4e0bSMark Lord {
9849b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
9859b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
9869b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
9879b2c4e0bSMark Lord 	int i;
9889b2c4e0bSMark Lord 
9899b2c4e0bSMark Lord 	/*
9909b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
991c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
992c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
993c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
994c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
9959b2c4e0bSMark Lord 	 */
9969b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
9979b2c4e0bSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
9989b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
9999b2c4e0bSMark Lord 			break;
10009b2c4e0bSMark Lord 		udelay(per_loop);
10019b2c4e0bSMark Lord 	}
10029b2c4e0bSMark Lord 	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
10039b2c4e0bSMark Lord }
10049b2c4e0bSMark Lord 
1005c6fd2807SJeff Garzik /**
1006e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
1007b562468cSMark Lord  *      @port_mmio: io base address
1008c6fd2807SJeff Garzik  *
1009c6fd2807SJeff Garzik  *      LOCKING:
1010c6fd2807SJeff Garzik  *      Inherited from caller.
1011c6fd2807SJeff Garzik  */
1012b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
1013c6fd2807SJeff Garzik {
1014b562468cSMark Lord 	int i;
1015c6fd2807SJeff Garzik 
1016b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
1017c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1018c6fd2807SJeff Garzik 
1019b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
1020b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
1021b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
10224537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
1023b562468cSMark Lord 			return 0;
1024b562468cSMark Lord 		udelay(10);
1025c6fd2807SJeff Garzik 	}
1026b562468cSMark Lord 	return -EIO;
1027c6fd2807SJeff Garzik }
1028c6fd2807SJeff Garzik 
1029e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
1030c6fd2807SJeff Garzik {
1031c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1032c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
103366e57a2cSMark Lord 	int err = 0;
1034c6fd2807SJeff Garzik 
1035b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1036b562468cSMark Lord 		return 0;
1037c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
10389b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
1039b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
1040c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
104166e57a2cSMark Lord 		err = -EIO;
1042c6fd2807SJeff Garzik 	}
104366e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
104466e57a2cSMark Lord 	return err;
10450ea9e179SJeff Garzik }
10460ea9e179SJeff Garzik 
1047c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1048c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
1049c6fd2807SJeff Garzik {
1050c6fd2807SJeff Garzik 	int b, w;
1051c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1052c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
1053c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1054c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
1055c6fd2807SJeff Garzik 			b += sizeof(u32);
1056c6fd2807SJeff Garzik 		}
1057c6fd2807SJeff Garzik 		printk("\n");
1058c6fd2807SJeff Garzik 	}
1059c6fd2807SJeff Garzik }
1060c6fd2807SJeff Garzik #endif
1061c6fd2807SJeff Garzik 
1062c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1063c6fd2807SJeff Garzik {
1064c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1065c6fd2807SJeff Garzik 	int b, w;
1066c6fd2807SJeff Garzik 	u32 dw;
1067c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1068c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1069c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1070c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1071c6fd2807SJeff Garzik 			printk("%08x ", dw);
1072c6fd2807SJeff Garzik 			b += sizeof(u32);
1073c6fd2807SJeff Garzik 		}
1074c6fd2807SJeff Garzik 		printk("\n");
1075c6fd2807SJeff Garzik 	}
1076c6fd2807SJeff Garzik #endif
1077c6fd2807SJeff Garzik }
1078c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1079c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1080c6fd2807SJeff Garzik {
1081c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1082c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1083c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1084c6fd2807SJeff Garzik 	void __iomem *port_base;
1085c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1086c6fd2807SJeff Garzik 
1087c6fd2807SJeff Garzik 	if (0 > port) {
1088c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1089c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1090c6fd2807SJeff Garzik 		num_hcs = 2;
1091c6fd2807SJeff Garzik 	} else {
1092c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1093c6fd2807SJeff Garzik 		start_port = port;
1094c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1095c6fd2807SJeff Garzik 	}
1096c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1097c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1098c6fd2807SJeff Garzik 
1099c6fd2807SJeff Garzik 	if (NULL != pdev) {
1100c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1101c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1102c6fd2807SJeff Garzik 	}
1103c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1104c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1105c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1106c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1107c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1108c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1109c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1110c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1111c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1112c6fd2807SJeff Garzik 	}
1113c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1114c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1115c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1116c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1117c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1118c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1119c6fd2807SJeff Garzik 	}
1120c6fd2807SJeff Garzik #endif
1121c6fd2807SJeff Garzik }
1122c6fd2807SJeff Garzik 
1123c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1124c6fd2807SJeff Garzik {
1125c6fd2807SJeff Garzik 	unsigned int ofs;
1126c6fd2807SJeff Garzik 
1127c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1128c6fd2807SJeff Garzik 	case SCR_STATUS:
1129c6fd2807SJeff Garzik 	case SCR_CONTROL:
1130c6fd2807SJeff Garzik 	case SCR_ERROR:
1131c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1132c6fd2807SJeff Garzik 		break;
1133c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1134c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
1135c6fd2807SJeff Garzik 		break;
1136c6fd2807SJeff Garzik 	default:
1137c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1138c6fd2807SJeff Garzik 		break;
1139c6fd2807SJeff Garzik 	}
1140c6fd2807SJeff Garzik 	return ofs;
1141c6fd2807SJeff Garzik }
1142c6fd2807SJeff Garzik 
114382ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1144c6fd2807SJeff Garzik {
1145c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1146c6fd2807SJeff Garzik 
1147da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
114882ef04fbSTejun Heo 		*val = readl(mv_ap_base(link->ap) + ofs);
1149da3dbb17STejun Heo 		return 0;
1150da3dbb17STejun Heo 	} else
1151da3dbb17STejun Heo 		return -EINVAL;
1152c6fd2807SJeff Garzik }
1153c6fd2807SJeff Garzik 
115482ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1155c6fd2807SJeff Garzik {
1156c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1157c6fd2807SJeff Garzik 
1158da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
115982ef04fbSTejun Heo 		writelfl(val, mv_ap_base(link->ap) + ofs);
1160da3dbb17STejun Heo 		return 0;
1161da3dbb17STejun Heo 	} else
1162da3dbb17STejun Heo 		return -EINVAL;
1163c6fd2807SJeff Garzik }
1164c6fd2807SJeff Garzik 
1165f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1166f273827eSMark Lord {
1167f273827eSMark Lord 	/*
1168e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1169e49856d8SMark Lord 	 *
1170e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1171e49856d8SMark Lord 	 *  (no FIS-based switching).
1172f273827eSMark Lord 	 */
1173e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1174352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1175e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1176352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1177352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1178352fab70SMark Lord 		}
1179f273827eSMark Lord 	}
1180e49856d8SMark Lord }
1181f273827eSMark Lord 
11823e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
11833e4a1391SMark Lord {
11843e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
11853e4a1391SMark Lord 	struct ata_port *ap = link->ap;
11863e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
11873e4a1391SMark Lord 
11883e4a1391SMark Lord 	/*
118929d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
119029d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
119129d187bbSMark Lord 	 */
119229d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
119329d187bbSMark Lord 		return ATA_DEFER_PORT;
119429d187bbSMark Lord 	/*
11953e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
11963e4a1391SMark Lord 	 */
11973e4a1391SMark Lord 	if (ap->nr_active_links == 0)
11983e4a1391SMark Lord 		return 0;
11993e4a1391SMark Lord 
12003e4a1391SMark Lord 	/*
12014bdee6c5STejun Heo 	 * The port is operating in host queuing mode (EDMA) with NCQ
12024bdee6c5STejun Heo 	 * enabled, allow multiple NCQ commands.  EDMA also allows
12034bdee6c5STejun Heo 	 * queueing multiple DMA commands but libata core currently
12044bdee6c5STejun Heo 	 * doesn't allow it.
12053e4a1391SMark Lord 	 */
12064bdee6c5STejun Heo 	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
12074bdee6c5STejun Heo 	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
12083e4a1391SMark Lord 		return 0;
12094bdee6c5STejun Heo 
12103e4a1391SMark Lord 	return ATA_DEFER_PORT;
12113e4a1391SMark Lord }
12123e4a1391SMark Lord 
121308da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1214e49856d8SMark Lord {
121508da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
121608da1759SMark Lord 	void __iomem *port_mmio;
121700f42eabSMark Lord 
121808da1759SMark Lord 	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
121908da1759SMark Lord 	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
122008da1759SMark Lord 	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
122100f42eabSMark Lord 
122208da1759SMark Lord 	ltmode   = *old_ltmode & ~LTMODE_BIT8;
122308da1759SMark Lord 	haltcond = *old_haltcond | EDMA_ERR_DEV;
122400f42eabSMark Lord 
122500f42eabSMark Lord 	if (want_fbs) {
122608da1759SMark Lord 		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
122708da1759SMark Lord 		ltmode = *old_ltmode | LTMODE_BIT8;
12284c299ca3SMark Lord 		if (want_ncq)
122908da1759SMark Lord 			haltcond &= ~EDMA_ERR_DEV;
12304c299ca3SMark Lord 		else
123108da1759SMark Lord 			fiscfg |=  FISCFG_WAIT_DEV_ERR;
123208da1759SMark Lord 	} else {
123308da1759SMark Lord 		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1234e49856d8SMark Lord 	}
123500f42eabSMark Lord 
123608da1759SMark Lord 	port_mmio = mv_ap_base(ap);
123708da1759SMark Lord 	mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg);
123808da1759SMark Lord 	mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode);
123908da1759SMark Lord 	mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond);
1240e49856d8SMark Lord }
1241c6fd2807SJeff Garzik 
1242dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1243dd2890f6SMark Lord {
1244dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1245dd2890f6SMark Lord 	u32 old, new;
1246dd2890f6SMark Lord 
1247dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1248dd2890f6SMark Lord 	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1249dd2890f6SMark Lord 	if (want_ncq)
1250dd2890f6SMark Lord 		new = old | (1 << 22);
1251dd2890f6SMark Lord 	else
1252dd2890f6SMark Lord 		new = old & ~(1 << 22);
1253dd2890f6SMark Lord 	if (new != old)
1254dd2890f6SMark Lord 		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1255dd2890f6SMark Lord }
1256dd2890f6SMark Lord 
1257c01e8a23SMark Lord /**
1258c01e8a23SMark Lord  * 	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1259c01e8a23SMark Lord  * 	@ap: Port being initialized
1260c01e8a23SMark Lord  *
1261c01e8a23SMark Lord  *	There are two DMA modes on these chips:  basic DMA, and EDMA.
1262c01e8a23SMark Lord  *
1263c01e8a23SMark Lord  *	Bit-0 of the "EDMA RESERVED" register enables/disables use
1264c01e8a23SMark Lord  *	of basic DMA on the GEN_IIE versions of the chips.
1265c01e8a23SMark Lord  *
1266c01e8a23SMark Lord  *	This bit survives EDMA resets, and must be set for basic DMA
1267c01e8a23SMark Lord  *	to function, and should be cleared when EDMA is active.
1268c01e8a23SMark Lord  */
1269c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1270c01e8a23SMark Lord {
1271c01e8a23SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1272c01e8a23SMark Lord 	u32 new, *old = &pp->cached.unknown_rsvd;
1273c01e8a23SMark Lord 
1274c01e8a23SMark Lord 	if (enable_bmdma)
1275c01e8a23SMark Lord 		new = *old | 1;
1276c01e8a23SMark Lord 	else
1277c01e8a23SMark Lord 		new = *old & ~1;
1278c01e8a23SMark Lord 	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD_OFS, old, new);
1279c01e8a23SMark Lord }
1280c01e8a23SMark Lord 
128100b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1282c6fd2807SJeff Garzik {
1283c6fd2807SJeff Garzik 	u32 cfg;
1284e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1285e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1286e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1287c6fd2807SJeff Garzik 
1288c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1289c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1290d16ab3f6SMark Lord 	pp->pp_flags &=
1291d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1292c6fd2807SJeff Garzik 
1293c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1294c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1295c6fd2807SJeff Garzik 
1296dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1297c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1298dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1299c6fd2807SJeff Garzik 
1300dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
130100f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
130200f42eabSMark Lord 		/*
130300f42eabSMark Lord 		 * Possible future enhancement:
130400f42eabSMark Lord 		 *
130500f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
130600f42eabSMark Lord 		 * But first we need to have the error handling in place
130700f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
130800f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
130900f42eabSMark Lord 		 */
131000f42eabSMark Lord 		want_fbs &= want_ncq;
131100f42eabSMark Lord 
131208da1759SMark Lord 		mv_config_fbs(ap, want_ncq, want_fbs);
131300f42eabSMark Lord 
131400f42eabSMark Lord 		if (want_fbs) {
131500f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
131600f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
131700f42eabSMark Lord 		}
131800f42eabSMark Lord 
1319e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
132000b81235SMark Lord 		if (want_edma) {
1321e728eabeSJeff Garzik 			cfg |= (1 << 22); /* enab 4-entry host queue cache */
13221f398472SMark Lord 			if (!IS_SOC(hpriv))
1323c6fd2807SJeff Garzik 				cfg |= (1 << 18); /* enab early completion */
132400b81235SMark Lord 		}
1325616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1326616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1327c01e8a23SMark Lord 		mv_bmdma_enable_iie(ap, !want_edma);
1328c6fd2807SJeff Garzik 	}
1329c6fd2807SJeff Garzik 
133072109168SMark Lord 	if (want_ncq) {
133172109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
133272109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
133300b81235SMark Lord 	}
133472109168SMark Lord 
1335c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1336c6fd2807SJeff Garzik }
1337c6fd2807SJeff Garzik 
1338da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1339da2fa9baSMark Lord {
1340da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1341da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1342eb73d558SMark Lord 	int tag;
1343da2fa9baSMark Lord 
1344da2fa9baSMark Lord 	if (pp->crqb) {
1345da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1346da2fa9baSMark Lord 		pp->crqb = NULL;
1347da2fa9baSMark Lord 	}
1348da2fa9baSMark Lord 	if (pp->crpb) {
1349da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1350da2fa9baSMark Lord 		pp->crpb = NULL;
1351da2fa9baSMark Lord 	}
1352eb73d558SMark Lord 	/*
1353eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1354eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1355eb73d558SMark Lord 	 */
1356eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1357eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1358eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1359eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1360eb73d558SMark Lord 					      pp->sg_tbl[tag],
1361eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1362eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1363eb73d558SMark Lord 		}
1364da2fa9baSMark Lord 	}
1365da2fa9baSMark Lord }
1366da2fa9baSMark Lord 
1367c6fd2807SJeff Garzik /**
1368c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1369c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1370c6fd2807SJeff Garzik  *
1371c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1372c6fd2807SJeff Garzik  *      zero indices.
1373c6fd2807SJeff Garzik  *
1374c6fd2807SJeff Garzik  *      LOCKING:
1375c6fd2807SJeff Garzik  *      Inherited from caller.
1376c6fd2807SJeff Garzik  */
1377c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1378c6fd2807SJeff Garzik {
1379cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1380cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1381c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1382dde20207SJames Bottomley 	int tag;
1383c6fd2807SJeff Garzik 
138424dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1385c6fd2807SJeff Garzik 	if (!pp)
138624dc5f33STejun Heo 		return -ENOMEM;
1387da2fa9baSMark Lord 	ap->private_data = pp;
1388c6fd2807SJeff Garzik 
1389da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1390da2fa9baSMark Lord 	if (!pp->crqb)
1391da2fa9baSMark Lord 		return -ENOMEM;
1392da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1393c6fd2807SJeff Garzik 
1394da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1395da2fa9baSMark Lord 	if (!pp->crpb)
1396da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1397da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1398c6fd2807SJeff Garzik 
13993bd0a70eSMark Lord 	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
14003bd0a70eSMark Lord 	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
14013bd0a70eSMark Lord 		ap->flags |= ATA_FLAG_AN;
1402eb73d558SMark Lord 	/*
1403eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1404eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1405eb73d558SMark Lord 	 */
1406eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1407eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1408eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1409eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1410eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1411da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1412eb73d558SMark Lord 		} else {
1413eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1414eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1415eb73d558SMark Lord 		}
1416eb73d558SMark Lord 	}
141708da1759SMark Lord 	mv_save_cached_regs(ap);
141866e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
1419c6fd2807SJeff Garzik 	return 0;
1420da2fa9baSMark Lord 
1421da2fa9baSMark Lord out_port_free_dma_mem:
1422da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1423da2fa9baSMark Lord 	return -ENOMEM;
1424c6fd2807SJeff Garzik }
1425c6fd2807SJeff Garzik 
1426c6fd2807SJeff Garzik /**
1427c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1428c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1429c6fd2807SJeff Garzik  *
1430c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1431c6fd2807SJeff Garzik  *
1432c6fd2807SJeff Garzik  *      LOCKING:
1433cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1434c6fd2807SJeff Garzik  */
1435c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1436c6fd2807SJeff Garzik {
1437e12bef50SMark Lord 	mv_stop_edma(ap);
143888e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1439da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1440c6fd2807SJeff Garzik }
1441c6fd2807SJeff Garzik 
1442c6fd2807SJeff Garzik /**
1443c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1444c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1445c6fd2807SJeff Garzik  *
1446c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1447c6fd2807SJeff Garzik  *
1448c6fd2807SJeff Garzik  *      LOCKING:
1449c6fd2807SJeff Garzik  *      Inherited from caller.
1450c6fd2807SJeff Garzik  */
14516c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1452c6fd2807SJeff Garzik {
1453c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1454c6fd2807SJeff Garzik 	struct scatterlist *sg;
14553be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1456ff2aeb1eSTejun Heo 	unsigned int si;
1457c6fd2807SJeff Garzik 
1458eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1459ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1460d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1461d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1462c6fd2807SJeff Garzik 
14634007b493SOlof Johansson 		while (sg_len) {
14644007b493SOlof Johansson 			u32 offset = addr & 0xffff;
14654007b493SOlof Johansson 			u32 len = sg_len;
14664007b493SOlof Johansson 
146732cd11a6SMark Lord 			if (offset + len > 0x10000)
14684007b493SOlof Johansson 				len = 0x10000 - offset;
14694007b493SOlof Johansson 
1470d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1471d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
14726c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
147332cd11a6SMark Lord 			mv_sg->reserved = 0;
1474c6fd2807SJeff Garzik 
14754007b493SOlof Johansson 			sg_len -= len;
14764007b493SOlof Johansson 			addr += len;
14774007b493SOlof Johansson 
14783be6cbd7SJeff Garzik 			last_sg = mv_sg;
1479d88184fbSJeff Garzik 			mv_sg++;
1480c6fd2807SJeff Garzik 		}
14814007b493SOlof Johansson 	}
14823be6cbd7SJeff Garzik 
14833be6cbd7SJeff Garzik 	if (likely(last_sg))
14843be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
148532cd11a6SMark Lord 	mb(); /* ensure data structure is visible to the chipset */
1486c6fd2807SJeff Garzik }
1487c6fd2807SJeff Garzik 
14885796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1489c6fd2807SJeff Garzik {
1490c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1491c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1492c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1493c6fd2807SJeff Garzik }
1494c6fd2807SJeff Garzik 
1495c6fd2807SJeff Garzik /**
1496da14265eSMark Lord  *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
1497da14265eSMark Lord  *	@ap: Port associated with this ATA transaction.
1498da14265eSMark Lord  *
1499da14265eSMark Lord  *	We need this only for ATAPI bmdma transactions,
1500da14265eSMark Lord  *	as otherwise we experience spurious interrupts
1501da14265eSMark Lord  *	after libata-sff handles the bmdma interrupts.
1502da14265eSMark Lord  */
1503da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap)
1504da14265eSMark Lord {
1505da14265eSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1506da14265eSMark Lord }
1507da14265eSMark Lord 
1508da14265eSMark Lord /**
1509da14265eSMark Lord  *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1510da14265eSMark Lord  *	@qc: queued command to check for chipset/DMA compatibility.
1511da14265eSMark Lord  *
1512da14265eSMark Lord  *	The bmdma engines cannot handle speculative data sizes
1513da14265eSMark Lord  *	(bytecount under/over flow).  So only allow DMA for
1514da14265eSMark Lord  *	data transfer commands with known data sizes.
1515da14265eSMark Lord  *
1516da14265eSMark Lord  *	LOCKING:
1517da14265eSMark Lord  *	Inherited from caller.
1518da14265eSMark Lord  */
1519da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1520da14265eSMark Lord {
1521da14265eSMark Lord 	struct scsi_cmnd *scmd = qc->scsicmd;
1522da14265eSMark Lord 
1523da14265eSMark Lord 	if (scmd) {
1524da14265eSMark Lord 		switch (scmd->cmnd[0]) {
1525da14265eSMark Lord 		case READ_6:
1526da14265eSMark Lord 		case READ_10:
1527da14265eSMark Lord 		case READ_12:
1528da14265eSMark Lord 		case WRITE_6:
1529da14265eSMark Lord 		case WRITE_10:
1530da14265eSMark Lord 		case WRITE_12:
1531da14265eSMark Lord 		case GPCMD_READ_CD:
1532da14265eSMark Lord 		case GPCMD_SEND_DVD_STRUCTURE:
1533da14265eSMark Lord 		case GPCMD_SEND_CUE_SHEET:
1534da14265eSMark Lord 			return 0; /* DMA is safe */
1535da14265eSMark Lord 		}
1536da14265eSMark Lord 	}
1537da14265eSMark Lord 	return -EOPNOTSUPP; /* use PIO instead */
1538da14265eSMark Lord }
1539da14265eSMark Lord 
1540da14265eSMark Lord /**
1541da14265eSMark Lord  *	mv_bmdma_setup - Set up BMDMA transaction
1542da14265eSMark Lord  *	@qc: queued command to prepare DMA for.
1543da14265eSMark Lord  *
1544da14265eSMark Lord  *	LOCKING:
1545da14265eSMark Lord  *	Inherited from caller.
1546da14265eSMark Lord  */
1547da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1548da14265eSMark Lord {
1549da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1550da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1551da14265eSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1552da14265eSMark Lord 
1553da14265eSMark Lord 	mv_fill_sg(qc);
1554da14265eSMark Lord 
1555da14265eSMark Lord 	/* clear all DMA cmd bits */
1556da14265eSMark Lord 	writel(0, port_mmio + BMDMA_CMD_OFS);
1557da14265eSMark Lord 
1558da14265eSMark Lord 	/* load PRD table addr. */
1559da14265eSMark Lord 	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1560da14265eSMark Lord 		port_mmio + BMDMA_PRD_HIGH_OFS);
1561da14265eSMark Lord 	writelfl(pp->sg_tbl_dma[qc->tag],
1562da14265eSMark Lord 		port_mmio + BMDMA_PRD_LOW_OFS);
1563da14265eSMark Lord 
1564da14265eSMark Lord 	/* issue r/w command */
1565da14265eSMark Lord 	ap->ops->sff_exec_command(ap, &qc->tf);
1566da14265eSMark Lord }
1567da14265eSMark Lord 
1568da14265eSMark Lord /**
1569da14265eSMark Lord  *	mv_bmdma_start - Start a BMDMA transaction
1570da14265eSMark Lord  *	@qc: queued command to start DMA on.
1571da14265eSMark Lord  *
1572da14265eSMark Lord  *	LOCKING:
1573da14265eSMark Lord  *	Inherited from caller.
1574da14265eSMark Lord  */
1575da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc)
1576da14265eSMark Lord {
1577da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1578da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1579da14265eSMark Lord 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1580da14265eSMark Lord 	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1581da14265eSMark Lord 
1582da14265eSMark Lord 	/* start host DMA transaction */
1583da14265eSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1584da14265eSMark Lord }
1585da14265eSMark Lord 
1586da14265eSMark Lord /**
1587da14265eSMark Lord  *	mv_bmdma_stop - Stop BMDMA transfer
1588da14265eSMark Lord  *	@qc: queued command to stop DMA on.
1589da14265eSMark Lord  *
1590da14265eSMark Lord  *	Clears the ATA_DMA_START flag in the bmdma control register
1591da14265eSMark Lord  *
1592da14265eSMark Lord  *	LOCKING:
1593da14265eSMark Lord  *	Inherited from caller.
1594da14265eSMark Lord  */
1595da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1596da14265eSMark Lord {
1597da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1598da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1599da14265eSMark Lord 	u32 cmd;
1600da14265eSMark Lord 
1601da14265eSMark Lord 	/* clear start/stop bit */
1602da14265eSMark Lord 	cmd = readl(port_mmio + BMDMA_CMD_OFS);
1603da14265eSMark Lord 	cmd &= ~ATA_DMA_START;
1604da14265eSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1605da14265eSMark Lord 
1606da14265eSMark Lord 	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1607da14265eSMark Lord 	ata_sff_dma_pause(ap);
1608da14265eSMark Lord }
1609da14265eSMark Lord 
1610da14265eSMark Lord /**
1611da14265eSMark Lord  *	mv_bmdma_status - Read BMDMA status
1612da14265eSMark Lord  *	@ap: port for which to retrieve DMA status.
1613da14265eSMark Lord  *
1614da14265eSMark Lord  *	Read and return equivalent of the sff BMDMA status register.
1615da14265eSMark Lord  *
1616da14265eSMark Lord  *	LOCKING:
1617da14265eSMark Lord  *	Inherited from caller.
1618da14265eSMark Lord  */
1619da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap)
1620da14265eSMark Lord {
1621da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1622da14265eSMark Lord 	u32 reg, status;
1623da14265eSMark Lord 
1624da14265eSMark Lord 	/*
1625da14265eSMark Lord 	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1626da14265eSMark Lord 	 * and the ATA_DMA_INTR bit doesn't exist.
1627da14265eSMark Lord 	 */
1628da14265eSMark Lord 	reg = readl(port_mmio + BMDMA_STATUS_OFS);
1629da14265eSMark Lord 	if (reg & ATA_DMA_ACTIVE)
1630da14265eSMark Lord 		status = ATA_DMA_ACTIVE;
1631da14265eSMark Lord 	else
1632da14265eSMark Lord 		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1633da14265eSMark Lord 	return status;
1634da14265eSMark Lord }
1635da14265eSMark Lord 
1636da14265eSMark Lord /**
1637c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1638c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1639c6fd2807SJeff Garzik  *
1640c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1641c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1642c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1643c6fd2807SJeff Garzik  *      the SG load routine.
1644c6fd2807SJeff Garzik  *
1645c6fd2807SJeff Garzik  *      LOCKING:
1646c6fd2807SJeff Garzik  *      Inherited from caller.
1647c6fd2807SJeff Garzik  */
1648c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1649c6fd2807SJeff Garzik {
1650c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1651c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1652c6fd2807SJeff Garzik 	__le16 *cw;
1653c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1654c6fd2807SJeff Garzik 	u16 flags = 0;
1655c6fd2807SJeff Garzik 	unsigned in_index;
1656c6fd2807SJeff Garzik 
1657138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1658138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1659c6fd2807SJeff Garzik 		return;
1660c6fd2807SJeff Garzik 
1661c6fd2807SJeff Garzik 	/* Fill in command request block
1662c6fd2807SJeff Garzik 	 */
1663c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1664c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1665c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1666c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1667e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1668c6fd2807SJeff Garzik 
1669bdd4dddeSJeff Garzik 	/* get current queue index from software */
1670fcfb1f77SMark Lord 	in_index = pp->req_idx;
1671c6fd2807SJeff Garzik 
1672c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1673eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1674c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1675eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1676c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1677c6fd2807SJeff Garzik 
1678c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1679c6fd2807SJeff Garzik 	tf = &qc->tf;
1680c6fd2807SJeff Garzik 
1681c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1682c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1683c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1684c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1685cd12e1f7SMark Lord 	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
1686cd12e1f7SMark Lord 	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
1687c6fd2807SJeff Garzik 	 */
1688c6fd2807SJeff Garzik 	switch (tf->command) {
1689c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1690c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1691c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1692c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1693c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1694c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1695c6fd2807SJeff Garzik 		break;
1696c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1697c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1698c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1699c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1700c6fd2807SJeff Garzik 		break;
1701c6fd2807SJeff Garzik 	default:
1702c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1703c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1704c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1705c6fd2807SJeff Garzik 		 * driver needs work.
1706c6fd2807SJeff Garzik 		 *
1707c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1708c6fd2807SJeff Garzik 		 * return error here.
1709c6fd2807SJeff Garzik 		 */
1710c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1711c6fd2807SJeff Garzik 		break;
1712c6fd2807SJeff Garzik 	}
1713c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1714c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1715c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1716c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1717c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1718c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1719c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1720c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1721c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1722c6fd2807SJeff Garzik 
1723c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1724c6fd2807SJeff Garzik 		return;
1725c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1726c6fd2807SJeff Garzik }
1727c6fd2807SJeff Garzik 
1728c6fd2807SJeff Garzik /**
1729c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1730c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1731c6fd2807SJeff Garzik  *
1732c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1733c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1734c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1735c6fd2807SJeff Garzik  *      the SG load routine.
1736c6fd2807SJeff Garzik  *
1737c6fd2807SJeff Garzik  *      LOCKING:
1738c6fd2807SJeff Garzik  *      Inherited from caller.
1739c6fd2807SJeff Garzik  */
1740c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1741c6fd2807SJeff Garzik {
1742c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1743c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1744c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1745c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1746c6fd2807SJeff Garzik 	unsigned in_index;
1747c6fd2807SJeff Garzik 	u32 flags = 0;
1748c6fd2807SJeff Garzik 
1749138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1750138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1751c6fd2807SJeff Garzik 		return;
1752c6fd2807SJeff Garzik 
1753e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1754c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1755c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1756c6fd2807SJeff Garzik 
1757c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1758c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
17598c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1760e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1761c6fd2807SJeff Garzik 
1762bdd4dddeSJeff Garzik 	/* get current queue index from software */
1763fcfb1f77SMark Lord 	in_index = pp->req_idx;
1764c6fd2807SJeff Garzik 
1765c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1766eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1767eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1768c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1769c6fd2807SJeff Garzik 
1770c6fd2807SJeff Garzik 	tf = &qc->tf;
1771c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1772c6fd2807SJeff Garzik 			(tf->command << 16) |
1773c6fd2807SJeff Garzik 			(tf->feature << 24)
1774c6fd2807SJeff Garzik 		);
1775c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1776c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1777c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1778c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1779c6fd2807SJeff Garzik 			(tf->device << 24)
1780c6fd2807SJeff Garzik 		);
1781c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1782c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1783c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1784c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1785c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1786c6fd2807SJeff Garzik 		);
1787c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1788c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1789c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1790c6fd2807SJeff Garzik 		);
1791c6fd2807SJeff Garzik 
1792c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1793c6fd2807SJeff Garzik 		return;
1794c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1795c6fd2807SJeff Garzik }
1796c6fd2807SJeff Garzik 
1797c6fd2807SJeff Garzik /**
1798d16ab3f6SMark Lord  *	mv_sff_check_status - fetch device status, if valid
1799d16ab3f6SMark Lord  *	@ap: ATA port to fetch status from
1800d16ab3f6SMark Lord  *
1801d16ab3f6SMark Lord  *	When using command issue via mv_qc_issue_fis(),
1802d16ab3f6SMark Lord  *	the initial ATA_BUSY state does not show up in the
1803d16ab3f6SMark Lord  *	ATA status (shadow) register.  This can confuse libata!
1804d16ab3f6SMark Lord  *
1805d16ab3f6SMark Lord  *	So we have a hook here to fake ATA_BUSY for that situation,
1806d16ab3f6SMark Lord  *	until the first time a BUSY, DRQ, or ERR bit is seen.
1807d16ab3f6SMark Lord  *
1808d16ab3f6SMark Lord  *	The rest of the time, it simply returns the ATA status register.
1809d16ab3f6SMark Lord  */
1810d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap)
1811d16ab3f6SMark Lord {
1812d16ab3f6SMark Lord 	u8 stat = ioread8(ap->ioaddr.status_addr);
1813d16ab3f6SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1814d16ab3f6SMark Lord 
1815d16ab3f6SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
1816d16ab3f6SMark Lord 		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
1817d16ab3f6SMark Lord 			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
1818d16ab3f6SMark Lord 		else
1819d16ab3f6SMark Lord 			stat = ATA_BUSY;
1820d16ab3f6SMark Lord 	}
1821d16ab3f6SMark Lord 	return stat;
1822d16ab3f6SMark Lord }
1823d16ab3f6SMark Lord 
1824d16ab3f6SMark Lord /**
1825*70f8b79cSMark Lord  *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
1826*70f8b79cSMark Lord  *	@fis: fis to be sent
1827*70f8b79cSMark Lord  *	@nwords: number of 32-bit words in the fis
1828*70f8b79cSMark Lord  */
1829*70f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
1830*70f8b79cSMark Lord {
1831*70f8b79cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1832*70f8b79cSMark Lord 	u32 ifctl, old_ifctl, ifstat;
1833*70f8b79cSMark Lord 	int i, timeout = 200, final_word = nwords - 1;
1834*70f8b79cSMark Lord 
1835*70f8b79cSMark Lord 	/* Initiate FIS transmission mode */
1836*70f8b79cSMark Lord 	old_ifctl = readl(port_mmio + SATA_IFCTL_OFS);
1837*70f8b79cSMark Lord 	ifctl = 0x100 | (old_ifctl & 0xf);
1838*70f8b79cSMark Lord 	writelfl(ifctl, port_mmio + SATA_IFCTL_OFS);
1839*70f8b79cSMark Lord 
1840*70f8b79cSMark Lord 	/* Send all words of the FIS except for the final word */
1841*70f8b79cSMark Lord 	for (i = 0; i < final_word; ++i)
1842*70f8b79cSMark Lord 		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS_OFS);
1843*70f8b79cSMark Lord 
1844*70f8b79cSMark Lord 	/* Flag end-of-transmission, and then send the final word */
1845*70f8b79cSMark Lord 	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL_OFS);
1846*70f8b79cSMark Lord 	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS_OFS);
1847*70f8b79cSMark Lord 
1848*70f8b79cSMark Lord 	/*
1849*70f8b79cSMark Lord 	 * Wait for FIS transmission to complete.
1850*70f8b79cSMark Lord 	 * This typically takes just a single iteration.
1851*70f8b79cSMark Lord 	 */
1852*70f8b79cSMark Lord 	do {
1853*70f8b79cSMark Lord 		ifstat = readl(port_mmio + SATA_IFSTAT_OFS);
1854*70f8b79cSMark Lord 	} while (!(ifstat & 0x1000) && --timeout);
1855*70f8b79cSMark Lord 
1856*70f8b79cSMark Lord 	/* Restore original port configuration */
1857*70f8b79cSMark Lord 	writelfl(old_ifctl, port_mmio + SATA_IFCTL_OFS);
1858*70f8b79cSMark Lord 
1859*70f8b79cSMark Lord 	/* See if it worked */
1860*70f8b79cSMark Lord 	if ((ifstat & 0x3000) != 0x1000) {
1861*70f8b79cSMark Lord 		ata_port_printk(ap, KERN_WARNING,
1862*70f8b79cSMark Lord 				"%s transmission error, ifstat=%08x\n",
1863*70f8b79cSMark Lord 				__func__, ifstat);
1864*70f8b79cSMark Lord 		return AC_ERR_OTHER;
1865*70f8b79cSMark Lord 	}
1866*70f8b79cSMark Lord 	return 0;
1867*70f8b79cSMark Lord }
1868*70f8b79cSMark Lord 
1869*70f8b79cSMark Lord /**
1870*70f8b79cSMark Lord  *	mv_qc_issue_fis - Issue a command directly as a FIS
1871*70f8b79cSMark Lord  *	@qc: queued command to start
1872*70f8b79cSMark Lord  *
1873*70f8b79cSMark Lord  *	Note that the ATA shadow registers are not updated
1874*70f8b79cSMark Lord  *	after command issue, so the device will appear "READY"
1875*70f8b79cSMark Lord  *	if polled, even while it is BUSY processing the command.
1876*70f8b79cSMark Lord  *
1877*70f8b79cSMark Lord  *	So we use a status hook to fake ATA_BUSY until the drive changes state.
1878*70f8b79cSMark Lord  *
1879*70f8b79cSMark Lord  *	Note: we don't get updated shadow regs on *completion*
1880*70f8b79cSMark Lord  *	of non-data commands. So avoid sending them via this function,
1881*70f8b79cSMark Lord  *	as they will appear to have completed immediately.
1882*70f8b79cSMark Lord  *
1883*70f8b79cSMark Lord  *	GEN_IIE has special registers that we could get the result tf from,
1884*70f8b79cSMark Lord  *	but earlier chipsets do not.  For now, we ignore those registers.
1885*70f8b79cSMark Lord  */
1886*70f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
1887*70f8b79cSMark Lord {
1888*70f8b79cSMark Lord 	struct ata_port *ap = qc->ap;
1889*70f8b79cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1890*70f8b79cSMark Lord 	struct ata_link *link = qc->dev->link;
1891*70f8b79cSMark Lord 	u32 fis[5];
1892*70f8b79cSMark Lord 	int err = 0;
1893*70f8b79cSMark Lord 
1894*70f8b79cSMark Lord 	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
1895*70f8b79cSMark Lord 	err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0]));
1896*70f8b79cSMark Lord 	if (err)
1897*70f8b79cSMark Lord 		return err;
1898*70f8b79cSMark Lord 
1899*70f8b79cSMark Lord 	switch (qc->tf.protocol) {
1900*70f8b79cSMark Lord 	case ATAPI_PROT_PIO:
1901*70f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
1902*70f8b79cSMark Lord 		/* fall through */
1903*70f8b79cSMark Lord 	case ATAPI_PROT_NODATA:
1904*70f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_FIRST;
1905*70f8b79cSMark Lord 		break;
1906*70f8b79cSMark Lord 	case ATA_PROT_PIO:
1907*70f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
1908*70f8b79cSMark Lord 		if (qc->tf.flags & ATA_TFLAG_WRITE)
1909*70f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST_FIRST;
1910*70f8b79cSMark Lord 		else
1911*70f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST;
1912*70f8b79cSMark Lord 		break;
1913*70f8b79cSMark Lord 	default:
1914*70f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_LAST;
1915*70f8b79cSMark Lord 		break;
1916*70f8b79cSMark Lord 	}
1917*70f8b79cSMark Lord 
1918*70f8b79cSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
1919*70f8b79cSMark Lord 		ata_pio_queue_task(ap, qc, 0);
1920*70f8b79cSMark Lord 	return 0;
1921*70f8b79cSMark Lord }
1922*70f8b79cSMark Lord 
1923*70f8b79cSMark Lord /**
1924c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
1925c6fd2807SJeff Garzik  *      @qc: queued command to start
1926c6fd2807SJeff Garzik  *
1927c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1928c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
1929c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
1930c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
1931c6fd2807SJeff Garzik  *
1932c6fd2807SJeff Garzik  *      LOCKING:
1933c6fd2807SJeff Garzik  *      Inherited from caller.
1934c6fd2807SJeff Garzik  */
1935c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1936c6fd2807SJeff Garzik {
1937f48765ccSMark Lord 	static int limit_warnings = 10;
1938c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
1939c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1940c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1941bdd4dddeSJeff Garzik 	u32 in_index;
194242ed893dSMark Lord 	unsigned int port_irqs;
1943c6fd2807SJeff Garzik 
1944d16ab3f6SMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
1945d16ab3f6SMark Lord 
1946f48765ccSMark Lord 	switch (qc->tf.protocol) {
1947f48765ccSMark Lord 	case ATA_PROT_DMA:
1948f48765ccSMark Lord 	case ATA_PROT_NCQ:
1949f48765ccSMark Lord 		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
1950f48765ccSMark Lord 		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1951f48765ccSMark Lord 		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1952f48765ccSMark Lord 
1953f48765ccSMark Lord 		/* Write the request in pointer to kick the EDMA to life */
1954f48765ccSMark Lord 		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1955f48765ccSMark Lord 					port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1956f48765ccSMark Lord 		return 0;
1957f48765ccSMark Lord 
1958f48765ccSMark Lord 	case ATA_PROT_PIO:
1959c6112bd8SMark Lord 		/*
1960c6112bd8SMark Lord 		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
1961c6112bd8SMark Lord 		 *
1962c6112bd8SMark Lord 		 * Someday, we might implement special polling workarounds
1963c6112bd8SMark Lord 		 * for these, but it all seems rather unnecessary since we
1964c6112bd8SMark Lord 		 * normally use only DMA for commands which transfer more
1965c6112bd8SMark Lord 		 * than a single block of data.
1966c6112bd8SMark Lord 		 *
1967c6112bd8SMark Lord 		 * Much of the time, this could just work regardless.
1968c6112bd8SMark Lord 		 * So for now, just log the incident, and allow the attempt.
1969c6112bd8SMark Lord 		 */
1970c7843e8fSMark Lord 		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
1971c6112bd8SMark Lord 			--limit_warnings;
1972c6112bd8SMark Lord 			ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
1973c6112bd8SMark Lord 					": attempting PIO w/multiple DRQ: "
1974c6112bd8SMark Lord 					"this may fail due to h/w errata\n");
1975c6112bd8SMark Lord 		}
1976f48765ccSMark Lord 		/* drop through */
197742ed893dSMark Lord 	case ATA_PROT_NODATA:
1978f48765ccSMark Lord 	case ATAPI_PROT_PIO:
197942ed893dSMark Lord 	case ATAPI_PROT_NODATA:
198042ed893dSMark Lord 		if (ap->flags & ATA_FLAG_PIO_POLLING)
198142ed893dSMark Lord 			qc->tf.flags |= ATA_TFLAG_POLLING;
198242ed893dSMark Lord 		break;
198342ed893dSMark Lord 	}
198442ed893dSMark Lord 
198542ed893dSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
198642ed893dSMark Lord 		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
198742ed893dSMark Lord 	else
198842ed893dSMark Lord 		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */
198942ed893dSMark Lord 
199017c5aab5SMark Lord 	/*
199117c5aab5SMark Lord 	 * We're about to send a non-EDMA capable command to the
1992c6fd2807SJeff Garzik 	 * port.  Turn off EDMA so there won't be problems accessing
1993c6fd2807SJeff Garzik 	 * shadow block, etc registers.
1994c6fd2807SJeff Garzik 	 */
1995b562468cSMark Lord 	mv_stop_edma(ap);
1996f48765ccSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
1997e49856d8SMark Lord 	mv_pmp_select(ap, qc->dev->link->pmp);
1998*70f8b79cSMark Lord 
1999*70f8b79cSMark Lord 	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
2000*70f8b79cSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
2001*70f8b79cSMark Lord 		/*
2002*70f8b79cSMark Lord 		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
2003*70f8b79cSMark Lord 		 *
2004*70f8b79cSMark Lord 		 * After any NCQ error, the READ_LOG_EXT command
2005*70f8b79cSMark Lord 		 * from libata-eh *must* use mv_qc_issue_fis().
2006*70f8b79cSMark Lord 		 * Otherwise it might fail, due to chip errata.
2007*70f8b79cSMark Lord 		 *
2008*70f8b79cSMark Lord 		 * Rather than special-case it, we'll just *always*
2009*70f8b79cSMark Lord 		 * use this method here for READ_LOG_EXT, making for
2010*70f8b79cSMark Lord 		 * easier testing.
2011*70f8b79cSMark Lord 		 */
2012*70f8b79cSMark Lord 		if (IS_GEN_II(hpriv))
2013*70f8b79cSMark Lord 			return mv_qc_issue_fis(qc);
2014*70f8b79cSMark Lord 	}
20159363c382STejun Heo 	return ata_sff_qc_issue(qc);
2016c6fd2807SJeff Garzik }
2017c6fd2807SJeff Garzik 
20188f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
20198f767f8aSMark Lord {
20208f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
20218f767f8aSMark Lord 	struct ata_queued_cmd *qc;
20228f767f8aSMark Lord 
20238f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
20248f767f8aSMark Lord 		return NULL;
20258f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
202695db5051SMark Lord 	if (qc) {
202795db5051SMark Lord 		if (qc->tf.flags & ATA_TFLAG_POLLING)
202895db5051SMark Lord 			qc = NULL;
202995db5051SMark Lord 		else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
203095db5051SMark Lord 			qc = NULL;
203195db5051SMark Lord 	}
20328f767f8aSMark Lord 	return qc;
20338f767f8aSMark Lord }
20348f767f8aSMark Lord 
203529d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
203629d187bbSMark Lord {
203729d187bbSMark Lord 	unsigned int pmp, pmp_map;
203829d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
203929d187bbSMark Lord 
204029d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
204129d187bbSMark Lord 		/*
204229d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
204329d187bbSMark Lord 		 * before we freeze the port entirely.
204429d187bbSMark Lord 		 *
204529d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
204629d187bbSMark Lord 		 */
204729d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
204829d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
204929d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
205029d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
205129d187bbSMark Lord 			if (pmp_map & this_pmp) {
205229d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
205329d187bbSMark Lord 				pmp_map &= ~this_pmp;
205429d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
205529d187bbSMark Lord 			}
205629d187bbSMark Lord 		}
205729d187bbSMark Lord 		ata_port_freeze(ap);
205829d187bbSMark Lord 	}
205929d187bbSMark Lord 	sata_pmp_error_handler(ap);
206029d187bbSMark Lord }
206129d187bbSMark Lord 
20624c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
20634c299ca3SMark Lord {
20644c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
20654c299ca3SMark Lord 
20664c299ca3SMark Lord 	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
20674c299ca3SMark Lord }
20684c299ca3SMark Lord 
20694c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
20704c299ca3SMark Lord {
20714c299ca3SMark Lord 	struct ata_eh_info *ehi;
20724c299ca3SMark Lord 	unsigned int pmp;
20734c299ca3SMark Lord 
20744c299ca3SMark Lord 	/*
20754c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
20764c299ca3SMark Lord 	 */
20774c299ca3SMark Lord 	ehi = &ap->link.eh_info;
20784c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
20794c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
20804c299ca3SMark Lord 		if (pmp_map & this_pmp) {
20814c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
20824c299ca3SMark Lord 
20834c299ca3SMark Lord 			pmp_map &= ~this_pmp;
20844c299ca3SMark Lord 			ehi = &link->eh_info;
20854c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
20864c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
20874c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
20884c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
20894c299ca3SMark Lord 			ata_link_abort(link);
20904c299ca3SMark Lord 		}
20914c299ca3SMark Lord 	}
20924c299ca3SMark Lord }
20934c299ca3SMark Lord 
209406aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
209506aaca3fSMark Lord {
209606aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
209706aaca3fSMark Lord 	u32 in_ptr, out_ptr;
209806aaca3fSMark Lord 
209906aaca3fSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
210006aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
210106aaca3fSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
210206aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
210306aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
210406aaca3fSMark Lord }
210506aaca3fSMark Lord 
21064c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
21074c299ca3SMark Lord {
21084c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
21094c299ca3SMark Lord 	int failed_links;
21104c299ca3SMark Lord 	unsigned int old_map, new_map;
21114c299ca3SMark Lord 
21124c299ca3SMark Lord 	/*
21134c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
21144c299ca3SMark Lord 	 *
21154c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
21164c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
21174c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
21184c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
21194c299ca3SMark Lord 	 */
21204c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
21214c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
21224c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
21234c299ca3SMark Lord 	}
21244c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
21254c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
21264c299ca3SMark Lord 
21274c299ca3SMark Lord 	if (old_map != new_map) {
21284c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
21294c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
21304c299ca3SMark Lord 	}
2131c46938ccSMark Lord 	failed_links = hweight16(new_map);
21324c299ca3SMark Lord 
21334c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
21344c299ca3SMark Lord 			"failed_links=%d nr_active_links=%d\n",
21354c299ca3SMark Lord 			__func__, pp->delayed_eh_pmp_map,
21364c299ca3SMark Lord 			ap->qc_active, failed_links,
21374c299ca3SMark Lord 			ap->nr_active_links);
21384c299ca3SMark Lord 
213906aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
21404c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
21414c299ca3SMark Lord 		mv_stop_edma(ap);
21424c299ca3SMark Lord 		mv_eh_freeze(ap);
21434c299ca3SMark Lord 		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
21444c299ca3SMark Lord 		return 1;	/* handled */
21454c299ca3SMark Lord 	}
21464c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
21474c299ca3SMark Lord 	return 1;	/* handled */
21484c299ca3SMark Lord }
21494c299ca3SMark Lord 
21504c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
21514c299ca3SMark Lord {
21524c299ca3SMark Lord 	/*
21534c299ca3SMark Lord 	 * Possible future enhancement:
21544c299ca3SMark Lord 	 *
21554c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
21564c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
21574c299ca3SMark Lord 	 *
21584c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
21594c299ca3SMark Lord 	 *
21604c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
21614c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
21624c299ca3SMark Lord 	 */
21634c299ca3SMark Lord 	return 0;	/* not handled */
21644c299ca3SMark Lord }
21654c299ca3SMark Lord 
21664c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
21674c299ca3SMark Lord {
21684c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
21694c299ca3SMark Lord 
21704c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
21714c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
21724c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
21734c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
21744c299ca3SMark Lord 
21754c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
21764c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
21774c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
21784c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
21794c299ca3SMark Lord 		return 0;	/* other problems: not handled */
21804c299ca3SMark Lord 
21814c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
21824c299ca3SMark Lord 		/*
21834c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
21844c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
21854c299ca3SMark Lord 		 * and we cannot handle it here.
21864c299ca3SMark Lord 		 */
21874c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
21884c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
21894c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
21904c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
21914c299ca3SMark Lord 			return 0; /* not handled */
21924c299ca3SMark Lord 		}
21934c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
21944c299ca3SMark Lord 	} else {
21954c299ca3SMark Lord 		/*
21964c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
21974c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
21984c299ca3SMark Lord 		 * and we cannot handle it here.
21994c299ca3SMark Lord 		 */
22004c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
22014c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
22024c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
22034c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
22044c299ca3SMark Lord 			return 0; /* not handled */
22054c299ca3SMark Lord 		}
22064c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
22074c299ca3SMark Lord 	}
22084c299ca3SMark Lord 	return 0;	/* not handled */
22094c299ca3SMark Lord }
22104c299ca3SMark Lord 
2211a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
22128f767f8aSMark Lord {
22138f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
2214a9010329SMark Lord 	char *when = "idle";
22158f767f8aSMark Lord 
22168f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
2217a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2218a9010329SMark Lord 		when = "disabled";
2219a9010329SMark Lord 	} else if (edma_was_enabled) {
2220a9010329SMark Lord 		when = "EDMA enabled";
22218f767f8aSMark Lord 	} else {
22228f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
22238f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
2224a9010329SMark Lord 			when = "polling";
22258f767f8aSMark Lord 	}
2226a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
22278f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
22288f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
22298f767f8aSMark Lord 	ata_port_freeze(ap);
22308f767f8aSMark Lord }
22318f767f8aSMark Lord 
2232c6fd2807SJeff Garzik /**
2233c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
2234c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
2235c6fd2807SJeff Garzik  *
22368d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
22378d07379dSMark Lord  *      which also performs a COMRESET.
22388d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
2239c6fd2807SJeff Garzik  *
2240c6fd2807SJeff Garzik  *      LOCKING:
2241c6fd2807SJeff Garzik  *      Inherited from caller.
2242c6fd2807SJeff Garzik  */
224337b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
2244c6fd2807SJeff Garzik {
2245c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2246bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
2247e4006077SMark Lord 	u32 fis_cause = 0;
2248bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2249bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2250bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
22519af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
225237b9046aSMark Lord 	struct ata_queued_cmd *qc;
225337b9046aSMark Lord 	int abort = 0;
2254c6fd2807SJeff Garzik 
22558d07379dSMark Lord 	/*
225637b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
2257e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2258e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2259bdd4dddeSJeff Garzik 	 */
226037b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
226137b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
226237b9046aSMark Lord 
2263bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2264e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2265e4006077SMark Lord 		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2266e4006077SMark Lord 		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2267e4006077SMark Lord 	}
22688d07379dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2269bdd4dddeSJeff Garzik 
22704c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
22714c299ca3SMark Lord 		/*
22724c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
22734c299ca3SMark Lord 		 * require special handling.
22744c299ca3SMark Lord 		 */
22754c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
22764c299ca3SMark Lord 			return;
22774c299ca3SMark Lord 	}
22784c299ca3SMark Lord 
227937b9046aSMark Lord 	qc = mv_get_active_qc(ap);
228037b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
228137b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
228237b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
2283e4006077SMark Lord 
2284c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2285e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2286c443c500SMark Lord 		if (fis_cause & SATA_FIS_IRQ_AN) {
2287c443c500SMark Lord 			u32 ec = edma_err_cause &
2288c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2289c443c500SMark Lord 			sata_async_notification(ap);
2290c443c500SMark Lord 			if (!ec)
2291c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
2292c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
2293c443c500SMark Lord 		}
2294c443c500SMark Lord 	}
2295bdd4dddeSJeff Garzik 	/*
2296352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
2297bdd4dddeSJeff Garzik 	 */
229837b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
2299bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
230037b9046aSMark Lord 		action |= ATA_EH_RESET;
230137b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
230237b9046aSMark Lord 	}
2303bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
23046c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2305bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
2306bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
2307cf480626STejun Heo 		action |= ATA_EH_RESET;
2308b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
2309bdd4dddeSJeff Garzik 	}
2310bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2311bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
2312bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
2313b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
2314cf480626STejun Heo 		action |= ATA_EH_RESET;
2315bdd4dddeSJeff Garzik 	}
2316bdd4dddeSJeff Garzik 
2317352fab70SMark Lord 	/*
2318352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
2319352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
2320352fab70SMark Lord 	 */
2321ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
2322bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
2323bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
2324c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2325b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2326c6fd2807SJeff Garzik 		}
2327bdd4dddeSJeff Garzik 	} else {
2328bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
2329bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2330bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2331b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2332bdd4dddeSJeff Garzik 		}
2333bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
23348d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
23358d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
2336cf480626STejun Heo 			action |= ATA_EH_RESET;
2337bdd4dddeSJeff Garzik 		}
2338bdd4dddeSJeff Garzik 	}
2339c6fd2807SJeff Garzik 
2340bdd4dddeSJeff Garzik 	if (!err_mask) {
2341bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
2342cf480626STejun Heo 		action |= ATA_EH_RESET;
2343bdd4dddeSJeff Garzik 	}
2344bdd4dddeSJeff Garzik 
2345bdd4dddeSJeff Garzik 	ehi->serror |= serr;
2346bdd4dddeSJeff Garzik 	ehi->action |= action;
2347bdd4dddeSJeff Garzik 
2348bdd4dddeSJeff Garzik 	if (qc)
2349bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
2350bdd4dddeSJeff Garzik 	else
2351bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
2352bdd4dddeSJeff Garzik 
235337b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
235437b9046aSMark Lord 		/*
235537b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
235637b9046aSMark Lord 		 * because it would kill PIO access,
235737b9046aSMark Lord 		 * which is needed for further diagnosis.
235837b9046aSMark Lord 		 */
235937b9046aSMark Lord 		mv_eh_freeze(ap);
236037b9046aSMark Lord 		abort = 1;
236137b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
236237b9046aSMark Lord 		/*
236337b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
236437b9046aSMark Lord 		 */
2365bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
236637b9046aSMark Lord 	} else {
236737b9046aSMark Lord 		abort = 1;
236837b9046aSMark Lord 	}
236937b9046aSMark Lord 
237037b9046aSMark Lord 	if (abort) {
237137b9046aSMark Lord 		if (qc)
237237b9046aSMark Lord 			ata_link_abort(qc->dev->link);
2373bdd4dddeSJeff Garzik 		else
2374bdd4dddeSJeff Garzik 			ata_port_abort(ap);
2375bdd4dddeSJeff Garzik 	}
237637b9046aSMark Lord }
2377bdd4dddeSJeff Garzik 
2378fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap,
2379fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2380fcfb1f77SMark Lord {
2381fcfb1f77SMark Lord 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2382fcfb1f77SMark Lord 
2383fcfb1f77SMark Lord 	if (qc) {
2384fcfb1f77SMark Lord 		u8 ata_status;
2385fcfb1f77SMark Lord 		u16 edma_status = le16_to_cpu(response->flags);
2386fcfb1f77SMark Lord 		/*
2387fcfb1f77SMark Lord 		 * edma_status from a response queue entry:
2388fcfb1f77SMark Lord 		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
2389fcfb1f77SMark Lord 		 *   MSB is saved ATA status from command completion.
2390fcfb1f77SMark Lord 		 */
2391fcfb1f77SMark Lord 		if (!ncq_enabled) {
2392fcfb1f77SMark Lord 			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2393fcfb1f77SMark Lord 			if (err_cause) {
2394fcfb1f77SMark Lord 				/*
2395fcfb1f77SMark Lord 				 * Error will be seen/handled by mv_err_intr().
2396fcfb1f77SMark Lord 				 * So do nothing at all here.
2397fcfb1f77SMark Lord 				 */
2398fcfb1f77SMark Lord 				return;
2399fcfb1f77SMark Lord 			}
2400fcfb1f77SMark Lord 		}
2401fcfb1f77SMark Lord 		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
240237b9046aSMark Lord 		if (!ac_err_mask(ata_status))
2403fcfb1f77SMark Lord 			ata_qc_complete(qc);
240437b9046aSMark Lord 		/* else: leave it for mv_err_intr() */
2405fcfb1f77SMark Lord 	} else {
2406fcfb1f77SMark Lord 		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2407fcfb1f77SMark Lord 				__func__, tag);
2408fcfb1f77SMark Lord 	}
2409fcfb1f77SMark Lord }
2410fcfb1f77SMark Lord 
2411fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2412bdd4dddeSJeff Garzik {
2413bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2414bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2415fcfb1f77SMark Lord 	u32 in_index;
2416bdd4dddeSJeff Garzik 	bool work_done = false;
2417fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2418bdd4dddeSJeff Garzik 
2419fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2420bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2421bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2422bdd4dddeSJeff Garzik 
2423fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2424fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
24256c1153e0SJeff Garzik 		unsigned int tag;
2426fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2427bdd4dddeSJeff Garzik 
2428fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2429bdd4dddeSJeff Garzik 
2430fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2431fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
24329af5c9c9STejun Heo 			tag = ap->link.active_tag;
2433fcfb1f77SMark Lord 		} else {
2434fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2435fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2436bdd4dddeSJeff Garzik 		}
2437fcfb1f77SMark Lord 		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2438bdd4dddeSJeff Garzik 		work_done = true;
2439bdd4dddeSJeff Garzik 	}
2440bdd4dddeSJeff Garzik 
2441352fab70SMark Lord 	/* Update the software queue position index in hardware */
2442bdd4dddeSJeff Garzik 	if (work_done)
2443bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2444fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2445bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2446c6fd2807SJeff Garzik }
2447c6fd2807SJeff Garzik 
2448a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2449a9010329SMark Lord {
2450a9010329SMark Lord 	struct mv_port_priv *pp;
2451a9010329SMark Lord 	int edma_was_enabled;
2452a9010329SMark Lord 
2453a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2454a9010329SMark Lord 		mv_unexpected_intr(ap, 0);
2455a9010329SMark Lord 		return;
2456a9010329SMark Lord 	}
2457a9010329SMark Lord 	/*
2458a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2459a9010329SMark Lord 	 * so that we have a consistent view for this port,
2460a9010329SMark Lord 	 * even if something we call of our routines changes it.
2461a9010329SMark Lord 	 */
2462a9010329SMark Lord 	pp = ap->private_data;
2463a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2464a9010329SMark Lord 	/*
2465a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2466a9010329SMark Lord 	 */
2467a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2468a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
24694c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
24704c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2471a9010329SMark Lord 	}
2472a9010329SMark Lord 	/*
2473a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2474a9010329SMark Lord 	 */
2475a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2476a9010329SMark Lord 		mv_err_intr(ap);
2477a9010329SMark Lord 	} else if (!edma_was_enabled) {
2478a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2479a9010329SMark Lord 		if (qc)
2480a9010329SMark Lord 			ata_sff_host_intr(ap, qc);
2481a9010329SMark Lord 		else
2482a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2483a9010329SMark Lord 	}
2484a9010329SMark Lord }
2485a9010329SMark Lord 
2486c6fd2807SJeff Garzik /**
2487c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2488cca3974eSJeff Garzik  *      @host: host specific structure
24897368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2490c6fd2807SJeff Garzik  *
2491c6fd2807SJeff Garzik  *      LOCKING:
2492c6fd2807SJeff Garzik  *      Inherited from caller.
2493c6fd2807SJeff Garzik  */
24947368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2495c6fd2807SJeff Garzik {
2496f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2497eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2498a3718c1fSMark Lord 	unsigned int handled = 0, port;
2499c6fd2807SJeff Garzik 
2500a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2501cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2502eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2503eabd5eb1SMark Lord 
2504a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2505a3718c1fSMark Lord 		/*
2506eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2507eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2508a3718c1fSMark Lord 		 */
2509eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2510eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2511eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2512eabd5eb1SMark Lord 			/*
2513eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2514eabd5eb1SMark Lord 			 */
2515eabd5eb1SMark Lord 			if (!hc_cause) {
2516eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2517eabd5eb1SMark Lord 				continue;
2518eabd5eb1SMark Lord 			}
2519eabd5eb1SMark Lord 			/*
2520eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2521eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2522eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2523eabd5eb1SMark Lord 			 *
2524eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2525eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2526eabd5eb1SMark Lord 			 *
2527eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2528eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2529eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2530eabd5eb1SMark Lord 			 */
2531eabd5eb1SMark Lord 			ack_irqs = 0;
2532eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2533eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2534eabd5eb1SMark Lord 					break;
2535eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2536eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2537eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2538eabd5eb1SMark Lord 			}
2539a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2540eabd5eb1SMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2541a3718c1fSMark Lord 			handled = 1;
2542a3718c1fSMark Lord 		}
2543a9010329SMark Lord 		/*
2544a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2545a9010329SMark Lord 		 */
2546eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2547a9010329SMark Lord 		if (port_cause)
2548a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2549eabd5eb1SMark Lord 	}
2550a3718c1fSMark Lord 	return handled;
2551c6fd2807SJeff Garzik }
2552c6fd2807SJeff Garzik 
2553a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2554bdd4dddeSJeff Garzik {
255502a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2556bdd4dddeSJeff Garzik 	struct ata_port *ap;
2557bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2558bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2559bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2560bdd4dddeSJeff Garzik 	u32 err_cause;
2561bdd4dddeSJeff Garzik 
256202a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2563bdd4dddeSJeff Garzik 
2564bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2565bdd4dddeSJeff Garzik 		   err_cause);
2566bdd4dddeSJeff Garzik 
2567bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2568bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2569bdd4dddeSJeff Garzik 
257002a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
2571bdd4dddeSJeff Garzik 
2572bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2573bdd4dddeSJeff Garzik 		ap = host->ports[i];
2574936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
25759af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2576bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2577bdd4dddeSJeff Garzik 			if (!printed++)
2578bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2579bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2580bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2581cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
25829af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2583bdd4dddeSJeff Garzik 			if (qc)
2584bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2585bdd4dddeSJeff Garzik 			else
2586bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2587bdd4dddeSJeff Garzik 
2588bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2589bdd4dddeSJeff Garzik 		}
2590bdd4dddeSJeff Garzik 	}
2591a3718c1fSMark Lord 	return 1;	/* handled */
2592bdd4dddeSJeff Garzik }
2593bdd4dddeSJeff Garzik 
2594c6fd2807SJeff Garzik /**
2595c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2596c6fd2807SJeff Garzik  *      @irq: unused
2597c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2598c6fd2807SJeff Garzik  *
2599c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2600c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2601c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2602c6fd2807SJeff Garzik  *      reported here.
2603c6fd2807SJeff Garzik  *
2604c6fd2807SJeff Garzik  *      LOCKING:
2605cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2606c6fd2807SJeff Garzik  *      interrupts.
2607c6fd2807SJeff Garzik  */
26087d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2609c6fd2807SJeff Garzik {
2610cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2611f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2612a3718c1fSMark Lord 	unsigned int handled = 0;
26136d3c30efSMark Lord 	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
261496e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
2615c6fd2807SJeff Garzik 
2616646a4da5SMark Lord 	spin_lock(&host->lock);
26176d3c30efSMark Lord 
26186d3c30efSMark Lord 	/* for MSI:  block new interrupts while in here */
26196d3c30efSMark Lord 	if (using_msi)
26206d3c30efSMark Lord 		writel(0, hpriv->main_irq_mask_addr);
26216d3c30efSMark Lord 
26227368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
262396e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
2624352fab70SMark Lord 	/*
2625352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
2626352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
2627c6fd2807SJeff Garzik 	 */
2628a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
26291f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2630a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
2631a3718c1fSMark Lord 		else
2632a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
2633bdd4dddeSJeff Garzik 	}
26346d3c30efSMark Lord 
26356d3c30efSMark Lord 	/* for MSI: unmask; interrupt cause bits will retrigger now */
26366d3c30efSMark Lord 	if (using_msi)
26376d3c30efSMark Lord 		writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr);
26386d3c30efSMark Lord 
26399d51af7bSMark Lord 	spin_unlock(&host->lock);
26409d51af7bSMark Lord 
2641c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
2642c6fd2807SJeff Garzik }
2643c6fd2807SJeff Garzik 
2644c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2645c6fd2807SJeff Garzik {
2646c6fd2807SJeff Garzik 	unsigned int ofs;
2647c6fd2807SJeff Garzik 
2648c6fd2807SJeff Garzik 	switch (sc_reg_in) {
2649c6fd2807SJeff Garzik 	case SCR_STATUS:
2650c6fd2807SJeff Garzik 	case SCR_ERROR:
2651c6fd2807SJeff Garzik 	case SCR_CONTROL:
2652c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
2653c6fd2807SJeff Garzik 		break;
2654c6fd2807SJeff Garzik 	default:
2655c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
2656c6fd2807SJeff Garzik 		break;
2657c6fd2807SJeff Garzik 	}
2658c6fd2807SJeff Garzik 	return ofs;
2659c6fd2807SJeff Garzik }
2660c6fd2807SJeff Garzik 
266182ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
2662c6fd2807SJeff Garzik {
266382ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
2664f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
266582ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2666c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2667c6fd2807SJeff Garzik 
2668da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
2669da3dbb17STejun Heo 		*val = readl(addr + ofs);
2670da3dbb17STejun Heo 		return 0;
2671da3dbb17STejun Heo 	} else
2672da3dbb17STejun Heo 		return -EINVAL;
2673c6fd2807SJeff Garzik }
2674c6fd2807SJeff Garzik 
267582ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
2676c6fd2807SJeff Garzik {
267782ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
2678f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
267982ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2680c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2681c6fd2807SJeff Garzik 
2682da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
26830d5ff566STejun Heo 		writelfl(val, addr + ofs);
2684da3dbb17STejun Heo 		return 0;
2685da3dbb17STejun Heo 	} else
2686da3dbb17STejun Heo 		return -EINVAL;
2687c6fd2807SJeff Garzik }
2688c6fd2807SJeff Garzik 
26897bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2690c6fd2807SJeff Garzik {
26917bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
2692c6fd2807SJeff Garzik 	int early_5080;
2693c6fd2807SJeff Garzik 
269444c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2695c6fd2807SJeff Garzik 
2696c6fd2807SJeff Garzik 	if (!early_5080) {
2697c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2698c6fd2807SJeff Garzik 		tmp |= (1 << 0);
2699c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2700c6fd2807SJeff Garzik 	}
2701c6fd2807SJeff Garzik 
27027bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
2703c6fd2807SJeff Garzik }
2704c6fd2807SJeff Garzik 
2705c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2706c6fd2807SJeff Garzik {
27078e7decdbSMark Lord 	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2708c6fd2807SJeff Garzik }
2709c6fd2807SJeff Garzik 
2710c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
2711c6fd2807SJeff Garzik 			   void __iomem *mmio)
2712c6fd2807SJeff Garzik {
2713c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2714c6fd2807SJeff Garzik 	u32 tmp;
2715c6fd2807SJeff Garzik 
2716c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2717c6fd2807SJeff Garzik 
2718c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
2719c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
2720c6fd2807SJeff Garzik }
2721c6fd2807SJeff Garzik 
2722c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2723c6fd2807SJeff Garzik {
2724c6fd2807SJeff Garzik 	u32 tmp;
2725c6fd2807SJeff Garzik 
27268e7decdbSMark Lord 	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2727c6fd2807SJeff Garzik 
2728c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2729c6fd2807SJeff Garzik 
2730c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2731c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
2732c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2733c6fd2807SJeff Garzik }
2734c6fd2807SJeff Garzik 
2735c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2736c6fd2807SJeff Garzik 			   unsigned int port)
2737c6fd2807SJeff Garzik {
2738c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2739c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2740c6fd2807SJeff Garzik 	u32 tmp;
2741c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2742c6fd2807SJeff Garzik 
2743c6fd2807SJeff Garzik 	if (fix_apm_sq) {
27448e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2745c6fd2807SJeff Garzik 		tmp |= (1 << 19);
27468e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2747c6fd2807SJeff Garzik 
27488e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2749c6fd2807SJeff Garzik 		tmp &= ~0x3;
2750c6fd2807SJeff Garzik 		tmp |= 0x1;
27518e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2752c6fd2807SJeff Garzik 	}
2753c6fd2807SJeff Garzik 
2754c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2755c6fd2807SJeff Garzik 	tmp &= ~mask;
2756c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
2757c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
2758c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
2759c6fd2807SJeff Garzik }
2760c6fd2807SJeff Garzik 
2761c6fd2807SJeff Garzik 
2762c6fd2807SJeff Garzik #undef ZERO
2763c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
2764c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2765c6fd2807SJeff Garzik 			     unsigned int port)
2766c6fd2807SJeff Garzik {
2767c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2768c6fd2807SJeff Garzik 
2769e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2770c6fd2807SJeff Garzik 
2771c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
2772c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
2773c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
2774c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
2775c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
2776c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
2777c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
2778c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
2779c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
2780c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
2781c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
2782c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
27838e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2784c6fd2807SJeff Garzik }
2785c6fd2807SJeff Garzik #undef ZERO
2786c6fd2807SJeff Garzik 
2787c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
2788c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2789c6fd2807SJeff Garzik 			unsigned int hc)
2790c6fd2807SJeff Garzik {
2791c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2792c6fd2807SJeff Garzik 	u32 tmp;
2793c6fd2807SJeff Garzik 
2794c6fd2807SJeff Garzik 	ZERO(0x00c);
2795c6fd2807SJeff Garzik 	ZERO(0x010);
2796c6fd2807SJeff Garzik 	ZERO(0x014);
2797c6fd2807SJeff Garzik 	ZERO(0x018);
2798c6fd2807SJeff Garzik 
2799c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
2800c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
2801c6fd2807SJeff Garzik 	tmp |= 0x03030303;
2802c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
2803c6fd2807SJeff Garzik }
2804c6fd2807SJeff Garzik #undef ZERO
2805c6fd2807SJeff Garzik 
2806c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2807c6fd2807SJeff Garzik 			unsigned int n_hc)
2808c6fd2807SJeff Garzik {
2809c6fd2807SJeff Garzik 	unsigned int hc, port;
2810c6fd2807SJeff Garzik 
2811c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2812c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
2813c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
2814c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
2815c6fd2807SJeff Garzik 
2816c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
2817c6fd2807SJeff Garzik 	}
2818c6fd2807SJeff Garzik 
2819c6fd2807SJeff Garzik 	return 0;
2820c6fd2807SJeff Garzik }
2821c6fd2807SJeff Garzik 
2822c6fd2807SJeff Garzik #undef ZERO
2823c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
28247bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
2825c6fd2807SJeff Garzik {
282602a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2827c6fd2807SJeff Garzik 	u32 tmp;
2828c6fd2807SJeff Garzik 
28298e7decdbSMark Lord 	tmp = readl(mmio + MV_PCI_MODE_OFS);
2830c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
28318e7decdbSMark Lord 	writel(tmp, mmio + MV_PCI_MODE_OFS);
2832c6fd2807SJeff Garzik 
2833c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
2834c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
28358e7decdbSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2836c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
283702a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
283802a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
2839c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
2840c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2841c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
2842c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
2843c6fd2807SJeff Garzik }
2844c6fd2807SJeff Garzik #undef ZERO
2845c6fd2807SJeff Garzik 
2846c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2847c6fd2807SJeff Garzik {
2848c6fd2807SJeff Garzik 	u32 tmp;
2849c6fd2807SJeff Garzik 
2850c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
2851c6fd2807SJeff Garzik 
28528e7decdbSMark Lord 	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
2853c6fd2807SJeff Garzik 	tmp &= 0x3;
2854c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
28558e7decdbSMark Lord 	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
2856c6fd2807SJeff Garzik }
2857c6fd2807SJeff Garzik 
2858c6fd2807SJeff Garzik /**
2859c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2860c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2861c6fd2807SJeff Garzik  *
2862c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2863c6fd2807SJeff Garzik  *
2864c6fd2807SJeff Garzik  *      LOCKING:
2865c6fd2807SJeff Garzik  *      Inherited from caller.
2866c6fd2807SJeff Garzik  */
2867c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2868c6fd2807SJeff Garzik 			unsigned int n_hc)
2869c6fd2807SJeff Garzik {
2870c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2871c6fd2807SJeff Garzik 	int i, rc = 0;
2872c6fd2807SJeff Garzik 	u32 t;
2873c6fd2807SJeff Garzik 
2874c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
2875c6fd2807SJeff Garzik 	 * register" table.
2876c6fd2807SJeff Garzik 	 */
2877c6fd2807SJeff Garzik 	t = readl(reg);
2878c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
2879c6fd2807SJeff Garzik 
2880c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
2881c6fd2807SJeff Garzik 		udelay(1);
2882c6fd2807SJeff Garzik 		t = readl(reg);
28832dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
2884c6fd2807SJeff Garzik 			break;
2885c6fd2807SJeff Garzik 	}
2886c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
2887c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2888c6fd2807SJeff Garzik 		rc = 1;
2889c6fd2807SJeff Garzik 		goto done;
2890c6fd2807SJeff Garzik 	}
2891c6fd2807SJeff Garzik 
2892c6fd2807SJeff Garzik 	/* set reset */
2893c6fd2807SJeff Garzik 	i = 5;
2894c6fd2807SJeff Garzik 	do {
2895c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
2896c6fd2807SJeff Garzik 		t = readl(reg);
2897c6fd2807SJeff Garzik 		udelay(1);
2898c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
2899c6fd2807SJeff Garzik 
2900c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
2901c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2902c6fd2807SJeff Garzik 		rc = 1;
2903c6fd2807SJeff Garzik 		goto done;
2904c6fd2807SJeff Garzik 	}
2905c6fd2807SJeff Garzik 
2906c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
2907c6fd2807SJeff Garzik 	i = 5;
2908c6fd2807SJeff Garzik 	do {
2909c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2910c6fd2807SJeff Garzik 		t = readl(reg);
2911c6fd2807SJeff Garzik 		udelay(1);
2912c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
2913c6fd2807SJeff Garzik 
2914c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
2915c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2916c6fd2807SJeff Garzik 		rc = 1;
2917c6fd2807SJeff Garzik 	}
2918c6fd2807SJeff Garzik done:
2919c6fd2807SJeff Garzik 	return rc;
2920c6fd2807SJeff Garzik }
2921c6fd2807SJeff Garzik 
2922c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
2923c6fd2807SJeff Garzik 			   void __iomem *mmio)
2924c6fd2807SJeff Garzik {
2925c6fd2807SJeff Garzik 	void __iomem *port_mmio;
2926c6fd2807SJeff Garzik 	u32 tmp;
2927c6fd2807SJeff Garzik 
29288e7decdbSMark Lord 	tmp = readl(mmio + MV_RESET_CFG_OFS);
2929c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
2930c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
2931c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
2932c6fd2807SJeff Garzik 		return;
2933c6fd2807SJeff Garzik 	}
2934c6fd2807SJeff Garzik 
2935c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
2936c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
2937c6fd2807SJeff Garzik 
2938c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2939c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2940c6fd2807SJeff Garzik }
2941c6fd2807SJeff Garzik 
2942c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2943c6fd2807SJeff Garzik {
29448e7decdbSMark Lord 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
2945c6fd2807SJeff Garzik }
2946c6fd2807SJeff Garzik 
2947c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2948c6fd2807SJeff Garzik 			   unsigned int port)
2949c6fd2807SJeff Garzik {
2950c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2951c6fd2807SJeff Garzik 
2952c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2953c6fd2807SJeff Garzik 	int fix_phy_mode2 =
2954c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2955c6fd2807SJeff Garzik 	int fix_phy_mode4 =
2956c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
29578c30a8b9SMark Lord 	u32 m2, m3;
2958c6fd2807SJeff Garzik 
2959c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
2960c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2961c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
2962c6fd2807SJeff Garzik 		m2 |= (1 << 31);
2963c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2964c6fd2807SJeff Garzik 
2965c6fd2807SJeff Garzik 		udelay(200);
2966c6fd2807SJeff Garzik 
2967c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2968c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
2969c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2970c6fd2807SJeff Garzik 
2971c6fd2807SJeff Garzik 		udelay(200);
2972c6fd2807SJeff Garzik 	}
2973c6fd2807SJeff Garzik 
29748c30a8b9SMark Lord 	/*
29758c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
29768c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
29778c30a8b9SMark Lord 	 */
29788c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
29798c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
2980c6fd2807SJeff Garzik 
29810388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
29820388a8c0SMark Lord 	if (IS_SOC(hpriv))
29830388a8c0SMark Lord 		m3 &= ~0x1c;
29840388a8c0SMark Lord 
2985c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
2986ba069e37SMark Lord 		u32 m4 = readl(port_mmio + PHY_MODE4);
2987ba069e37SMark Lord 		/*
2988ba069e37SMark Lord 		 * Enforce reserved-bit restrictions on GenIIe devices only.
2989ba069e37SMark Lord 		 * For earlier chipsets, force only the internal config field
2990ba069e37SMark Lord 		 *  (workaround for errata FEr SATA#10 part 1).
2991ba069e37SMark Lord 		 */
29928c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
2993ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
2994ba069e37SMark Lord 		else
2995ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
29968c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
2997c6fd2807SJeff Garzik 	}
2998b406c7a6SMark Lord 	/*
2999b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
3000b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3001b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3002b406c7a6SMark Lord 	 */
3003b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
3004c6fd2807SJeff Garzik 
3005c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
3006c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
3007c6fd2807SJeff Garzik 
3008c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
3009c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
3010c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
3011c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
3012c6fd2807SJeff Garzik 
3013c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
3014c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
3015c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
3016c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
3017c6fd2807SJeff Garzik 	}
3018c6fd2807SJeff Garzik 
3019c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
3020c6fd2807SJeff Garzik }
3021c6fd2807SJeff Garzik 
3022f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
3023f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
3024f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3025f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3026f351b2d6SSaeed Bishara {
3027f351b2d6SSaeed Bishara 	return;
3028f351b2d6SSaeed Bishara }
3029f351b2d6SSaeed Bishara 
3030f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3031f351b2d6SSaeed Bishara 			   void __iomem *mmio)
3032f351b2d6SSaeed Bishara {
3033f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
3034f351b2d6SSaeed Bishara 	u32 tmp;
3035f351b2d6SSaeed Bishara 
3036f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
3037f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
3038f351b2d6SSaeed Bishara 
3039f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3040f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3041f351b2d6SSaeed Bishara }
3042f351b2d6SSaeed Bishara 
3043f351b2d6SSaeed Bishara #undef ZERO
3044f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
3045f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3046f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
3047f351b2d6SSaeed Bishara {
3048f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
3049f351b2d6SSaeed Bishara 
3050e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3051f351b2d6SSaeed Bishara 
3052f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
3053f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
3054f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
3055f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
3056f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
3057f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
3058f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
3059f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
3060f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
3061f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
3062f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
3063f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
30648e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
3065f351b2d6SSaeed Bishara }
3066f351b2d6SSaeed Bishara 
3067f351b2d6SSaeed Bishara #undef ZERO
3068f351b2d6SSaeed Bishara 
3069f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
3070f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3071f351b2d6SSaeed Bishara 				       void __iomem *mmio)
3072f351b2d6SSaeed Bishara {
3073f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3074f351b2d6SSaeed Bishara 
3075f351b2d6SSaeed Bishara 	ZERO(0x00c);
3076f351b2d6SSaeed Bishara 	ZERO(0x010);
3077f351b2d6SSaeed Bishara 	ZERO(0x014);
3078f351b2d6SSaeed Bishara 
3079f351b2d6SSaeed Bishara }
3080f351b2d6SSaeed Bishara 
3081f351b2d6SSaeed Bishara #undef ZERO
3082f351b2d6SSaeed Bishara 
3083f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3084f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
3085f351b2d6SSaeed Bishara {
3086f351b2d6SSaeed Bishara 	unsigned int port;
3087f351b2d6SSaeed Bishara 
3088f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
3089f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
3090f351b2d6SSaeed Bishara 
3091f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
3092f351b2d6SSaeed Bishara 
3093f351b2d6SSaeed Bishara 	return 0;
3094f351b2d6SSaeed Bishara }
3095f351b2d6SSaeed Bishara 
3096f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3097f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3098f351b2d6SSaeed Bishara {
3099f351b2d6SSaeed Bishara 	return;
3100f351b2d6SSaeed Bishara }
3101f351b2d6SSaeed Bishara 
3102f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3103f351b2d6SSaeed Bishara {
3104f351b2d6SSaeed Bishara 	return;
3105f351b2d6SSaeed Bishara }
3106f351b2d6SSaeed Bishara 
31078e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
3108b67a1064SMark Lord {
31098e7decdbSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
3110b67a1064SMark Lord 
31118e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
3112b67a1064SMark Lord 	if (want_gen2i)
31138e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
31148e7decdbSMark Lord 	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
3115b67a1064SMark Lord }
3116b67a1064SMark Lord 
3117e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3118c6fd2807SJeff Garzik 			     unsigned int port_no)
3119c6fd2807SJeff Garzik {
3120c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
3121c6fd2807SJeff Garzik 
31228e7decdbSMark Lord 	/*
31238e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
31248e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
31258e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
31268e7decdbSMark Lord 	 */
31270d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
31288e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
3129c6fd2807SJeff Garzik 
3130b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
31318e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
31328e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
3133c6fd2807SJeff Garzik 	}
3134b67a1064SMark Lord 	/*
31358e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
3136b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
3137b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
3138c6fd2807SJeff Garzik 	 */
31398e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
3140b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
3141c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
3142c6fd2807SJeff Garzik 
3143c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
3144c6fd2807SJeff Garzik 
3145ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
3146c6fd2807SJeff Garzik 		mdelay(1);
3147c6fd2807SJeff Garzik }
3148c6fd2807SJeff Garzik 
3149e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
3150e49856d8SMark Lord {
3151e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
3152e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
3153e49856d8SMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
3154e49856d8SMark Lord 		int old = reg & 0xf;
3155e49856d8SMark Lord 
3156e49856d8SMark Lord 		if (old != pmp) {
3157e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
3158e49856d8SMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
3159e49856d8SMark Lord 		}
3160e49856d8SMark Lord 	}
3161e49856d8SMark Lord }
3162e49856d8SMark Lord 
3163e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3164bdd4dddeSJeff Garzik 				unsigned long deadline)
3165c6fd2807SJeff Garzik {
3166e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3167e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
3168e49856d8SMark Lord }
3169c6fd2807SJeff Garzik 
3170e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
3171e49856d8SMark Lord 				unsigned long deadline)
3172da3dbb17STejun Heo {
3173e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3174e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
3175bdd4dddeSJeff Garzik }
3176bdd4dddeSJeff Garzik 
3177cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
3178bdd4dddeSJeff Garzik 			unsigned long deadline)
3179bdd4dddeSJeff Garzik {
3180cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
3181bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
3182b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
3183f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
31840d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
31850d8be5cbSMark Lord 	u32 sstatus;
31860d8be5cbSMark Lord 	bool online;
3187bdd4dddeSJeff Garzik 
3188e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
3189b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3190d16ab3f6SMark Lord 	pp->pp_flags &=
3191d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3192bdd4dddeSJeff Garzik 
31930d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
31940d8be5cbSMark Lord 	do {
319517c5aab5SMark Lord 		const unsigned long *timing =
319617c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
3197bdd4dddeSJeff Garzik 
319817c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
319917c5aab5SMark Lord 					 &online, NULL);
32009dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
320117c5aab5SMark Lord 		if (rc)
32020d8be5cbSMark Lord 			return rc;
32030d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
32040d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
32050d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
32068e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
32070d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
32080d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
3209bdd4dddeSJeff Garzik 		}
32100d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
321108da1759SMark Lord 	mv_save_cached_regs(ap);
321266e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
3213bdd4dddeSJeff Garzik 
321417c5aab5SMark Lord 	return rc;
3215bdd4dddeSJeff Garzik }
3216bdd4dddeSJeff Garzik 
3217bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
3218c6fd2807SJeff Garzik {
32191cfd19aeSMark Lord 	mv_stop_edma(ap);
3220c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
3221c6fd2807SJeff Garzik }
3222bdd4dddeSJeff Garzik 
3223bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
3224bdd4dddeSJeff Garzik {
3225f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
3226c4de573bSMark Lord 	unsigned int port = ap->port_no;
3227c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
32281cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3229bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
3230c4de573bSMark Lord 	u32 hc_irq_cause;
3231bdd4dddeSJeff Garzik 
3232bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
3233bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3234bdd4dddeSJeff Garzik 
3235bdd4dddeSJeff Garzik 	/* clear pending irq events */
3236cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
32371cfd19aeSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
3238bdd4dddeSJeff Garzik 
323988e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
3240c6fd2807SJeff Garzik }
3241c6fd2807SJeff Garzik 
3242c6fd2807SJeff Garzik /**
3243c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
3244c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
3245c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
3246c6fd2807SJeff Garzik  *
3247c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
3248c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
3249c6fd2807SJeff Garzik  *      start of the port.
3250c6fd2807SJeff Garzik  *
3251c6fd2807SJeff Garzik  *      LOCKING:
3252c6fd2807SJeff Garzik  *      Inherited from caller.
3253c6fd2807SJeff Garzik  */
3254c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3255c6fd2807SJeff Garzik {
32560d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
3257c6fd2807SJeff Garzik 	unsigned serr_ofs;
3258c6fd2807SJeff Garzik 
3259c6fd2807SJeff Garzik 	/* PIO related setup
3260c6fd2807SJeff Garzik 	 */
3261c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3262c6fd2807SJeff Garzik 	port->error_addr =
3263c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3264c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3265c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3266c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3267c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3268c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3269c6fd2807SJeff Garzik 	port->status_addr =
3270c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3271c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
3272c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
3273c6fd2807SJeff Garzik 
3274c6fd2807SJeff Garzik 	/* unused: */
32758d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
3276c6fd2807SJeff Garzik 
3277c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
3278c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
3279c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
3280c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3281c6fd2807SJeff Garzik 
3282646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
3283646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
3284c6fd2807SJeff Garzik 
3285c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3286c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
3287c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
3288c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
3289c6fd2807SJeff Garzik }
3290c6fd2807SJeff Garzik 
3291616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
3292616d4a98SMark Lord {
3293616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3294616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3295616d4a98SMark Lord 	u32 reg;
3296616d4a98SMark Lord 
32971f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
3298616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
3299616d4a98SMark Lord 	reg = readl(mmio + MV_PCI_MODE_OFS);
3300616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
3301616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
3302616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
3303616d4a98SMark Lord }
3304616d4a98SMark Lord 
3305616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
3306616d4a98SMark Lord {
3307616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3308616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3309616d4a98SMark Lord 	u32 reg;
3310616d4a98SMark Lord 
3311616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
3312616d4a98SMark Lord 		reg = readl(mmio + PCI_COMMAND_OFS);
3313616d4a98SMark Lord 		if (reg & PCI_COMMAND_MRDTRIG)
3314616d4a98SMark Lord 			return 0; /* not okay */
3315616d4a98SMark Lord 	}
3316616d4a98SMark Lord 	return 1; /* okay */
3317616d4a98SMark Lord }
3318616d4a98SMark Lord 
33194447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3320c6fd2807SJeff Garzik {
33214447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
33224447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3323c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3324c6fd2807SJeff Garzik 
3325c6fd2807SJeff Garzik 	switch (board_idx) {
3326c6fd2807SJeff Garzik 	case chip_5080:
3327c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3328ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3329c6fd2807SJeff Garzik 
333044c10138SAuke Kok 		switch (pdev->revision) {
3331c6fd2807SJeff Garzik 		case 0x1:
3332c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3333c6fd2807SJeff Garzik 			break;
3334c6fd2807SJeff Garzik 		case 0x3:
3335c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3336c6fd2807SJeff Garzik 			break;
3337c6fd2807SJeff Garzik 		default:
3338c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3339c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
3340c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3341c6fd2807SJeff Garzik 			break;
3342c6fd2807SJeff Garzik 		}
3343c6fd2807SJeff Garzik 		break;
3344c6fd2807SJeff Garzik 
3345c6fd2807SJeff Garzik 	case chip_504x:
3346c6fd2807SJeff Garzik 	case chip_508x:
3347c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3348ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3349c6fd2807SJeff Garzik 
335044c10138SAuke Kok 		switch (pdev->revision) {
3351c6fd2807SJeff Garzik 		case 0x0:
3352c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3353c6fd2807SJeff Garzik 			break;
3354c6fd2807SJeff Garzik 		case 0x3:
3355c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3356c6fd2807SJeff Garzik 			break;
3357c6fd2807SJeff Garzik 		default:
3358c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3359c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
3360c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3361c6fd2807SJeff Garzik 			break;
3362c6fd2807SJeff Garzik 		}
3363c6fd2807SJeff Garzik 		break;
3364c6fd2807SJeff Garzik 
3365c6fd2807SJeff Garzik 	case chip_604x:
3366c6fd2807SJeff Garzik 	case chip_608x:
3367c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3368ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
3369c6fd2807SJeff Garzik 
337044c10138SAuke Kok 		switch (pdev->revision) {
3371c6fd2807SJeff Garzik 		case 0x7:
3372c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3373c6fd2807SJeff Garzik 			break;
3374c6fd2807SJeff Garzik 		case 0x9:
3375c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3376c6fd2807SJeff Garzik 			break;
3377c6fd2807SJeff Garzik 		default:
3378c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3379c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
3380c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3381c6fd2807SJeff Garzik 			break;
3382c6fd2807SJeff Garzik 		}
3383c6fd2807SJeff Garzik 		break;
3384c6fd2807SJeff Garzik 
3385c6fd2807SJeff Garzik 	case chip_7042:
3386616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3387306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3388306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
3389306b30f7SMark Lord 		{
33904e520033SMark Lord 			/*
33914e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
33924e520033SMark Lord 			 *
33934e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
33944e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
33954e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
33964e520033SMark Lord 			 *
33974e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
33984e520033SMark Lord 			 * alone, but instead overwrite a high numbered
33994e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
34004e520033SMark Lord 			 * be determined exactly, by truncating the physical
34014e520033SMark Lord 			 * drive capacity to a nice even GB value.
34024e520033SMark Lord 			 *
34034e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
34044e520033SMark Lord 			 *
34054e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
34064e520033SMark Lord 			 */
34074e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
34084e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
34094e520033SMark Lord 				" regardless of if/how they are configured."
34104e520033SMark Lord 				" BEWARE!\n");
34114e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
34124e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
34134e520033SMark Lord 				" and avoid the final two gigabytes on"
34144e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
3415306b30f7SMark Lord 		}
34168e7decdbSMark Lord 		/* drop through */
3417c6fd2807SJeff Garzik 	case chip_6042:
3418c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3419c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
3420616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3421616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3422c6fd2807SJeff Garzik 
342344c10138SAuke Kok 		switch (pdev->revision) {
34245cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3425c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3426c6fd2807SJeff Garzik 			break;
3427c6fd2807SJeff Garzik 		default:
3428c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3429c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
3430c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3431c6fd2807SJeff Garzik 			break;
3432c6fd2807SJeff Garzik 		}
3433c6fd2807SJeff Garzik 		break;
3434f351b2d6SSaeed Bishara 	case chip_soc:
3435f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
3436eb3a55a9SSaeed Bishara 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3437eb3a55a9SSaeed Bishara 			MV_HP_ERRATA_60X1C0;
3438f351b2d6SSaeed Bishara 		break;
3439c6fd2807SJeff Garzik 
3440c6fd2807SJeff Garzik 	default:
3441f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
34425796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
3443c6fd2807SJeff Garzik 		return 1;
3444c6fd2807SJeff Garzik 	}
3445c6fd2807SJeff Garzik 
3446c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
344702a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
344802a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
344902a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
345002a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
345102a121daSMark Lord 	} else {
345202a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
345302a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
345402a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
345502a121daSMark Lord 	}
3456c6fd2807SJeff Garzik 
3457c6fd2807SJeff Garzik 	return 0;
3458c6fd2807SJeff Garzik }
3459c6fd2807SJeff Garzik 
3460c6fd2807SJeff Garzik /**
3461c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
34624447d351STejun Heo  *	@host: ATA host to initialize
34634447d351STejun Heo  *      @board_idx: controller index
3464c6fd2807SJeff Garzik  *
3465c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3466c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3467c6fd2807SJeff Garzik  *
3468c6fd2807SJeff Garzik  *      LOCKING:
3469c6fd2807SJeff Garzik  *      Inherited from caller.
3470c6fd2807SJeff Garzik  */
34714447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3472c6fd2807SJeff Garzik {
3473c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
34744447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3475f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3476c6fd2807SJeff Garzik 
34774447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
3478c6fd2807SJeff Garzik 	if (rc)
3479c6fd2807SJeff Garzik 		goto done;
3480c6fd2807SJeff Garzik 
34811f398472SMark Lord 	if (IS_SOC(hpriv)) {
34827368f919SMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
34837368f919SMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
34841f398472SMark Lord 	} else {
34851f398472SMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
34861f398472SMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
3487f351b2d6SSaeed Bishara 	}
3488352fab70SMark Lord 
34895d0fb2e7SThomas Reitmayr 	/* initialize shadow irq mask with register's value */
34905d0fb2e7SThomas Reitmayr 	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
34915d0fb2e7SThomas Reitmayr 
3492352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3493c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3494f351b2d6SSaeed Bishara 
34954447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3496c6fd2807SJeff Garzik 
34974447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
3498c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
3499c6fd2807SJeff Garzik 
3500c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3501c6fd2807SJeff Garzik 	if (rc)
3502c6fd2807SJeff Garzik 		goto done;
3503c6fd2807SJeff Garzik 
3504c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
35057bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3506c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3507c6fd2807SJeff Garzik 
35084447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3509cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3510c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3511cbcdd875STejun Heo 
3512cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3513cbcdd875STejun Heo 
35147bb3c529SSaeed Bishara #ifdef CONFIG_PCI
35151f398472SMark Lord 		if (!IS_SOC(hpriv)) {
3516f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
3517cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3518cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3519f351b2d6SSaeed Bishara 		}
35207bb3c529SSaeed Bishara #endif
3521c6fd2807SJeff Garzik 	}
3522c6fd2807SJeff Garzik 
3523c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3524c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3525c6fd2807SJeff Garzik 
3526c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3527c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3528c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
3529c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3530c6fd2807SJeff Garzik 
3531c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3532c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3533c6fd2807SJeff Garzik 	}
3534c6fd2807SJeff Garzik 
3535c6fd2807SJeff Garzik 	/* Clear any currently outstanding host interrupt conditions */
353602a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
3537c6fd2807SJeff Garzik 
3538c6fd2807SJeff Garzik 	/* and unmask interrupt generation for host regs */
353902a121daSMark Lord 	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
3540c6fd2807SJeff Garzik 
354151de32d2SMark Lord 	/*
354251de32d2SMark Lord 	 * enable only global host interrupts for now.
354351de32d2SMark Lord 	 * The per-port interrupts get done later as ports are set up.
354451de32d2SMark Lord 	 */
3545c4de573bSMark Lord 	mv_set_main_irq_mask(host, 0, PCI_ERR);
3546c6fd2807SJeff Garzik done:
3547c6fd2807SJeff Garzik 	return rc;
3548c6fd2807SJeff Garzik }
3549c6fd2807SJeff Garzik 
3550fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3551fbf14e2fSByron Bradley {
3552fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3553fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3554fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3555fbf14e2fSByron Bradley 		return -ENOMEM;
3556fbf14e2fSByron Bradley 
3557fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3558fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3559fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3560fbf14e2fSByron Bradley 		return -ENOMEM;
3561fbf14e2fSByron Bradley 
3562fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3563fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3564fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3565fbf14e2fSByron Bradley 		return -ENOMEM;
3566fbf14e2fSByron Bradley 
3567fbf14e2fSByron Bradley 	return 0;
3568fbf14e2fSByron Bradley }
3569fbf14e2fSByron Bradley 
357015a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
357115a32632SLennert Buytenhek 				 struct mbus_dram_target_info *dram)
357215a32632SLennert Buytenhek {
357315a32632SLennert Buytenhek 	int i;
357415a32632SLennert Buytenhek 
357515a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
357615a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
357715a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
357815a32632SLennert Buytenhek 	}
357915a32632SLennert Buytenhek 
358015a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
358115a32632SLennert Buytenhek 		struct mbus_dram_window *cs = dram->cs + i;
358215a32632SLennert Buytenhek 
358315a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
358415a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
358515a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
358615a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
358715a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
358815a32632SLennert Buytenhek 	}
358915a32632SLennert Buytenhek }
359015a32632SLennert Buytenhek 
3591f351b2d6SSaeed Bishara /**
3592f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
3593f351b2d6SSaeed Bishara  *      host
3594f351b2d6SSaeed Bishara  *      @pdev: platform device found
3595f351b2d6SSaeed Bishara  *
3596f351b2d6SSaeed Bishara  *      LOCKING:
3597f351b2d6SSaeed Bishara  *      Inherited from caller.
3598f351b2d6SSaeed Bishara  */
3599f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
3600f351b2d6SSaeed Bishara {
3601f351b2d6SSaeed Bishara 	static int printed_version;
3602f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
3603f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
3604f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
3605f351b2d6SSaeed Bishara 	struct ata_host *host;
3606f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
3607f351b2d6SSaeed Bishara 	struct resource *res;
3608f351b2d6SSaeed Bishara 	int n_ports, rc;
3609f351b2d6SSaeed Bishara 
3610f351b2d6SSaeed Bishara 	if (!printed_version++)
3611f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3612f351b2d6SSaeed Bishara 
3613f351b2d6SSaeed Bishara 	/*
3614f351b2d6SSaeed Bishara 	 * Simple resource validation ..
3615f351b2d6SSaeed Bishara 	 */
3616f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
3617f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
3618f351b2d6SSaeed Bishara 		return -EINVAL;
3619f351b2d6SSaeed Bishara 	}
3620f351b2d6SSaeed Bishara 
3621f351b2d6SSaeed Bishara 	/*
3622f351b2d6SSaeed Bishara 	 * Get the register base first
3623f351b2d6SSaeed Bishara 	 */
3624f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3625f351b2d6SSaeed Bishara 	if (res == NULL)
3626f351b2d6SSaeed Bishara 		return -EINVAL;
3627f351b2d6SSaeed Bishara 
3628f351b2d6SSaeed Bishara 	/* allocate host */
3629f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
3630f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
3631f351b2d6SSaeed Bishara 
3632f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3633f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3634f351b2d6SSaeed Bishara 
3635f351b2d6SSaeed Bishara 	if (!host || !hpriv)
3636f351b2d6SSaeed Bishara 		return -ENOMEM;
3637f351b2d6SSaeed Bishara 	host->private_data = hpriv;
3638f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
3639f351b2d6SSaeed Bishara 
3640f351b2d6SSaeed Bishara 	host->iomap = NULL;
3641f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
3642f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
3643f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
3644f351b2d6SSaeed Bishara 
364515a32632SLennert Buytenhek 	/*
364615a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
364715a32632SLennert Buytenhek 	 */
364815a32632SLennert Buytenhek 	if (mv_platform_data->dram != NULL)
364915a32632SLennert Buytenhek 		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
365015a32632SLennert Buytenhek 
3651fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3652fbf14e2fSByron Bradley 	if (rc)
3653fbf14e2fSByron Bradley 		return rc;
3654fbf14e2fSByron Bradley 
3655f351b2d6SSaeed Bishara 	/* initialize adapter */
3656f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
3657f351b2d6SSaeed Bishara 	if (rc)
3658f351b2d6SSaeed Bishara 		return rc;
3659f351b2d6SSaeed Bishara 
3660f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
3661f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3662f351b2d6SSaeed Bishara 		   host->n_ports);
3663f351b2d6SSaeed Bishara 
3664f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3665f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
3666f351b2d6SSaeed Bishara }
3667f351b2d6SSaeed Bishara 
3668f351b2d6SSaeed Bishara /*
3669f351b2d6SSaeed Bishara  *
3670f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
3671f351b2d6SSaeed Bishara  *      @pdev: platform device
3672f351b2d6SSaeed Bishara  *
3673f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
3674f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
3675f351b2d6SSaeed Bishara  */
3676f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
3677f351b2d6SSaeed Bishara {
3678f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
3679f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
3680f351b2d6SSaeed Bishara 
3681f351b2d6SSaeed Bishara 	ata_host_detach(host);
3682f351b2d6SSaeed Bishara 	return 0;
3683f351b2d6SSaeed Bishara }
3684f351b2d6SSaeed Bishara 
3685f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
3686f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
3687f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
3688f351b2d6SSaeed Bishara 	.driver			= {
3689f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
3690f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
3691f351b2d6SSaeed Bishara 				  },
3692f351b2d6SSaeed Bishara };
3693f351b2d6SSaeed Bishara 
3694f351b2d6SSaeed Bishara 
36957bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3696f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3697f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
3698f351b2d6SSaeed Bishara 
36997bb3c529SSaeed Bishara 
37007bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
37017bb3c529SSaeed Bishara 	.name			= DRV_NAME,
37027bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
3703f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
37047bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
37057bb3c529SSaeed Bishara };
37067bb3c529SSaeed Bishara 
37077bb3c529SSaeed Bishara /*
37087bb3c529SSaeed Bishara  * module options
37097bb3c529SSaeed Bishara  */
37107bb3c529SSaeed Bishara static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */
37117bb3c529SSaeed Bishara 
37127bb3c529SSaeed Bishara 
37137bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
37147bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
37157bb3c529SSaeed Bishara {
37167bb3c529SSaeed Bishara 	int rc;
37177bb3c529SSaeed Bishara 
37187bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
37197bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
37207bb3c529SSaeed Bishara 		if (rc) {
37217bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
37227bb3c529SSaeed Bishara 			if (rc) {
37237bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
37247bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
37257bb3c529SSaeed Bishara 				return rc;
37267bb3c529SSaeed Bishara 			}
37277bb3c529SSaeed Bishara 		}
37287bb3c529SSaeed Bishara 	} else {
37297bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
37307bb3c529SSaeed Bishara 		if (rc) {
37317bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
37327bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
37337bb3c529SSaeed Bishara 			return rc;
37347bb3c529SSaeed Bishara 		}
37357bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
37367bb3c529SSaeed Bishara 		if (rc) {
37377bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
37387bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
37397bb3c529SSaeed Bishara 			return rc;
37407bb3c529SSaeed Bishara 		}
37417bb3c529SSaeed Bishara 	}
37427bb3c529SSaeed Bishara 
37437bb3c529SSaeed Bishara 	return rc;
37447bb3c529SSaeed Bishara }
37457bb3c529SSaeed Bishara 
3746c6fd2807SJeff Garzik /**
3747c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
37484447d351STejun Heo  *      @host: ATA host to print info about
3749c6fd2807SJeff Garzik  *
3750c6fd2807SJeff Garzik  *      FIXME: complete this.
3751c6fd2807SJeff Garzik  *
3752c6fd2807SJeff Garzik  *      LOCKING:
3753c6fd2807SJeff Garzik  *      Inherited from caller.
3754c6fd2807SJeff Garzik  */
37554447d351STejun Heo static void mv_print_info(struct ata_host *host)
3756c6fd2807SJeff Garzik {
37574447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
37584447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
375944c10138SAuke Kok 	u8 scc;
3760c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
3761c6fd2807SJeff Garzik 
3762c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
3763c6fd2807SJeff Garzik 	 * what errata to workaround
3764c6fd2807SJeff Garzik 	 */
3765c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3766c6fd2807SJeff Garzik 	if (scc == 0)
3767c6fd2807SJeff Garzik 		scc_s = "SCSI";
3768c6fd2807SJeff Garzik 	else if (scc == 0x01)
3769c6fd2807SJeff Garzik 		scc_s = "RAID";
3770c6fd2807SJeff Garzik 	else
3771c1e4fe71SJeff Garzik 		scc_s = "?";
3772c1e4fe71SJeff Garzik 
3773c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
3774c1e4fe71SJeff Garzik 		gen = "I";
3775c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
3776c1e4fe71SJeff Garzik 		gen = "II";
3777c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
3778c1e4fe71SJeff Garzik 		gen = "IIE";
3779c1e4fe71SJeff Garzik 	else
3780c1e4fe71SJeff Garzik 		gen = "?";
3781c6fd2807SJeff Garzik 
3782c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
3783c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3784c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3785c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3786c6fd2807SJeff Garzik }
3787c6fd2807SJeff Garzik 
3788c6fd2807SJeff Garzik /**
3789f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3790c6fd2807SJeff Garzik  *      @pdev: PCI device found
3791c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
3792c6fd2807SJeff Garzik  *
3793c6fd2807SJeff Garzik  *      LOCKING:
3794c6fd2807SJeff Garzik  *      Inherited from caller.
3795c6fd2807SJeff Garzik  */
3796f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3797f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
3798c6fd2807SJeff Garzik {
37992dcb407eSJeff Garzik 	static int printed_version;
3800c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
38014447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
38024447d351STejun Heo 	struct ata_host *host;
38034447d351STejun Heo 	struct mv_host_priv *hpriv;
38044447d351STejun Heo 	int n_ports, rc;
3805c6fd2807SJeff Garzik 
3806c6fd2807SJeff Garzik 	if (!printed_version++)
3807c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3808c6fd2807SJeff Garzik 
38094447d351STejun Heo 	/* allocate host */
38104447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
38114447d351STejun Heo 
38124447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
38134447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
38144447d351STejun Heo 	if (!host || !hpriv)
38154447d351STejun Heo 		return -ENOMEM;
38164447d351STejun Heo 	host->private_data = hpriv;
3817f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
38184447d351STejun Heo 
38194447d351STejun Heo 	/* acquire resources */
382024dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
382124dc5f33STejun Heo 	if (rc)
3822c6fd2807SJeff Garzik 		return rc;
3823c6fd2807SJeff Garzik 
38240d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
38250d5ff566STejun Heo 	if (rc == -EBUSY)
382624dc5f33STejun Heo 		pcim_pin_device(pdev);
38270d5ff566STejun Heo 	if (rc)
382824dc5f33STejun Heo 		return rc;
38294447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
3830f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3831c6fd2807SJeff Garzik 
3832d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
3833d88184fbSJeff Garzik 	if (rc)
3834d88184fbSJeff Garzik 		return rc;
3835d88184fbSJeff Garzik 
3836da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3837da2fa9baSMark Lord 	if (rc)
3838da2fa9baSMark Lord 		return rc;
3839da2fa9baSMark Lord 
3840c6fd2807SJeff Garzik 	/* initialize adapter */
38414447d351STejun Heo 	rc = mv_init_host(host, board_idx);
384224dc5f33STejun Heo 	if (rc)
384324dc5f33STejun Heo 		return rc;
3844c6fd2807SJeff Garzik 
38456d3c30efSMark Lord 	/* Enable message-switched interrupts, if requested */
38466d3c30efSMark Lord 	if (msi && pci_enable_msi(pdev) == 0)
38476d3c30efSMark Lord 		hpriv->hp_flags |= MV_HP_FLAG_MSI;
3848c6fd2807SJeff Garzik 
3849c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
38504447d351STejun Heo 	mv_print_info(host);
3851c6fd2807SJeff Garzik 
38524447d351STejun Heo 	pci_set_master(pdev);
3853ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
38544447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3855c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3856c6fd2807SJeff Garzik }
38577bb3c529SSaeed Bishara #endif
3858c6fd2807SJeff Garzik 
3859f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
3860f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
3861f351b2d6SSaeed Bishara 
3862c6fd2807SJeff Garzik static int __init mv_init(void)
3863c6fd2807SJeff Garzik {
38647bb3c529SSaeed Bishara 	int rc = -ENODEV;
38657bb3c529SSaeed Bishara #ifdef CONFIG_PCI
38667bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
3867f351b2d6SSaeed Bishara 	if (rc < 0)
3868f351b2d6SSaeed Bishara 		return rc;
3869f351b2d6SSaeed Bishara #endif
3870f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
3871f351b2d6SSaeed Bishara 
3872f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
3873f351b2d6SSaeed Bishara 	if (rc < 0)
3874f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
38757bb3c529SSaeed Bishara #endif
38767bb3c529SSaeed Bishara 	return rc;
3877c6fd2807SJeff Garzik }
3878c6fd2807SJeff Garzik 
3879c6fd2807SJeff Garzik static void __exit mv_exit(void)
3880c6fd2807SJeff Garzik {
38817bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3882c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
38837bb3c529SSaeed Bishara #endif
3884f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
3885c6fd2807SJeff Garzik }
3886c6fd2807SJeff Garzik 
3887c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
3888c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3889c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
3890c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3891c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
389217c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
3893c6fd2807SJeff Garzik 
38947bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3895c6fd2807SJeff Garzik module_param(msi, int, 0444);
3896c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
38977bb3c529SSaeed Bishara #endif
3898c6fd2807SJeff Garzik 
3899c6fd2807SJeff Garzik module_init(mv_init);
3900c6fd2807SJeff Garzik module_exit(mv_exit);
3901