xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 40f0bc2d77d2d9ead3812f4eec2eefc11455e5de)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
4e12bef50SMark Lord  * Copyright 2008: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
11c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
12c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
13c6fd2807SJeff Garzik  *
14c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
15c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c6fd2807SJeff Garzik  * GNU General Public License for more details.
18c6fd2807SJeff Garzik  *
19c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
20c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
21c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
22c6fd2807SJeff Garzik  *
23c6fd2807SJeff Garzik  */
24c6fd2807SJeff Garzik 
254a05e209SJeff Garzik /*
264a05e209SJeff Garzik   sata_mv TODO list:
274a05e209SJeff Garzik 
284a05e209SJeff Garzik   1) Needs a full errata audit for all chipsets.  I implemented most
294a05e209SJeff Garzik   of the errata workarounds found in the Marvell vendor driver, but
304a05e209SJeff Garzik   I distinctly remember a couple workarounds (one related to PCI-X)
314a05e209SJeff Garzik   are still needed.
324a05e209SJeff Garzik 
331fd2e1c2SMark Lord   2) Improve/fix IRQ and error handling sequences.
341fd2e1c2SMark Lord 
351fd2e1c2SMark Lord   3) ATAPI support (Marvell claims the 60xx/70xx chips can do it).
361fd2e1c2SMark Lord 
371fd2e1c2SMark Lord   4) Think about TCQ support here, and for libata in general
381fd2e1c2SMark Lord   with controllers that suppport it via host-queuing hardware
391fd2e1c2SMark Lord   (a software-only implementation could be a nightmare).
404a05e209SJeff Garzik 
414a05e209SJeff Garzik   5) Investigate problems with PCI Message Signalled Interrupts (MSI).
424a05e209SJeff Garzik 
434a05e209SJeff Garzik   6) Add port multiplier support (intermediate)
444a05e209SJeff Garzik 
45*40f0bc2dSMark Lord   7) Fix/reenable hot plug/unplug (should happen as a side-effect of (2) above).
46*40f0bc2dSMark Lord 
474a05e209SJeff Garzik   8) Develop a low-power-consumption strategy, and implement it.
484a05e209SJeff Garzik 
494a05e209SJeff Garzik   9) [Experiment, low priority] See if ATAPI can be supported using
504a05e209SJeff Garzik   "unknown FIS" or "vendor-specific FIS" support, or something creative
514a05e209SJeff Garzik   like that.
524a05e209SJeff Garzik 
534a05e209SJeff Garzik   10) [Experiment, low priority] Investigate interrupt coalescing.
544a05e209SJeff Garzik   Quite often, especially with PCI Message Signalled Interrupts (MSI),
554a05e209SJeff Garzik   the overhead reduced by interrupt mitigation is quite often not
564a05e209SJeff Garzik   worth the latency cost.
574a05e209SJeff Garzik 
584a05e209SJeff Garzik   11) [Experiment, Marvell value added] Is it possible to use target
594a05e209SJeff Garzik   mode to cross-connect two Linux boxes with Marvell cards?  If so,
604a05e209SJeff Garzik   creating LibATA target mode support would be very interesting.
614a05e209SJeff Garzik 
624a05e209SJeff Garzik   Target mode, for those without docs, is the ability to directly
634a05e209SJeff Garzik   connect two SATA controllers.
644a05e209SJeff Garzik 
654a05e209SJeff Garzik */
664a05e209SJeff Garzik 
67c6fd2807SJeff Garzik #include <linux/kernel.h>
68c6fd2807SJeff Garzik #include <linux/module.h>
69c6fd2807SJeff Garzik #include <linux/pci.h>
70c6fd2807SJeff Garzik #include <linux/init.h>
71c6fd2807SJeff Garzik #include <linux/blkdev.h>
72c6fd2807SJeff Garzik #include <linux/delay.h>
73c6fd2807SJeff Garzik #include <linux/interrupt.h>
748d8b6004SAndrew Morton #include <linux/dmapool.h>
75c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
76c6fd2807SJeff Garzik #include <linux/device.h>
77f351b2d6SSaeed Bishara #include <linux/platform_device.h>
78f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
79c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
80c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
816c08772eSJeff Garzik #include <scsi/scsi_device.h>
82c6fd2807SJeff Garzik #include <linux/libata.h>
83c6fd2807SJeff Garzik 
84c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
851fd2e1c2SMark Lord #define DRV_VERSION	"1.20"
86c6fd2807SJeff Garzik 
87c6fd2807SJeff Garzik enum {
88c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
89c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
90c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
91c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
92c6fd2807SJeff Garzik 
93c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
94c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
95c6fd2807SJeff Garzik 
96c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
97c6fd2807SJeff Garzik 	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
98c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
99c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
100c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
101c6fd2807SJeff Garzik 	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
102c6fd2807SJeff Garzik 	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),
103c6fd2807SJeff Garzik 
104c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
105c6fd2807SJeff Garzik 	MV_FLASH_CTL		= 0x1046c,
106c6fd2807SJeff Garzik 	MV_GPIO_PORT_CTL	= 0x104f0,
107c6fd2807SJeff Garzik 	MV_RESET_CFG		= 0x180d8,
108c6fd2807SJeff Garzik 
109c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
110c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
111c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
112c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
113c6fd2807SJeff Garzik 
114c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
115c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
116c6fd2807SJeff Garzik 
117c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
118c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
119c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
120c6fd2807SJeff Garzik 	 */
121c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
122c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
123da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
124c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
125c6fd2807SJeff Garzik 
126c6fd2807SJeff Garzik 	MV_PORTS_PER_HC		= 4,
127c6fd2807SJeff Garzik 	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
128c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
129c6fd2807SJeff Garzik 	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
130c6fd2807SJeff Garzik 	MV_PORT_MASK		= 3,
131c6fd2807SJeff Garzik 
132c6fd2807SJeff Garzik 	/* Host Flags */
133c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
134c6fd2807SJeff Garzik 	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
1357bb3c529SSaeed Bishara 	/* SoC integrated controllers, no PCI interface */
1367bb3c529SSaeed Bishara 	MV_FLAG_SOC		= (1 << 28),
1377bb3c529SSaeed Bishara 
138c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
139bdd4dddeSJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
140bdd4dddeSJeff Garzik 				  ATA_FLAG_PIO_POLLING,
141c6fd2807SJeff Garzik 	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
142c6fd2807SJeff Garzik 
143c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
144c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
145c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
146e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
147c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
148c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
149c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
150c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
151c6fd2807SJeff Garzik 
152c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
153c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
154c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
155c6fd2807SJeff Garzik 
156c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
157c6fd2807SJeff Garzik 
158c6fd2807SJeff Garzik 	/* PCI interface registers */
159c6fd2807SJeff Garzik 
160c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
161c6fd2807SJeff Garzik 
162c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
163c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
164c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
165c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
166c6fd2807SJeff Garzik 
167c6fd2807SJeff Garzik 	MV_PCI_MODE		= 0xd00,
168c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
169c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
170c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
171c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
172c6fd2807SJeff Garzik 	MV_PCI_XBAR_TMOUT	= 0x1d04,
173c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
174c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
175c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
176c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
177c6fd2807SJeff Garzik 
178c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
179c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
180c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
181c6fd2807SJeff Garzik 
18202a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
18302a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
184646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
18502a121daSMark Lord 
186c6fd2807SJeff Garzik 	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
187c6fd2807SJeff Garzik 	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
188f351b2d6SSaeed Bishara 	HC_SOC_MAIN_IRQ_CAUSE_OFS = 0x20020,
189f351b2d6SSaeed Bishara 	HC_SOC_MAIN_IRQ_MASK_OFS = 0x20024,
190c6fd2807SJeff Garzik 	PORT0_ERR		= (1 << 0),	/* shift by port # */
191c6fd2807SJeff Garzik 	PORT0_DONE		= (1 << 1),	/* shift by port # */
192c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
193c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
194c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
195c6fd2807SJeff Garzik 	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
196c6fd2807SJeff Garzik 	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
197fb621e2fSJeff Garzik 	PORTS_0_3_COAL_DONE	= (1 << 8),
198fb621e2fSJeff Garzik 	PORTS_4_7_COAL_DONE	= (1 << 17),
199c6fd2807SJeff Garzik 	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
200c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
201c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
202c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
203c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
204fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
205f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
206c6fd2807SJeff Garzik 	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
207c6fd2807SJeff Garzik 				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
208c6fd2807SJeff Garzik 				   HC_MAIN_RSVD),
209fb621e2fSJeff Garzik 	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
210fb621e2fSJeff Garzik 				   HC_MAIN_RSVD_5),
211f351b2d6SSaeed Bishara 	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
212c6fd2807SJeff Garzik 
213c6fd2807SJeff Garzik 	/* SATAHC registers */
214c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
215c6fd2807SJeff Garzik 
216c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
217c6fd2807SJeff Garzik 	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
218c6fd2807SJeff Garzik 	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
219c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
220c6fd2807SJeff Garzik 
221c6fd2807SJeff Garzik 	/* Shadow block registers */
222c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
223c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
224c6fd2807SJeff Garzik 
225c6fd2807SJeff Garzik 	/* SATA registers */
226c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
227c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2280c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
22917c5aab5SMark Lord 
230e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
23117c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
23217c5aab5SMark Lord 
233c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
234c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
235c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
236e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
237e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
238e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
23917c5aab5SMark Lord 
240e12bef50SMark Lord 	FIS_CFG_OFS		= 0x360,
24117c5aab5SMark Lord 	FIS_CFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
24217c5aab5SMark Lord 
243c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
244c6fd2807SJeff Garzik 	MV5_LT_MODE		= 0x30,
245c6fd2807SJeff Garzik 	MV5_PHY_CTL		= 0x0C,
246e12bef50SMark Lord 	SATA_INTERFACE_CFG	= 0x050,
247c6fd2807SJeff Garzik 
248c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
249c6fd2807SJeff Garzik 
250c6fd2807SJeff Garzik 	/* Port registers */
251c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2520c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2530c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
254c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
255c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
256c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
257e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
258e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
259c6fd2807SJeff Garzik 
260c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
261c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
2626c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
2636c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
2646c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
2656c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
2666c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
2676c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
268c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
269c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
2706c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
271c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
2726c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
2736c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
2746c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
2756c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
276646a4da5SMark Lord 
2776c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
278646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
279646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
280646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
281646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
282646a4da5SMark Lord 
2836c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
284646a4da5SMark Lord 
2856c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
286646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
287646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
288646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
289646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
290646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
291646a4da5SMark Lord 
2926c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
293646a4da5SMark Lord 
2946c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
295c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
296c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
297646a4da5SMark Lord 
298646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
299646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
300646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
301*40f0bc2dSMark Lord 				  EDMA_ERR_LNK_CTRL_TX |
302*40f0bc2dSMark Lord 				 /* temporary, until we fix hotplug: */
303*40f0bc2dSMark Lord 				 (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON),
304646a4da5SMark Lord 
305bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
306bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
307bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
308bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
309bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
310bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3116c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
312bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
313bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
314bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
315bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
316c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
317c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
318bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
319e12bef50SMark Lord 
320bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
321bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
322bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
323bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
324bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
325bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
326bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3276c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
328bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
329bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
330bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
331c6fd2807SJeff Garzik 
332c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
333c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
334c6fd2807SJeff Garzik 
335c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
336c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
337c6fd2807SJeff Garzik 
338c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
339c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
340c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
341c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
342c6fd2807SJeff Garzik 
3430ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3440ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3450ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3460ea9e179SJeff Garzik 	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
347c6fd2807SJeff Garzik 
348c6fd2807SJeff Garzik 	EDMA_IORDY_TMOUT	= 0x34,
349c6fd2807SJeff Garzik 	EDMA_ARB_CFG		= 0x38,
350c6fd2807SJeff Garzik 
351c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
352c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
353c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
354c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
355c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
356c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
357c6fd2807SJeff Garzik 	MV_HP_ERRATA_XX42A0	= (1 << 5),
3580ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
3590ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
3600ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
36102a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
362c6fd2807SJeff Garzik 
363c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
3640ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
36572109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
366c6fd2807SJeff Garzik };
367c6fd2807SJeff Garzik 
368ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
369ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
370c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
3717bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
372c6fd2807SJeff Garzik 
373c6fd2807SJeff Garzik enum {
374baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
375baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
376baf14aa1SJeff Garzik 	 */
377baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
378c6fd2807SJeff Garzik 
3790ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
3800ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
3810ea9e179SJeff Garzik 	 */
382c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
383c6fd2807SJeff Garzik 
3840ea9e179SJeff Garzik 	/* ditto, for response queue */
385c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
386c6fd2807SJeff Garzik };
387c6fd2807SJeff Garzik 
388c6fd2807SJeff Garzik enum chip_type {
389c6fd2807SJeff Garzik 	chip_504x,
390c6fd2807SJeff Garzik 	chip_508x,
391c6fd2807SJeff Garzik 	chip_5080,
392c6fd2807SJeff Garzik 	chip_604x,
393c6fd2807SJeff Garzik 	chip_608x,
394c6fd2807SJeff Garzik 	chip_6042,
395c6fd2807SJeff Garzik 	chip_7042,
396f351b2d6SSaeed Bishara 	chip_soc,
397c6fd2807SJeff Garzik };
398c6fd2807SJeff Garzik 
399c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
400c6fd2807SJeff Garzik struct mv_crqb {
401c6fd2807SJeff Garzik 	__le32			sg_addr;
402c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
403c6fd2807SJeff Garzik 	__le16			ctrl_flags;
404c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
405c6fd2807SJeff Garzik };
406c6fd2807SJeff Garzik 
407c6fd2807SJeff Garzik struct mv_crqb_iie {
408c6fd2807SJeff Garzik 	__le32			addr;
409c6fd2807SJeff Garzik 	__le32			addr_hi;
410c6fd2807SJeff Garzik 	__le32			flags;
411c6fd2807SJeff Garzik 	__le32			len;
412c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
413c6fd2807SJeff Garzik };
414c6fd2807SJeff Garzik 
415c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
416c6fd2807SJeff Garzik struct mv_crpb {
417c6fd2807SJeff Garzik 	__le16			id;
418c6fd2807SJeff Garzik 	__le16			flags;
419c6fd2807SJeff Garzik 	__le32			tmstmp;
420c6fd2807SJeff Garzik };
421c6fd2807SJeff Garzik 
422c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
423c6fd2807SJeff Garzik struct mv_sg {
424c6fd2807SJeff Garzik 	__le32			addr;
425c6fd2807SJeff Garzik 	__le32			flags_size;
426c6fd2807SJeff Garzik 	__le32			addr_hi;
427c6fd2807SJeff Garzik 	__le32			reserved;
428c6fd2807SJeff Garzik };
429c6fd2807SJeff Garzik 
430c6fd2807SJeff Garzik struct mv_port_priv {
431c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
432c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
433c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
434c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
435eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
436eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
437bdd4dddeSJeff Garzik 
438bdd4dddeSJeff Garzik 	unsigned int		req_idx;
439bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
440bdd4dddeSJeff Garzik 
441c6fd2807SJeff Garzik 	u32			pp_flags;
442c6fd2807SJeff Garzik };
443c6fd2807SJeff Garzik 
444c6fd2807SJeff Garzik struct mv_port_signal {
445c6fd2807SJeff Garzik 	u32			amps;
446c6fd2807SJeff Garzik 	u32			pre;
447c6fd2807SJeff Garzik };
448c6fd2807SJeff Garzik 
44902a121daSMark Lord struct mv_host_priv {
45002a121daSMark Lord 	u32			hp_flags;
45102a121daSMark Lord 	struct mv_port_signal	signal[8];
45202a121daSMark Lord 	const struct mv_hw_ops	*ops;
453f351b2d6SSaeed Bishara 	int			n_ports;
454f351b2d6SSaeed Bishara 	void __iomem		*base;
455f351b2d6SSaeed Bishara 	void __iomem		*main_cause_reg_addr;
456f351b2d6SSaeed Bishara 	void __iomem		*main_mask_reg_addr;
45702a121daSMark Lord 	u32			irq_cause_ofs;
45802a121daSMark Lord 	u32			irq_mask_ofs;
45902a121daSMark Lord 	u32			unmask_all_irqs;
460da2fa9baSMark Lord 	/*
461da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
462da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
463da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
464da2fa9baSMark Lord 	 */
465da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
466da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
467da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
46802a121daSMark Lord };
46902a121daSMark Lord 
470c6fd2807SJeff Garzik struct mv_hw_ops {
471c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
472c6fd2807SJeff Garzik 			   unsigned int port);
473c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
474c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
475c6fd2807SJeff Garzik 			   void __iomem *mmio);
476c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
477c6fd2807SJeff Garzik 			unsigned int n_hc);
478c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
4797bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
480c6fd2807SJeff Garzik };
481c6fd2807SJeff Garzik 
482da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
483da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
484da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
485da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
486c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
487c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
488c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
489c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
490c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
491a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
492a1efdabaSTejun Heo 			unsigned long deadline);
493bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
494bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
495f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
496c6fd2807SJeff Garzik 
497c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
498c6fd2807SJeff Garzik 			   unsigned int port);
499c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
500c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
501c6fd2807SJeff Garzik 			   void __iomem *mmio);
502c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
503c6fd2807SJeff Garzik 			unsigned int n_hc);
504c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
5057bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
506c6fd2807SJeff Garzik 
507c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
508c6fd2807SJeff Garzik 			   unsigned int port);
509c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
510c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
511c6fd2807SJeff Garzik 			   void __iomem *mmio);
512c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
513c6fd2807SJeff Garzik 			unsigned int n_hc);
514c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
515f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
516f351b2d6SSaeed Bishara 				      void __iomem *mmio);
517f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
518f351b2d6SSaeed Bishara 				      void __iomem *mmio);
519f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
520f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
521f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
522f351b2d6SSaeed Bishara 				      void __iomem *mmio);
523f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5247bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
525e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
526c6fd2807SJeff Garzik 			     unsigned int port_no);
527e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
528b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
529e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
530c6fd2807SJeff Garzik 
531eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
532eb73d558SMark Lord  * because we have to allow room for worst case splitting of
533eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
534eb73d558SMark Lord  */
535c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
53668d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
537baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
538c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
539c5d3e45aSJeff Garzik };
540c5d3e45aSJeff Garzik 
541c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
54268d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
543138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
544baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
545c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
546c6fd2807SJeff Garzik };
547c6fd2807SJeff Garzik 
548029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
549029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
550c6fd2807SJeff Garzik 
551c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
552c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
553c6fd2807SJeff Garzik 
554bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
555bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
556a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
557a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
558029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
559bdd4dddeSJeff Garzik 
560c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
561c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
562c6fd2807SJeff Garzik 
563c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
564c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
565c6fd2807SJeff Garzik };
566c6fd2807SJeff Garzik 
567029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
568029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
569138bfdd0SMark Lord 	.qc_defer		= ata_std_qc_defer,
570029cfd6bSTejun Heo 	.dev_config             = mv6_dev_config,
571c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
572c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
573c6fd2807SJeff Garzik };
574c6fd2807SJeff Garzik 
575029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
576029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
577029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
578c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
579c6fd2807SJeff Garzik };
580c6fd2807SJeff Garzik 
581c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
582c6fd2807SJeff Garzik 	{  /* chip_504x */
583cca3974eSJeff Garzik 		.flags		= MV_COMMON_FLAGS,
584c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
585bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
586c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
587c6fd2807SJeff Garzik 	},
588c6fd2807SJeff Garzik 	{  /* chip_508x */
589c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
590c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
591bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
592c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
593c6fd2807SJeff Garzik 	},
594c6fd2807SJeff Garzik 	{  /* chip_5080 */
595c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
596c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
597bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
598c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
599c6fd2807SJeff Garzik 	},
600c6fd2807SJeff Garzik 	{  /* chip_604x */
601138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
602138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
603c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
604bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
605c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
606c6fd2807SJeff Garzik 	},
607c6fd2807SJeff Garzik 	{  /* chip_608x */
608c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
609138bfdd0SMark Lord 				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
610c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
611bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
612c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
613c6fd2807SJeff Garzik 	},
614c6fd2807SJeff Garzik 	{  /* chip_6042 */
615138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
616138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
617c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
618bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
619c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
620c6fd2807SJeff Garzik 	},
621c6fd2807SJeff Garzik 	{  /* chip_7042 */
622138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
623138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
624c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
625bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
626c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
627c6fd2807SJeff Garzik 	},
628f351b2d6SSaeed Bishara 	{  /* chip_soc */
629f351b2d6SSaeed Bishara 		.flags		= MV_COMMON_FLAGS | MV_FLAG_SOC,
630f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
631f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
632f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
633f351b2d6SSaeed Bishara 	},
634c6fd2807SJeff Garzik };
635c6fd2807SJeff Garzik 
636c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
6372d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
6382d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
6392d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
6402d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
641cfbf723eSAlan Cox 	/* RocketRAID 1740/174x have different identifiers */
642cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
643cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
644c6fd2807SJeff Garzik 
6452d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
6462d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
6472d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
6482d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
6492d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
650c6fd2807SJeff Garzik 
6512d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
6522d2744fcSJeff Garzik 
653d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
654d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
655d9f9c6bcSFlorian Attenberger 
65602a121daSMark Lord 	/* Marvell 7042 support */
6576a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
6586a3d586dSMorrison, Tom 
65902a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
66002a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
66102a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
66202a121daSMark Lord 
663c6fd2807SJeff Garzik 	{ }			/* terminate list */
664c6fd2807SJeff Garzik };
665c6fd2807SJeff Garzik 
666c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
667c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
668c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
669c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
670c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
671c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
672c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
673c6fd2807SJeff Garzik };
674c6fd2807SJeff Garzik 
675c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
676c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
677c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
678c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
679c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
680c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
681c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
682c6fd2807SJeff Garzik };
683c6fd2807SJeff Garzik 
684f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
685f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
686f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
687f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
688f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
689f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
690f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
691f351b2d6SSaeed Bishara };
692f351b2d6SSaeed Bishara 
693c6fd2807SJeff Garzik /*
694c6fd2807SJeff Garzik  * Functions
695c6fd2807SJeff Garzik  */
696c6fd2807SJeff Garzik 
697c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
698c6fd2807SJeff Garzik {
699c6fd2807SJeff Garzik 	writel(data, addr);
700c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
701c6fd2807SJeff Garzik }
702c6fd2807SJeff Garzik 
703c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
704c6fd2807SJeff Garzik {
705c6fd2807SJeff Garzik 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
706c6fd2807SJeff Garzik }
707c6fd2807SJeff Garzik 
708c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
709c6fd2807SJeff Garzik {
710c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
711c6fd2807SJeff Garzik }
712c6fd2807SJeff Garzik 
713c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
714c6fd2807SJeff Garzik {
715c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
716c6fd2807SJeff Garzik }
717c6fd2807SJeff Garzik 
718c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
719c6fd2807SJeff Garzik 						 unsigned int port)
720c6fd2807SJeff Garzik {
721c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
722c6fd2807SJeff Garzik }
723c6fd2807SJeff Garzik 
724c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
725c6fd2807SJeff Garzik {
726c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
727c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
728c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
729c6fd2807SJeff Garzik }
730c6fd2807SJeff Garzik 
731e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
732e12bef50SMark Lord {
733e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
734e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
735e12bef50SMark Lord 
736e12bef50SMark Lord 	return hc_mmio + ofs;
737e12bef50SMark Lord }
738e12bef50SMark Lord 
739f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
740f351b2d6SSaeed Bishara {
741f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
742f351b2d6SSaeed Bishara 	return hpriv->base;
743f351b2d6SSaeed Bishara }
744f351b2d6SSaeed Bishara 
745c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
746c6fd2807SJeff Garzik {
747f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
748c6fd2807SJeff Garzik }
749c6fd2807SJeff Garzik 
750cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
751c6fd2807SJeff Garzik {
752cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
753c6fd2807SJeff Garzik }
754c6fd2807SJeff Garzik 
755c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
756c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
757c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
758c5d3e45aSJeff Garzik {
759bdd4dddeSJeff Garzik 	u32 index;
760bdd4dddeSJeff Garzik 
761c5d3e45aSJeff Garzik 	/*
762c5d3e45aSJeff Garzik 	 * initialize request queue
763c5d3e45aSJeff Garzik 	 */
764bdd4dddeSJeff Garzik 	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
765bdd4dddeSJeff Garzik 
766c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
767c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
768bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
769c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
770c5d3e45aSJeff Garzik 
771c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
772bdd4dddeSJeff Garzik 		writelfl((pp->crqb_dma & 0xffffffff) | index,
773c5d3e45aSJeff Garzik 			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
774c5d3e45aSJeff Garzik 	else
775bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
776c5d3e45aSJeff Garzik 
777c5d3e45aSJeff Garzik 	/*
778c5d3e45aSJeff Garzik 	 * initialize response queue
779c5d3e45aSJeff Garzik 	 */
780bdd4dddeSJeff Garzik 	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;
781bdd4dddeSJeff Garzik 
782c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
783c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
784c5d3e45aSJeff Garzik 
785c5d3e45aSJeff Garzik 	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
786bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & 0xffffffff) | index,
787c5d3e45aSJeff Garzik 			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
788c5d3e45aSJeff Garzik 	else
789bdd4dddeSJeff Garzik 		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
790c5d3e45aSJeff Garzik 
791bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
792c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
793c5d3e45aSJeff Garzik }
794c5d3e45aSJeff Garzik 
795c6fd2807SJeff Garzik /**
796c6fd2807SJeff Garzik  *      mv_start_dma - Enable eDMA engine
797c6fd2807SJeff Garzik  *      @base: port base address
798c6fd2807SJeff Garzik  *      @pp: port private data
799c6fd2807SJeff Garzik  *
800c6fd2807SJeff Garzik  *      Verify the local cache of the eDMA state is accurate with a
801c6fd2807SJeff Garzik  *      WARN_ON.
802c6fd2807SJeff Garzik  *
803c6fd2807SJeff Garzik  *      LOCKING:
804c6fd2807SJeff Garzik  *      Inherited from caller.
805c6fd2807SJeff Garzik  */
8060c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
80772109168SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
808c6fd2807SJeff Garzik {
80972109168SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
81072109168SMark Lord 
81172109168SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
81272109168SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
81372109168SMark Lord 		if (want_ncq != using_ncq)
814b562468cSMark Lord 			mv_stop_edma(ap);
81572109168SMark Lord 	}
816c5d3e45aSJeff Garzik 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
8170c58912eSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
8180c58912eSMark Lord 		int hard_port = mv_hardport_from_port(ap->port_no);
8190c58912eSMark Lord 		void __iomem *hc_mmio = mv_hc_base_from_port(
8200fca0d6fSSaeed Bishara 					mv_host_base(ap->host), hard_port);
8210c58912eSMark Lord 		u32 hc_irq_cause, ipending;
8220c58912eSMark Lord 
823bdd4dddeSJeff Garzik 		/* clear EDMA event indicators, if any */
824f630d562SMark Lord 		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
825bdd4dddeSJeff Garzik 
8260c58912eSMark Lord 		/* clear EDMA interrupt indicator, if any */
8270c58912eSMark Lord 		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
8280c58912eSMark Lord 		ipending = (DEV_IRQ << hard_port) |
8290c58912eSMark Lord 				(CRPB_DMA_DONE << hard_port);
8300c58912eSMark Lord 		if (hc_irq_cause & ipending) {
8310c58912eSMark Lord 			writelfl(hc_irq_cause & ~ipending,
8320c58912eSMark Lord 				 hc_mmio + HC_IRQ_CAUSE_OFS);
8330c58912eSMark Lord 		}
8340c58912eSMark Lord 
835e12bef50SMark Lord 		mv_edma_cfg(ap, want_ncq);
8360c58912eSMark Lord 
8370c58912eSMark Lord 		/* clear FIS IRQ Cause */
8380c58912eSMark Lord 		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
8390c58912eSMark Lord 
840f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
841bdd4dddeSJeff Garzik 
842f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
843c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
844c6fd2807SJeff Garzik 	}
845f630d562SMark Lord 	WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
846c6fd2807SJeff Garzik }
847c6fd2807SJeff Garzik 
848c6fd2807SJeff Garzik /**
849e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
850b562468cSMark Lord  *      @port_mmio: io base address
851c6fd2807SJeff Garzik  *
852c6fd2807SJeff Garzik  *      LOCKING:
853c6fd2807SJeff Garzik  *      Inherited from caller.
854c6fd2807SJeff Garzik  */
855b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
856c6fd2807SJeff Garzik {
857b562468cSMark Lord 	int i;
858c6fd2807SJeff Garzik 
859b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
860c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
861c6fd2807SJeff Garzik 
862b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
863b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
864b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
8654537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
866b562468cSMark Lord 			return 0;
867b562468cSMark Lord 		udelay(10);
868c6fd2807SJeff Garzik 	}
869b562468cSMark Lord 	return -EIO;
870c6fd2807SJeff Garzik }
871c6fd2807SJeff Garzik 
872e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
8730ea9e179SJeff Garzik {
874b562468cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
875b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
8760ea9e179SJeff Garzik 
877b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
878b562468cSMark Lord 		return 0;
879b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
880b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
881b562468cSMark Lord 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
882b562468cSMark Lord 		return -EIO;
883b562468cSMark Lord 	}
884b562468cSMark Lord 	return 0;
8850ea9e179SJeff Garzik }
8860ea9e179SJeff Garzik 
887c6fd2807SJeff Garzik #ifdef ATA_DEBUG
888c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
889c6fd2807SJeff Garzik {
890c6fd2807SJeff Garzik 	int b, w;
891c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
892c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
893c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
894c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
895c6fd2807SJeff Garzik 			b += sizeof(u32);
896c6fd2807SJeff Garzik 		}
897c6fd2807SJeff Garzik 		printk("\n");
898c6fd2807SJeff Garzik 	}
899c6fd2807SJeff Garzik }
900c6fd2807SJeff Garzik #endif
901c6fd2807SJeff Garzik 
902c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
903c6fd2807SJeff Garzik {
904c6fd2807SJeff Garzik #ifdef ATA_DEBUG
905c6fd2807SJeff Garzik 	int b, w;
906c6fd2807SJeff Garzik 	u32 dw;
907c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
908c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
909c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
910c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
911c6fd2807SJeff Garzik 			printk("%08x ", dw);
912c6fd2807SJeff Garzik 			b += sizeof(u32);
913c6fd2807SJeff Garzik 		}
914c6fd2807SJeff Garzik 		printk("\n");
915c6fd2807SJeff Garzik 	}
916c6fd2807SJeff Garzik #endif
917c6fd2807SJeff Garzik }
918c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
919c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
920c6fd2807SJeff Garzik {
921c6fd2807SJeff Garzik #ifdef ATA_DEBUG
922c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
923c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
924c6fd2807SJeff Garzik 	void __iomem *port_base;
925c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
926c6fd2807SJeff Garzik 
927c6fd2807SJeff Garzik 	if (0 > port) {
928c6fd2807SJeff Garzik 		start_hc = start_port = 0;
929c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
930c6fd2807SJeff Garzik 		num_hcs = 2;
931c6fd2807SJeff Garzik 	} else {
932c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
933c6fd2807SJeff Garzik 		start_port = port;
934c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
935c6fd2807SJeff Garzik 	}
936c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
937c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
938c6fd2807SJeff Garzik 
939c6fd2807SJeff Garzik 	if (NULL != pdev) {
940c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
941c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
942c6fd2807SJeff Garzik 	}
943c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
944c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
945c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
946c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
947c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
948c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
949c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
950c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
951c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
952c6fd2807SJeff Garzik 	}
953c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
954c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
955c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
956c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
957c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
958c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
959c6fd2807SJeff Garzik 	}
960c6fd2807SJeff Garzik #endif
961c6fd2807SJeff Garzik }
962c6fd2807SJeff Garzik 
963c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
964c6fd2807SJeff Garzik {
965c6fd2807SJeff Garzik 	unsigned int ofs;
966c6fd2807SJeff Garzik 
967c6fd2807SJeff Garzik 	switch (sc_reg_in) {
968c6fd2807SJeff Garzik 	case SCR_STATUS:
969c6fd2807SJeff Garzik 	case SCR_CONTROL:
970c6fd2807SJeff Garzik 	case SCR_ERROR:
971c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
972c6fd2807SJeff Garzik 		break;
973c6fd2807SJeff Garzik 	case SCR_ACTIVE:
974c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
975c6fd2807SJeff Garzik 		break;
976c6fd2807SJeff Garzik 	default:
977c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
978c6fd2807SJeff Garzik 		break;
979c6fd2807SJeff Garzik 	}
980c6fd2807SJeff Garzik 	return ofs;
981c6fd2807SJeff Garzik }
982c6fd2807SJeff Garzik 
983da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
984c6fd2807SJeff Garzik {
985c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
986c6fd2807SJeff Garzik 
987da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
988da3dbb17STejun Heo 		*val = readl(mv_ap_base(ap) + ofs);
989da3dbb17STejun Heo 		return 0;
990da3dbb17STejun Heo 	} else
991da3dbb17STejun Heo 		return -EINVAL;
992c6fd2807SJeff Garzik }
993c6fd2807SJeff Garzik 
994da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
995c6fd2807SJeff Garzik {
996c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
997c6fd2807SJeff Garzik 
998da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
999c6fd2807SJeff Garzik 		writelfl(val, mv_ap_base(ap) + ofs);
1000da3dbb17STejun Heo 		return 0;
1001da3dbb17STejun Heo 	} else
1002da3dbb17STejun Heo 		return -EINVAL;
1003c6fd2807SJeff Garzik }
1004c6fd2807SJeff Garzik 
1005f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1006f273827eSMark Lord {
1007f273827eSMark Lord 	/*
1008f273827eSMark Lord 	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1009f273827eSMark Lord 	 * See mv_qc_prep() for more info.
1010f273827eSMark Lord 	 */
1011f273827eSMark Lord 	if (adev->flags & ATA_DFLAG_NCQ)
1012f273827eSMark Lord 		if (adev->max_sectors > ATA_MAX_SECTORS)
1013f273827eSMark Lord 			adev->max_sectors = ATA_MAX_SECTORS;
1014f273827eSMark Lord }
1015f273827eSMark Lord 
1016e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1017c6fd2807SJeff Garzik {
10180c58912eSMark Lord 	u32 cfg;
1019e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1020e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1021e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1022c6fd2807SJeff Garzik 
1023c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
10240c58912eSMark Lord 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1025c6fd2807SJeff Garzik 
10260c58912eSMark Lord 	if (IS_GEN_I(hpriv))
1027c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1028c6fd2807SJeff Garzik 
10290c58912eSMark Lord 	else if (IS_GEN_II(hpriv))
1030c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1031c6fd2807SJeff Garzik 
1032c6fd2807SJeff Garzik 	else if (IS_GEN_IIE(hpriv)) {
1033e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1034e728eabeSJeff Garzik 		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1035c6fd2807SJeff Garzik 		cfg |= (1 << 18);	/* enab early completion */
1036e728eabeSJeff Garzik 		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1037c6fd2807SJeff Garzik 	}
1038c6fd2807SJeff Garzik 
103972109168SMark Lord 	if (want_ncq) {
104072109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
104172109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
104272109168SMark Lord 	} else
104372109168SMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
104472109168SMark Lord 
1045c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1046c6fd2807SJeff Garzik }
1047c6fd2807SJeff Garzik 
1048da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1049da2fa9baSMark Lord {
1050da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1051da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1052eb73d558SMark Lord 	int tag;
1053da2fa9baSMark Lord 
1054da2fa9baSMark Lord 	if (pp->crqb) {
1055da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1056da2fa9baSMark Lord 		pp->crqb = NULL;
1057da2fa9baSMark Lord 	}
1058da2fa9baSMark Lord 	if (pp->crpb) {
1059da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1060da2fa9baSMark Lord 		pp->crpb = NULL;
1061da2fa9baSMark Lord 	}
1062eb73d558SMark Lord 	/*
1063eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1064eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1065eb73d558SMark Lord 	 */
1066eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1067eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1068eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1069eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1070eb73d558SMark Lord 					      pp->sg_tbl[tag],
1071eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1072eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1073eb73d558SMark Lord 		}
1074da2fa9baSMark Lord 	}
1075da2fa9baSMark Lord }
1076da2fa9baSMark Lord 
1077c6fd2807SJeff Garzik /**
1078c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1079c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1080c6fd2807SJeff Garzik  *
1081c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1082c6fd2807SJeff Garzik  *      zero indices.
1083c6fd2807SJeff Garzik  *
1084c6fd2807SJeff Garzik  *      LOCKING:
1085c6fd2807SJeff Garzik  *      Inherited from caller.
1086c6fd2807SJeff Garzik  */
1087c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1088c6fd2807SJeff Garzik {
1089cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1090cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1091c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1092c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
10930ea9e179SJeff Garzik 	unsigned long flags;
1094dde20207SJames Bottomley 	int tag;
1095c6fd2807SJeff Garzik 
109624dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1097c6fd2807SJeff Garzik 	if (!pp)
109824dc5f33STejun Heo 		return -ENOMEM;
1099da2fa9baSMark Lord 	ap->private_data = pp;
1100c6fd2807SJeff Garzik 
1101da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1102da2fa9baSMark Lord 	if (!pp->crqb)
1103da2fa9baSMark Lord 		return -ENOMEM;
1104da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1105c6fd2807SJeff Garzik 
1106da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1107da2fa9baSMark Lord 	if (!pp->crpb)
1108da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1109da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1110c6fd2807SJeff Garzik 
1111eb73d558SMark Lord 	/*
1112eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1113eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1114eb73d558SMark Lord 	 */
1115eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1116eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1117eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1118eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1119eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1120da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1121eb73d558SMark Lord 		} else {
1122eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1123eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1124eb73d558SMark Lord 		}
1125eb73d558SMark Lord 	}
1126c6fd2807SJeff Garzik 
11270ea9e179SJeff Garzik 	spin_lock_irqsave(&ap->host->lock, flags);
11280ea9e179SJeff Garzik 
1129e12bef50SMark Lord 	mv_edma_cfg(ap, 0);
1130c5d3e45aSJeff Garzik 	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1131c6fd2807SJeff Garzik 
11320ea9e179SJeff Garzik 	spin_unlock_irqrestore(&ap->host->lock, flags);
11330ea9e179SJeff Garzik 
1134c6fd2807SJeff Garzik 	/* Don't turn on EDMA here...do it before DMA commands only.  Else
1135c6fd2807SJeff Garzik 	 * we'll be unable to send non-data, PIO, etc due to restricted access
1136c6fd2807SJeff Garzik 	 * to shadow regs.
1137c6fd2807SJeff Garzik 	 */
1138c6fd2807SJeff Garzik 	return 0;
1139da2fa9baSMark Lord 
1140da2fa9baSMark Lord out_port_free_dma_mem:
1141da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1142da2fa9baSMark Lord 	return -ENOMEM;
1143c6fd2807SJeff Garzik }
1144c6fd2807SJeff Garzik 
1145c6fd2807SJeff Garzik /**
1146c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1147c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1148c6fd2807SJeff Garzik  *
1149c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1150c6fd2807SJeff Garzik  *
1151c6fd2807SJeff Garzik  *      LOCKING:
1152cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1153c6fd2807SJeff Garzik  */
1154c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1155c6fd2807SJeff Garzik {
1156e12bef50SMark Lord 	mv_stop_edma(ap);
1157da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1158c6fd2807SJeff Garzik }
1159c6fd2807SJeff Garzik 
1160c6fd2807SJeff Garzik /**
1161c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1162c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1163c6fd2807SJeff Garzik  *
1164c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1165c6fd2807SJeff Garzik  *
1166c6fd2807SJeff Garzik  *      LOCKING:
1167c6fd2807SJeff Garzik  *      Inherited from caller.
1168c6fd2807SJeff Garzik  */
11696c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1170c6fd2807SJeff Garzik {
1171c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1172c6fd2807SJeff Garzik 	struct scatterlist *sg;
11733be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1174ff2aeb1eSTejun Heo 	unsigned int si;
1175c6fd2807SJeff Garzik 
1176eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1177ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1178d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1179d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1180c6fd2807SJeff Garzik 
11814007b493SOlof Johansson 		while (sg_len) {
11824007b493SOlof Johansson 			u32 offset = addr & 0xffff;
11834007b493SOlof Johansson 			u32 len = sg_len;
11844007b493SOlof Johansson 
11854007b493SOlof Johansson 			if ((offset + sg_len > 0x10000))
11864007b493SOlof Johansson 				len = 0x10000 - offset;
11874007b493SOlof Johansson 
1188d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1189d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
11906c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1191c6fd2807SJeff Garzik 
11924007b493SOlof Johansson 			sg_len -= len;
11934007b493SOlof Johansson 			addr += len;
11944007b493SOlof Johansson 
11953be6cbd7SJeff Garzik 			last_sg = mv_sg;
1196d88184fbSJeff Garzik 			mv_sg++;
1197c6fd2807SJeff Garzik 		}
11984007b493SOlof Johansson 	}
11993be6cbd7SJeff Garzik 
12003be6cbd7SJeff Garzik 	if (likely(last_sg))
12013be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1202c6fd2807SJeff Garzik }
1203c6fd2807SJeff Garzik 
12045796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1205c6fd2807SJeff Garzik {
1206c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1207c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1208c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1209c6fd2807SJeff Garzik }
1210c6fd2807SJeff Garzik 
1211c6fd2807SJeff Garzik /**
1212c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1213c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1214c6fd2807SJeff Garzik  *
1215c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1216c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1217c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1218c6fd2807SJeff Garzik  *      the SG load routine.
1219c6fd2807SJeff Garzik  *
1220c6fd2807SJeff Garzik  *      LOCKING:
1221c6fd2807SJeff Garzik  *      Inherited from caller.
1222c6fd2807SJeff Garzik  */
1223c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1224c6fd2807SJeff Garzik {
1225c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1226c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1227c6fd2807SJeff Garzik 	__le16 *cw;
1228c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1229c6fd2807SJeff Garzik 	u16 flags = 0;
1230c6fd2807SJeff Garzik 	unsigned in_index;
1231c6fd2807SJeff Garzik 
1232138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1233138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1234c6fd2807SJeff Garzik 		return;
1235c6fd2807SJeff Garzik 
1236c6fd2807SJeff Garzik 	/* Fill in command request block
1237c6fd2807SJeff Garzik 	 */
1238c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1239c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1240c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1241c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1242c6fd2807SJeff Garzik 
1243bdd4dddeSJeff Garzik 	/* get current queue index from software */
1244bdd4dddeSJeff Garzik 	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1245c6fd2807SJeff Garzik 
1246c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1247eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1248c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1249eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1250c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1251c6fd2807SJeff Garzik 
1252c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1253c6fd2807SJeff Garzik 	tf = &qc->tf;
1254c6fd2807SJeff Garzik 
1255c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1256c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1257c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1258c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1259c6fd2807SJeff Garzik 	 * NCQ.  NCQ will drop hob_nsect.
1260c6fd2807SJeff Garzik 	 */
1261c6fd2807SJeff Garzik 	switch (tf->command) {
1262c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1263c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1264c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1265c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1266c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1267c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1268c6fd2807SJeff Garzik 		break;
1269c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1270c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1271c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1272c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1273c6fd2807SJeff Garzik 		break;
1274c6fd2807SJeff Garzik 	default:
1275c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1276c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1277c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1278c6fd2807SJeff Garzik 		 * driver needs work.
1279c6fd2807SJeff Garzik 		 *
1280c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1281c6fd2807SJeff Garzik 		 * return error here.
1282c6fd2807SJeff Garzik 		 */
1283c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1284c6fd2807SJeff Garzik 		break;
1285c6fd2807SJeff Garzik 	}
1286c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1287c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1288c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1289c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1290c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1291c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1292c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1293c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1294c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1295c6fd2807SJeff Garzik 
1296c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1297c6fd2807SJeff Garzik 		return;
1298c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1299c6fd2807SJeff Garzik }
1300c6fd2807SJeff Garzik 
1301c6fd2807SJeff Garzik /**
1302c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1303c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1304c6fd2807SJeff Garzik  *
1305c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1306c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1307c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1308c6fd2807SJeff Garzik  *      the SG load routine.
1309c6fd2807SJeff Garzik  *
1310c6fd2807SJeff Garzik  *      LOCKING:
1311c6fd2807SJeff Garzik  *      Inherited from caller.
1312c6fd2807SJeff Garzik  */
1313c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1314c6fd2807SJeff Garzik {
1315c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1316c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1317c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1318c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1319c6fd2807SJeff Garzik 	unsigned in_index;
1320c6fd2807SJeff Garzik 	u32 flags = 0;
1321c6fd2807SJeff Garzik 
1322138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1323138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1324c6fd2807SJeff Garzik 		return;
1325c6fd2807SJeff Garzik 
1326e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1327c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1328c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1329c6fd2807SJeff Garzik 
1330c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1331c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
13328c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1333c6fd2807SJeff Garzik 
1334bdd4dddeSJeff Garzik 	/* get current queue index from software */
1335bdd4dddeSJeff Garzik 	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1336c6fd2807SJeff Garzik 
1337c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1338eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1339eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1340c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1341c6fd2807SJeff Garzik 
1342c6fd2807SJeff Garzik 	tf = &qc->tf;
1343c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1344c6fd2807SJeff Garzik 			(tf->command << 16) |
1345c6fd2807SJeff Garzik 			(tf->feature << 24)
1346c6fd2807SJeff Garzik 		);
1347c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1348c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1349c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1350c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1351c6fd2807SJeff Garzik 			(tf->device << 24)
1352c6fd2807SJeff Garzik 		);
1353c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1354c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1355c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1356c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1357c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1358c6fd2807SJeff Garzik 		);
1359c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1360c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1361c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1362c6fd2807SJeff Garzik 		);
1363c6fd2807SJeff Garzik 
1364c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1365c6fd2807SJeff Garzik 		return;
1366c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1367c6fd2807SJeff Garzik }
1368c6fd2807SJeff Garzik 
1369c6fd2807SJeff Garzik /**
1370c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
1371c6fd2807SJeff Garzik  *      @qc: queued command to start
1372c6fd2807SJeff Garzik  *
1373c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1374c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
1375c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
1376c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
1377c6fd2807SJeff Garzik  *
1378c6fd2807SJeff Garzik  *      LOCKING:
1379c6fd2807SJeff Garzik  *      Inherited from caller.
1380c6fd2807SJeff Garzik  */
1381c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1382c6fd2807SJeff Garzik {
1383c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
1384c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1385c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1386bdd4dddeSJeff Garzik 	u32 in_index;
1387c6fd2807SJeff Garzik 
1388138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1389138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ)) {
139017c5aab5SMark Lord 		/*
139117c5aab5SMark Lord 		 * We're about to send a non-EDMA capable command to the
1392c6fd2807SJeff Garzik 		 * port.  Turn off EDMA so there won't be problems accessing
1393c6fd2807SJeff Garzik 		 * shadow block, etc registers.
1394c6fd2807SJeff Garzik 		 */
1395b562468cSMark Lord 		mv_stop_edma(ap);
13969363c382STejun Heo 		return ata_sff_qc_issue(qc);
1397c6fd2807SJeff Garzik 	}
1398c6fd2807SJeff Garzik 
139972109168SMark Lord 	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1400bdd4dddeSJeff Garzik 
1401bdd4dddeSJeff Garzik 	pp->req_idx++;
1402c6fd2807SJeff Garzik 
1403bdd4dddeSJeff Garzik 	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1404c6fd2807SJeff Garzik 
1405c6fd2807SJeff Garzik 	/* and write the request in pointer to kick the EDMA to life */
1406bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1407bdd4dddeSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1408c6fd2807SJeff Garzik 
1409c6fd2807SJeff Garzik 	return 0;
1410c6fd2807SJeff Garzik }
1411c6fd2807SJeff Garzik 
1412c6fd2807SJeff Garzik /**
1413c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
1414c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1415c6fd2807SJeff Garzik  *      @reset_allowed: bool: 0 == don't trigger from reset here
1416c6fd2807SJeff Garzik  *
1417c6fd2807SJeff Garzik  *      In most cases, just clear the interrupt and move on.  However,
1418e12bef50SMark Lord  *      some cases require an eDMA reset, which also performs a COMRESET.
1419e12bef50SMark Lord  *      The SERR case requires a clear of pending errors in the SATA
1420e12bef50SMark Lord  *      SERROR register.  Finally, if the port disabled DMA,
1421e12bef50SMark Lord  *      update our cached copy to match.
1422c6fd2807SJeff Garzik  *
1423c6fd2807SJeff Garzik  *      LOCKING:
1424c6fd2807SJeff Garzik  *      Inherited from caller.
1425c6fd2807SJeff Garzik  */
1426bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1427c6fd2807SJeff Garzik {
1428c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1429bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
1430bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1431bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1432bdd4dddeSJeff Garzik 	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
1433bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
14349af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
1435c6fd2807SJeff Garzik 
1436bdd4dddeSJeff Garzik 	ata_ehi_clear_desc(ehi);
1437c6fd2807SJeff Garzik 
1438bdd4dddeSJeff Garzik 	if (!edma_enabled) {
1439bdd4dddeSJeff Garzik 		/* just a guess: do we need to do this? should we
1440bdd4dddeSJeff Garzik 		 * expand this, and do it in all cases?
1441bdd4dddeSJeff Garzik 		 */
1442936fd732STejun Heo 		sata_scr_read(&ap->link, SCR_ERROR, &serr);
1443936fd732STejun Heo 		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1444c6fd2807SJeff Garzik 	}
1445bdd4dddeSJeff Garzik 
1446bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1447bdd4dddeSJeff Garzik 
1448bdd4dddeSJeff Garzik 	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);
1449bdd4dddeSJeff Garzik 
1450bdd4dddeSJeff Garzik 	/*
1451bdd4dddeSJeff Garzik 	 * all generations share these EDMA error cause bits
1452bdd4dddeSJeff Garzik 	 */
1453bdd4dddeSJeff Garzik 
1454bdd4dddeSJeff Garzik 	if (edma_err_cause & EDMA_ERR_DEV)
1455bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
1456bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
14576c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1458bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
1459bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
1460cf480626STejun Heo 		action |= ATA_EH_RESET;
1461b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
1462bdd4dddeSJeff Garzik 	}
1463bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1464bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
1465bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
1466b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
1467cf480626STejun Heo 		action |= ATA_EH_RESET;
1468bdd4dddeSJeff Garzik 	}
1469bdd4dddeSJeff Garzik 
1470ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
1471bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
1472bdd4dddeSJeff Garzik 
1473bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
14745ab063e3SHarvey Harrison 			pp = ap->private_data;
1475c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1476b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1477c6fd2807SJeff Garzik 		}
1478bdd4dddeSJeff Garzik 	} else {
1479bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
1480bdd4dddeSJeff Garzik 
1481bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
14825ab063e3SHarvey Harrison 			pp = ap->private_data;
1483bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1484b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1485bdd4dddeSJeff Garzik 		}
1486bdd4dddeSJeff Garzik 
1487bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
1488936fd732STejun Heo 			sata_scr_read(&ap->link, SCR_ERROR, &serr);
1489936fd732STejun Heo 			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1490bdd4dddeSJeff Garzik 			err_mask = AC_ERR_ATA_BUS;
1491cf480626STejun Heo 			action |= ATA_EH_RESET;
1492bdd4dddeSJeff Garzik 		}
1493bdd4dddeSJeff Garzik 	}
1494c6fd2807SJeff Garzik 
1495c6fd2807SJeff Garzik 	/* Clear EDMA now that SERR cleanup done */
14963606a380SMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1497c6fd2807SJeff Garzik 
1498bdd4dddeSJeff Garzik 	if (!err_mask) {
1499bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
1500cf480626STejun Heo 		action |= ATA_EH_RESET;
1501bdd4dddeSJeff Garzik 	}
1502bdd4dddeSJeff Garzik 
1503bdd4dddeSJeff Garzik 	ehi->serror |= serr;
1504bdd4dddeSJeff Garzik 	ehi->action |= action;
1505bdd4dddeSJeff Garzik 
1506bdd4dddeSJeff Garzik 	if (qc)
1507bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
1508bdd4dddeSJeff Garzik 	else
1509bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
1510bdd4dddeSJeff Garzik 
1511bdd4dddeSJeff Garzik 	if (edma_err_cause & eh_freeze_mask)
1512bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
1513bdd4dddeSJeff Garzik 	else
1514bdd4dddeSJeff Garzik 		ata_port_abort(ap);
1515bdd4dddeSJeff Garzik }
1516bdd4dddeSJeff Garzik 
1517bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap)
1518bdd4dddeSJeff Garzik {
1519bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
1520bdd4dddeSJeff Garzik 	u8 ata_status;
1521bdd4dddeSJeff Garzik 
1522bdd4dddeSJeff Garzik 	/* ignore spurious intr if drive still BUSY */
1523bdd4dddeSJeff Garzik 	ata_status = readb(ap->ioaddr.status_addr);
1524bdd4dddeSJeff Garzik 	if (unlikely(ata_status & ATA_BUSY))
1525bdd4dddeSJeff Garzik 		return;
1526bdd4dddeSJeff Garzik 
1527bdd4dddeSJeff Garzik 	/* get active ATA command */
15289af5c9c9STejun Heo 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1529bdd4dddeSJeff Garzik 	if (unlikely(!qc))			/* no active tag */
1530bdd4dddeSJeff Garzik 		return;
1531bdd4dddeSJeff Garzik 	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
1532bdd4dddeSJeff Garzik 		return;
1533bdd4dddeSJeff Garzik 
1534bdd4dddeSJeff Garzik 	/* and finally, complete the ATA command */
1535bdd4dddeSJeff Garzik 	qc->err_mask |= ac_err_mask(ata_status);
1536bdd4dddeSJeff Garzik 	ata_qc_complete(qc);
1537bdd4dddeSJeff Garzik }
1538bdd4dddeSJeff Garzik 
1539bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap)
1540bdd4dddeSJeff Garzik {
1541bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1542bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1543bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1544bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
1545bdd4dddeSJeff Garzik 	u32 out_index, in_index;
1546bdd4dddeSJeff Garzik 	bool work_done = false;
1547bdd4dddeSJeff Garzik 
1548bdd4dddeSJeff Garzik 	/* get h/w response queue pointer */
1549bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1550bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1551bdd4dddeSJeff Garzik 
1552bdd4dddeSJeff Garzik 	while (1) {
1553bdd4dddeSJeff Garzik 		u16 status;
15546c1153e0SJeff Garzik 		unsigned int tag;
1555bdd4dddeSJeff Garzik 
1556bdd4dddeSJeff Garzik 		/* get s/w response queue last-read pointer, and compare */
1557bdd4dddeSJeff Garzik 		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
1558bdd4dddeSJeff Garzik 		if (in_index == out_index)
1559bdd4dddeSJeff Garzik 			break;
1560bdd4dddeSJeff Garzik 
1561bdd4dddeSJeff Garzik 		/* 50xx: get active ATA command */
1562bdd4dddeSJeff Garzik 		if (IS_GEN_I(hpriv))
15639af5c9c9STejun Heo 			tag = ap->link.active_tag;
1564bdd4dddeSJeff Garzik 
15656c1153e0SJeff Garzik 		/* Gen II/IIE: get active ATA command via tag, to enable
15666c1153e0SJeff Garzik 		 * support for queueing.  this works transparently for
15676c1153e0SJeff Garzik 		 * queued and non-queued modes.
1568bdd4dddeSJeff Garzik 		 */
15698c0aeb4aSMark Lord 		else
15708c0aeb4aSMark Lord 			tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f;
1571bdd4dddeSJeff Garzik 
1572bdd4dddeSJeff Garzik 		qc = ata_qc_from_tag(ap, tag);
1573bdd4dddeSJeff Garzik 
1574cb924419SMark Lord 		/* For non-NCQ mode, the lower 8 bits of status
1575cb924419SMark Lord 		 * are from EDMA_ERR_IRQ_CAUSE_OFS,
1576cb924419SMark Lord 		 * which should be zero if all went well.
1577bdd4dddeSJeff Garzik 		 */
1578bdd4dddeSJeff Garzik 		status = le16_to_cpu(pp->crpb[out_index].flags);
1579cb924419SMark Lord 		if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1580bdd4dddeSJeff Garzik 			mv_err_intr(ap, qc);
1581bdd4dddeSJeff Garzik 			return;
1582bdd4dddeSJeff Garzik 		}
1583bdd4dddeSJeff Garzik 
1584bdd4dddeSJeff Garzik 		/* and finally, complete the ATA command */
1585bdd4dddeSJeff Garzik 		if (qc) {
1586bdd4dddeSJeff Garzik 			qc->err_mask |=
1587bdd4dddeSJeff Garzik 				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
1588bdd4dddeSJeff Garzik 			ata_qc_complete(qc);
1589bdd4dddeSJeff Garzik 		}
1590bdd4dddeSJeff Garzik 
1591bdd4dddeSJeff Garzik 		/* advance software response queue pointer, to
1592bdd4dddeSJeff Garzik 		 * indicate (after the loop completes) to hardware
1593bdd4dddeSJeff Garzik 		 * that we have consumed a response queue entry.
1594bdd4dddeSJeff Garzik 		 */
1595bdd4dddeSJeff Garzik 		work_done = true;
1596bdd4dddeSJeff Garzik 		pp->resp_idx++;
1597bdd4dddeSJeff Garzik 	}
1598bdd4dddeSJeff Garzik 
1599bdd4dddeSJeff Garzik 	if (work_done)
1600bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
1601bdd4dddeSJeff Garzik 			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
1602bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1603c6fd2807SJeff Garzik }
1604c6fd2807SJeff Garzik 
1605c6fd2807SJeff Garzik /**
1606c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
1607cca3974eSJeff Garzik  *      @host: host specific structure
1608c6fd2807SJeff Garzik  *      @relevant: port error bits relevant to this host controller
1609c6fd2807SJeff Garzik  *      @hc: which host controller we're to look at
1610c6fd2807SJeff Garzik  *
1611c6fd2807SJeff Garzik  *      Read then write clear the HC interrupt status then walk each
1612c6fd2807SJeff Garzik  *      port connected to the HC and see if it needs servicing.  Port
1613c6fd2807SJeff Garzik  *      success ints are reported in the HC interrupt status reg, the
1614c6fd2807SJeff Garzik  *      port error ints are reported in the higher level main
1615c6fd2807SJeff Garzik  *      interrupt status register and thus are passed in via the
1616c6fd2807SJeff Garzik  *      'relevant' argument.
1617c6fd2807SJeff Garzik  *
1618c6fd2807SJeff Garzik  *      LOCKING:
1619c6fd2807SJeff Garzik  *      Inherited from caller.
1620c6fd2807SJeff Garzik  */
1621cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1622c6fd2807SJeff Garzik {
1623f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
1624f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
1625c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1626c6fd2807SJeff Garzik 	u32 hc_irq_cause;
1627f351b2d6SSaeed Bishara 	int port, port0, last_port;
1628c6fd2807SJeff Garzik 
162935177265SJeff Garzik 	if (hc == 0)
1630c6fd2807SJeff Garzik 		port0 = 0;
163135177265SJeff Garzik 	else
1632c6fd2807SJeff Garzik 		port0 = MV_PORTS_PER_HC;
1633c6fd2807SJeff Garzik 
1634f351b2d6SSaeed Bishara 	if (HAS_PCI(host))
1635f351b2d6SSaeed Bishara 		last_port = port0 + MV_PORTS_PER_HC;
1636f351b2d6SSaeed Bishara 	else
1637f351b2d6SSaeed Bishara 		last_port = port0 + hpriv->n_ports;
1638c6fd2807SJeff Garzik 	/* we'll need the HC success int register in most cases */
1639c6fd2807SJeff Garzik 	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1640bdd4dddeSJeff Garzik 	if (!hc_irq_cause)
1641bdd4dddeSJeff Garzik 		return;
1642bdd4dddeSJeff Garzik 
1643c6fd2807SJeff Garzik 	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1644c6fd2807SJeff Garzik 
1645c6fd2807SJeff Garzik 	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1646c6fd2807SJeff Garzik 		hc, relevant, hc_irq_cause);
1647c6fd2807SJeff Garzik 
16488f71efe2SYinghai Lu 	for (port = port0; port < last_port; port++) {
1649cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
16508f71efe2SYinghai Lu 		struct mv_port_priv *pp;
1651bdd4dddeSJeff Garzik 		int have_err_bits, hard_port, shift;
1652c6fd2807SJeff Garzik 
1653bdd4dddeSJeff Garzik 		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1654c6fd2807SJeff Garzik 			continue;
1655c6fd2807SJeff Garzik 
16568f71efe2SYinghai Lu 		pp = ap->private_data;
16578f71efe2SYinghai Lu 
1658c6fd2807SJeff Garzik 		shift = port << 1;		/* (port * 2) */
1659e12bef50SMark Lord 		if (port >= MV_PORTS_PER_HC)
1660c6fd2807SJeff Garzik 			shift++;	/* skip bit 8 in the HC Main IRQ reg */
1661e12bef50SMark Lord 
1662bdd4dddeSJeff Garzik 		have_err_bits = ((PORT0_ERR << shift) & relevant);
1663bdd4dddeSJeff Garzik 
1664bdd4dddeSJeff Garzik 		if (unlikely(have_err_bits)) {
1665bdd4dddeSJeff Garzik 			struct ata_queued_cmd *qc;
1666bdd4dddeSJeff Garzik 
16679af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1668bdd4dddeSJeff Garzik 			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1669bdd4dddeSJeff Garzik 				continue;
1670bdd4dddeSJeff Garzik 
1671bdd4dddeSJeff Garzik 			mv_err_intr(ap, qc);
1672bdd4dddeSJeff Garzik 			continue;
1673c6fd2807SJeff Garzik 		}
1674c6fd2807SJeff Garzik 
1675bdd4dddeSJeff Garzik 		hard_port = mv_hardport_from_port(port); /* range 0..3 */
1676bdd4dddeSJeff Garzik 
1677bdd4dddeSJeff Garzik 		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1678bdd4dddeSJeff Garzik 			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
1679bdd4dddeSJeff Garzik 				mv_intr_edma(ap);
1680bdd4dddeSJeff Garzik 		} else {
1681bdd4dddeSJeff Garzik 			if ((DEV_IRQ << hard_port) & hc_irq_cause)
1682bdd4dddeSJeff Garzik 				mv_intr_pio(ap);
1683c6fd2807SJeff Garzik 		}
1684c6fd2807SJeff Garzik 	}
1685c6fd2807SJeff Garzik 	VPRINTK("EXIT\n");
1686c6fd2807SJeff Garzik }
1687c6fd2807SJeff Garzik 
1688bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
1689bdd4dddeSJeff Garzik {
169002a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1691bdd4dddeSJeff Garzik 	struct ata_port *ap;
1692bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
1693bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
1694bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
1695bdd4dddeSJeff Garzik 	u32 err_cause;
1696bdd4dddeSJeff Garzik 
169702a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1698bdd4dddeSJeff Garzik 
1699bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1700bdd4dddeSJeff Garzik 		   err_cause);
1701bdd4dddeSJeff Garzik 
1702bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
1703bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1704bdd4dddeSJeff Garzik 
170502a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
1706bdd4dddeSJeff Garzik 
1707bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
1708bdd4dddeSJeff Garzik 		ap = host->ports[i];
1709936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
17109af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
1711bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
1712bdd4dddeSJeff Garzik 			if (!printed++)
1713bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
1714bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
1715bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
1716cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
17179af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1718bdd4dddeSJeff Garzik 			if (qc)
1719bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
1720bdd4dddeSJeff Garzik 			else
1721bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
1722bdd4dddeSJeff Garzik 
1723bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
1724bdd4dddeSJeff Garzik 		}
1725bdd4dddeSJeff Garzik 	}
1726bdd4dddeSJeff Garzik }
1727bdd4dddeSJeff Garzik 
1728c6fd2807SJeff Garzik /**
1729c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
1730c6fd2807SJeff Garzik  *      @irq: unused
1731c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
1732c6fd2807SJeff Garzik  *
1733c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
1734c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
1735c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
1736c6fd2807SJeff Garzik  *      reported here.
1737c6fd2807SJeff Garzik  *
1738c6fd2807SJeff Garzik  *      LOCKING:
1739cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
1740c6fd2807SJeff Garzik  *      interrupts.
1741c6fd2807SJeff Garzik  */
17427d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1743c6fd2807SJeff Garzik {
1744cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
1745f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
1746c6fd2807SJeff Garzik 	unsigned int hc, handled = 0, n_hcs;
1747f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
1748646a4da5SMark Lord 	u32 irq_stat, irq_mask;
1749c6fd2807SJeff Garzik 
1750e12bef50SMark Lord 	/* Note to self: &host->lock == &ap->host->lock == ap->lock */
1751646a4da5SMark Lord 	spin_lock(&host->lock);
1752f351b2d6SSaeed Bishara 
1753f351b2d6SSaeed Bishara 	irq_stat = readl(hpriv->main_cause_reg_addr);
1754f351b2d6SSaeed Bishara 	irq_mask = readl(hpriv->main_mask_reg_addr);
1755c6fd2807SJeff Garzik 
1756c6fd2807SJeff Garzik 	/* check the cases where we either have nothing pending or have read
1757c6fd2807SJeff Garzik 	 * a bogus register value which can indicate HW removal or PCI fault
1758c6fd2807SJeff Garzik 	 */
1759646a4da5SMark Lord 	if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat))
1760646a4da5SMark Lord 		goto out_unlock;
1761c6fd2807SJeff Garzik 
1762cca3974eSJeff Garzik 	n_hcs = mv_get_hc_count(host->ports[0]->flags);
1763c6fd2807SJeff Garzik 
17647bb3c529SSaeed Bishara 	if (unlikely((irq_stat & PCI_ERR) && HAS_PCI(host))) {
1765bdd4dddeSJeff Garzik 		mv_pci_error(host, mmio);
1766bdd4dddeSJeff Garzik 		handled = 1;
1767bdd4dddeSJeff Garzik 		goto out_unlock;	/* skip all other HC irq handling */
1768bdd4dddeSJeff Garzik 	}
1769bdd4dddeSJeff Garzik 
1770c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hcs; hc++) {
1771c6fd2807SJeff Garzik 		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1772c6fd2807SJeff Garzik 		if (relevant) {
1773cca3974eSJeff Garzik 			mv_host_intr(host, relevant, hc);
1774bdd4dddeSJeff Garzik 			handled = 1;
1775c6fd2807SJeff Garzik 		}
1776c6fd2807SJeff Garzik 	}
1777c6fd2807SJeff Garzik 
1778bdd4dddeSJeff Garzik out_unlock:
1779cca3974eSJeff Garzik 	spin_unlock(&host->lock);
1780c6fd2807SJeff Garzik 
1781c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
1782c6fd2807SJeff Garzik }
1783c6fd2807SJeff Garzik 
1784c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1785c6fd2807SJeff Garzik {
1786c6fd2807SJeff Garzik 	unsigned int ofs;
1787c6fd2807SJeff Garzik 
1788c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1789c6fd2807SJeff Garzik 	case SCR_STATUS:
1790c6fd2807SJeff Garzik 	case SCR_ERROR:
1791c6fd2807SJeff Garzik 	case SCR_CONTROL:
1792c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
1793c6fd2807SJeff Garzik 		break;
1794c6fd2807SJeff Garzik 	default:
1795c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1796c6fd2807SJeff Garzik 		break;
1797c6fd2807SJeff Garzik 	}
1798c6fd2807SJeff Garzik 	return ofs;
1799c6fd2807SJeff Garzik }
1800c6fd2807SJeff Garzik 
1801da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1802c6fd2807SJeff Garzik {
1803f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
1804f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
18050d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1806c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
1807c6fd2807SJeff Garzik 
1808da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1809da3dbb17STejun Heo 		*val = readl(addr + ofs);
1810da3dbb17STejun Heo 		return 0;
1811da3dbb17STejun Heo 	} else
1812da3dbb17STejun Heo 		return -EINVAL;
1813c6fd2807SJeff Garzik }
1814c6fd2807SJeff Garzik 
1815da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1816c6fd2807SJeff Garzik {
1817f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
1818f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
18190d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1820c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
1821c6fd2807SJeff Garzik 
1822da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
18230d5ff566STejun Heo 		writelfl(val, addr + ofs);
1824da3dbb17STejun Heo 		return 0;
1825da3dbb17STejun Heo 	} else
1826da3dbb17STejun Heo 		return -EINVAL;
1827c6fd2807SJeff Garzik }
1828c6fd2807SJeff Garzik 
18297bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
1830c6fd2807SJeff Garzik {
18317bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
1832c6fd2807SJeff Garzik 	int early_5080;
1833c6fd2807SJeff Garzik 
183444c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1835c6fd2807SJeff Garzik 
1836c6fd2807SJeff Garzik 	if (!early_5080) {
1837c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1838c6fd2807SJeff Garzik 		tmp |= (1 << 0);
1839c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1840c6fd2807SJeff Garzik 	}
1841c6fd2807SJeff Garzik 
18427bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
1843c6fd2807SJeff Garzik }
1844c6fd2807SJeff Garzik 
1845c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1846c6fd2807SJeff Garzik {
1847c6fd2807SJeff Garzik 	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1848c6fd2807SJeff Garzik }
1849c6fd2807SJeff Garzik 
1850c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
1851c6fd2807SJeff Garzik 			   void __iomem *mmio)
1852c6fd2807SJeff Garzik {
1853c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1854c6fd2807SJeff Garzik 	u32 tmp;
1855c6fd2807SJeff Garzik 
1856c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
1857c6fd2807SJeff Garzik 
1858c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
1859c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
1860c6fd2807SJeff Garzik }
1861c6fd2807SJeff Garzik 
1862c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
1863c6fd2807SJeff Garzik {
1864c6fd2807SJeff Garzik 	u32 tmp;
1865c6fd2807SJeff Garzik 
1866c6fd2807SJeff Garzik 	writel(0, mmio + MV_GPIO_PORT_CTL);
1867c6fd2807SJeff Garzik 
1868c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1869c6fd2807SJeff Garzik 
1870c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1871c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
1872c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1873c6fd2807SJeff Garzik }
1874c6fd2807SJeff Garzik 
1875c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1876c6fd2807SJeff Garzik 			   unsigned int port)
1877c6fd2807SJeff Garzik {
1878c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1879c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1880c6fd2807SJeff Garzik 	u32 tmp;
1881c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1882c6fd2807SJeff Garzik 
1883c6fd2807SJeff Garzik 	if (fix_apm_sq) {
1884c6fd2807SJeff Garzik 		tmp = readl(phy_mmio + MV5_LT_MODE);
1885c6fd2807SJeff Garzik 		tmp |= (1 << 19);
1886c6fd2807SJeff Garzik 		writel(tmp, phy_mmio + MV5_LT_MODE);
1887c6fd2807SJeff Garzik 
1888c6fd2807SJeff Garzik 		tmp = readl(phy_mmio + MV5_PHY_CTL);
1889c6fd2807SJeff Garzik 		tmp &= ~0x3;
1890c6fd2807SJeff Garzik 		tmp |= 0x1;
1891c6fd2807SJeff Garzik 		writel(tmp, phy_mmio + MV5_PHY_CTL);
1892c6fd2807SJeff Garzik 	}
1893c6fd2807SJeff Garzik 
1894c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
1895c6fd2807SJeff Garzik 	tmp &= ~mask;
1896c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
1897c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
1898c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
1899c6fd2807SJeff Garzik }
1900c6fd2807SJeff Garzik 
1901c6fd2807SJeff Garzik 
1902c6fd2807SJeff Garzik #undef ZERO
1903c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
1904c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1905c6fd2807SJeff Garzik 			     unsigned int port)
1906c6fd2807SJeff Garzik {
1907c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
1908c6fd2807SJeff Garzik 
1909b562468cSMark Lord 	/*
1910b562468cSMark Lord 	 * The datasheet warns against setting ATA_RST when EDMA is active
1911b562468cSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
1912b562468cSMark Lord 	 * to disable the EDMA engine before doing the ATA_RST operation.
1913b562468cSMark Lord 	 */
1914e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
1915c6fd2807SJeff Garzik 
1916c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
1917c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
1918c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
1919c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
1920c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
1921c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
1922c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
1923c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
1924c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
1925c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
1926c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
1927c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
1928c6fd2807SJeff Garzik 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1929c6fd2807SJeff Garzik }
1930c6fd2807SJeff Garzik #undef ZERO
1931c6fd2807SJeff Garzik 
1932c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
1933c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1934c6fd2807SJeff Garzik 			unsigned int hc)
1935c6fd2807SJeff Garzik {
1936c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1937c6fd2807SJeff Garzik 	u32 tmp;
1938c6fd2807SJeff Garzik 
1939c6fd2807SJeff Garzik 	ZERO(0x00c);
1940c6fd2807SJeff Garzik 	ZERO(0x010);
1941c6fd2807SJeff Garzik 	ZERO(0x014);
1942c6fd2807SJeff Garzik 	ZERO(0x018);
1943c6fd2807SJeff Garzik 
1944c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
1945c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
1946c6fd2807SJeff Garzik 	tmp |= 0x03030303;
1947c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
1948c6fd2807SJeff Garzik }
1949c6fd2807SJeff Garzik #undef ZERO
1950c6fd2807SJeff Garzik 
1951c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1952c6fd2807SJeff Garzik 			unsigned int n_hc)
1953c6fd2807SJeff Garzik {
1954c6fd2807SJeff Garzik 	unsigned int hc, port;
1955c6fd2807SJeff Garzik 
1956c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
1957c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
1958c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
1959c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
1960c6fd2807SJeff Garzik 
1961c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
1962c6fd2807SJeff Garzik 	}
1963c6fd2807SJeff Garzik 
1964c6fd2807SJeff Garzik 	return 0;
1965c6fd2807SJeff Garzik }
1966c6fd2807SJeff Garzik 
1967c6fd2807SJeff Garzik #undef ZERO
1968c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
19697bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
1970c6fd2807SJeff Garzik {
197102a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1972c6fd2807SJeff Garzik 	u32 tmp;
1973c6fd2807SJeff Garzik 
1974c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_MODE);
1975c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
1976c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_MODE);
1977c6fd2807SJeff Garzik 
1978c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
1979c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
1980c6fd2807SJeff Garzik 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1981c6fd2807SJeff Garzik 	ZERO(HC_MAIN_IRQ_MASK_OFS);
1982c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
198302a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
198402a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
1985c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
1986c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1987c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
1988c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
1989c6fd2807SJeff Garzik }
1990c6fd2807SJeff Garzik #undef ZERO
1991c6fd2807SJeff Garzik 
1992c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1993c6fd2807SJeff Garzik {
1994c6fd2807SJeff Garzik 	u32 tmp;
1995c6fd2807SJeff Garzik 
1996c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
1997c6fd2807SJeff Garzik 
1998c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_GPIO_PORT_CTL);
1999c6fd2807SJeff Garzik 	tmp &= 0x3;
2000c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
2001c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_GPIO_PORT_CTL);
2002c6fd2807SJeff Garzik }
2003c6fd2807SJeff Garzik 
2004c6fd2807SJeff Garzik /**
2005c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2006c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2007c6fd2807SJeff Garzik  *
2008c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2009c6fd2807SJeff Garzik  *
2010c6fd2807SJeff Garzik  *      LOCKING:
2011c6fd2807SJeff Garzik  *      Inherited from caller.
2012c6fd2807SJeff Garzik  */
2013c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2014c6fd2807SJeff Garzik 			unsigned int n_hc)
2015c6fd2807SJeff Garzik {
2016c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2017c6fd2807SJeff Garzik 	int i, rc = 0;
2018c6fd2807SJeff Garzik 	u32 t;
2019c6fd2807SJeff Garzik 
2020c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
2021c6fd2807SJeff Garzik 	 * register" table.
2022c6fd2807SJeff Garzik 	 */
2023c6fd2807SJeff Garzik 	t = readl(reg);
2024c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
2025c6fd2807SJeff Garzik 
2026c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
2027c6fd2807SJeff Garzik 		udelay(1);
2028c6fd2807SJeff Garzik 		t = readl(reg);
20292dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
2030c6fd2807SJeff Garzik 			break;
2031c6fd2807SJeff Garzik 	}
2032c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
2033c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2034c6fd2807SJeff Garzik 		rc = 1;
2035c6fd2807SJeff Garzik 		goto done;
2036c6fd2807SJeff Garzik 	}
2037c6fd2807SJeff Garzik 
2038c6fd2807SJeff Garzik 	/* set reset */
2039c6fd2807SJeff Garzik 	i = 5;
2040c6fd2807SJeff Garzik 	do {
2041c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
2042c6fd2807SJeff Garzik 		t = readl(reg);
2043c6fd2807SJeff Garzik 		udelay(1);
2044c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
2045c6fd2807SJeff Garzik 
2046c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
2047c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2048c6fd2807SJeff Garzik 		rc = 1;
2049c6fd2807SJeff Garzik 		goto done;
2050c6fd2807SJeff Garzik 	}
2051c6fd2807SJeff Garzik 
2052c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
2053c6fd2807SJeff Garzik 	i = 5;
2054c6fd2807SJeff Garzik 	do {
2055c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2056c6fd2807SJeff Garzik 		t = readl(reg);
2057c6fd2807SJeff Garzik 		udelay(1);
2058c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
2059c6fd2807SJeff Garzik 
2060c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
2061c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2062c6fd2807SJeff Garzik 		rc = 1;
2063c6fd2807SJeff Garzik 	}
2064c6fd2807SJeff Garzik done:
2065c6fd2807SJeff Garzik 	return rc;
2066c6fd2807SJeff Garzik }
2067c6fd2807SJeff Garzik 
2068c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
2069c6fd2807SJeff Garzik 			   void __iomem *mmio)
2070c6fd2807SJeff Garzik {
2071c6fd2807SJeff Garzik 	void __iomem *port_mmio;
2072c6fd2807SJeff Garzik 	u32 tmp;
2073c6fd2807SJeff Garzik 
2074c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_RESET_CFG);
2075c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
2076c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
2077c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
2078c6fd2807SJeff Garzik 		return;
2079c6fd2807SJeff Garzik 	}
2080c6fd2807SJeff Garzik 
2081c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
2082c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
2083c6fd2807SJeff Garzik 
2084c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2085c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2086c6fd2807SJeff Garzik }
2087c6fd2807SJeff Garzik 
2088c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2089c6fd2807SJeff Garzik {
2090c6fd2807SJeff Garzik 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
2091c6fd2807SJeff Garzik }
2092c6fd2807SJeff Garzik 
2093c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2094c6fd2807SJeff Garzik 			   unsigned int port)
2095c6fd2807SJeff Garzik {
2096c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2097c6fd2807SJeff Garzik 
2098c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2099c6fd2807SJeff Garzik 	int fix_phy_mode2 =
2100c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2101c6fd2807SJeff Garzik 	int fix_phy_mode4 =
2102c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2103c6fd2807SJeff Garzik 	u32 m2, tmp;
2104c6fd2807SJeff Garzik 
2105c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
2106c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2107c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
2108c6fd2807SJeff Garzik 		m2 |= (1 << 31);
2109c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2110c6fd2807SJeff Garzik 
2111c6fd2807SJeff Garzik 		udelay(200);
2112c6fd2807SJeff Garzik 
2113c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2114c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
2115c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2116c6fd2807SJeff Garzik 
2117c6fd2807SJeff Garzik 		udelay(200);
2118c6fd2807SJeff Garzik 	}
2119c6fd2807SJeff Garzik 
2120c6fd2807SJeff Garzik 	/* who knows what this magic does */
2121c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE3);
2122c6fd2807SJeff Garzik 	tmp &= ~0x7F800000;
2123c6fd2807SJeff Garzik 	tmp |= 0x2A800000;
2124c6fd2807SJeff Garzik 	writel(tmp, port_mmio + PHY_MODE3);
2125c6fd2807SJeff Garzik 
2126c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
2127c6fd2807SJeff Garzik 		u32 m4;
2128c6fd2807SJeff Garzik 
2129c6fd2807SJeff Garzik 		m4 = readl(port_mmio + PHY_MODE4);
2130c6fd2807SJeff Garzik 
2131c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2132e12bef50SMark Lord 			tmp = readl(port_mmio + PHY_MODE3);
2133c6fd2807SJeff Garzik 
2134e12bef50SMark Lord 		/* workaround for errata FEr SATA#10 (part 1) */
2135c6fd2807SJeff Garzik 		m4 = (m4 & ~(1 << 1)) | (1 << 0);
2136c6fd2807SJeff Garzik 
2137c6fd2807SJeff Garzik 		writel(m4, port_mmio + PHY_MODE4);
2138c6fd2807SJeff Garzik 
2139c6fd2807SJeff Garzik 		if (hp_flags & MV_HP_ERRATA_60X1B2)
2140e12bef50SMark Lord 			writel(tmp, port_mmio + PHY_MODE3);
2141c6fd2807SJeff Garzik 	}
2142c6fd2807SJeff Garzik 
2143c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
2144c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
2145c6fd2807SJeff Garzik 
2146c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
2147c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
2148c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
2149c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
2150c6fd2807SJeff Garzik 
2151c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
2152c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
2153c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
2154c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
2155c6fd2807SJeff Garzik 	}
2156c6fd2807SJeff Garzik 
2157c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
2158c6fd2807SJeff Garzik }
2159c6fd2807SJeff Garzik 
2160f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
2161f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
2162f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2163f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2164f351b2d6SSaeed Bishara {
2165f351b2d6SSaeed Bishara 	return;
2166f351b2d6SSaeed Bishara }
2167f351b2d6SSaeed Bishara 
2168f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2169f351b2d6SSaeed Bishara 			   void __iomem *mmio)
2170f351b2d6SSaeed Bishara {
2171f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
2172f351b2d6SSaeed Bishara 	u32 tmp;
2173f351b2d6SSaeed Bishara 
2174f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
2175f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
2176f351b2d6SSaeed Bishara 
2177f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2178f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2179f351b2d6SSaeed Bishara }
2180f351b2d6SSaeed Bishara 
2181f351b2d6SSaeed Bishara #undef ZERO
2182f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
2183f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2184f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
2185f351b2d6SSaeed Bishara {
2186f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
2187f351b2d6SSaeed Bishara 
2188b562468cSMark Lord 	/*
2189b562468cSMark Lord 	 * The datasheet warns against setting ATA_RST when EDMA is active
2190b562468cSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
2191b562468cSMark Lord 	 * to disable the EDMA engine before doing the ATA_RST operation.
2192b562468cSMark Lord 	 */
2193e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2194f351b2d6SSaeed Bishara 
2195f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
2196f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
2197f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
2198f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
2199f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
2200f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
2201f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
2202f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
2203f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
2204f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
2205f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
2206f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
2207f351b2d6SSaeed Bishara 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
2208f351b2d6SSaeed Bishara }
2209f351b2d6SSaeed Bishara 
2210f351b2d6SSaeed Bishara #undef ZERO
2211f351b2d6SSaeed Bishara 
2212f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
2213f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2214f351b2d6SSaeed Bishara 				       void __iomem *mmio)
2215f351b2d6SSaeed Bishara {
2216f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2217f351b2d6SSaeed Bishara 
2218f351b2d6SSaeed Bishara 	ZERO(0x00c);
2219f351b2d6SSaeed Bishara 	ZERO(0x010);
2220f351b2d6SSaeed Bishara 	ZERO(0x014);
2221f351b2d6SSaeed Bishara 
2222f351b2d6SSaeed Bishara }
2223f351b2d6SSaeed Bishara 
2224f351b2d6SSaeed Bishara #undef ZERO
2225f351b2d6SSaeed Bishara 
2226f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2227f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
2228f351b2d6SSaeed Bishara {
2229f351b2d6SSaeed Bishara 	unsigned int port;
2230f351b2d6SSaeed Bishara 
2231f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
2232f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
2233f351b2d6SSaeed Bishara 
2234f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
2235f351b2d6SSaeed Bishara 
2236f351b2d6SSaeed Bishara 	return 0;
2237f351b2d6SSaeed Bishara }
2238f351b2d6SSaeed Bishara 
2239f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2240f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2241f351b2d6SSaeed Bishara {
2242f351b2d6SSaeed Bishara 	return;
2243f351b2d6SSaeed Bishara }
2244f351b2d6SSaeed Bishara 
2245f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2246f351b2d6SSaeed Bishara {
2247f351b2d6SSaeed Bishara 	return;
2248f351b2d6SSaeed Bishara }
2249f351b2d6SSaeed Bishara 
2250b67a1064SMark Lord static void mv_setup_ifctl(void __iomem *port_mmio, int want_gen2i)
2251b67a1064SMark Lord {
2252b67a1064SMark Lord 	u32 ifctl = readl(port_mmio + SATA_INTERFACE_CFG);
2253b67a1064SMark Lord 
2254b67a1064SMark Lord 	ifctl = (ifctl & 0xf7f) | 0x9b1000;	/* from chip spec */
2255b67a1064SMark Lord 	if (want_gen2i)
2256b67a1064SMark Lord 		ifctl |= (1 << 7);		/* enable gen2i speed */
2257b67a1064SMark Lord 	writelfl(ifctl, port_mmio + SATA_INTERFACE_CFG);
2258b67a1064SMark Lord }
2259b67a1064SMark Lord 
2260b562468cSMark Lord /*
2261b562468cSMark Lord  * Caller must ensure that EDMA is not active,
2262b562468cSMark Lord  * by first doing mv_stop_edma() where needed.
2263b562468cSMark Lord  */
2264e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2265c6fd2807SJeff Garzik 			     unsigned int port_no)
2266c6fd2807SJeff Garzik {
2267c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
2268c6fd2807SJeff Garzik 
22690d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
2270c6fd2807SJeff Garzik 	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
2271c6fd2807SJeff Garzik 
2272b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
2273b67a1064SMark Lord 		/* Enable 3.0gb/s link speed */
2274b67a1064SMark Lord 		mv_setup_ifctl(port_mmio, 1);
2275c6fd2807SJeff Garzik 	}
2276b67a1064SMark Lord 	/*
2277b67a1064SMark Lord 	 * Strobing ATA_RST here causes a hard reset of the SATA transport,
2278b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
2279b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2280c6fd2807SJeff Garzik 	 */
2281b67a1064SMark Lord 	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
2282b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
2283c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
2284c6fd2807SJeff Garzik 
2285c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
2286c6fd2807SJeff Garzik 
2287ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
2288c6fd2807SJeff Garzik 		mdelay(1);
2289c6fd2807SJeff Garzik }
2290c6fd2807SJeff Garzik 
2291cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
2292bdd4dddeSJeff Garzik 			unsigned long deadline)
2293bdd4dddeSJeff Garzik {
2294cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
2295bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2296b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
2297f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
22980d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
22990d8be5cbSMark Lord 	u32 sstatus;
23000d8be5cbSMark Lord 	bool online;
2301bdd4dddeSJeff Garzik 
2302e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
2303b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2304bdd4dddeSJeff Garzik 
23050d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
23060d8be5cbSMark Lord 	do {
230717c5aab5SMark Lord 		const unsigned long *timing =
230817c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
23090d8be5cbSMark Lord 
231017c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
231117c5aab5SMark Lord 					 &online, NULL);
231217c5aab5SMark Lord 		if (rc)
23130d8be5cbSMark Lord 			return rc;
23140d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
23150d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
23160d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
23170d8be5cbSMark Lord 			mv_setup_ifctl(mv_ap_base(ap), 0);
23180d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
23190d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
2320bdd4dddeSJeff Garzik 		}
23210d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2322bdd4dddeSJeff Garzik 
232317c5aab5SMark Lord 	return rc;
2324bdd4dddeSJeff Garzik }
2325bdd4dddeSJeff Garzik 
2326bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
2327c6fd2807SJeff Garzik {
2328f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2329bdd4dddeSJeff Garzik 	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
2330bdd4dddeSJeff Garzik 	u32 tmp, mask;
2331bdd4dddeSJeff Garzik 	unsigned int shift;
2332c6fd2807SJeff Garzik 
2333bdd4dddeSJeff Garzik 	/* FIXME: handle coalescing completion events properly */
2334c6fd2807SJeff Garzik 
2335bdd4dddeSJeff Garzik 	shift = ap->port_no * 2;
2336bdd4dddeSJeff Garzik 	if (hc > 0)
2337bdd4dddeSJeff Garzik 		shift++;
2338c6fd2807SJeff Garzik 
2339bdd4dddeSJeff Garzik 	mask = 0x3 << shift;
2340c6fd2807SJeff Garzik 
2341bdd4dddeSJeff Garzik 	/* disable assertion of portN err, done events */
2342f351b2d6SSaeed Bishara 	tmp = readl(hpriv->main_mask_reg_addr);
2343f351b2d6SSaeed Bishara 	writelfl(tmp & ~mask, hpriv->main_mask_reg_addr);
2344c6fd2807SJeff Garzik }
2345bdd4dddeSJeff Garzik 
2346bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
2347bdd4dddeSJeff Garzik {
2348f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2349f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
2350bdd4dddeSJeff Garzik 	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
2351bdd4dddeSJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2352bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2353bdd4dddeSJeff Garzik 	u32 tmp, mask, hc_irq_cause;
2354bdd4dddeSJeff Garzik 	unsigned int shift, hc_port_no = ap->port_no;
2355bdd4dddeSJeff Garzik 
2356bdd4dddeSJeff Garzik 	/* FIXME: handle coalescing completion events properly */
2357bdd4dddeSJeff Garzik 
2358bdd4dddeSJeff Garzik 	shift = ap->port_no * 2;
2359bdd4dddeSJeff Garzik 	if (hc > 0) {
2360bdd4dddeSJeff Garzik 		shift++;
2361bdd4dddeSJeff Garzik 		hc_port_no -= 4;
2362bdd4dddeSJeff Garzik 	}
2363bdd4dddeSJeff Garzik 
2364bdd4dddeSJeff Garzik 	mask = 0x3 << shift;
2365bdd4dddeSJeff Garzik 
2366bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
2367bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2368bdd4dddeSJeff Garzik 
2369bdd4dddeSJeff Garzik 	/* clear pending irq events */
2370bdd4dddeSJeff Garzik 	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
2371bdd4dddeSJeff Garzik 	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
2372bdd4dddeSJeff Garzik 	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
2373bdd4dddeSJeff Garzik 	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2374bdd4dddeSJeff Garzik 
2375bdd4dddeSJeff Garzik 	/* enable assertion of portN err, done events */
2376f351b2d6SSaeed Bishara 	tmp = readl(hpriv->main_mask_reg_addr);
2377f351b2d6SSaeed Bishara 	writelfl(tmp | mask, hpriv->main_mask_reg_addr);
2378c6fd2807SJeff Garzik }
2379c6fd2807SJeff Garzik 
2380c6fd2807SJeff Garzik /**
2381c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
2382c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
2383c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
2384c6fd2807SJeff Garzik  *
2385c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
2386c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
2387c6fd2807SJeff Garzik  *      start of the port.
2388c6fd2807SJeff Garzik  *
2389c6fd2807SJeff Garzik  *      LOCKING:
2390c6fd2807SJeff Garzik  *      Inherited from caller.
2391c6fd2807SJeff Garzik  */
2392c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2393c6fd2807SJeff Garzik {
23940d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2395c6fd2807SJeff Garzik 	unsigned serr_ofs;
2396c6fd2807SJeff Garzik 
2397c6fd2807SJeff Garzik 	/* PIO related setup
2398c6fd2807SJeff Garzik 	 */
2399c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2400c6fd2807SJeff Garzik 	port->error_addr =
2401c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2402c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2403c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2404c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2405c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2406c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2407c6fd2807SJeff Garzik 	port->status_addr =
2408c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2409c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
2410c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2411c6fd2807SJeff Garzik 
2412c6fd2807SJeff Garzik 	/* unused: */
24138d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2414c6fd2807SJeff Garzik 
2415c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
2416c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
2417c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2418c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2419c6fd2807SJeff Garzik 
2420646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
2421646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2422c6fd2807SJeff Garzik 
2423c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2424c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
2425c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2426c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2427c6fd2807SJeff Garzik }
2428c6fd2807SJeff Garzik 
24294447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2430c6fd2807SJeff Garzik {
24314447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
24324447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2433c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2434c6fd2807SJeff Garzik 
2435c6fd2807SJeff Garzik 	switch (board_idx) {
2436c6fd2807SJeff Garzik 	case chip_5080:
2437c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2438ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2439c6fd2807SJeff Garzik 
244044c10138SAuke Kok 		switch (pdev->revision) {
2441c6fd2807SJeff Garzik 		case 0x1:
2442c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2443c6fd2807SJeff Garzik 			break;
2444c6fd2807SJeff Garzik 		case 0x3:
2445c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2446c6fd2807SJeff Garzik 			break;
2447c6fd2807SJeff Garzik 		default:
2448c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2449c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
2450c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2451c6fd2807SJeff Garzik 			break;
2452c6fd2807SJeff Garzik 		}
2453c6fd2807SJeff Garzik 		break;
2454c6fd2807SJeff Garzik 
2455c6fd2807SJeff Garzik 	case chip_504x:
2456c6fd2807SJeff Garzik 	case chip_508x:
2457c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2458ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2459c6fd2807SJeff Garzik 
246044c10138SAuke Kok 		switch (pdev->revision) {
2461c6fd2807SJeff Garzik 		case 0x0:
2462c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2463c6fd2807SJeff Garzik 			break;
2464c6fd2807SJeff Garzik 		case 0x3:
2465c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2466c6fd2807SJeff Garzik 			break;
2467c6fd2807SJeff Garzik 		default:
2468c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2469c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
2470c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2471c6fd2807SJeff Garzik 			break;
2472c6fd2807SJeff Garzik 		}
2473c6fd2807SJeff Garzik 		break;
2474c6fd2807SJeff Garzik 
2475c6fd2807SJeff Garzik 	case chip_604x:
2476c6fd2807SJeff Garzik 	case chip_608x:
2477c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2478ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
2479c6fd2807SJeff Garzik 
248044c10138SAuke Kok 		switch (pdev->revision) {
2481c6fd2807SJeff Garzik 		case 0x7:
2482c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2483c6fd2807SJeff Garzik 			break;
2484c6fd2807SJeff Garzik 		case 0x9:
2485c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2486c6fd2807SJeff Garzik 			break;
2487c6fd2807SJeff Garzik 		default:
2488c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2489c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
2490c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2491c6fd2807SJeff Garzik 			break;
2492c6fd2807SJeff Garzik 		}
2493c6fd2807SJeff Garzik 		break;
2494c6fd2807SJeff Garzik 
2495c6fd2807SJeff Garzik 	case chip_7042:
249602a121daSMark Lord 		hp_flags |= MV_HP_PCIE;
2497306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2498306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
2499306b30f7SMark Lord 		{
25004e520033SMark Lord 			/*
25014e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
25024e520033SMark Lord 			 *
25034e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
25044e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
25054e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
25064e520033SMark Lord 			 *
25074e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
25084e520033SMark Lord 			 * alone, but instead overwrite a high numbered
25094e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
25104e520033SMark Lord 			 * be determined exactly, by truncating the physical
25114e520033SMark Lord 			 * drive capacity to a nice even GB value.
25124e520033SMark Lord 			 *
25134e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
25144e520033SMark Lord 			 *
25154e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
25164e520033SMark Lord 			 */
25174e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
25184e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
25194e520033SMark Lord 				" regardless of if/how they are configured."
25204e520033SMark Lord 				" BEWARE!\n");
25214e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
25224e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
25234e520033SMark Lord 				" and avoid the final two gigabytes on"
25244e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
2525306b30f7SMark Lord 		}
2526c6fd2807SJeff Garzik 	case chip_6042:
2527c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2528c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
2529c6fd2807SJeff Garzik 
253044c10138SAuke Kok 		switch (pdev->revision) {
2531c6fd2807SJeff Garzik 		case 0x0:
2532c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_XX42A0;
2533c6fd2807SJeff Garzik 			break;
2534c6fd2807SJeff Garzik 		case 0x1:
2535c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2536c6fd2807SJeff Garzik 			break;
2537c6fd2807SJeff Garzik 		default:
2538c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2539c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
2540c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2541c6fd2807SJeff Garzik 			break;
2542c6fd2807SJeff Garzik 		}
2543c6fd2807SJeff Garzik 		break;
2544f351b2d6SSaeed Bishara 	case chip_soc:
2545f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
2546f351b2d6SSaeed Bishara 		hp_flags |= MV_HP_ERRATA_60X1C0;
2547f351b2d6SSaeed Bishara 		break;
2548c6fd2807SJeff Garzik 
2549c6fd2807SJeff Garzik 	default:
2550f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
25515796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
2552c6fd2807SJeff Garzik 		return 1;
2553c6fd2807SJeff Garzik 	}
2554c6fd2807SJeff Garzik 
2555c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
255602a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
255702a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
255802a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
255902a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
256002a121daSMark Lord 	} else {
256102a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
256202a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
256302a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
256402a121daSMark Lord 	}
2565c6fd2807SJeff Garzik 
2566c6fd2807SJeff Garzik 	return 0;
2567c6fd2807SJeff Garzik }
2568c6fd2807SJeff Garzik 
2569c6fd2807SJeff Garzik /**
2570c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
25714447d351STejun Heo  *	@host: ATA host to initialize
25724447d351STejun Heo  *      @board_idx: controller index
2573c6fd2807SJeff Garzik  *
2574c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
2575c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
2576c6fd2807SJeff Garzik  *
2577c6fd2807SJeff Garzik  *      LOCKING:
2578c6fd2807SJeff Garzik  *      Inherited from caller.
2579c6fd2807SJeff Garzik  */
25804447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2581c6fd2807SJeff Garzik {
2582c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
25834447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2584f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
2585c6fd2807SJeff Garzik 
25864447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
2587c6fd2807SJeff Garzik 	if (rc)
2588c6fd2807SJeff Garzik 	goto done;
2589c6fd2807SJeff Garzik 
2590f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
2591f351b2d6SSaeed Bishara 		hpriv->main_cause_reg_addr = hpriv->base +
2592f351b2d6SSaeed Bishara 		  HC_MAIN_IRQ_CAUSE_OFS;
2593f351b2d6SSaeed Bishara 		hpriv->main_mask_reg_addr = hpriv->base + HC_MAIN_IRQ_MASK_OFS;
2594f351b2d6SSaeed Bishara 	} else {
2595f351b2d6SSaeed Bishara 		hpriv->main_cause_reg_addr = hpriv->base +
2596f351b2d6SSaeed Bishara 		  HC_SOC_MAIN_IRQ_CAUSE_OFS;
2597f351b2d6SSaeed Bishara 		hpriv->main_mask_reg_addr = hpriv->base +
2598f351b2d6SSaeed Bishara 		  HC_SOC_MAIN_IRQ_MASK_OFS;
2599f351b2d6SSaeed Bishara 	}
2600f351b2d6SSaeed Bishara 	/* global interrupt mask */
2601f351b2d6SSaeed Bishara 	writel(0, hpriv->main_mask_reg_addr);
2602f351b2d6SSaeed Bishara 
26034447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
2604c6fd2807SJeff Garzik 
26054447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
2606c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
2607c6fd2807SJeff Garzik 
2608c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2609c6fd2807SJeff Garzik 	if (rc)
2610c6fd2807SJeff Garzik 		goto done;
2611c6fd2807SJeff Garzik 
2612c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
26137bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
2614c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
2615c6fd2807SJeff Garzik 
26164447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
2617cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
2618c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
2619cbcdd875STejun Heo 
2620cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
2621cbcdd875STejun Heo 
26227bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2623f351b2d6SSaeed Bishara 		if (HAS_PCI(host)) {
2624f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
2625cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2626cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2627f351b2d6SSaeed Bishara 		}
26287bb3c529SSaeed Bishara #endif
2629c6fd2807SJeff Garzik 	}
2630c6fd2807SJeff Garzik 
2631c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2632c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2633c6fd2807SJeff Garzik 
2634c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2635c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
2636c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
2637c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2638c6fd2807SJeff Garzik 
2639c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
2640c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2641c6fd2807SJeff Garzik 	}
2642c6fd2807SJeff Garzik 
2643f351b2d6SSaeed Bishara 	if (HAS_PCI(host)) {
2644c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
264502a121daSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_ofs);
2646c6fd2807SJeff Garzik 
2647c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
264802a121daSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2649ee9ccdf7SJeff Garzik 		if (IS_GEN_I(hpriv))
2650f351b2d6SSaeed Bishara 			writelfl(~HC_MAIN_MASKED_IRQS_5,
2651f351b2d6SSaeed Bishara 				 hpriv->main_mask_reg_addr);
2652fb621e2fSJeff Garzik 		else
2653f351b2d6SSaeed Bishara 			writelfl(~HC_MAIN_MASKED_IRQS,
2654f351b2d6SSaeed Bishara 				 hpriv->main_mask_reg_addr);
2655c6fd2807SJeff Garzik 
2656c6fd2807SJeff Garzik 		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2657c6fd2807SJeff Garzik 			"PCI int cause/mask=0x%08x/0x%08x\n",
2658f351b2d6SSaeed Bishara 			readl(hpriv->main_cause_reg_addr),
2659f351b2d6SSaeed Bishara 			readl(hpriv->main_mask_reg_addr),
266002a121daSMark Lord 			readl(mmio + hpriv->irq_cause_ofs),
266102a121daSMark Lord 			readl(mmio + hpriv->irq_mask_ofs));
2662f351b2d6SSaeed Bishara 	} else {
2663f351b2d6SSaeed Bishara 		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
2664f351b2d6SSaeed Bishara 			 hpriv->main_mask_reg_addr);
2665f351b2d6SSaeed Bishara 		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
2666f351b2d6SSaeed Bishara 			readl(hpriv->main_cause_reg_addr),
2667f351b2d6SSaeed Bishara 			readl(hpriv->main_mask_reg_addr));
2668f351b2d6SSaeed Bishara 	}
2669c6fd2807SJeff Garzik done:
2670c6fd2807SJeff Garzik 	return rc;
2671c6fd2807SJeff Garzik }
2672c6fd2807SJeff Garzik 
2673fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2674fbf14e2fSByron Bradley {
2675fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2676fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
2677fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
2678fbf14e2fSByron Bradley 		return -ENOMEM;
2679fbf14e2fSByron Bradley 
2680fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2681fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
2682fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
2683fbf14e2fSByron Bradley 		return -ENOMEM;
2684fbf14e2fSByron Bradley 
2685fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2686fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
2687fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
2688fbf14e2fSByron Bradley 		return -ENOMEM;
2689fbf14e2fSByron Bradley 
2690fbf14e2fSByron Bradley 	return 0;
2691fbf14e2fSByron Bradley }
2692fbf14e2fSByron Bradley 
2693f351b2d6SSaeed Bishara /**
2694f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
2695f351b2d6SSaeed Bishara  *      host
2696f351b2d6SSaeed Bishara  *      @pdev: platform device found
2697f351b2d6SSaeed Bishara  *
2698f351b2d6SSaeed Bishara  *      LOCKING:
2699f351b2d6SSaeed Bishara  *      Inherited from caller.
2700f351b2d6SSaeed Bishara  */
2701f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
2702f351b2d6SSaeed Bishara {
2703f351b2d6SSaeed Bishara 	static int printed_version;
2704f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
2705f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
2706f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
2707f351b2d6SSaeed Bishara 	struct ata_host *host;
2708f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
2709f351b2d6SSaeed Bishara 	struct resource *res;
2710f351b2d6SSaeed Bishara 	int n_ports, rc;
2711f351b2d6SSaeed Bishara 
2712f351b2d6SSaeed Bishara 	if (!printed_version++)
2713f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2714f351b2d6SSaeed Bishara 
2715f351b2d6SSaeed Bishara 	/*
2716f351b2d6SSaeed Bishara 	 * Simple resource validation ..
2717f351b2d6SSaeed Bishara 	 */
2718f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
2719f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
2720f351b2d6SSaeed Bishara 		return -EINVAL;
2721f351b2d6SSaeed Bishara 	}
2722f351b2d6SSaeed Bishara 
2723f351b2d6SSaeed Bishara 	/*
2724f351b2d6SSaeed Bishara 	 * Get the register base first
2725f351b2d6SSaeed Bishara 	 */
2726f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2727f351b2d6SSaeed Bishara 	if (res == NULL)
2728f351b2d6SSaeed Bishara 		return -EINVAL;
2729f351b2d6SSaeed Bishara 
2730f351b2d6SSaeed Bishara 	/* allocate host */
2731f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
2732f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
2733f351b2d6SSaeed Bishara 
2734f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2735f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2736f351b2d6SSaeed Bishara 
2737f351b2d6SSaeed Bishara 	if (!host || !hpriv)
2738f351b2d6SSaeed Bishara 		return -ENOMEM;
2739f351b2d6SSaeed Bishara 	host->private_data = hpriv;
2740f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
2741f351b2d6SSaeed Bishara 
2742f351b2d6SSaeed Bishara 	host->iomap = NULL;
2743f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
2744f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
2745f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
2746f351b2d6SSaeed Bishara 
2747fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
2748fbf14e2fSByron Bradley 	if (rc)
2749fbf14e2fSByron Bradley 		return rc;
2750fbf14e2fSByron Bradley 
2751f351b2d6SSaeed Bishara 	/* initialize adapter */
2752f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
2753f351b2d6SSaeed Bishara 	if (rc)
2754f351b2d6SSaeed Bishara 		return rc;
2755f351b2d6SSaeed Bishara 
2756f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
2757f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
2758f351b2d6SSaeed Bishara 		   host->n_ports);
2759f351b2d6SSaeed Bishara 
2760f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
2761f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
2762f351b2d6SSaeed Bishara }
2763f351b2d6SSaeed Bishara 
2764f351b2d6SSaeed Bishara /*
2765f351b2d6SSaeed Bishara  *
2766f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
2767f351b2d6SSaeed Bishara  *      @pdev: platform device
2768f351b2d6SSaeed Bishara  *
2769f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
2770f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
2771f351b2d6SSaeed Bishara  */
2772f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
2773f351b2d6SSaeed Bishara {
2774f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
2775f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
2776f351b2d6SSaeed Bishara 
2777f351b2d6SSaeed Bishara 	ata_host_detach(host);
2778f351b2d6SSaeed Bishara 	return 0;
2779f351b2d6SSaeed Bishara }
2780f351b2d6SSaeed Bishara 
2781f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
2782f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
2783f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
2784f351b2d6SSaeed Bishara 	.driver			= {
2785f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
2786f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
2787f351b2d6SSaeed Bishara 				  },
2788f351b2d6SSaeed Bishara };
2789f351b2d6SSaeed Bishara 
2790f351b2d6SSaeed Bishara 
27917bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2792f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
2793f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
2794f351b2d6SSaeed Bishara 
27957bb3c529SSaeed Bishara 
27967bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
27977bb3c529SSaeed Bishara 	.name			= DRV_NAME,
27987bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
2799f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
28007bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
28017bb3c529SSaeed Bishara };
28027bb3c529SSaeed Bishara 
28037bb3c529SSaeed Bishara /*
28047bb3c529SSaeed Bishara  * module options
28057bb3c529SSaeed Bishara  */
28067bb3c529SSaeed Bishara static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */
28077bb3c529SSaeed Bishara 
28087bb3c529SSaeed Bishara 
28097bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
28107bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
28117bb3c529SSaeed Bishara {
28127bb3c529SSaeed Bishara 	int rc;
28137bb3c529SSaeed Bishara 
28147bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
28157bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
28167bb3c529SSaeed Bishara 		if (rc) {
28177bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
28187bb3c529SSaeed Bishara 			if (rc) {
28197bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
28207bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
28217bb3c529SSaeed Bishara 				return rc;
28227bb3c529SSaeed Bishara 			}
28237bb3c529SSaeed Bishara 		}
28247bb3c529SSaeed Bishara 	} else {
28257bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
28267bb3c529SSaeed Bishara 		if (rc) {
28277bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
28287bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
28297bb3c529SSaeed Bishara 			return rc;
28307bb3c529SSaeed Bishara 		}
28317bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
28327bb3c529SSaeed Bishara 		if (rc) {
28337bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
28347bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
28357bb3c529SSaeed Bishara 			return rc;
28367bb3c529SSaeed Bishara 		}
28377bb3c529SSaeed Bishara 	}
28387bb3c529SSaeed Bishara 
28397bb3c529SSaeed Bishara 	return rc;
28407bb3c529SSaeed Bishara }
28417bb3c529SSaeed Bishara 
2842c6fd2807SJeff Garzik /**
2843c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
28444447d351STejun Heo  *      @host: ATA host to print info about
2845c6fd2807SJeff Garzik  *
2846c6fd2807SJeff Garzik  *      FIXME: complete this.
2847c6fd2807SJeff Garzik  *
2848c6fd2807SJeff Garzik  *      LOCKING:
2849c6fd2807SJeff Garzik  *      Inherited from caller.
2850c6fd2807SJeff Garzik  */
28514447d351STejun Heo static void mv_print_info(struct ata_host *host)
2852c6fd2807SJeff Garzik {
28534447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
28544447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
285544c10138SAuke Kok 	u8 scc;
2856c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
2857c6fd2807SJeff Garzik 
2858c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
2859c6fd2807SJeff Garzik 	 * what errata to workaround
2860c6fd2807SJeff Garzik 	 */
2861c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2862c6fd2807SJeff Garzik 	if (scc == 0)
2863c6fd2807SJeff Garzik 		scc_s = "SCSI";
2864c6fd2807SJeff Garzik 	else if (scc == 0x01)
2865c6fd2807SJeff Garzik 		scc_s = "RAID";
2866c6fd2807SJeff Garzik 	else
2867c1e4fe71SJeff Garzik 		scc_s = "?";
2868c1e4fe71SJeff Garzik 
2869c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
2870c1e4fe71SJeff Garzik 		gen = "I";
2871c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
2872c1e4fe71SJeff Garzik 		gen = "II";
2873c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
2874c1e4fe71SJeff Garzik 		gen = "IIE";
2875c1e4fe71SJeff Garzik 	else
2876c1e4fe71SJeff Garzik 		gen = "?";
2877c6fd2807SJeff Garzik 
2878c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
2879c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
2880c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2881c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2882c6fd2807SJeff Garzik }
2883c6fd2807SJeff Garzik 
2884c6fd2807SJeff Garzik /**
2885f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
2886c6fd2807SJeff Garzik  *      @pdev: PCI device found
2887c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
2888c6fd2807SJeff Garzik  *
2889c6fd2807SJeff Garzik  *      LOCKING:
2890c6fd2807SJeff Garzik  *      Inherited from caller.
2891c6fd2807SJeff Garzik  */
2892f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
2893f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
2894c6fd2807SJeff Garzik {
28952dcb407eSJeff Garzik 	static int printed_version;
2896c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
28974447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
28984447d351STejun Heo 	struct ata_host *host;
28994447d351STejun Heo 	struct mv_host_priv *hpriv;
29004447d351STejun Heo 	int n_ports, rc;
2901c6fd2807SJeff Garzik 
2902c6fd2807SJeff Garzik 	if (!printed_version++)
2903c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2904c6fd2807SJeff Garzik 
29054447d351STejun Heo 	/* allocate host */
29064447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
29074447d351STejun Heo 
29084447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
29094447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
29104447d351STejun Heo 	if (!host || !hpriv)
29114447d351STejun Heo 		return -ENOMEM;
29124447d351STejun Heo 	host->private_data = hpriv;
2913f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
29144447d351STejun Heo 
29154447d351STejun Heo 	/* acquire resources */
291624dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
291724dc5f33STejun Heo 	if (rc)
2918c6fd2807SJeff Garzik 		return rc;
2919c6fd2807SJeff Garzik 
29200d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
29210d5ff566STejun Heo 	if (rc == -EBUSY)
292224dc5f33STejun Heo 		pcim_pin_device(pdev);
29230d5ff566STejun Heo 	if (rc)
292424dc5f33STejun Heo 		return rc;
29254447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
2926f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
2927c6fd2807SJeff Garzik 
2928d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
2929d88184fbSJeff Garzik 	if (rc)
2930d88184fbSJeff Garzik 		return rc;
2931d88184fbSJeff Garzik 
2932da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
2933da2fa9baSMark Lord 	if (rc)
2934da2fa9baSMark Lord 		return rc;
2935da2fa9baSMark Lord 
2936c6fd2807SJeff Garzik 	/* initialize adapter */
29374447d351STejun Heo 	rc = mv_init_host(host, board_idx);
293824dc5f33STejun Heo 	if (rc)
293924dc5f33STejun Heo 		return rc;
2940c6fd2807SJeff Garzik 
2941c6fd2807SJeff Garzik 	/* Enable interrupts */
29426a59dcf8STejun Heo 	if (msi && pci_enable_msi(pdev))
2943c6fd2807SJeff Garzik 		pci_intx(pdev, 1);
2944c6fd2807SJeff Garzik 
2945c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
29464447d351STejun Heo 	mv_print_info(host);
2947c6fd2807SJeff Garzik 
29484447d351STejun Heo 	pci_set_master(pdev);
2949ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
29504447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2951c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2952c6fd2807SJeff Garzik }
29537bb3c529SSaeed Bishara #endif
2954c6fd2807SJeff Garzik 
2955f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
2956f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
2957f351b2d6SSaeed Bishara 
2958c6fd2807SJeff Garzik static int __init mv_init(void)
2959c6fd2807SJeff Garzik {
29607bb3c529SSaeed Bishara 	int rc = -ENODEV;
29617bb3c529SSaeed Bishara #ifdef CONFIG_PCI
29627bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
2963f351b2d6SSaeed Bishara 	if (rc < 0)
2964f351b2d6SSaeed Bishara 		return rc;
2965f351b2d6SSaeed Bishara #endif
2966f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
2967f351b2d6SSaeed Bishara 
2968f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
2969f351b2d6SSaeed Bishara 	if (rc < 0)
2970f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
29717bb3c529SSaeed Bishara #endif
29727bb3c529SSaeed Bishara 	return rc;
2973c6fd2807SJeff Garzik }
2974c6fd2807SJeff Garzik 
2975c6fd2807SJeff Garzik static void __exit mv_exit(void)
2976c6fd2807SJeff Garzik {
29777bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2978c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
29797bb3c529SSaeed Bishara #endif
2980f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
2981c6fd2807SJeff Garzik }
2982c6fd2807SJeff Garzik 
2983c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
2984c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2985c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
2986c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2987c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
298817c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
2989c6fd2807SJeff Garzik 
29907bb3c529SSaeed Bishara #ifdef CONFIG_PCI
2991c6fd2807SJeff Garzik module_param(msi, int, 0444);
2992c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
29937bb3c529SSaeed Bishara #endif
2994c6fd2807SJeff Garzik 
2995c6fd2807SJeff Garzik module_init(mv_init);
2996c6fd2807SJeff Garzik module_exit(mv_exit);
2997