1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 2685afb934SMark Lord * sata_mv TODO list: 2785afb934SMark Lord * 2885afb934SMark Lord * --> Errata workaround for NCQ device errors. 2985afb934SMark Lord * 3085afb934SMark Lord * --> More errata workarounds for PCI-X. 3185afb934SMark Lord * 3285afb934SMark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934SMark Lord * 3485afb934SMark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934SMark Lord * 3685afb934SMark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934SMark Lord * 3885afb934SMark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934SMark Lord * 4085afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934SMark Lord * 4285afb934SMark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934SMark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934SMark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934SMark Lord * worth the latency cost. 4685afb934SMark Lord * 4785afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934SMark Lord * creating LibATA target mode support would be very interesting. 5085afb934SMark Lord * 5185afb934SMark Lord * Target mode, for those without docs, is the ability to directly 5285afb934SMark Lord * connect two SATA ports. 534a05e209SJeff Garzik */ 544a05e209SJeff Garzik 55c6fd2807SJeff Garzik #include <linux/kernel.h> 56c6fd2807SJeff Garzik #include <linux/module.h> 57c6fd2807SJeff Garzik #include <linux/pci.h> 58c6fd2807SJeff Garzik #include <linux/init.h> 59c6fd2807SJeff Garzik #include <linux/blkdev.h> 60c6fd2807SJeff Garzik #include <linux/delay.h> 61c6fd2807SJeff Garzik #include <linux/interrupt.h> 628d8b6004SAndrew Morton #include <linux/dmapool.h> 63c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 64c6fd2807SJeff Garzik #include <linux/device.h> 65f351b2d6SSaeed Bishara #include <linux/platform_device.h> 66f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6715a32632SLennert Buytenhek #include <linux/mbus.h> 68c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 69c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 706c08772eSJeff Garzik #include <scsi/scsi_device.h> 71c6fd2807SJeff Garzik #include <linux/libata.h> 72c6fd2807SJeff Garzik 73c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 741fd2e1c2SMark Lord #define DRV_VERSION "1.20" 75c6fd2807SJeff Garzik 76c6fd2807SJeff Garzik enum { 77c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 78c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 79c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 80c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 81c6fd2807SJeff Garzik 82c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 83c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 84c6fd2807SJeff Garzik 85c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 86c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 87c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 88c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 90c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 91c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 92c6fd2807SJeff Garzik 93c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 948e7decdbSMark Lord MV_FLASH_CTL_OFS = 0x1046c, 958e7decdbSMark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 968e7decdbSMark Lord MV_RESET_CFG_OFS = 0x180d8, 97c6fd2807SJeff Garzik 98c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 99c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 100c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 101c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 102c6fd2807SJeff Garzik 103c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 104c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 105c6fd2807SJeff Garzik 106c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 107c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 108c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 109c6fd2807SJeff Garzik */ 110c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 111c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 112da2fa9baSMark Lord MV_MAX_SG_CT = 256, 113c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 114c6fd2807SJeff Garzik 115352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 116c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 117352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 118352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 119352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 120c6fd2807SJeff Garzik 121c6fd2807SJeff Garzik /* Host Flags */ 122c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 123c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1247bb3c529SSaeed Bishara /* SoC integrated controllers, no PCI interface */ 1257bb3c529SSaeed Bishara MV_FLAG_SOC = (1 << 28), 1267bb3c529SSaeed Bishara 127c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 128bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 129bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 130c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 131c6fd2807SJeff Garzik 132c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 133c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 134c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 135e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 136c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 137c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 138c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 139c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 140c6fd2807SJeff Garzik 141c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 142c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 143c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 146c6fd2807SJeff Garzik 147c6fd2807SJeff Garzik /* PCI interface registers */ 148c6fd2807SJeff Garzik 149c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 1508e7decdbSMark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 151c6fd2807SJeff Garzik 152c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 153c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 154c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 155c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 156c6fd2807SJeff Garzik 1578e7decdbSMark Lord MV_PCI_MODE_OFS = 0xd00, 1588e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1598e7decdbSMark Lord 160c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 161c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 162c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 163c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 1648e7decdbSMark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 165c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 166c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 167c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 168c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 169c6fd2807SJeff Garzik 170c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 171c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 172c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 173c6fd2807SJeff Garzik 17402a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17502a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 176646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17702a121daSMark Lord 1787368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1797368f919SMark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1807368f919SMark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1817368f919SMark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1827368f919SMark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 183352fab70SMark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 184352fab70SMark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 185c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 186c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 187c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 188c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 189c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 190fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 191fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 192c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 193c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 194c6fd2807SJeff Garzik SELF_INT = (1 << 23), 195c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 196c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 197fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 198f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 199c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 200f9f7fe01SMark Lord PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 201c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 202c6fd2807SJeff Garzik HC_MAIN_RSVD), 203fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 204fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 205f351b2d6SSaeed Bishara HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC), 206c6fd2807SJeff Garzik 207c6fd2807SJeff Garzik /* SATAHC registers */ 208c6fd2807SJeff Garzik HC_CFG_OFS = 0, 209c6fd2807SJeff Garzik 210c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 211352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 212352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 213c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 214c6fd2807SJeff Garzik 215c6fd2807SJeff Garzik /* Shadow block registers */ 216c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 217c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 218c6fd2807SJeff Garzik 219c6fd2807SJeff Garzik /* SATA registers */ 220c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 221c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2220c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 22317c5aab5SMark Lord 224e12bef50SMark Lord LTMODE_OFS = 0x30c, 22517c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 22617c5aab5SMark Lord 227c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 228c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 229c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 230e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 2318e7decdbSMark Lord SATA_TESTCTL_OFS = 0x348, 232e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 233e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23417c5aab5SMark Lord 2358e7decdbSMark Lord FISCFG_OFS = 0x360, 2368e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2378e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23817c5aab5SMark Lord 239c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 2408e7decdbSMark Lord MV5_LTMODE_OFS = 0x30, 2418e7decdbSMark Lord MV5_PHY_CTL_OFS = 0x0C, 2428e7decdbSMark Lord SATA_INTERFACE_CFG_OFS = 0x050, 243c6fd2807SJeff Garzik 244c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 245c6fd2807SJeff Garzik 246c6fd2807SJeff Garzik /* Port registers */ 247c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2480c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2490c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 250c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 251c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 252c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 253e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 254e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 255c6fd2807SJeff Garzik 256c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 257c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2586c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2596c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2606c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2616c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2626c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2636c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 264c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 265c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2666c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 267c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2686c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2696c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2706c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2716c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 272646a4da5SMark Lord 2736c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 274646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 275646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 276646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 277646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 278646a4da5SMark Lord 2796c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 280646a4da5SMark Lord 2816c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 283646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 284646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 285646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 286646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 287646a4da5SMark Lord 2886c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 289646a4da5SMark Lord 2906c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 291c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 292c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 293646a4da5SMark Lord 294646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 295646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 296646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29785afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 298646a4da5SMark Lord 299bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 300bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 301bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 302bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 303bdd4dddeSJeff Garzik EDMA_ERR_SERR | 304bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3056c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 306bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 307bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 308bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 309bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 310c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 311c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 312bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 313e12bef50SMark Lord 314bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 315bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 316bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 317bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 318bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 319bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 320bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3216c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 322bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 323bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 324bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 325c6fd2807SJeff Garzik 326c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 327c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 328c6fd2807SJeff Garzik 329c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 330c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 331c6fd2807SJeff Garzik 332c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 333c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 334c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 335c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 336c6fd2807SJeff Garzik 3370ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3380ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3390ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3408e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 341c6fd2807SJeff Garzik 3428e7decdbSMark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3438e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3448e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 3458e7decdbSMark Lord 3468e7decdbSMark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3478e7decdbSMark Lord EDMA_ARB_CFG_OFS = 0x38, 3488e7decdbSMark Lord 3498e7decdbSMark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 350c6fd2807SJeff Garzik 351352fab70SMark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 352352fab70SMark Lord 353c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 354c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 355c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 356c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 357c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 358c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 359c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3600ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3610ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3620ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36302a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 364616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 365c6fd2807SJeff Garzik 366c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3670ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 36872109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 36900f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 370c6fd2807SJeff Garzik }; 371c6fd2807SJeff Garzik 372ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 373ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 374c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3758e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3767bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 377c6fd2807SJeff Garzik 37815a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 37915a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38015a32632SLennert Buytenhek 381c6fd2807SJeff Garzik enum { 382baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 383baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 384baf14aa1SJeff Garzik */ 385baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 386c6fd2807SJeff Garzik 3870ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3880ea9e179SJeff Garzik * of EDMA request queue DMA address 3890ea9e179SJeff Garzik */ 390c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 391c6fd2807SJeff Garzik 3920ea9e179SJeff Garzik /* ditto, for response queue */ 393c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 394c6fd2807SJeff Garzik }; 395c6fd2807SJeff Garzik 396c6fd2807SJeff Garzik enum chip_type { 397c6fd2807SJeff Garzik chip_504x, 398c6fd2807SJeff Garzik chip_508x, 399c6fd2807SJeff Garzik chip_5080, 400c6fd2807SJeff Garzik chip_604x, 401c6fd2807SJeff Garzik chip_608x, 402c6fd2807SJeff Garzik chip_6042, 403c6fd2807SJeff Garzik chip_7042, 404f351b2d6SSaeed Bishara chip_soc, 405c6fd2807SJeff Garzik }; 406c6fd2807SJeff Garzik 407c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 408c6fd2807SJeff Garzik struct mv_crqb { 409c6fd2807SJeff Garzik __le32 sg_addr; 410c6fd2807SJeff Garzik __le32 sg_addr_hi; 411c6fd2807SJeff Garzik __le16 ctrl_flags; 412c6fd2807SJeff Garzik __le16 ata_cmd[11]; 413c6fd2807SJeff Garzik }; 414c6fd2807SJeff Garzik 415c6fd2807SJeff Garzik struct mv_crqb_iie { 416c6fd2807SJeff Garzik __le32 addr; 417c6fd2807SJeff Garzik __le32 addr_hi; 418c6fd2807SJeff Garzik __le32 flags; 419c6fd2807SJeff Garzik __le32 len; 420c6fd2807SJeff Garzik __le32 ata_cmd[4]; 421c6fd2807SJeff Garzik }; 422c6fd2807SJeff Garzik 423c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 424c6fd2807SJeff Garzik struct mv_crpb { 425c6fd2807SJeff Garzik __le16 id; 426c6fd2807SJeff Garzik __le16 flags; 427c6fd2807SJeff Garzik __le32 tmstmp; 428c6fd2807SJeff Garzik }; 429c6fd2807SJeff Garzik 430c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 431c6fd2807SJeff Garzik struct mv_sg { 432c6fd2807SJeff Garzik __le32 addr; 433c6fd2807SJeff Garzik __le32 flags_size; 434c6fd2807SJeff Garzik __le32 addr_hi; 435c6fd2807SJeff Garzik __le32 reserved; 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438c6fd2807SJeff Garzik struct mv_port_priv { 439c6fd2807SJeff Garzik struct mv_crqb *crqb; 440c6fd2807SJeff Garzik dma_addr_t crqb_dma; 441c6fd2807SJeff Garzik struct mv_crpb *crpb; 442c6fd2807SJeff Garzik dma_addr_t crpb_dma; 443eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 444eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 445bdd4dddeSJeff Garzik 446bdd4dddeSJeff Garzik unsigned int req_idx; 447bdd4dddeSJeff Garzik unsigned int resp_idx; 448bdd4dddeSJeff Garzik 449c6fd2807SJeff Garzik u32 pp_flags; 450c6fd2807SJeff Garzik }; 451c6fd2807SJeff Garzik 452c6fd2807SJeff Garzik struct mv_port_signal { 453c6fd2807SJeff Garzik u32 amps; 454c6fd2807SJeff Garzik u32 pre; 455c6fd2807SJeff Garzik }; 456c6fd2807SJeff Garzik 45702a121daSMark Lord struct mv_host_priv { 45802a121daSMark Lord u32 hp_flags; 45902a121daSMark Lord struct mv_port_signal signal[8]; 46002a121daSMark Lord const struct mv_hw_ops *ops; 461f351b2d6SSaeed Bishara int n_ports; 462f351b2d6SSaeed Bishara void __iomem *base; 4637368f919SMark Lord void __iomem *main_irq_cause_addr; 4647368f919SMark Lord void __iomem *main_irq_mask_addr; 46502a121daSMark Lord u32 irq_cause_ofs; 46602a121daSMark Lord u32 irq_mask_ofs; 46702a121daSMark Lord u32 unmask_all_irqs; 468da2fa9baSMark Lord /* 469da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 470da2fa9baSMark Lord * alignment for hardware-accessed data structures, 471da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 472da2fa9baSMark Lord */ 473da2fa9baSMark Lord struct dma_pool *crqb_pool; 474da2fa9baSMark Lord struct dma_pool *crpb_pool; 475da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 47602a121daSMark Lord }; 47702a121daSMark Lord 478c6fd2807SJeff Garzik struct mv_hw_ops { 479c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 480c6fd2807SJeff Garzik unsigned int port); 481c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 482c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 483c6fd2807SJeff Garzik void __iomem *mmio); 484c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 485c6fd2807SJeff Garzik unsigned int n_hc); 486c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4877bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 488c6fd2807SJeff Garzik }; 489c6fd2807SJeff Garzik 490da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 491da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 492da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 493da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 494c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 495c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 4963e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 497c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 498c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 499c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 500a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 501a1efdabaSTejun Heo unsigned long deadline); 502bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 503bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 504f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 505c6fd2807SJeff Garzik 506c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 507c6fd2807SJeff Garzik unsigned int port); 508c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 509c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 510c6fd2807SJeff Garzik void __iomem *mmio); 511c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 512c6fd2807SJeff Garzik unsigned int n_hc); 513c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5147bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 515c6fd2807SJeff Garzik 516c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 517c6fd2807SJeff Garzik unsigned int port); 518c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 519c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 520c6fd2807SJeff Garzik void __iomem *mmio); 521c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 522c6fd2807SJeff Garzik unsigned int n_hc); 523c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 524f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 525f351b2d6SSaeed Bishara void __iomem *mmio); 526f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 527f351b2d6SSaeed Bishara void __iomem *mmio); 528f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 529f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 530f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 531f351b2d6SSaeed Bishara void __iomem *mmio); 532f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5337bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 534e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 535c6fd2807SJeff Garzik unsigned int port_no); 536e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 537b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 538e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq); 539c6fd2807SJeff Garzik 540e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 541e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 542e49856d8SMark Lord unsigned long deadline); 543e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 544e49856d8SMark Lord unsigned long deadline); 545c6fd2807SJeff Garzik 546eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 547eb73d558SMark Lord * because we have to allow room for worst case splitting of 548eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 549eb73d558SMark Lord */ 550c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 55168d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 552baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 553c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 554c5d3e45aSJeff Garzik }; 555c5d3e45aSJeff Garzik 556c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 55768d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 558138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 559baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 560c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 561c6fd2807SJeff Garzik }; 562c6fd2807SJeff Garzik 563029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 564029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 565c6fd2807SJeff Garzik 5663e4a1391SMark Lord .qc_defer = mv_qc_defer, 567c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 568c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 569c6fd2807SJeff Garzik 570bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 571bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 572a1efdabaSTejun Heo .hardreset = mv_hardreset, 573a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 574029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 575bdd4dddeSJeff Garzik 576c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 577c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 578c6fd2807SJeff Garzik 579c6fd2807SJeff Garzik .port_start = mv_port_start, 580c6fd2807SJeff Garzik .port_stop = mv_port_stop, 581c6fd2807SJeff Garzik }; 582c6fd2807SJeff Garzik 583029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 584029cfd6bSTejun Heo .inherits = &mv5_ops, 585f273827eSMark Lord .dev_config = mv6_dev_config, 586c6fd2807SJeff Garzik .scr_read = mv_scr_read, 587c6fd2807SJeff Garzik .scr_write = mv_scr_write, 588c6fd2807SJeff Garzik 589e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 590e49856d8SMark Lord .pmp_softreset = mv_softreset, 591e49856d8SMark Lord .softreset = mv_softreset, 592e49856d8SMark Lord .error_handler = sata_pmp_error_handler, 593c6fd2807SJeff Garzik }; 594c6fd2807SJeff Garzik 595029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 596029cfd6bSTejun Heo .inherits = &mv6_ops, 597029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 598c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 599c6fd2807SJeff Garzik }; 600c6fd2807SJeff Garzik 601c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 602c6fd2807SJeff Garzik { /* chip_504x */ 603cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 604c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 605bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 606c6fd2807SJeff Garzik .port_ops = &mv5_ops, 607c6fd2807SJeff Garzik }, 608c6fd2807SJeff Garzik { /* chip_508x */ 609c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 610c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 611bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 612c6fd2807SJeff Garzik .port_ops = &mv5_ops, 613c6fd2807SJeff Garzik }, 614c6fd2807SJeff Garzik { /* chip_5080 */ 615c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 616c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 617bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 618c6fd2807SJeff Garzik .port_ops = &mv5_ops, 619c6fd2807SJeff Garzik }, 620c6fd2807SJeff Garzik { /* chip_604x */ 621138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 622e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 623138bfdd0SMark Lord ATA_FLAG_NCQ, 624c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 625bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 626c6fd2807SJeff Garzik .port_ops = &mv6_ops, 627c6fd2807SJeff Garzik }, 628c6fd2807SJeff Garzik { /* chip_608x */ 629c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 630e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 631138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 632c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 633bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 634c6fd2807SJeff Garzik .port_ops = &mv6_ops, 635c6fd2807SJeff Garzik }, 636c6fd2807SJeff Garzik { /* chip_6042 */ 637138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 638e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 639138bfdd0SMark Lord ATA_FLAG_NCQ, 640c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 641bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 642c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 643c6fd2807SJeff Garzik }, 644c6fd2807SJeff Garzik { /* chip_7042 */ 645138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 646e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 647138bfdd0SMark Lord ATA_FLAG_NCQ, 648c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 649bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 650c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 651c6fd2807SJeff Garzik }, 652f351b2d6SSaeed Bishara { /* chip_soc */ 65302c1f32fSMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 654e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 65502c1f32fSMark Lord ATA_FLAG_NCQ | MV_FLAG_SOC, 656f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 657f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 658f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 659f351b2d6SSaeed Bishara }, 660c6fd2807SJeff Garzik }; 661c6fd2807SJeff Garzik 662c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6632d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6642d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6652d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6662d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 667cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 668cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 669cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 670c6fd2807SJeff Garzik 6712d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6722d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6732d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6742d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6752d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 676c6fd2807SJeff Garzik 6772d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6782d2744fcSJeff Garzik 679d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 680d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 681d9f9c6bcSFlorian Attenberger 68202a121daSMark Lord /* Marvell 7042 support */ 6836a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6846a3d586dSMorrison, Tom 68502a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 68602a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68702a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68802a121daSMark Lord 689c6fd2807SJeff Garzik { } /* terminate list */ 690c6fd2807SJeff Garzik }; 691c6fd2807SJeff Garzik 692c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 693c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 694c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 695c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 696c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 697c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 698c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 699c6fd2807SJeff Garzik }; 700c6fd2807SJeff Garzik 701c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 702c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 703c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 704c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 705c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 706c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 707c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 708c6fd2807SJeff Garzik }; 709c6fd2807SJeff Garzik 710f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 711f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 712f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 713f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 714f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 715f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 716f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 717f351b2d6SSaeed Bishara }; 718f351b2d6SSaeed Bishara 719c6fd2807SJeff Garzik /* 720c6fd2807SJeff Garzik * Functions 721c6fd2807SJeff Garzik */ 722c6fd2807SJeff Garzik 723c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 724c6fd2807SJeff Garzik { 725c6fd2807SJeff Garzik writel(data, addr); 726c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 727c6fd2807SJeff Garzik } 728c6fd2807SJeff Garzik 729c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 730c6fd2807SJeff Garzik { 731c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 732c6fd2807SJeff Garzik } 733c6fd2807SJeff Garzik 734c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 735c6fd2807SJeff Garzik { 736c6fd2807SJeff Garzik return port & MV_PORT_MASK; 737c6fd2807SJeff Garzik } 738c6fd2807SJeff Garzik 7391cfd19aeSMark Lord /* 7401cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 7411cfd19aeSMark Lord * This is hot-path stuff, so not a function. 7421cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 7431cfd19aeSMark Lord * 7441cfd19aeSMark Lord * port is the sole input, in range 0..7. 7457368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7467368f919SMark Lord * hardport is the other output, in range 0..3. 7471cfd19aeSMark Lord * 7481cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 7491cfd19aeSMark Lord */ 7501cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7511cfd19aeSMark Lord { \ 7521cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7531cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 7541cfd19aeSMark Lord shift += hardport * 2; \ 7551cfd19aeSMark Lord } 7561cfd19aeSMark Lord 757352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 758352fab70SMark Lord { 759352fab70SMark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 760352fab70SMark Lord } 761352fab70SMark Lord 762c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 763c6fd2807SJeff Garzik unsigned int port) 764c6fd2807SJeff Garzik { 765c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 766c6fd2807SJeff Garzik } 767c6fd2807SJeff Garzik 768c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 769c6fd2807SJeff Garzik { 770c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 771c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 772c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 773c6fd2807SJeff Garzik } 774c6fd2807SJeff Garzik 775e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 776e12bef50SMark Lord { 777e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 778e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 779e12bef50SMark Lord 780e12bef50SMark Lord return hc_mmio + ofs; 781e12bef50SMark Lord } 782e12bef50SMark Lord 783f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 784f351b2d6SSaeed Bishara { 785f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 786f351b2d6SSaeed Bishara return hpriv->base; 787f351b2d6SSaeed Bishara } 788f351b2d6SSaeed Bishara 789c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 790c6fd2807SJeff Garzik { 791f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 792c6fd2807SJeff Garzik } 793c6fd2807SJeff Garzik 794cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 795c6fd2807SJeff Garzik { 796cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 797c6fd2807SJeff Garzik } 798c6fd2807SJeff Garzik 799c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 800c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 801c5d3e45aSJeff Garzik struct mv_port_priv *pp) 802c5d3e45aSJeff Garzik { 803bdd4dddeSJeff Garzik u32 index; 804bdd4dddeSJeff Garzik 805c5d3e45aSJeff Garzik /* 806c5d3e45aSJeff Garzik * initialize request queue 807c5d3e45aSJeff Garzik */ 808fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 809fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 810bdd4dddeSJeff Garzik 811c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 812c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 813bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 814c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 815c5d3e45aSJeff Garzik 816c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 817bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 818c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 819c5d3e45aSJeff Garzik else 820bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 821c5d3e45aSJeff Garzik 822c5d3e45aSJeff Garzik /* 823c5d3e45aSJeff Garzik * initialize response queue 824c5d3e45aSJeff Garzik */ 825fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 826fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 827bdd4dddeSJeff Garzik 828c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 829c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 830c5d3e45aSJeff Garzik 831c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 832bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 833c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 834c5d3e45aSJeff Garzik else 835bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 836c5d3e45aSJeff Garzik 837bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 838c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 839c5d3e45aSJeff Garzik } 840c5d3e45aSJeff Garzik 841c6fd2807SJeff Garzik /** 842c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 843c6fd2807SJeff Garzik * @base: port base address 844c6fd2807SJeff Garzik * @pp: port private data 845c6fd2807SJeff Garzik * 846c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 847c6fd2807SJeff Garzik * WARN_ON. 848c6fd2807SJeff Garzik * 849c6fd2807SJeff Garzik * LOCKING: 850c6fd2807SJeff Garzik * Inherited from caller. 851c6fd2807SJeff Garzik */ 8520c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 85372109168SMark Lord struct mv_port_priv *pp, u8 protocol) 854c6fd2807SJeff Garzik { 85572109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 85672109168SMark Lord 85772109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 85872109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 85972109168SMark Lord if (want_ncq != using_ncq) 860b562468cSMark Lord mv_stop_edma(ap); 86172109168SMark Lord } 862c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8630c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 864352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 8650c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 866352fab70SMark Lord mv_host_base(ap->host), hardport); 8670c58912eSMark Lord u32 hc_irq_cause, ipending; 8680c58912eSMark Lord 869bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 870f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 871bdd4dddeSJeff Garzik 8720c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8730c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 874352fab70SMark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 8750c58912eSMark Lord if (hc_irq_cause & ipending) { 8760c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8770c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8780c58912eSMark Lord } 8790c58912eSMark Lord 880e12bef50SMark Lord mv_edma_cfg(ap, want_ncq); 8810c58912eSMark Lord 8820c58912eSMark Lord /* clear FIS IRQ Cause */ 8830c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8840c58912eSMark Lord 885f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 886bdd4dddeSJeff Garzik 887f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 888c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 889c6fd2807SJeff Garzik } 890c6fd2807SJeff Garzik } 891c6fd2807SJeff Garzik 8929b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 8939b2c4e0bSMark Lord { 8949b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 8959b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 8969b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 8979b2c4e0bSMark Lord int i; 8989b2c4e0bSMark Lord 8999b2c4e0bSMark Lord /* 9009b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 9019b2c4e0bSMark Lord */ 9029b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 9039b2c4e0bSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9049b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 9059b2c4e0bSMark Lord break; 9069b2c4e0bSMark Lord udelay(per_loop); 9079b2c4e0bSMark Lord } 9089b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9099b2c4e0bSMark Lord } 9109b2c4e0bSMark Lord 911c6fd2807SJeff Garzik /** 912e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 913b562468cSMark Lord * @port_mmio: io base address 914c6fd2807SJeff Garzik * 915c6fd2807SJeff Garzik * LOCKING: 916c6fd2807SJeff Garzik * Inherited from caller. 917c6fd2807SJeff Garzik */ 918b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 919c6fd2807SJeff Garzik { 920b562468cSMark Lord int i; 921c6fd2807SJeff Garzik 922b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 923c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 924c6fd2807SJeff Garzik 925b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 926b562468cSMark Lord for (i = 10000; i > 0; i--) { 927b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9284537deb5SJeff Garzik if (!(reg & EDMA_EN)) 929b562468cSMark Lord return 0; 930b562468cSMark Lord udelay(10); 931c6fd2807SJeff Garzik } 932b562468cSMark Lord return -EIO; 933c6fd2807SJeff Garzik } 934c6fd2807SJeff Garzik 935e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 936c6fd2807SJeff Garzik { 937c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 938c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 939c6fd2807SJeff Garzik 940b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 941b562468cSMark Lord return 0; 942c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9439b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 944b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 945c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 946b562468cSMark Lord return -EIO; 947c6fd2807SJeff Garzik } 948b562468cSMark Lord return 0; 9490ea9e179SJeff Garzik } 9500ea9e179SJeff Garzik 951c6fd2807SJeff Garzik #ifdef ATA_DEBUG 952c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 953c6fd2807SJeff Garzik { 954c6fd2807SJeff Garzik int b, w; 955c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 956c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 957c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 958c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 959c6fd2807SJeff Garzik b += sizeof(u32); 960c6fd2807SJeff Garzik } 961c6fd2807SJeff Garzik printk("\n"); 962c6fd2807SJeff Garzik } 963c6fd2807SJeff Garzik } 964c6fd2807SJeff Garzik #endif 965c6fd2807SJeff Garzik 966c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 967c6fd2807SJeff Garzik { 968c6fd2807SJeff Garzik #ifdef ATA_DEBUG 969c6fd2807SJeff Garzik int b, w; 970c6fd2807SJeff Garzik u32 dw; 971c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 972c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 973c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 974c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 975c6fd2807SJeff Garzik printk("%08x ", dw); 976c6fd2807SJeff Garzik b += sizeof(u32); 977c6fd2807SJeff Garzik } 978c6fd2807SJeff Garzik printk("\n"); 979c6fd2807SJeff Garzik } 980c6fd2807SJeff Garzik #endif 981c6fd2807SJeff Garzik } 982c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 983c6fd2807SJeff Garzik struct pci_dev *pdev) 984c6fd2807SJeff Garzik { 985c6fd2807SJeff Garzik #ifdef ATA_DEBUG 986c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 987c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 988c6fd2807SJeff Garzik void __iomem *port_base; 989c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 990c6fd2807SJeff Garzik 991c6fd2807SJeff Garzik if (0 > port) { 992c6fd2807SJeff Garzik start_hc = start_port = 0; 993c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 994c6fd2807SJeff Garzik num_hcs = 2; 995c6fd2807SJeff Garzik } else { 996c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 997c6fd2807SJeff Garzik start_port = port; 998c6fd2807SJeff Garzik num_ports = num_hcs = 1; 999c6fd2807SJeff Garzik } 1000c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1001c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1002c6fd2807SJeff Garzik 1003c6fd2807SJeff Garzik if (NULL != pdev) { 1004c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1005c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1006c6fd2807SJeff Garzik } 1007c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1008c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1009c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1010c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1011c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1012c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1013c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1014c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1015c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1016c6fd2807SJeff Garzik } 1017c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1018c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1019c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1020c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1021c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1022c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1023c6fd2807SJeff Garzik } 1024c6fd2807SJeff Garzik #endif 1025c6fd2807SJeff Garzik } 1026c6fd2807SJeff Garzik 1027c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1028c6fd2807SJeff Garzik { 1029c6fd2807SJeff Garzik unsigned int ofs; 1030c6fd2807SJeff Garzik 1031c6fd2807SJeff Garzik switch (sc_reg_in) { 1032c6fd2807SJeff Garzik case SCR_STATUS: 1033c6fd2807SJeff Garzik case SCR_CONTROL: 1034c6fd2807SJeff Garzik case SCR_ERROR: 1035c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1036c6fd2807SJeff Garzik break; 1037c6fd2807SJeff Garzik case SCR_ACTIVE: 1038c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1039c6fd2807SJeff Garzik break; 1040c6fd2807SJeff Garzik default: 1041c6fd2807SJeff Garzik ofs = 0xffffffffU; 1042c6fd2807SJeff Garzik break; 1043c6fd2807SJeff Garzik } 1044c6fd2807SJeff Garzik return ofs; 1045c6fd2807SJeff Garzik } 1046c6fd2807SJeff Garzik 1047da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1048c6fd2807SJeff Garzik { 1049c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1050c6fd2807SJeff Garzik 1051da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1052da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1053da3dbb17STejun Heo return 0; 1054da3dbb17STejun Heo } else 1055da3dbb17STejun Heo return -EINVAL; 1056c6fd2807SJeff Garzik } 1057c6fd2807SJeff Garzik 1058da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1059c6fd2807SJeff Garzik { 1060c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1061c6fd2807SJeff Garzik 1062da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1063c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1064da3dbb17STejun Heo return 0; 1065da3dbb17STejun Heo } else 1066da3dbb17STejun Heo return -EINVAL; 1067c6fd2807SJeff Garzik } 1068c6fd2807SJeff Garzik 1069f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1070f273827eSMark Lord { 1071f273827eSMark Lord /* 1072e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1073e49856d8SMark Lord * 1074e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1075e49856d8SMark Lord * (no FIS-based switching). 1076e49856d8SMark Lord * 1077f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1078f273827eSMark Lord * See mv_qc_prep() for more info. 1079f273827eSMark Lord */ 1080e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1081352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1082e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1083352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1084352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1085352fab70SMark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1086352fab70SMark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1087352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1088352fab70SMark Lord "max_sectors limited to %u for NCQ\n", 1089352fab70SMark Lord adev->max_sectors); 1090352fab70SMark Lord } 1091f273827eSMark Lord } 1092e49856d8SMark Lord } 1093f273827eSMark Lord 10943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 10953e4a1391SMark Lord { 10963e4a1391SMark Lord struct ata_link *link = qc->dev->link; 10973e4a1391SMark Lord struct ata_port *ap = link->ap; 10983e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 10993e4a1391SMark Lord 11003e4a1391SMark Lord /* 11013e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 11023e4a1391SMark Lord */ 11033e4a1391SMark Lord if (ap->nr_active_links == 0) 11043e4a1391SMark Lord return 0; 11053e4a1391SMark Lord 11063e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11073e4a1391SMark Lord /* 11083e4a1391SMark Lord * The port is operating in host queuing mode (EDMA). 11093e4a1391SMark Lord * It can accomodate a new qc if the qc protocol 11103e4a1391SMark Lord * is compatible with the current host queue mode. 11113e4a1391SMark Lord */ 11123e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11133e4a1391SMark Lord /* 11143e4a1391SMark Lord * The host queue (EDMA) is in NCQ mode. 11153e4a1391SMark Lord * If the new qc is also an NCQ command, 11163e4a1391SMark Lord * then allow the new qc. 11173e4a1391SMark Lord */ 11183e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11193e4a1391SMark Lord return 0; 11203e4a1391SMark Lord } else { 11213e4a1391SMark Lord /* 11223e4a1391SMark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11233e4a1391SMark Lord * If the new qc is also a non-NCQ, DMA command, 11243e4a1391SMark Lord * then allow the new qc. 11253e4a1391SMark Lord */ 11263e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11273e4a1391SMark Lord return 0; 11283e4a1391SMark Lord } 11293e4a1391SMark Lord } 11303e4a1391SMark Lord return ATA_DEFER_PORT; 11313e4a1391SMark Lord } 11323e4a1391SMark Lord 113300f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs) 1134e49856d8SMark Lord { 113500f42eabSMark Lord u32 new_fiscfg, old_fiscfg; 113600f42eabSMark Lord u32 new_ltmode, old_ltmode; 113700f42eabSMark Lord u32 new_haltcond, old_haltcond; 113800f42eabSMark Lord 11398e7decdbSMark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 1140e49856d8SMark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 114100f42eabSMark Lord old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 114200f42eabSMark Lord 114300f42eabSMark Lord new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 114400f42eabSMark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 114500f42eabSMark Lord new_haltcond = old_haltcond | EDMA_ERR_DEV; 114600f42eabSMark Lord 114700f42eabSMark Lord if (want_fbs) { 11488e7decdbSMark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 1149e49856d8SMark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 1150e49856d8SMark Lord } 115100f42eabSMark Lord 11528e7decdbSMark Lord if (new_fiscfg != old_fiscfg) 11538e7decdbSMark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1154e49856d8SMark Lord if (new_ltmode != old_ltmode) 1155e49856d8SMark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 115600f42eabSMark Lord if (new_haltcond != old_haltcond) 115700f42eabSMark Lord writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS); 1158e49856d8SMark Lord } 1159c6fd2807SJeff Garzik 1160dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1161dd2890f6SMark Lord { 1162dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1163dd2890f6SMark Lord u32 old, new; 1164dd2890f6SMark Lord 1165dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1166dd2890f6SMark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1167dd2890f6SMark Lord if (want_ncq) 1168dd2890f6SMark Lord new = old | (1 << 22); 1169dd2890f6SMark Lord else 1170dd2890f6SMark Lord new = old & ~(1 << 22); 1171dd2890f6SMark Lord if (new != old) 1172dd2890f6SMark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1173dd2890f6SMark Lord } 1174dd2890f6SMark Lord 1175e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1176c6fd2807SJeff Garzik { 1177c6fd2807SJeff Garzik u32 cfg; 1178e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1179e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1180e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1181c6fd2807SJeff Garzik 1182c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1183c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 118400f42eabSMark Lord pp->pp_flags &= ~MV_PP_FLAG_FBS_EN; 1185c6fd2807SJeff Garzik 1186c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1187c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1188c6fd2807SJeff Garzik 1189dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1190c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1191dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1192c6fd2807SJeff Garzik 1193dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 119400f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 119500f42eabSMark Lord /* 119600f42eabSMark Lord * Possible future enhancement: 119700f42eabSMark Lord * 119800f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 119900f42eabSMark Lord * But first we need to have the error handling in place 120000f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 120100f42eabSMark Lord * So disallow non-NCQ FBS for now. 120200f42eabSMark Lord */ 120300f42eabSMark Lord want_fbs &= want_ncq; 120400f42eabSMark Lord 120500f42eabSMark Lord mv_config_fbs(port_mmio, want_ncq, want_fbs); 120600f42eabSMark Lord 120700f42eabSMark Lord if (want_fbs) { 120800f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 120900f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 121000f42eabSMark Lord } 121100f42eabSMark Lord 1212e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1213e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1214616d4a98SMark Lord if (HAS_PCI(ap->host)) 1215c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1216616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1217616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1218c6fd2807SJeff Garzik } 1219c6fd2807SJeff Garzik 122072109168SMark Lord if (want_ncq) { 122172109168SMark Lord cfg |= EDMA_CFG_NCQ; 122272109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 122372109168SMark Lord } else 122472109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 122572109168SMark Lord 1226c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1227c6fd2807SJeff Garzik } 1228c6fd2807SJeff Garzik 1229da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1230da2fa9baSMark Lord { 1231da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1232da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1233eb73d558SMark Lord int tag; 1234da2fa9baSMark Lord 1235da2fa9baSMark Lord if (pp->crqb) { 1236da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1237da2fa9baSMark Lord pp->crqb = NULL; 1238da2fa9baSMark Lord } 1239da2fa9baSMark Lord if (pp->crpb) { 1240da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1241da2fa9baSMark Lord pp->crpb = NULL; 1242da2fa9baSMark Lord } 1243eb73d558SMark Lord /* 1244eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1245eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1246eb73d558SMark Lord */ 1247eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1248eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1249eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1250eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1251eb73d558SMark Lord pp->sg_tbl[tag], 1252eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1253eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1254eb73d558SMark Lord } 1255da2fa9baSMark Lord } 1256da2fa9baSMark Lord } 1257da2fa9baSMark Lord 1258c6fd2807SJeff Garzik /** 1259c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1260c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1261c6fd2807SJeff Garzik * 1262c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1263c6fd2807SJeff Garzik * zero indices. 1264c6fd2807SJeff Garzik * 1265c6fd2807SJeff Garzik * LOCKING: 1266c6fd2807SJeff Garzik * Inherited from caller. 1267c6fd2807SJeff Garzik */ 1268c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1269c6fd2807SJeff Garzik { 1270cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1271cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1272c6fd2807SJeff Garzik struct mv_port_priv *pp; 1273dde20207SJames Bottomley int tag; 1274c6fd2807SJeff Garzik 127524dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1276c6fd2807SJeff Garzik if (!pp) 127724dc5f33STejun Heo return -ENOMEM; 1278da2fa9baSMark Lord ap->private_data = pp; 1279c6fd2807SJeff Garzik 1280da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1281da2fa9baSMark Lord if (!pp->crqb) 1282da2fa9baSMark Lord return -ENOMEM; 1283da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1284c6fd2807SJeff Garzik 1285da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1286da2fa9baSMark Lord if (!pp->crpb) 1287da2fa9baSMark Lord goto out_port_free_dma_mem; 1288da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1289c6fd2807SJeff Garzik 1290eb73d558SMark Lord /* 1291eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1292eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1293eb73d558SMark Lord */ 1294eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1295eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1296eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1297eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1298eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1299da2fa9baSMark Lord goto out_port_free_dma_mem; 1300eb73d558SMark Lord } else { 1301eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1302eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1303eb73d558SMark Lord } 1304eb73d558SMark Lord } 1305c6fd2807SJeff Garzik return 0; 1306da2fa9baSMark Lord 1307da2fa9baSMark Lord out_port_free_dma_mem: 1308da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1309da2fa9baSMark Lord return -ENOMEM; 1310c6fd2807SJeff Garzik } 1311c6fd2807SJeff Garzik 1312c6fd2807SJeff Garzik /** 1313c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1314c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1315c6fd2807SJeff Garzik * 1316c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1317c6fd2807SJeff Garzik * 1318c6fd2807SJeff Garzik * LOCKING: 1319cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1320c6fd2807SJeff Garzik */ 1321c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1322c6fd2807SJeff Garzik { 1323e12bef50SMark Lord mv_stop_edma(ap); 1324da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1325c6fd2807SJeff Garzik } 1326c6fd2807SJeff Garzik 1327c6fd2807SJeff Garzik /** 1328c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1329c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1330c6fd2807SJeff Garzik * 1331c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1332c6fd2807SJeff Garzik * 1333c6fd2807SJeff Garzik * LOCKING: 1334c6fd2807SJeff Garzik * Inherited from caller. 1335c6fd2807SJeff Garzik */ 13366c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1337c6fd2807SJeff Garzik { 1338c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1339c6fd2807SJeff Garzik struct scatterlist *sg; 13403be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1341ff2aeb1eSTejun Heo unsigned int si; 1342c6fd2807SJeff Garzik 1343eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1344ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1345d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1346d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1347c6fd2807SJeff Garzik 13484007b493SOlof Johansson while (sg_len) { 13494007b493SOlof Johansson u32 offset = addr & 0xffff; 13504007b493SOlof Johansson u32 len = sg_len; 13514007b493SOlof Johansson 13524007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 13534007b493SOlof Johansson len = 0x10000 - offset; 13544007b493SOlof Johansson 1355d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1356d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 13576c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1358c6fd2807SJeff Garzik 13594007b493SOlof Johansson sg_len -= len; 13604007b493SOlof Johansson addr += len; 13614007b493SOlof Johansson 13623be6cbd7SJeff Garzik last_sg = mv_sg; 1363d88184fbSJeff Garzik mv_sg++; 1364c6fd2807SJeff Garzik } 13654007b493SOlof Johansson } 13663be6cbd7SJeff Garzik 13673be6cbd7SJeff Garzik if (likely(last_sg)) 13683be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1369c6fd2807SJeff Garzik } 1370c6fd2807SJeff Garzik 13715796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1372c6fd2807SJeff Garzik { 1373c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1374c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1375c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1376c6fd2807SJeff Garzik } 1377c6fd2807SJeff Garzik 1378c6fd2807SJeff Garzik /** 1379c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1380c6fd2807SJeff Garzik * @qc: queued command to prepare 1381c6fd2807SJeff Garzik * 1382c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1383c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1384c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1385c6fd2807SJeff Garzik * the SG load routine. 1386c6fd2807SJeff Garzik * 1387c6fd2807SJeff Garzik * LOCKING: 1388c6fd2807SJeff Garzik * Inherited from caller. 1389c6fd2807SJeff Garzik */ 1390c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1391c6fd2807SJeff Garzik { 1392c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1393c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1394c6fd2807SJeff Garzik __le16 *cw; 1395c6fd2807SJeff Garzik struct ata_taskfile *tf; 1396c6fd2807SJeff Garzik u16 flags = 0; 1397c6fd2807SJeff Garzik unsigned in_index; 1398c6fd2807SJeff Garzik 1399138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1400138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1401c6fd2807SJeff Garzik return; 1402c6fd2807SJeff Garzik 1403c6fd2807SJeff Garzik /* Fill in command request block 1404c6fd2807SJeff Garzik */ 1405c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1406c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1407c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1408c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1409e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1410c6fd2807SJeff Garzik 1411bdd4dddeSJeff Garzik /* get current queue index from software */ 1412fcfb1f77SMark Lord in_index = pp->req_idx; 1413c6fd2807SJeff Garzik 1414c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1415eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1416c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1417eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1418c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1419c6fd2807SJeff Garzik 1420c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1421c6fd2807SJeff Garzik tf = &qc->tf; 1422c6fd2807SJeff Garzik 1423c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1424c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1425c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1426c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1427c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1428c6fd2807SJeff Garzik */ 1429c6fd2807SJeff Garzik switch (tf->command) { 1430c6fd2807SJeff Garzik case ATA_CMD_READ: 1431c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1432c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1433c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1434c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1435c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1436c6fd2807SJeff Garzik break; 1437c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1438c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1439c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1440c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1441c6fd2807SJeff Garzik break; 1442c6fd2807SJeff Garzik default: 1443c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1444c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1445c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1446c6fd2807SJeff Garzik * driver needs work. 1447c6fd2807SJeff Garzik * 1448c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1449c6fd2807SJeff Garzik * return error here. 1450c6fd2807SJeff Garzik */ 1451c6fd2807SJeff Garzik BUG_ON(tf->command); 1452c6fd2807SJeff Garzik break; 1453c6fd2807SJeff Garzik } 1454c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1455c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1456c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1457c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1458c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1459c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1460c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1461c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1462c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1463c6fd2807SJeff Garzik 1464c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1465c6fd2807SJeff Garzik return; 1466c6fd2807SJeff Garzik mv_fill_sg(qc); 1467c6fd2807SJeff Garzik } 1468c6fd2807SJeff Garzik 1469c6fd2807SJeff Garzik /** 1470c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1471c6fd2807SJeff Garzik * @qc: queued command to prepare 1472c6fd2807SJeff Garzik * 1473c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1474c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1475c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1476c6fd2807SJeff Garzik * the SG load routine. 1477c6fd2807SJeff Garzik * 1478c6fd2807SJeff Garzik * LOCKING: 1479c6fd2807SJeff Garzik * Inherited from caller. 1480c6fd2807SJeff Garzik */ 1481c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1482c6fd2807SJeff Garzik { 1483c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1484c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1485c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1486c6fd2807SJeff Garzik struct ata_taskfile *tf; 1487c6fd2807SJeff Garzik unsigned in_index; 1488c6fd2807SJeff Garzik u32 flags = 0; 1489c6fd2807SJeff Garzik 1490138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1491138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1492c6fd2807SJeff Garzik return; 1493c6fd2807SJeff Garzik 1494e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1495c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1496c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1497c6fd2807SJeff Garzik 1498c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1499c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 15008c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1501e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1502c6fd2807SJeff Garzik 1503bdd4dddeSJeff Garzik /* get current queue index from software */ 1504fcfb1f77SMark Lord in_index = pp->req_idx; 1505c6fd2807SJeff Garzik 1506c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1507eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1508eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1509c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1510c6fd2807SJeff Garzik 1511c6fd2807SJeff Garzik tf = &qc->tf; 1512c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1513c6fd2807SJeff Garzik (tf->command << 16) | 1514c6fd2807SJeff Garzik (tf->feature << 24) 1515c6fd2807SJeff Garzik ); 1516c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1517c6fd2807SJeff Garzik (tf->lbal << 0) | 1518c6fd2807SJeff Garzik (tf->lbam << 8) | 1519c6fd2807SJeff Garzik (tf->lbah << 16) | 1520c6fd2807SJeff Garzik (tf->device << 24) 1521c6fd2807SJeff Garzik ); 1522c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1523c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1524c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1525c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1526c6fd2807SJeff Garzik (tf->hob_feature << 24) 1527c6fd2807SJeff Garzik ); 1528c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1529c6fd2807SJeff Garzik (tf->nsect << 0) | 1530c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1531c6fd2807SJeff Garzik ); 1532c6fd2807SJeff Garzik 1533c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1534c6fd2807SJeff Garzik return; 1535c6fd2807SJeff Garzik mv_fill_sg(qc); 1536c6fd2807SJeff Garzik } 1537c6fd2807SJeff Garzik 1538c6fd2807SJeff Garzik /** 1539c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1540c6fd2807SJeff Garzik * @qc: queued command to start 1541c6fd2807SJeff Garzik * 1542c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1543c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1544c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1545c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1546c6fd2807SJeff Garzik * 1547c6fd2807SJeff Garzik * LOCKING: 1548c6fd2807SJeff Garzik * Inherited from caller. 1549c6fd2807SJeff Garzik */ 1550c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1551c6fd2807SJeff Garzik { 1552c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1553c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1554c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1555bdd4dddeSJeff Garzik u32 in_index; 1556c6fd2807SJeff Garzik 1557138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1558138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 155917c5aab5SMark Lord /* 156017c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 1561c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1562c6fd2807SJeff Garzik * shadow block, etc registers. 1563c6fd2807SJeff Garzik */ 1564b562468cSMark Lord mv_stop_edma(ap); 1565e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 15669363c382STejun Heo return ata_sff_qc_issue(qc); 1567c6fd2807SJeff Garzik } 1568c6fd2807SJeff Garzik 156972109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1570bdd4dddeSJeff Garzik 1571fcfb1f77SMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1572fcfb1f77SMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 1573c6fd2807SJeff Garzik 1574c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1575bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1576bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1577c6fd2807SJeff Garzik 1578c6fd2807SJeff Garzik return 0; 1579c6fd2807SJeff Garzik } 1580c6fd2807SJeff Garzik 15818f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 15828f767f8aSMark Lord { 15838f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 15848f767f8aSMark Lord struct ata_queued_cmd *qc; 15858f767f8aSMark Lord 15868f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 15878f767f8aSMark Lord return NULL; 15888f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 15898f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 15908f767f8aSMark Lord qc = NULL; 15918f767f8aSMark Lord return qc; 15928f767f8aSMark Lord } 15938f767f8aSMark Lord 15948f767f8aSMark Lord static void mv_unexpected_intr(struct ata_port *ap) 15958f767f8aSMark Lord { 15968f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 15978f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 15988f767f8aSMark Lord char *when = ""; 15998f767f8aSMark Lord 16008f767f8aSMark Lord /* 16018f767f8aSMark Lord * We got a device interrupt from something that 16028f767f8aSMark Lord * was supposed to be using EDMA or polling. 16038f767f8aSMark Lord */ 16048f767f8aSMark Lord ata_ehi_clear_desc(ehi); 16058f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 16068f767f8aSMark Lord when = " while EDMA enabled"; 16078f767f8aSMark Lord } else { 16088f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 16098f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 16108f767f8aSMark Lord when = " while polling"; 16118f767f8aSMark Lord } 16128f767f8aSMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when); 16138f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 16148f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 16158f767f8aSMark Lord ata_port_freeze(ap); 16168f767f8aSMark Lord } 16178f767f8aSMark Lord 1618c6fd2807SJeff Garzik /** 1619c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1620c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 16218d07379dSMark Lord * @qc: affected command (non-NCQ), or NULL 1622c6fd2807SJeff Garzik * 16238d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 16248d07379dSMark Lord * which also performs a COMRESET. 16258d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 1626c6fd2807SJeff Garzik * 1627c6fd2807SJeff Garzik * LOCKING: 1628c6fd2807SJeff Garzik * Inherited from caller. 1629c6fd2807SJeff Garzik */ 1630*37b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 1631c6fd2807SJeff Garzik { 1632c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1633bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1634bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1635bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1636bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 16379af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 1638*37b9046aSMark Lord struct ata_queued_cmd *qc; 1639*37b9046aSMark Lord int abort = 0; 1640c6fd2807SJeff Garzik 16418d07379dSMark Lord /* 1642*37b9046aSMark Lord * Read and clear the SError and err_cause bits. 1643bdd4dddeSJeff Garzik */ 1644*37b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 1645*37b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1646*37b9046aSMark Lord 1647bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 16488d07379dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1649bdd4dddeSJeff Garzik 1650*37b9046aSMark Lord ata_port_printk(ap, KERN_INFO, "%s: err_cause=%08x pp_flags=0x%x\n", 1651*37b9046aSMark Lord __func__, edma_err_cause, pp->pp_flags); 1652bdd4dddeSJeff Garzik 1653*37b9046aSMark Lord qc = mv_get_active_qc(ap); 1654*37b9046aSMark Lord ata_ehi_clear_desc(ehi); 1655*37b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 1656*37b9046aSMark Lord edma_err_cause, pp->pp_flags); 1657bdd4dddeSJeff Garzik /* 1658352fab70SMark Lord * All generations share these EDMA error cause bits: 1659bdd4dddeSJeff Garzik */ 1660*37b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 1661bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1662*37b9046aSMark Lord action |= ATA_EH_RESET; 1663*37b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 1664*37b9046aSMark Lord } 1665bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 16666c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1667bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1668bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1669cf480626STejun Heo action |= ATA_EH_RESET; 1670b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1671bdd4dddeSJeff Garzik } 1672bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1673bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1674bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1675b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1676cf480626STejun Heo action |= ATA_EH_RESET; 1677bdd4dddeSJeff Garzik } 1678bdd4dddeSJeff Garzik 1679352fab70SMark Lord /* 1680352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 1681352fab70SMark Lord * different FREEZE bits, and no SERR bit: 1682352fab70SMark Lord */ 1683ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1684bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1685bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1686c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1687b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1688c6fd2807SJeff Garzik } 1689bdd4dddeSJeff Garzik } else { 1690bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1691bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1692bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1693b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1694bdd4dddeSJeff Garzik } 1695bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 16968d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 16978d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 1698cf480626STejun Heo action |= ATA_EH_RESET; 1699bdd4dddeSJeff Garzik } 1700bdd4dddeSJeff Garzik } 1701c6fd2807SJeff Garzik 1702bdd4dddeSJeff Garzik if (!err_mask) { 1703bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1704cf480626STejun Heo action |= ATA_EH_RESET; 1705bdd4dddeSJeff Garzik } 1706bdd4dddeSJeff Garzik 1707bdd4dddeSJeff Garzik ehi->serror |= serr; 1708bdd4dddeSJeff Garzik ehi->action |= action; 1709bdd4dddeSJeff Garzik 1710bdd4dddeSJeff Garzik if (qc) 1711bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1712bdd4dddeSJeff Garzik else 1713bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1714bdd4dddeSJeff Garzik 1715*37b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 1716*37b9046aSMark Lord /* 1717*37b9046aSMark Lord * Cannot do ata_port_freeze() here, 1718*37b9046aSMark Lord * because it would kill PIO access, 1719*37b9046aSMark Lord * which is needed for further diagnosis. 1720*37b9046aSMark Lord */ 1721*37b9046aSMark Lord mv_eh_freeze(ap); 1722*37b9046aSMark Lord abort = 1; 1723*37b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 1724*37b9046aSMark Lord /* 1725*37b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 1726*37b9046aSMark Lord */ 1727bdd4dddeSJeff Garzik ata_port_freeze(ap); 1728*37b9046aSMark Lord } else { 1729*37b9046aSMark Lord abort = 1; 1730*37b9046aSMark Lord } 1731*37b9046aSMark Lord 1732*37b9046aSMark Lord if (abort) { 1733*37b9046aSMark Lord if (qc) 1734*37b9046aSMark Lord ata_link_abort(qc->dev->link); 1735bdd4dddeSJeff Garzik else 1736bdd4dddeSJeff Garzik ata_port_abort(ap); 1737bdd4dddeSJeff Garzik } 1738*37b9046aSMark Lord } 1739bdd4dddeSJeff Garzik 1740fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 1741fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1742fcfb1f77SMark Lord { 1743fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1744fcfb1f77SMark Lord 1745fcfb1f77SMark Lord if (qc) { 1746fcfb1f77SMark Lord u8 ata_status; 1747fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 1748fcfb1f77SMark Lord /* 1749fcfb1f77SMark Lord * edma_status from a response queue entry: 1750fcfb1f77SMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1751fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 1752fcfb1f77SMark Lord */ 1753fcfb1f77SMark Lord if (!ncq_enabled) { 1754fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1755fcfb1f77SMark Lord if (err_cause) { 1756fcfb1f77SMark Lord /* 1757fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 1758fcfb1f77SMark Lord * So do nothing at all here. 1759fcfb1f77SMark Lord */ 1760fcfb1f77SMark Lord return; 1761fcfb1f77SMark Lord } 1762fcfb1f77SMark Lord } 1763fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 1764*37b9046aSMark Lord if (!ac_err_mask(ata_status)) 1765fcfb1f77SMark Lord ata_qc_complete(qc); 1766*37b9046aSMark Lord /* else: leave it for mv_err_intr() */ 1767fcfb1f77SMark Lord } else { 1768fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 1769fcfb1f77SMark Lord __func__, tag); 1770fcfb1f77SMark Lord } 1771fcfb1f77SMark Lord } 1772fcfb1f77SMark Lord 1773fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 1774bdd4dddeSJeff Garzik { 1775bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1776bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1777fcfb1f77SMark Lord u32 in_index; 1778bdd4dddeSJeff Garzik bool work_done = false; 1779fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 1780bdd4dddeSJeff Garzik 1781fcfb1f77SMark Lord /* Get the hardware queue position index */ 1782bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1783bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1784bdd4dddeSJeff Garzik 1785fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 1786fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 17876c1153e0SJeff Garzik unsigned int tag; 1788fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 1789bdd4dddeSJeff Garzik 1790fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1791bdd4dddeSJeff Garzik 1792fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 1793fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 17949af5c9c9STejun Heo tag = ap->link.active_tag; 1795fcfb1f77SMark Lord } else { 1796fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 1797fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 1798bdd4dddeSJeff Garzik } 1799fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 1800bdd4dddeSJeff Garzik work_done = true; 1801bdd4dddeSJeff Garzik } 1802bdd4dddeSJeff Garzik 1803352fab70SMark Lord /* Update the software queue position index in hardware */ 1804bdd4dddeSJeff Garzik if (work_done) 1805bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1806fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 1807bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1808c6fd2807SJeff Garzik } 1809c6fd2807SJeff Garzik 1810c6fd2807SJeff Garzik /** 1811c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1812cca3974eSJeff Garzik * @host: host specific structure 18137368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 1814c6fd2807SJeff Garzik * 1815c6fd2807SJeff Garzik * LOCKING: 1816c6fd2807SJeff Garzik * Inherited from caller. 1817c6fd2807SJeff Garzik */ 18187368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 1819c6fd2807SJeff Garzik { 1820f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1821a3718c1fSMark Lord void __iomem *mmio = hpriv->base, *hc_mmio = NULL; 1822a3718c1fSMark Lord u32 hc_irq_cause = 0; 1823a3718c1fSMark Lord unsigned int handled = 0, port; 1824c6fd2807SJeff Garzik 1825a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1826cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 18278f71efe2SYinghai Lu struct mv_port_priv *pp; 1828a3718c1fSMark Lord unsigned int shift, hardport, port_cause; 1829a3718c1fSMark Lord /* 1830a3718c1fSMark Lord * When we move to the second hc, flag our cached 1831a3718c1fSMark Lord * copies of hc_mmio (and hc_irq_cause) as invalid again. 1832a3718c1fSMark Lord */ 1833a3718c1fSMark Lord if (port == MV_PORTS_PER_HC) 1834a3718c1fSMark Lord hc_mmio = NULL; 1835a3718c1fSMark Lord /* 1836a3718c1fSMark Lord * Do nothing if port is not interrupting or is disabled: 1837a3718c1fSMark Lord */ 1838a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 18397368f919SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 1840a3718c1fSMark Lord if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED)) 1841c6fd2807SJeff Garzik continue; 1842a3718c1fSMark Lord /* 1843a3718c1fSMark Lord * Each hc within the host has its own hc_irq_cause register. 1844a3718c1fSMark Lord * We defer reading it until we know we need it, right now: 1845a3718c1fSMark Lord * 1846a3718c1fSMark Lord * FIXME later: we don't really need to read this register 1847a3718c1fSMark Lord * (some logic changes required below if we go that way), 1848a3718c1fSMark Lord * because it doesn't tell us anything new. But we do need 1849a3718c1fSMark Lord * to write to it, outside the top of this loop, 1850a3718c1fSMark Lord * to reset the interrupt triggers for next time. 1851a3718c1fSMark Lord */ 1852a3718c1fSMark Lord if (!hc_mmio) { 1853a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 1854a3718c1fSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1855a3718c1fSMark Lord writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1856a3718c1fSMark Lord handled = 1; 1857a3718c1fSMark Lord } 18588f767f8aSMark Lord /* 18598f767f8aSMark Lord * Process completed CRPB response(s) before other events. 18608f767f8aSMark Lord */ 18618f767f8aSMark Lord pp = ap->private_data; 18628f767f8aSMark Lord if (hc_irq_cause & (DMA_IRQ << hardport)) { 18638f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) 18648f767f8aSMark Lord mv_process_crpb_entries(ap, pp); 18658f767f8aSMark Lord } 18668f767f8aSMark Lord /* 18678f767f8aSMark Lord * Handle chip-reported errors, or continue on to handle PIO. 18688f767f8aSMark Lord */ 1869a3718c1fSMark Lord if (unlikely(port_cause & ERR_IRQ)) { 1870*37b9046aSMark Lord mv_err_intr(ap); 18718f767f8aSMark Lord } else if (hc_irq_cause & (DEV_IRQ << hardport)) { 18728f767f8aSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 18738f767f8aSMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 18748f767f8aSMark Lord if (qc) { 18758f767f8aSMark Lord ata_sff_host_intr(ap, qc); 1876bdd4dddeSJeff Garzik continue; 1877c6fd2807SJeff Garzik } 18788f767f8aSMark Lord } 18798f767f8aSMark Lord mv_unexpected_intr(ap); 1880c6fd2807SJeff Garzik } 1881c6fd2807SJeff Garzik } 1882a3718c1fSMark Lord return handled; 1883c6fd2807SJeff Garzik } 1884c6fd2807SJeff Garzik 1885a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 1886bdd4dddeSJeff Garzik { 188702a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1888bdd4dddeSJeff Garzik struct ata_port *ap; 1889bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1890bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1891bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1892bdd4dddeSJeff Garzik u32 err_cause; 1893bdd4dddeSJeff Garzik 189402a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1895bdd4dddeSJeff Garzik 1896bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1897bdd4dddeSJeff Garzik err_cause); 1898bdd4dddeSJeff Garzik 1899bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1900bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1901bdd4dddeSJeff Garzik 190202a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1903bdd4dddeSJeff Garzik 1904bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1905bdd4dddeSJeff Garzik ap = host->ports[i]; 1906936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 19079af5c9c9STejun Heo ehi = &ap->link.eh_info; 1908bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1909bdd4dddeSJeff Garzik if (!printed++) 1910bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1911bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1912bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1913cf480626STejun Heo ehi->action = ATA_EH_RESET; 19149af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1915bdd4dddeSJeff Garzik if (qc) 1916bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1917bdd4dddeSJeff Garzik else 1918bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1919bdd4dddeSJeff Garzik 1920bdd4dddeSJeff Garzik ata_port_freeze(ap); 1921bdd4dddeSJeff Garzik } 1922bdd4dddeSJeff Garzik } 1923a3718c1fSMark Lord return 1; /* handled */ 1924bdd4dddeSJeff Garzik } 1925bdd4dddeSJeff Garzik 1926c6fd2807SJeff Garzik /** 1927c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1928c6fd2807SJeff Garzik * @irq: unused 1929c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1930c6fd2807SJeff Garzik * 1931c6fd2807SJeff Garzik * Read the read only register to determine if any host 1932c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1933c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1934c6fd2807SJeff Garzik * reported here. 1935c6fd2807SJeff Garzik * 1936c6fd2807SJeff Garzik * LOCKING: 1937cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1938c6fd2807SJeff Garzik * interrupts. 1939c6fd2807SJeff Garzik */ 19407d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1941c6fd2807SJeff Garzik { 1942cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1943f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1944a3718c1fSMark Lord unsigned int handled = 0; 19457368f919SMark Lord u32 main_irq_cause, main_irq_mask; 1946c6fd2807SJeff Garzik 1947646a4da5SMark Lord spin_lock(&host->lock); 19487368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 19497368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 1950352fab70SMark Lord /* 1951352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 1952352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 1953c6fd2807SJeff Garzik */ 19547368f919SMark Lord if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) { 19557368f919SMark Lord if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host))) 1956a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 1957a3718c1fSMark Lord else 19587368f919SMark Lord handled = mv_host_intr(host, main_irq_cause); 1959bdd4dddeSJeff Garzik } 1960cca3974eSJeff Garzik spin_unlock(&host->lock); 1961c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1962c6fd2807SJeff Garzik } 1963c6fd2807SJeff Garzik 1964c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1965c6fd2807SJeff Garzik { 1966c6fd2807SJeff Garzik unsigned int ofs; 1967c6fd2807SJeff Garzik 1968c6fd2807SJeff Garzik switch (sc_reg_in) { 1969c6fd2807SJeff Garzik case SCR_STATUS: 1970c6fd2807SJeff Garzik case SCR_ERROR: 1971c6fd2807SJeff Garzik case SCR_CONTROL: 1972c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1973c6fd2807SJeff Garzik break; 1974c6fd2807SJeff Garzik default: 1975c6fd2807SJeff Garzik ofs = 0xffffffffU; 1976c6fd2807SJeff Garzik break; 1977c6fd2807SJeff Garzik } 1978c6fd2807SJeff Garzik return ofs; 1979c6fd2807SJeff Garzik } 1980c6fd2807SJeff Garzik 1981da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1982c6fd2807SJeff Garzik { 1983f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1984f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 19850d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1986c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1987c6fd2807SJeff Garzik 1988da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1989da3dbb17STejun Heo *val = readl(addr + ofs); 1990da3dbb17STejun Heo return 0; 1991da3dbb17STejun Heo } else 1992da3dbb17STejun Heo return -EINVAL; 1993c6fd2807SJeff Garzik } 1994c6fd2807SJeff Garzik 1995da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1996c6fd2807SJeff Garzik { 1997f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1998f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 19990d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2000c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2001c6fd2807SJeff Garzik 2002da3dbb17STejun Heo if (ofs != 0xffffffffU) { 20030d5ff566STejun Heo writelfl(val, addr + ofs); 2004da3dbb17STejun Heo return 0; 2005da3dbb17STejun Heo } else 2006da3dbb17STejun Heo return -EINVAL; 2007c6fd2807SJeff Garzik } 2008c6fd2807SJeff Garzik 20097bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2010c6fd2807SJeff Garzik { 20117bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2012c6fd2807SJeff Garzik int early_5080; 2013c6fd2807SJeff Garzik 201444c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2015c6fd2807SJeff Garzik 2016c6fd2807SJeff Garzik if (!early_5080) { 2017c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2018c6fd2807SJeff Garzik tmp |= (1 << 0); 2019c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2020c6fd2807SJeff Garzik } 2021c6fd2807SJeff Garzik 20227bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2023c6fd2807SJeff Garzik } 2024c6fd2807SJeff Garzik 2025c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2026c6fd2807SJeff Garzik { 20278e7decdbSMark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2028c6fd2807SJeff Garzik } 2029c6fd2807SJeff Garzik 2030c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2031c6fd2807SJeff Garzik void __iomem *mmio) 2032c6fd2807SJeff Garzik { 2033c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2034c6fd2807SJeff Garzik u32 tmp; 2035c6fd2807SJeff Garzik 2036c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2037c6fd2807SJeff Garzik 2038c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2039c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2040c6fd2807SJeff Garzik } 2041c6fd2807SJeff Garzik 2042c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2043c6fd2807SJeff Garzik { 2044c6fd2807SJeff Garzik u32 tmp; 2045c6fd2807SJeff Garzik 20468e7decdbSMark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2047c6fd2807SJeff Garzik 2048c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2049c6fd2807SJeff Garzik 2050c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2051c6fd2807SJeff Garzik tmp |= ~(1 << 0); 2052c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2053c6fd2807SJeff Garzik } 2054c6fd2807SJeff Garzik 2055c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2056c6fd2807SJeff Garzik unsigned int port) 2057c6fd2807SJeff Garzik { 2058c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2059c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2060c6fd2807SJeff Garzik u32 tmp; 2061c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik if (fix_apm_sq) { 20648e7decdbSMark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2065c6fd2807SJeff Garzik tmp |= (1 << 19); 20668e7decdbSMark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2067c6fd2807SJeff Garzik 20688e7decdbSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2069c6fd2807SJeff Garzik tmp &= ~0x3; 2070c6fd2807SJeff Garzik tmp |= 0x1; 20718e7decdbSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2072c6fd2807SJeff Garzik } 2073c6fd2807SJeff Garzik 2074c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2075c6fd2807SJeff Garzik tmp &= ~mask; 2076c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 2077c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 2078c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2079c6fd2807SJeff Garzik } 2080c6fd2807SJeff Garzik 2081c6fd2807SJeff Garzik 2082c6fd2807SJeff Garzik #undef ZERO 2083c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 2084c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2085c6fd2807SJeff Garzik unsigned int port) 2086c6fd2807SJeff Garzik { 2087c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2088c6fd2807SJeff Garzik 2089e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2090c6fd2807SJeff Garzik 2091c6fd2807SJeff Garzik ZERO(0x028); /* command */ 2092c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2093c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 2094c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 2095c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 2096c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 2097c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 2098c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 2099c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 2100c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 2101c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 2102c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 21038e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2104c6fd2807SJeff Garzik } 2105c6fd2807SJeff Garzik #undef ZERO 2106c6fd2807SJeff Garzik 2107c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 2108c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2109c6fd2807SJeff Garzik unsigned int hc) 2110c6fd2807SJeff Garzik { 2111c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2112c6fd2807SJeff Garzik u32 tmp; 2113c6fd2807SJeff Garzik 2114c6fd2807SJeff Garzik ZERO(0x00c); 2115c6fd2807SJeff Garzik ZERO(0x010); 2116c6fd2807SJeff Garzik ZERO(0x014); 2117c6fd2807SJeff Garzik ZERO(0x018); 2118c6fd2807SJeff Garzik 2119c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2120c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2121c6fd2807SJeff Garzik tmp |= 0x03030303; 2122c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2123c6fd2807SJeff Garzik } 2124c6fd2807SJeff Garzik #undef ZERO 2125c6fd2807SJeff Garzik 2126c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2127c6fd2807SJeff Garzik unsigned int n_hc) 2128c6fd2807SJeff Garzik { 2129c6fd2807SJeff Garzik unsigned int hc, port; 2130c6fd2807SJeff Garzik 2131c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2132c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2133c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2134c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2135c6fd2807SJeff Garzik 2136c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2137c6fd2807SJeff Garzik } 2138c6fd2807SJeff Garzik 2139c6fd2807SJeff Garzik return 0; 2140c6fd2807SJeff Garzik } 2141c6fd2807SJeff Garzik 2142c6fd2807SJeff Garzik #undef ZERO 2143c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 21447bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2145c6fd2807SJeff Garzik { 214602a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2147c6fd2807SJeff Garzik u32 tmp; 2148c6fd2807SJeff Garzik 21498e7decdbSMark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2150c6fd2807SJeff Garzik tmp &= 0xff00ffff; 21518e7decdbSMark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2152c6fd2807SJeff Garzik 2153c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2154c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 21558e7decdbSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 21567368f919SMark Lord ZERO(PCI_HC_MAIN_IRQ_MASK_OFS); 2157c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 215802a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 215902a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2160c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2161c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2162c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2163c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2164c6fd2807SJeff Garzik } 2165c6fd2807SJeff Garzik #undef ZERO 2166c6fd2807SJeff Garzik 2167c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2168c6fd2807SJeff Garzik { 2169c6fd2807SJeff Garzik u32 tmp; 2170c6fd2807SJeff Garzik 2171c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2172c6fd2807SJeff Garzik 21738e7decdbSMark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2174c6fd2807SJeff Garzik tmp &= 0x3; 2175c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 21768e7decdbSMark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2177c6fd2807SJeff Garzik } 2178c6fd2807SJeff Garzik 2179c6fd2807SJeff Garzik /** 2180c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2181c6fd2807SJeff Garzik * @mmio: base address of the HBA 2182c6fd2807SJeff Garzik * 2183c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2184c6fd2807SJeff Garzik * 2185c6fd2807SJeff Garzik * LOCKING: 2186c6fd2807SJeff Garzik * Inherited from caller. 2187c6fd2807SJeff Garzik */ 2188c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2189c6fd2807SJeff Garzik unsigned int n_hc) 2190c6fd2807SJeff Garzik { 2191c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2192c6fd2807SJeff Garzik int i, rc = 0; 2193c6fd2807SJeff Garzik u32 t; 2194c6fd2807SJeff Garzik 2195c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2196c6fd2807SJeff Garzik * register" table. 2197c6fd2807SJeff Garzik */ 2198c6fd2807SJeff Garzik t = readl(reg); 2199c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2200c6fd2807SJeff Garzik 2201c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2202c6fd2807SJeff Garzik udelay(1); 2203c6fd2807SJeff Garzik t = readl(reg); 22042dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2205c6fd2807SJeff Garzik break; 2206c6fd2807SJeff Garzik } 2207c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2208c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2209c6fd2807SJeff Garzik rc = 1; 2210c6fd2807SJeff Garzik goto done; 2211c6fd2807SJeff Garzik } 2212c6fd2807SJeff Garzik 2213c6fd2807SJeff Garzik /* set reset */ 2214c6fd2807SJeff Garzik i = 5; 2215c6fd2807SJeff Garzik do { 2216c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2217c6fd2807SJeff Garzik t = readl(reg); 2218c6fd2807SJeff Garzik udelay(1); 2219c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2220c6fd2807SJeff Garzik 2221c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2222c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2223c6fd2807SJeff Garzik rc = 1; 2224c6fd2807SJeff Garzik goto done; 2225c6fd2807SJeff Garzik } 2226c6fd2807SJeff Garzik 2227c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2228c6fd2807SJeff Garzik i = 5; 2229c6fd2807SJeff Garzik do { 2230c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2231c6fd2807SJeff Garzik t = readl(reg); 2232c6fd2807SJeff Garzik udelay(1); 2233c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2234c6fd2807SJeff Garzik 2235c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2236c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2237c6fd2807SJeff Garzik rc = 1; 2238c6fd2807SJeff Garzik } 2239c6fd2807SJeff Garzik done: 2240c6fd2807SJeff Garzik return rc; 2241c6fd2807SJeff Garzik } 2242c6fd2807SJeff Garzik 2243c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2244c6fd2807SJeff Garzik void __iomem *mmio) 2245c6fd2807SJeff Garzik { 2246c6fd2807SJeff Garzik void __iomem *port_mmio; 2247c6fd2807SJeff Garzik u32 tmp; 2248c6fd2807SJeff Garzik 22498e7decdbSMark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2250c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2251c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2252c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2253c6fd2807SJeff Garzik return; 2254c6fd2807SJeff Garzik } 2255c6fd2807SJeff Garzik 2256c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2257c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2258c6fd2807SJeff Garzik 2259c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2260c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2261c6fd2807SJeff Garzik } 2262c6fd2807SJeff Garzik 2263c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2264c6fd2807SJeff Garzik { 22658e7decdbSMark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2266c6fd2807SJeff Garzik } 2267c6fd2807SJeff Garzik 2268c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2269c6fd2807SJeff Garzik unsigned int port) 2270c6fd2807SJeff Garzik { 2271c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2272c6fd2807SJeff Garzik 2273c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2274c6fd2807SJeff Garzik int fix_phy_mode2 = 2275c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2276c6fd2807SJeff Garzik int fix_phy_mode4 = 2277c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2278c6fd2807SJeff Garzik u32 m2, tmp; 2279c6fd2807SJeff Garzik 2280c6fd2807SJeff Garzik if (fix_phy_mode2) { 2281c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2282c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2283c6fd2807SJeff Garzik m2 |= (1 << 31); 2284c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2285c6fd2807SJeff Garzik 2286c6fd2807SJeff Garzik udelay(200); 2287c6fd2807SJeff Garzik 2288c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2289c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2290c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2291c6fd2807SJeff Garzik 2292c6fd2807SJeff Garzik udelay(200); 2293c6fd2807SJeff Garzik } 2294c6fd2807SJeff Garzik 2295c6fd2807SJeff Garzik /* who knows what this magic does */ 2296c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2297c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2298c6fd2807SJeff Garzik tmp |= 0x2A800000; 2299c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2300c6fd2807SJeff Garzik 2301c6fd2807SJeff Garzik if (fix_phy_mode4) { 2302c6fd2807SJeff Garzik u32 m4; 2303c6fd2807SJeff Garzik 2304c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2305c6fd2807SJeff Garzik 2306c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2307e12bef50SMark Lord tmp = readl(port_mmio + PHY_MODE3); 2308c6fd2807SJeff Garzik 2309e12bef50SMark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2310c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2311c6fd2807SJeff Garzik 2312c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2313c6fd2807SJeff Garzik 2314c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2315e12bef50SMark Lord writel(tmp, port_mmio + PHY_MODE3); 2316c6fd2807SJeff Garzik } 2317c6fd2807SJeff Garzik 2318c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2319c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2320c6fd2807SJeff Garzik 2321c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2322c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2323c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2324c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2325c6fd2807SJeff Garzik 2326c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2327c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2328c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2329c6fd2807SJeff Garzik m2 |= 0x0000900F; 2330c6fd2807SJeff Garzik } 2331c6fd2807SJeff Garzik 2332c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2333c6fd2807SJeff Garzik } 2334c6fd2807SJeff Garzik 2335f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2336f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2337f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2338f351b2d6SSaeed Bishara void __iomem *mmio) 2339f351b2d6SSaeed Bishara { 2340f351b2d6SSaeed Bishara return; 2341f351b2d6SSaeed Bishara } 2342f351b2d6SSaeed Bishara 2343f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2344f351b2d6SSaeed Bishara void __iomem *mmio) 2345f351b2d6SSaeed Bishara { 2346f351b2d6SSaeed Bishara void __iomem *port_mmio; 2347f351b2d6SSaeed Bishara u32 tmp; 2348f351b2d6SSaeed Bishara 2349f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2350f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2351f351b2d6SSaeed Bishara 2352f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2353f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2354f351b2d6SSaeed Bishara } 2355f351b2d6SSaeed Bishara 2356f351b2d6SSaeed Bishara #undef ZERO 2357f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2358f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2359f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2360f351b2d6SSaeed Bishara { 2361f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2362f351b2d6SSaeed Bishara 2363e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2364f351b2d6SSaeed Bishara 2365f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2366f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2367f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2368f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2369f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2370f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2371f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2372f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2373f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2374f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2375f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2376f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 23778e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2378f351b2d6SSaeed Bishara } 2379f351b2d6SSaeed Bishara 2380f351b2d6SSaeed Bishara #undef ZERO 2381f351b2d6SSaeed Bishara 2382f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2383f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2384f351b2d6SSaeed Bishara void __iomem *mmio) 2385f351b2d6SSaeed Bishara { 2386f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2387f351b2d6SSaeed Bishara 2388f351b2d6SSaeed Bishara ZERO(0x00c); 2389f351b2d6SSaeed Bishara ZERO(0x010); 2390f351b2d6SSaeed Bishara ZERO(0x014); 2391f351b2d6SSaeed Bishara 2392f351b2d6SSaeed Bishara } 2393f351b2d6SSaeed Bishara 2394f351b2d6SSaeed Bishara #undef ZERO 2395f351b2d6SSaeed Bishara 2396f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2397f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2398f351b2d6SSaeed Bishara { 2399f351b2d6SSaeed Bishara unsigned int port; 2400f351b2d6SSaeed Bishara 2401f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2402f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2403f351b2d6SSaeed Bishara 2404f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2405f351b2d6SSaeed Bishara 2406f351b2d6SSaeed Bishara return 0; 2407f351b2d6SSaeed Bishara } 2408f351b2d6SSaeed Bishara 2409f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2410f351b2d6SSaeed Bishara void __iomem *mmio) 2411f351b2d6SSaeed Bishara { 2412f351b2d6SSaeed Bishara return; 2413f351b2d6SSaeed Bishara } 2414f351b2d6SSaeed Bishara 2415f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2416f351b2d6SSaeed Bishara { 2417f351b2d6SSaeed Bishara return; 2418f351b2d6SSaeed Bishara } 2419f351b2d6SSaeed Bishara 24208e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2421b67a1064SMark Lord { 24228e7decdbSMark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2423b67a1064SMark Lord 24248e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2425b67a1064SMark Lord if (want_gen2i) 24268e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 24278e7decdbSMark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2428b67a1064SMark Lord } 2429b67a1064SMark Lord 2430e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2431c6fd2807SJeff Garzik unsigned int port_no) 2432c6fd2807SJeff Garzik { 2433c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2434c6fd2807SJeff Garzik 24358e7decdbSMark Lord /* 24368e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 24378e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 24388e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 24398e7decdbSMark Lord */ 24400d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 24418e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2442c6fd2807SJeff Garzik 2443b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 24448e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 24458e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 2446c6fd2807SJeff Garzik } 2447b67a1064SMark Lord /* 24488e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2449b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2450b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2451c6fd2807SJeff Garzik */ 24528e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2453b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2454c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2455c6fd2807SJeff Garzik 2456c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2457c6fd2807SJeff Garzik 2458ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2459c6fd2807SJeff Garzik mdelay(1); 2460c6fd2807SJeff Garzik } 2461c6fd2807SJeff Garzik 2462e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 2463e49856d8SMark Lord { 2464e49856d8SMark Lord if (sata_pmp_supported(ap)) { 2465e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 2466e49856d8SMark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2467e49856d8SMark Lord int old = reg & 0xf; 2468e49856d8SMark Lord 2469e49856d8SMark Lord if (old != pmp) { 2470e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 2471e49856d8SMark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2472e49856d8SMark Lord } 2473e49856d8SMark Lord } 2474e49856d8SMark Lord } 2475e49856d8SMark Lord 2476e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2477bdd4dddeSJeff Garzik unsigned long deadline) 2478c6fd2807SJeff Garzik { 2479e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2480e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 2481e49856d8SMark Lord } 2482c6fd2807SJeff Garzik 2483e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 2484e49856d8SMark Lord unsigned long deadline) 2485da3dbb17STejun Heo { 2486e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2487e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 2488bdd4dddeSJeff Garzik } 2489bdd4dddeSJeff Garzik 2490cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2491bdd4dddeSJeff Garzik unsigned long deadline) 2492bdd4dddeSJeff Garzik { 2493cc0680a5STejun Heo struct ata_port *ap = link->ap; 2494bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2495b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 2496f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 24970d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 24980d8be5cbSMark Lord u32 sstatus; 24990d8be5cbSMark Lord bool online; 2500bdd4dddeSJeff Garzik 2501e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2502b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2503bdd4dddeSJeff Garzik 25040d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 25050d8be5cbSMark Lord do { 250617c5aab5SMark Lord const unsigned long *timing = 250717c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 2508bdd4dddeSJeff Garzik 250917c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 251017c5aab5SMark Lord &online, NULL); 251117c5aab5SMark Lord if (rc) 25120d8be5cbSMark Lord return rc; 25130d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 25140d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 25150d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 25168e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 25170d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 25180d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 2519bdd4dddeSJeff Garzik } 25200d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2521bdd4dddeSJeff Garzik 252217c5aab5SMark Lord return rc; 2523bdd4dddeSJeff Garzik } 2524bdd4dddeSJeff Garzik 2525bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2526c6fd2807SJeff Garzik { 2527f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 25281cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 25297368f919SMark Lord u32 main_irq_mask; 2530c6fd2807SJeff Garzik 2531bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2532c6fd2807SJeff Garzik 25331cfd19aeSMark Lord mv_stop_edma(ap); 25341cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2535c6fd2807SJeff Garzik 2536bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 25377368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 25387368f919SMark Lord main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift); 25397368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2540c6fd2807SJeff Garzik } 2541bdd4dddeSJeff Garzik 2542bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2543bdd4dddeSJeff Garzik { 2544f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 25451cfd19aeSMark Lord unsigned int shift, hardport, port = ap->port_no; 25461cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2547bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 25487368f919SMark Lord u32 main_irq_mask, hc_irq_cause; 2549bdd4dddeSJeff Garzik 2550bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2551bdd4dddeSJeff Garzik 25521cfd19aeSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2553bdd4dddeSJeff Garzik 2554bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2555bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2556bdd4dddeSJeff Garzik 2557bdd4dddeSJeff Garzik /* clear pending irq events */ 2558bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 25591cfd19aeSMark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 25601cfd19aeSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2561bdd4dddeSJeff Garzik 2562bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 25637368f919SMark Lord main_irq_mask = readl(hpriv->main_irq_mask_addr); 25647368f919SMark Lord main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift); 25657368f919SMark Lord writelfl(main_irq_mask, hpriv->main_irq_mask_addr); 2566c6fd2807SJeff Garzik } 2567c6fd2807SJeff Garzik 2568c6fd2807SJeff Garzik /** 2569c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2570c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2571c6fd2807SJeff Garzik * @port_mmio: base address of the port 2572c6fd2807SJeff Garzik * 2573c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2574c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2575c6fd2807SJeff Garzik * start of the port. 2576c6fd2807SJeff Garzik * 2577c6fd2807SJeff Garzik * LOCKING: 2578c6fd2807SJeff Garzik * Inherited from caller. 2579c6fd2807SJeff Garzik */ 2580c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2581c6fd2807SJeff Garzik { 25820d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2583c6fd2807SJeff Garzik unsigned serr_ofs; 2584c6fd2807SJeff Garzik 2585c6fd2807SJeff Garzik /* PIO related setup 2586c6fd2807SJeff Garzik */ 2587c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2588c6fd2807SJeff Garzik port->error_addr = 2589c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2590c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2591c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2592c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2593c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2594c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2595c6fd2807SJeff Garzik port->status_addr = 2596c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2597c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2598c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2599c6fd2807SJeff Garzik 2600c6fd2807SJeff Garzik /* unused: */ 26018d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2602c6fd2807SJeff Garzik 2603c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2604c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2605c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2606c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2607c6fd2807SJeff Garzik 2608646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2609646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2610c6fd2807SJeff Garzik 2611c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2612c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2613c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2614c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2615c6fd2807SJeff Garzik } 2616c6fd2807SJeff Garzik 2617616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 2618616d4a98SMark Lord { 2619616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2620616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2621616d4a98SMark Lord u32 reg; 2622616d4a98SMark Lord 2623616d4a98SMark Lord if (!HAS_PCI(host) || !IS_PCIE(hpriv)) 2624616d4a98SMark Lord return 0; /* not PCI-X capable */ 2625616d4a98SMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2626616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2627616d4a98SMark Lord return 0; /* conventional PCI mode */ 2628616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 2629616d4a98SMark Lord } 2630616d4a98SMark Lord 2631616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 2632616d4a98SMark Lord { 2633616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2634616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2635616d4a98SMark Lord u32 reg; 2636616d4a98SMark Lord 2637616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 2638616d4a98SMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2639616d4a98SMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2640616d4a98SMark Lord return 0; /* not okay */ 2641616d4a98SMark Lord } 2642616d4a98SMark Lord return 1; /* okay */ 2643616d4a98SMark Lord } 2644616d4a98SMark Lord 26454447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2646c6fd2807SJeff Garzik { 26474447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 26484447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2649c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2650c6fd2807SJeff Garzik 2651c6fd2807SJeff Garzik switch (board_idx) { 2652c6fd2807SJeff Garzik case chip_5080: 2653c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2654ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2655c6fd2807SJeff Garzik 265644c10138SAuke Kok switch (pdev->revision) { 2657c6fd2807SJeff Garzik case 0x1: 2658c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2659c6fd2807SJeff Garzik break; 2660c6fd2807SJeff Garzik case 0x3: 2661c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2662c6fd2807SJeff Garzik break; 2663c6fd2807SJeff Garzik default: 2664c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2665c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2666c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2667c6fd2807SJeff Garzik break; 2668c6fd2807SJeff Garzik } 2669c6fd2807SJeff Garzik break; 2670c6fd2807SJeff Garzik 2671c6fd2807SJeff Garzik case chip_504x: 2672c6fd2807SJeff Garzik case chip_508x: 2673c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2674ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2675c6fd2807SJeff Garzik 267644c10138SAuke Kok switch (pdev->revision) { 2677c6fd2807SJeff Garzik case 0x0: 2678c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2679c6fd2807SJeff Garzik break; 2680c6fd2807SJeff Garzik case 0x3: 2681c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2682c6fd2807SJeff Garzik break; 2683c6fd2807SJeff Garzik default: 2684c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2685c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2686c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2687c6fd2807SJeff Garzik break; 2688c6fd2807SJeff Garzik } 2689c6fd2807SJeff Garzik break; 2690c6fd2807SJeff Garzik 2691c6fd2807SJeff Garzik case chip_604x: 2692c6fd2807SJeff Garzik case chip_608x: 2693c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2694ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2695c6fd2807SJeff Garzik 269644c10138SAuke Kok switch (pdev->revision) { 2697c6fd2807SJeff Garzik case 0x7: 2698c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2699c6fd2807SJeff Garzik break; 2700c6fd2807SJeff Garzik case 0x9: 2701c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2702c6fd2807SJeff Garzik break; 2703c6fd2807SJeff Garzik default: 2704c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2705c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2706c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2707c6fd2807SJeff Garzik break; 2708c6fd2807SJeff Garzik } 2709c6fd2807SJeff Garzik break; 2710c6fd2807SJeff Garzik 2711c6fd2807SJeff Garzik case chip_7042: 2712616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2713306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2714306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2715306b30f7SMark Lord { 27164e520033SMark Lord /* 27174e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 27184e520033SMark Lord * 27194e520033SMark Lord * Unconfigured drives are treated as "Legacy" 27204e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 27214e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 27224e520033SMark Lord * 27234e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 27244e520033SMark Lord * alone, but instead overwrite a high numbered 27254e520033SMark Lord * sector for the RAID metadata. This sector can 27264e520033SMark Lord * be determined exactly, by truncating the physical 27274e520033SMark Lord * drive capacity to a nice even GB value. 27284e520033SMark Lord * 27294e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 27304e520033SMark Lord * 27314e520033SMark Lord * Warn the user, lest they think we're just buggy. 27324e520033SMark Lord */ 27334e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 27344e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 27354e520033SMark Lord " regardless of if/how they are configured." 27364e520033SMark Lord " BEWARE!\n"); 27374e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 27384e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 27394e520033SMark Lord " and avoid the final two gigabytes on" 27404e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2741306b30f7SMark Lord } 27428e7decdbSMark Lord /* drop through */ 2743c6fd2807SJeff Garzik case chip_6042: 2744c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2745c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2746616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 2747616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 2748c6fd2807SJeff Garzik 274944c10138SAuke Kok switch (pdev->revision) { 2750c6fd2807SJeff Garzik case 0x0: 2751c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2752c6fd2807SJeff Garzik break; 2753c6fd2807SJeff Garzik case 0x1: 2754c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2755c6fd2807SJeff Garzik break; 2756c6fd2807SJeff Garzik default: 2757c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2758c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2759c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2760c6fd2807SJeff Garzik break; 2761c6fd2807SJeff Garzik } 2762c6fd2807SJeff Garzik break; 2763f351b2d6SSaeed Bishara case chip_soc: 2764f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 2765f351b2d6SSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 2766f351b2d6SSaeed Bishara break; 2767c6fd2807SJeff Garzik 2768c6fd2807SJeff Garzik default: 2769f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 27705796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 2771c6fd2807SJeff Garzik return 1; 2772c6fd2807SJeff Garzik } 2773c6fd2807SJeff Garzik 2774c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 277502a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 277602a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 277702a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 277802a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 277902a121daSMark Lord } else { 278002a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 278102a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 278202a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 278302a121daSMark Lord } 2784c6fd2807SJeff Garzik 2785c6fd2807SJeff Garzik return 0; 2786c6fd2807SJeff Garzik } 2787c6fd2807SJeff Garzik 2788c6fd2807SJeff Garzik /** 2789c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 27904447d351STejun Heo * @host: ATA host to initialize 27914447d351STejun Heo * @board_idx: controller index 2792c6fd2807SJeff Garzik * 2793c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2794c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2795c6fd2807SJeff Garzik * 2796c6fd2807SJeff Garzik * LOCKING: 2797c6fd2807SJeff Garzik * Inherited from caller. 2798c6fd2807SJeff Garzik */ 27994447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2800c6fd2807SJeff Garzik { 2801c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 28024447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2803f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 2804c6fd2807SJeff Garzik 28054447d351STejun Heo rc = mv_chip_id(host, board_idx); 2806c6fd2807SJeff Garzik if (rc) 2807c6fd2807SJeff Garzik goto done; 2808c6fd2807SJeff Garzik 2809f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 28107368f919SMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 28117368f919SMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 2812f351b2d6SSaeed Bishara } else { 28137368f919SMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 28147368f919SMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 2815f351b2d6SSaeed Bishara } 2816352fab70SMark Lord 2817352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 28187368f919SMark Lord writel(0, hpriv->main_irq_mask_addr); 2819f351b2d6SSaeed Bishara 28204447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2821c6fd2807SJeff Garzik 28224447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2823c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2824c6fd2807SJeff Garzik 2825c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2826c6fd2807SJeff Garzik if (rc) 2827c6fd2807SJeff Garzik goto done; 2828c6fd2807SJeff Garzik 2829c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 28307bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 2831c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2832c6fd2807SJeff Garzik 28334447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2834cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 2835c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2836cbcdd875STejun Heo 2837cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2838cbcdd875STejun Heo 28397bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2840f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2841f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 2842cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2843cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2844f351b2d6SSaeed Bishara } 28457bb3c529SSaeed Bishara #endif 2846c6fd2807SJeff Garzik } 2847c6fd2807SJeff Garzik 2848c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2849c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2850c6fd2807SJeff Garzik 2851c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2852c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2853c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2854c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2855c6fd2807SJeff Garzik 2856c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2857c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2858c6fd2807SJeff Garzik } 2859c6fd2807SJeff Garzik 2860f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2861c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 286202a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2863c6fd2807SJeff Garzik 2864c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 286502a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2866ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2867f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_5, 28687368f919SMark Lord hpriv->main_irq_mask_addr); 2869fb621e2fSJeff Garzik else 2870f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS, 28717368f919SMark Lord hpriv->main_irq_mask_addr); 2872c6fd2807SJeff Garzik 2873c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2874c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 28757368f919SMark Lord readl(hpriv->main_irq_cause_addr), 28767368f919SMark Lord readl(hpriv->main_irq_mask_addr), 287702a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 287802a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 2879f351b2d6SSaeed Bishara } else { 2880f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_SOC, 28817368f919SMark Lord hpriv->main_irq_mask_addr); 2882f351b2d6SSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n", 28837368f919SMark Lord readl(hpriv->main_irq_cause_addr), 28847368f919SMark Lord readl(hpriv->main_irq_mask_addr)); 2885f351b2d6SSaeed Bishara } 2886c6fd2807SJeff Garzik done: 2887c6fd2807SJeff Garzik return rc; 2888c6fd2807SJeff Garzik } 2889c6fd2807SJeff Garzik 2890fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 2891fbf14e2fSByron Bradley { 2892fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 2893fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 2894fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 2895fbf14e2fSByron Bradley return -ENOMEM; 2896fbf14e2fSByron Bradley 2897fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 2898fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 2899fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 2900fbf14e2fSByron Bradley return -ENOMEM; 2901fbf14e2fSByron Bradley 2902fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 2903fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 2904fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 2905fbf14e2fSByron Bradley return -ENOMEM; 2906fbf14e2fSByron Bradley 2907fbf14e2fSByron Bradley return 0; 2908fbf14e2fSByron Bradley } 2909fbf14e2fSByron Bradley 291015a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 291115a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 291215a32632SLennert Buytenhek { 291315a32632SLennert Buytenhek int i; 291415a32632SLennert Buytenhek 291515a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 291615a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 291715a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 291815a32632SLennert Buytenhek } 291915a32632SLennert Buytenhek 292015a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 292115a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 292215a32632SLennert Buytenhek 292315a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 292415a32632SLennert Buytenhek (cs->mbus_attr << 8) | 292515a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 292615a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 292715a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 292815a32632SLennert Buytenhek } 292915a32632SLennert Buytenhek } 293015a32632SLennert Buytenhek 2931f351b2d6SSaeed Bishara /** 2932f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 2933f351b2d6SSaeed Bishara * host 2934f351b2d6SSaeed Bishara * @pdev: platform device found 2935f351b2d6SSaeed Bishara * 2936f351b2d6SSaeed Bishara * LOCKING: 2937f351b2d6SSaeed Bishara * Inherited from caller. 2938f351b2d6SSaeed Bishara */ 2939f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 2940f351b2d6SSaeed Bishara { 2941f351b2d6SSaeed Bishara static int printed_version; 2942f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 2943f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 2944f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 2945f351b2d6SSaeed Bishara struct ata_host *host; 2946f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 2947f351b2d6SSaeed Bishara struct resource *res; 2948f351b2d6SSaeed Bishara int n_ports, rc; 2949f351b2d6SSaeed Bishara 2950f351b2d6SSaeed Bishara if (!printed_version++) 2951f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2952f351b2d6SSaeed Bishara 2953f351b2d6SSaeed Bishara /* 2954f351b2d6SSaeed Bishara * Simple resource validation .. 2955f351b2d6SSaeed Bishara */ 2956f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 2957f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 2958f351b2d6SSaeed Bishara return -EINVAL; 2959f351b2d6SSaeed Bishara } 2960f351b2d6SSaeed Bishara 2961f351b2d6SSaeed Bishara /* 2962f351b2d6SSaeed Bishara * Get the register base first 2963f351b2d6SSaeed Bishara */ 2964f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2965f351b2d6SSaeed Bishara if (res == NULL) 2966f351b2d6SSaeed Bishara return -EINVAL; 2967f351b2d6SSaeed Bishara 2968f351b2d6SSaeed Bishara /* allocate host */ 2969f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 2970f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 2971f351b2d6SSaeed Bishara 2972f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 2973f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 2974f351b2d6SSaeed Bishara 2975f351b2d6SSaeed Bishara if (!host || !hpriv) 2976f351b2d6SSaeed Bishara return -ENOMEM; 2977f351b2d6SSaeed Bishara host->private_data = hpriv; 2978f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 2979f351b2d6SSaeed Bishara 2980f351b2d6SSaeed Bishara host->iomap = NULL; 2981f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 2982f1cb0ea1SSaeed Bishara res->end - res->start + 1); 2983f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 2984f351b2d6SSaeed Bishara 298515a32632SLennert Buytenhek /* 298615a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 298715a32632SLennert Buytenhek */ 298815a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 298915a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 299015a32632SLennert Buytenhek 2991fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 2992fbf14e2fSByron Bradley if (rc) 2993fbf14e2fSByron Bradley return rc; 2994fbf14e2fSByron Bradley 2995f351b2d6SSaeed Bishara /* initialize adapter */ 2996f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 2997f351b2d6SSaeed Bishara if (rc) 2998f351b2d6SSaeed Bishara return rc; 2999f351b2d6SSaeed Bishara 3000f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3001f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3002f351b2d6SSaeed Bishara host->n_ports); 3003f351b2d6SSaeed Bishara 3004f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3005f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3006f351b2d6SSaeed Bishara } 3007f351b2d6SSaeed Bishara 3008f351b2d6SSaeed Bishara /* 3009f351b2d6SSaeed Bishara * 3010f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3011f351b2d6SSaeed Bishara * @pdev: platform device 3012f351b2d6SSaeed Bishara * 3013f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3014f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3015f351b2d6SSaeed Bishara */ 3016f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3017f351b2d6SSaeed Bishara { 3018f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3019f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3020f351b2d6SSaeed Bishara 3021f351b2d6SSaeed Bishara ata_host_detach(host); 3022f351b2d6SSaeed Bishara return 0; 3023f351b2d6SSaeed Bishara } 3024f351b2d6SSaeed Bishara 3025f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3026f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3027f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3028f351b2d6SSaeed Bishara .driver = { 3029f351b2d6SSaeed Bishara .name = DRV_NAME, 3030f351b2d6SSaeed Bishara .owner = THIS_MODULE, 3031f351b2d6SSaeed Bishara }, 3032f351b2d6SSaeed Bishara }; 3033f351b2d6SSaeed Bishara 3034f351b2d6SSaeed Bishara 30357bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3036f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3037f351b2d6SSaeed Bishara const struct pci_device_id *ent); 3038f351b2d6SSaeed Bishara 30397bb3c529SSaeed Bishara 30407bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 30417bb3c529SSaeed Bishara .name = DRV_NAME, 30427bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 3043f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 30447bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 30457bb3c529SSaeed Bishara }; 30467bb3c529SSaeed Bishara 30477bb3c529SSaeed Bishara /* 30487bb3c529SSaeed Bishara * module options 30497bb3c529SSaeed Bishara */ 30507bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 30517bb3c529SSaeed Bishara 30527bb3c529SSaeed Bishara 30537bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 30547bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 30557bb3c529SSaeed Bishara { 30567bb3c529SSaeed Bishara int rc; 30577bb3c529SSaeed Bishara 30587bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 30597bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 30607bb3c529SSaeed Bishara if (rc) { 30617bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 30627bb3c529SSaeed Bishara if (rc) { 30637bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30647bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 30657bb3c529SSaeed Bishara return rc; 30667bb3c529SSaeed Bishara } 30677bb3c529SSaeed Bishara } 30687bb3c529SSaeed Bishara } else { 30697bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 30707bb3c529SSaeed Bishara if (rc) { 30717bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30727bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 30737bb3c529SSaeed Bishara return rc; 30747bb3c529SSaeed Bishara } 30757bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 30767bb3c529SSaeed Bishara if (rc) { 30777bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 30787bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 30797bb3c529SSaeed Bishara return rc; 30807bb3c529SSaeed Bishara } 30817bb3c529SSaeed Bishara } 30827bb3c529SSaeed Bishara 30837bb3c529SSaeed Bishara return rc; 30847bb3c529SSaeed Bishara } 30857bb3c529SSaeed Bishara 3086c6fd2807SJeff Garzik /** 3087c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 30884447d351STejun Heo * @host: ATA host to print info about 3089c6fd2807SJeff Garzik * 3090c6fd2807SJeff Garzik * FIXME: complete this. 3091c6fd2807SJeff Garzik * 3092c6fd2807SJeff Garzik * LOCKING: 3093c6fd2807SJeff Garzik * Inherited from caller. 3094c6fd2807SJeff Garzik */ 30954447d351STejun Heo static void mv_print_info(struct ata_host *host) 3096c6fd2807SJeff Garzik { 30974447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 30984447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 309944c10138SAuke Kok u8 scc; 3100c1e4fe71SJeff Garzik const char *scc_s, *gen; 3101c6fd2807SJeff Garzik 3102c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 3103c6fd2807SJeff Garzik * what errata to workaround 3104c6fd2807SJeff Garzik */ 3105c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 3106c6fd2807SJeff Garzik if (scc == 0) 3107c6fd2807SJeff Garzik scc_s = "SCSI"; 3108c6fd2807SJeff Garzik else if (scc == 0x01) 3109c6fd2807SJeff Garzik scc_s = "RAID"; 3110c6fd2807SJeff Garzik else 3111c1e4fe71SJeff Garzik scc_s = "?"; 3112c1e4fe71SJeff Garzik 3113c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 3114c1e4fe71SJeff Garzik gen = "I"; 3115c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 3116c1e4fe71SJeff Garzik gen = "II"; 3117c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 3118c1e4fe71SJeff Garzik gen = "IIE"; 3119c1e4fe71SJeff Garzik else 3120c1e4fe71SJeff Garzik gen = "?"; 3121c6fd2807SJeff Garzik 3122c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3123c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3124c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 3125c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 3126c6fd2807SJeff Garzik } 3127c6fd2807SJeff Garzik 3128c6fd2807SJeff Garzik /** 3129f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 3130c6fd2807SJeff Garzik * @pdev: PCI device found 3131c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 3132c6fd2807SJeff Garzik * 3133c6fd2807SJeff Garzik * LOCKING: 3134c6fd2807SJeff Garzik * Inherited from caller. 3135c6fd2807SJeff Garzik */ 3136f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3137f351b2d6SSaeed Bishara const struct pci_device_id *ent) 3138c6fd2807SJeff Garzik { 31392dcb407eSJeff Garzik static int printed_version; 3140c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 31414447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 31424447d351STejun Heo struct ata_host *host; 31434447d351STejun Heo struct mv_host_priv *hpriv; 31444447d351STejun Heo int n_ports, rc; 3145c6fd2807SJeff Garzik 3146c6fd2807SJeff Garzik if (!printed_version++) 3147c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3148c6fd2807SJeff Garzik 31494447d351STejun Heo /* allocate host */ 31504447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 31514447d351STejun Heo 31524447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 31534447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 31544447d351STejun Heo if (!host || !hpriv) 31554447d351STejun Heo return -ENOMEM; 31564447d351STejun Heo host->private_data = hpriv; 3157f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 31584447d351STejun Heo 31594447d351STejun Heo /* acquire resources */ 316024dc5f33STejun Heo rc = pcim_enable_device(pdev); 316124dc5f33STejun Heo if (rc) 3162c6fd2807SJeff Garzik return rc; 3163c6fd2807SJeff Garzik 31640d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 31650d5ff566STejun Heo if (rc == -EBUSY) 316624dc5f33STejun Heo pcim_pin_device(pdev); 31670d5ff566STejun Heo if (rc) 316824dc5f33STejun Heo return rc; 31694447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 3170f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 3171c6fd2807SJeff Garzik 3172d88184fbSJeff Garzik rc = pci_go_64(pdev); 3173d88184fbSJeff Garzik if (rc) 3174d88184fbSJeff Garzik return rc; 3175d88184fbSJeff Garzik 3176da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3177da2fa9baSMark Lord if (rc) 3178da2fa9baSMark Lord return rc; 3179da2fa9baSMark Lord 3180c6fd2807SJeff Garzik /* initialize adapter */ 31814447d351STejun Heo rc = mv_init_host(host, board_idx); 318224dc5f33STejun Heo if (rc) 318324dc5f33STejun Heo return rc; 3184c6fd2807SJeff Garzik 3185c6fd2807SJeff Garzik /* Enable interrupts */ 31866a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 3187c6fd2807SJeff Garzik pci_intx(pdev, 1); 3188c6fd2807SJeff Garzik 3189c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 31904447d351STejun Heo mv_print_info(host); 3191c6fd2807SJeff Garzik 31924447d351STejun Heo pci_set_master(pdev); 3193ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 31944447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3195c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 3196c6fd2807SJeff Garzik } 31977bb3c529SSaeed Bishara #endif 3198c6fd2807SJeff Garzik 3199f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 3200f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 3201f351b2d6SSaeed Bishara 3202c6fd2807SJeff Garzik static int __init mv_init(void) 3203c6fd2807SJeff Garzik { 32047bb3c529SSaeed Bishara int rc = -ENODEV; 32057bb3c529SSaeed Bishara #ifdef CONFIG_PCI 32067bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 3207f351b2d6SSaeed Bishara if (rc < 0) 3208f351b2d6SSaeed Bishara return rc; 3209f351b2d6SSaeed Bishara #endif 3210f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3211f351b2d6SSaeed Bishara 3212f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 3213f351b2d6SSaeed Bishara if (rc < 0) 3214f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 32157bb3c529SSaeed Bishara #endif 32167bb3c529SSaeed Bishara return rc; 3217c6fd2807SJeff Garzik } 3218c6fd2807SJeff Garzik 3219c6fd2807SJeff Garzik static void __exit mv_exit(void) 3220c6fd2807SJeff Garzik { 32217bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3222c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 32237bb3c529SSaeed Bishara #endif 3224f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 3225c6fd2807SJeff Garzik } 3226c6fd2807SJeff Garzik 3227c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 3228c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 3229c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 3230c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 3231c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 323217c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 3233c6fd2807SJeff Garzik 32347bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3235c6fd2807SJeff Garzik module_param(msi, int, 0444); 3236c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 32377bb3c529SSaeed Bishara #endif 3238c6fd2807SJeff Garzik 3239c6fd2807SJeff Garzik module_init(mv_init); 3240c6fd2807SJeff Garzik module_exit(mv_exit); 3241