1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 440f21b11SMark Lord * Copyright 2008-2009: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 840f21b11SMark Lord * Originally written by Brett Russ. 940f21b11SMark Lord * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>. 1040f21b11SMark Lord * 11c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 14c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 15c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 16c6fd2807SJeff Garzik * 17c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 18c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 19c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20c6fd2807SJeff Garzik * GNU General Public License for more details. 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 23c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 24c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 25c6fd2807SJeff Garzik * 26c6fd2807SJeff Garzik */ 27c6fd2807SJeff Garzik 284a05e209SJeff Garzik /* 2985afb934SMark Lord * sata_mv TODO list: 3085afb934SMark Lord * 3185afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 3285afb934SMark Lord * 332b748a0aSMark Lord * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds. 3485afb934SMark Lord * 3585afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 3685afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 3785afb934SMark Lord * creating LibATA target mode support would be very interesting. 3885afb934SMark Lord * 3985afb934SMark Lord * Target mode, for those without docs, is the ability to directly 4085afb934SMark Lord * connect two SATA ports. 414a05e209SJeff Garzik */ 424a05e209SJeff Garzik 4365ad7fefSMark Lord /* 4465ad7fefSMark Lord * 80x1-B2 errata PCI#11: 4565ad7fefSMark Lord * 4665ad7fefSMark Lord * Users of the 6041/6081 Rev.B2 chips (current is C0) 4765ad7fefSMark Lord * should be careful to insert those cards only onto PCI-X bus #0, 4865ad7fefSMark Lord * and only in device slots 0..7, not higher. The chips may not 4965ad7fefSMark Lord * work correctly otherwise (note: this is a pretty rare condition). 5065ad7fefSMark Lord */ 5165ad7fefSMark Lord 52c6fd2807SJeff Garzik #include <linux/kernel.h> 53c6fd2807SJeff Garzik #include <linux/module.h> 54c6fd2807SJeff Garzik #include <linux/pci.h> 55c6fd2807SJeff Garzik #include <linux/init.h> 56c6fd2807SJeff Garzik #include <linux/blkdev.h> 57c6fd2807SJeff Garzik #include <linux/delay.h> 58c6fd2807SJeff Garzik #include <linux/interrupt.h> 598d8b6004SAndrew Morton #include <linux/dmapool.h> 60c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 61c6fd2807SJeff Garzik #include <linux/device.h> 62c77a2f4eSSaeed Bishara #include <linux/clk.h> 63f351b2d6SSaeed Bishara #include <linux/platform_device.h> 64f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6515a32632SLennert Buytenhek #include <linux/mbus.h> 66c46938ccSMark Lord #include <linux/bitops.h> 675a0e3ad6STejun Heo #include <linux/gfp.h> 68c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 69c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 706c08772eSJeff Garzik #include <scsi/scsi_device.h> 71c6fd2807SJeff Garzik #include <linux/libata.h> 72c6fd2807SJeff Garzik 73c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 74cae5a29dSMark Lord #define DRV_VERSION "1.28" 75c6fd2807SJeff Garzik 7640f21b11SMark Lord /* 7740f21b11SMark Lord * module options 7840f21b11SMark Lord */ 7940f21b11SMark Lord 8040f21b11SMark Lord static int msi; 8140f21b11SMark Lord #ifdef CONFIG_PCI 8240f21b11SMark Lord module_param(msi, int, S_IRUGO); 8340f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 8440f21b11SMark Lord #endif 8540f21b11SMark Lord 862b748a0aSMark Lord static int irq_coalescing_io_count; 872b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO); 882b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count, 892b748a0aSMark Lord "IRQ coalescing I/O count threshold (0..255)"); 902b748a0aSMark Lord 912b748a0aSMark Lord static int irq_coalescing_usecs; 922b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO); 932b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs, 942b748a0aSMark Lord "IRQ coalescing time threshold in usecs"); 952b748a0aSMark Lord 96c6fd2807SJeff Garzik enum { 97c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 98c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 99c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 100c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 101c6fd2807SJeff Garzik 102c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 103c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 104c6fd2807SJeff Garzik 1052b748a0aSMark Lord /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */ 1062b748a0aSMark Lord COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */ 1072b748a0aSMark Lord MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */ 1082b748a0aSMark Lord MAX_COAL_IO_COUNT = 255, /* completed I/O count */ 1092b748a0aSMark Lord 110c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 111c6fd2807SJeff Garzik 1122b748a0aSMark Lord /* 1132b748a0aSMark Lord * Per-chip ("all ports") interrupt coalescing feature. 1142b748a0aSMark Lord * This is only for GEN_II / GEN_IIE hardware. 1152b748a0aSMark Lord * 1162b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 1172b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 1182b748a0aSMark Lord */ 119cae5a29dSMark Lord COAL_REG_BASE = 0x18000, 120cae5a29dSMark Lord IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08), 1212b748a0aSMark Lord ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */ 1222b748a0aSMark Lord 123cae5a29dSMark Lord IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc), 124cae5a29dSMark Lord IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0), 1252b748a0aSMark Lord 1262b748a0aSMark Lord /* 1272b748a0aSMark Lord * Registers for the (unused here) transaction coalescing feature: 1282b748a0aSMark Lord */ 129cae5a29dSMark Lord TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88), 130cae5a29dSMark Lord TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c), 1312b748a0aSMark Lord 132cae5a29dSMark Lord SATAHC0_REG_BASE = 0x20000, 133cae5a29dSMark Lord FLASH_CTL = 0x1046c, 134cae5a29dSMark Lord GPIO_PORT_CTL = 0x104f0, 135cae5a29dSMark Lord RESET_CFG = 0x180d8, 136c6fd2807SJeff Garzik 137c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 138c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 139c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 140c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 141c6fd2807SJeff Garzik 142c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 143c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 146c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 147c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 148c6fd2807SJeff Garzik */ 149c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 150c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 151da2fa9baSMark Lord MV_MAX_SG_CT = 256, 152c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 153c6fd2807SJeff Garzik 154352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 155c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 156352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 157352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 158352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 159c6fd2807SJeff Garzik 160c6fd2807SJeff Garzik /* Host Flags */ 161c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 1627bb3c529SSaeed Bishara 163c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 16491b1a84cSMark Lord ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING, 165ad3aef51SMark Lord 16691b1a84cSMark Lord MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI, 167c6fd2807SJeff Garzik 16840f21b11SMark Lord MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ | 16940f21b11SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA, 17091b1a84cSMark Lord 17191b1a84cSMark Lord MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN, 172ad3aef51SMark Lord 173c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 174c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 175c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 176e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 177c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 178c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 179c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 180c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 181c6fd2807SJeff Garzik 182c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 183c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 184c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 185c6fd2807SJeff Garzik 186c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 187c6fd2807SJeff Garzik 188c6fd2807SJeff Garzik /* PCI interface registers */ 189c6fd2807SJeff Garzik 190cae5a29dSMark Lord MV_PCI_COMMAND = 0xc00, 191cae5a29dSMark Lord MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */ 192cae5a29dSMark Lord MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 193c6fd2807SJeff Garzik 194cae5a29dSMark Lord PCI_MAIN_CMD_STS = 0xd30, 195c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 196c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 197c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 198c6fd2807SJeff Garzik 199cae5a29dSMark Lord MV_PCI_MODE = 0xd00, 2008e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 2018e7decdbSMark Lord 202c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 203c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 204c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 205c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 206cae5a29dSMark Lord MV_PCI_XBAR_TMOUT = 0x1d04, 207c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 208c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 209c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 210c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 211c6fd2807SJeff Garzik 212cae5a29dSMark Lord PCI_IRQ_CAUSE = 0x1d58, 213cae5a29dSMark Lord PCI_IRQ_MASK = 0x1d5c, 214c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 215c6fd2807SJeff Garzik 216cae5a29dSMark Lord PCIE_IRQ_CAUSE = 0x1900, 217cae5a29dSMark Lord PCIE_IRQ_MASK = 0x1910, 218646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 21902a121daSMark Lord 2207368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 221cae5a29dSMark Lord PCI_HC_MAIN_IRQ_CAUSE = 0x1d60, 222cae5a29dSMark Lord PCI_HC_MAIN_IRQ_MASK = 0x1d64, 223cae5a29dSMark Lord SOC_HC_MAIN_IRQ_CAUSE = 0x20020, 224cae5a29dSMark Lord SOC_HC_MAIN_IRQ_MASK = 0x20024, 22540f21b11SMark Lord ERR_IRQ = (1 << 0), /* shift by (2 * port #) */ 22640f21b11SMark Lord DONE_IRQ = (1 << 1), /* shift by (2 * port #) */ 227c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 228c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 2292b748a0aSMark Lord DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */ 2302b748a0aSMark Lord DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */ 231c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 23240f21b11SMark Lord TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */ 23340f21b11SMark Lord TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */ 23440f21b11SMark Lord PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */ 23540f21b11SMark Lord PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */ 23640f21b11SMark Lord ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */ 237c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 238c6fd2807SJeff Garzik SELF_INT = (1 << 23), 239c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 240c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 241fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 242f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 243c6fd2807SJeff Garzik 244c6fd2807SJeff Garzik /* SATAHC registers */ 245cae5a29dSMark Lord HC_CFG = 0x00, 246c6fd2807SJeff Garzik 247cae5a29dSMark Lord HC_IRQ_CAUSE = 0x14, 248352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 249352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 250c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 251c6fd2807SJeff Garzik 2522b748a0aSMark Lord /* 2532b748a0aSMark Lord * Per-HC (Host-Controller) interrupt coalescing feature. 2542b748a0aSMark Lord * This is present on all chip generations. 2552b748a0aSMark Lord * 2562b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 2572b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 2582b748a0aSMark Lord */ 259cae5a29dSMark Lord HC_IRQ_COAL_IO_THRESHOLD = 0x000c, 260cae5a29dSMark Lord HC_IRQ_COAL_TIME_THRESHOLD = 0x0010, 2612b748a0aSMark Lord 262cae5a29dSMark Lord SOC_LED_CTRL = 0x2c, 263000b344fSMark Lord SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */ 264000b344fSMark Lord SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */ 265000b344fSMark Lord /* with dev activity LED */ 266000b344fSMark Lord 267c6fd2807SJeff Garzik /* Shadow block registers */ 268cae5a29dSMark Lord SHD_BLK = 0x100, 269cae5a29dSMark Lord SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */ 270c6fd2807SJeff Garzik 271c6fd2807SJeff Garzik /* SATA registers */ 272cae5a29dSMark Lord SATA_STATUS = 0x300, /* ctrl, err regs follow status */ 273cae5a29dSMark Lord SATA_ACTIVE = 0x350, 274cae5a29dSMark Lord FIS_IRQ_CAUSE = 0x364, 275cae5a29dSMark Lord FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */ 27617c5aab5SMark Lord 277cae5a29dSMark Lord LTMODE = 0x30c, /* requires read-after-write */ 27817c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 27917c5aab5SMark Lord 280cae5a29dSMark Lord PHY_MODE2 = 0x330, 281c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 282cae5a29dSMark Lord 283cae5a29dSMark Lord PHY_MODE4 = 0x314, /* requires read-after-write */ 284ba069e37SMark Lord PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */ 285ba069e37SMark Lord PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */ 286ba069e37SMark Lord PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */ 287ba069e37SMark Lord PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */ 288ba069e37SMark Lord 289cae5a29dSMark Lord SATA_IFCTL = 0x344, 290cae5a29dSMark Lord SATA_TESTCTL = 0x348, 291cae5a29dSMark Lord SATA_IFSTAT = 0x34c, 292cae5a29dSMark Lord VENDOR_UNIQUE_FIS = 0x35c, 29317c5aab5SMark Lord 294cae5a29dSMark Lord FISCFG = 0x360, 2958e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2968e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 29717c5aab5SMark Lord 29829b7e43cSMartin Michlmayr PHY_MODE9_GEN2 = 0x398, 29929b7e43cSMartin Michlmayr PHY_MODE9_GEN1 = 0x39c, 30029b7e43cSMartin Michlmayr PHYCFG_OFS = 0x3a0, /* only in 65n devices */ 30129b7e43cSMartin Michlmayr 302c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 303cae5a29dSMark Lord MV5_LTMODE = 0x30, 304cae5a29dSMark Lord MV5_PHY_CTL = 0x0C, 305cae5a29dSMark Lord SATA_IFCFG = 0x050, 306c6fd2807SJeff Garzik 307c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 308c6fd2807SJeff Garzik 309c6fd2807SJeff Garzik /* Port registers */ 310cae5a29dSMark Lord EDMA_CFG = 0, 3110c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 3120c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 313c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 314c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 315c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 316e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 317e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 318c6fd2807SJeff Garzik 319cae5a29dSMark Lord EDMA_ERR_IRQ_CAUSE = 0x8, 320cae5a29dSMark Lord EDMA_ERR_IRQ_MASK = 0xc, 3216c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 3226c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 3236c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 3246c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 3256c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 3266c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 327c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 328c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 3296c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 330c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 3316c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 3326c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 3336c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 3346c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 335646a4da5SMark Lord 3366c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 337646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 338646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 339646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 340646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 341646a4da5SMark Lord 3426c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 343646a4da5SMark Lord 3446c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 345646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 346646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 347646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 348646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 349646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 350646a4da5SMark Lord 3516c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 352646a4da5SMark Lord 3536c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 354c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 355c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 356646a4da5SMark Lord 357646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 358646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 359646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 36085afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 361646a4da5SMark Lord 362bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 363bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 364bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 365bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 366bdd4dddeSJeff Garzik EDMA_ERR_SERR | 367bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3686c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 369bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 370bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 371bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 372bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 373c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 374c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 375bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 376e12bef50SMark Lord 377bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 378bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 379bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 380bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 381bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 382bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 383bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3846c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 385bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 386bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 387bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 388c6fd2807SJeff Garzik 389cae5a29dSMark Lord EDMA_REQ_Q_BASE_HI = 0x10, 390cae5a29dSMark Lord EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */ 391c6fd2807SJeff Garzik 392cae5a29dSMark Lord EDMA_REQ_Q_OUT_PTR = 0x18, 393c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 394c6fd2807SJeff Garzik 395cae5a29dSMark Lord EDMA_RSP_Q_BASE_HI = 0x1c, 396cae5a29dSMark Lord EDMA_RSP_Q_IN_PTR = 0x20, 397cae5a29dSMark Lord EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */ 398c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 399c6fd2807SJeff Garzik 400cae5a29dSMark Lord EDMA_CMD = 0x28, /* EDMA command register */ 4010ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 4020ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 4038e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 404c6fd2807SJeff Garzik 405cae5a29dSMark Lord EDMA_STATUS = 0x30, /* EDMA engine status */ 4068e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 4078e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 4088e7decdbSMark Lord 409cae5a29dSMark Lord EDMA_IORDY_TMOUT = 0x34, 410cae5a29dSMark Lord EDMA_ARB_CFG = 0x38, 4118e7decdbSMark Lord 412cae5a29dSMark Lord EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */ 413cae5a29dSMark Lord EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */ 414da14265eSMark Lord 415cae5a29dSMark Lord BMDMA_CMD = 0x224, /* bmdma command register */ 416cae5a29dSMark Lord BMDMA_STATUS = 0x228, /* bmdma status register */ 417cae5a29dSMark Lord BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */ 418cae5a29dSMark Lord BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */ 419da14265eSMark Lord 420c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 421c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 422c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 423c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 424c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 425c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 4260ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 4270ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 4280ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 42902a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 430616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 4311f398472SMark Lord MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ 432000b344fSMark Lord MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */ 433c6fd2807SJeff Garzik 434c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 4350ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 43672109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 43700f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 43829d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 439d16ab3f6SMark Lord MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */ 440c6fd2807SJeff Garzik }; 441c6fd2807SJeff Garzik 442ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 443ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 444c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 4458e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 4461f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) 447c6fd2807SJeff Garzik 44815a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 44915a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 45015a32632SLennert Buytenhek 451c6fd2807SJeff Garzik enum { 452baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 453baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 454baf14aa1SJeff Garzik */ 455baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 456c6fd2807SJeff Garzik 4570ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 4580ea9e179SJeff Garzik * of EDMA request queue DMA address 4590ea9e179SJeff Garzik */ 460c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 461c6fd2807SJeff Garzik 4620ea9e179SJeff Garzik /* ditto, for response queue */ 463c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 464c6fd2807SJeff Garzik }; 465c6fd2807SJeff Garzik 466c6fd2807SJeff Garzik enum chip_type { 467c6fd2807SJeff Garzik chip_504x, 468c6fd2807SJeff Garzik chip_508x, 469c6fd2807SJeff Garzik chip_5080, 470c6fd2807SJeff Garzik chip_604x, 471c6fd2807SJeff Garzik chip_608x, 472c6fd2807SJeff Garzik chip_6042, 473c6fd2807SJeff Garzik chip_7042, 474f351b2d6SSaeed Bishara chip_soc, 475c6fd2807SJeff Garzik }; 476c6fd2807SJeff Garzik 477c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 478c6fd2807SJeff Garzik struct mv_crqb { 479c6fd2807SJeff Garzik __le32 sg_addr; 480c6fd2807SJeff Garzik __le32 sg_addr_hi; 481c6fd2807SJeff Garzik __le16 ctrl_flags; 482c6fd2807SJeff Garzik __le16 ata_cmd[11]; 483c6fd2807SJeff Garzik }; 484c6fd2807SJeff Garzik 485c6fd2807SJeff Garzik struct mv_crqb_iie { 486c6fd2807SJeff Garzik __le32 addr; 487c6fd2807SJeff Garzik __le32 addr_hi; 488c6fd2807SJeff Garzik __le32 flags; 489c6fd2807SJeff Garzik __le32 len; 490c6fd2807SJeff Garzik __le32 ata_cmd[4]; 491c6fd2807SJeff Garzik }; 492c6fd2807SJeff Garzik 493c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 494c6fd2807SJeff Garzik struct mv_crpb { 495c6fd2807SJeff Garzik __le16 id; 496c6fd2807SJeff Garzik __le16 flags; 497c6fd2807SJeff Garzik __le32 tmstmp; 498c6fd2807SJeff Garzik }; 499c6fd2807SJeff Garzik 500c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 501c6fd2807SJeff Garzik struct mv_sg { 502c6fd2807SJeff Garzik __le32 addr; 503c6fd2807SJeff Garzik __le32 flags_size; 504c6fd2807SJeff Garzik __le32 addr_hi; 505c6fd2807SJeff Garzik __le32 reserved; 506c6fd2807SJeff Garzik }; 507c6fd2807SJeff Garzik 50808da1759SMark Lord /* 50908da1759SMark Lord * We keep a local cache of a few frequently accessed port 51008da1759SMark Lord * registers here, to avoid having to read them (very slow) 51108da1759SMark Lord * when switching between EDMA and non-EDMA modes. 51208da1759SMark Lord */ 51308da1759SMark Lord struct mv_cached_regs { 51408da1759SMark Lord u32 fiscfg; 51508da1759SMark Lord u32 ltmode; 51608da1759SMark Lord u32 haltcond; 517c01e8a23SMark Lord u32 unknown_rsvd; 51808da1759SMark Lord }; 51908da1759SMark Lord 520c6fd2807SJeff Garzik struct mv_port_priv { 521c6fd2807SJeff Garzik struct mv_crqb *crqb; 522c6fd2807SJeff Garzik dma_addr_t crqb_dma; 523c6fd2807SJeff Garzik struct mv_crpb *crpb; 524c6fd2807SJeff Garzik dma_addr_t crpb_dma; 525eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 526eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 527bdd4dddeSJeff Garzik 528bdd4dddeSJeff Garzik unsigned int req_idx; 529bdd4dddeSJeff Garzik unsigned int resp_idx; 530bdd4dddeSJeff Garzik 531c6fd2807SJeff Garzik u32 pp_flags; 53208da1759SMark Lord struct mv_cached_regs cached; 53329d187bbSMark Lord unsigned int delayed_eh_pmp_map; 534c6fd2807SJeff Garzik }; 535c6fd2807SJeff Garzik 536c6fd2807SJeff Garzik struct mv_port_signal { 537c6fd2807SJeff Garzik u32 amps; 538c6fd2807SJeff Garzik u32 pre; 539c6fd2807SJeff Garzik }; 540c6fd2807SJeff Garzik 54102a121daSMark Lord struct mv_host_priv { 54202a121daSMark Lord u32 hp_flags; 5431bfeff03SSaeed Bishara unsigned int board_idx; 54496e2c487SMark Lord u32 main_irq_mask; 54502a121daSMark Lord struct mv_port_signal signal[8]; 54602a121daSMark Lord const struct mv_hw_ops *ops; 547f351b2d6SSaeed Bishara int n_ports; 548f351b2d6SSaeed Bishara void __iomem *base; 5497368f919SMark Lord void __iomem *main_irq_cause_addr; 5507368f919SMark Lord void __iomem *main_irq_mask_addr; 551cae5a29dSMark Lord u32 irq_cause_offset; 552cae5a29dSMark Lord u32 irq_mask_offset; 55302a121daSMark Lord u32 unmask_all_irqs; 554c77a2f4eSSaeed Bishara 555c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK) 556c77a2f4eSSaeed Bishara struct clk *clk; 557c77a2f4eSSaeed Bishara #endif 558da2fa9baSMark Lord /* 559da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 560da2fa9baSMark Lord * alignment for hardware-accessed data structures, 561da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 562da2fa9baSMark Lord */ 563da2fa9baSMark Lord struct dma_pool *crqb_pool; 564da2fa9baSMark Lord struct dma_pool *crpb_pool; 565da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 56602a121daSMark Lord }; 56702a121daSMark Lord 568c6fd2807SJeff Garzik struct mv_hw_ops { 569c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 570c6fd2807SJeff Garzik unsigned int port); 571c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 572c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 573c6fd2807SJeff Garzik void __iomem *mmio); 574c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 575c6fd2807SJeff Garzik unsigned int n_hc); 576c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 5777bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 578c6fd2807SJeff Garzik }; 579c6fd2807SJeff Garzik 58082ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 58182ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 58282ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 58382ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 584c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 585c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 5863e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 587c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 588c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 589c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 590a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 591a1efdabaSTejun Heo unsigned long deadline); 592bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 593bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 594f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 595c6fd2807SJeff Garzik 596c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 597c6fd2807SJeff Garzik unsigned int port); 598c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 599c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 600c6fd2807SJeff Garzik void __iomem *mmio); 601c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 602c6fd2807SJeff Garzik unsigned int n_hc); 603c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 6047bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 605c6fd2807SJeff Garzik 606c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 607c6fd2807SJeff Garzik unsigned int port); 608c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 609c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 610c6fd2807SJeff Garzik void __iomem *mmio); 611c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 612c6fd2807SJeff Garzik unsigned int n_hc); 613c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 614f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 615f351b2d6SSaeed Bishara void __iomem *mmio); 616f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 617f351b2d6SSaeed Bishara void __iomem *mmio); 618f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 619f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 620f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 621f351b2d6SSaeed Bishara void __iomem *mmio); 622f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 62329b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, 62429b7e43cSMartin Michlmayr void __iomem *mmio, unsigned int port); 6257bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 626e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 627c6fd2807SJeff Garzik unsigned int port_no); 628e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 629b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 63000b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma); 631c6fd2807SJeff Garzik 632e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 633e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 634e49856d8SMark Lord unsigned long deadline); 635e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 636e49856d8SMark Lord unsigned long deadline); 63729d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 6384c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 6394c299ca3SMark Lord struct mv_port_priv *pp); 640c6fd2807SJeff Garzik 641da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap); 642da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc); 643da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc); 644da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc); 645da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc); 646da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap); 647d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap); 648da14265eSMark Lord 649eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 650eb73d558SMark Lord * because we have to allow room for worst case splitting of 651eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 652eb73d558SMark Lord */ 653c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 65468d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 655baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 656c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 657c5d3e45aSJeff Garzik }; 658c5d3e45aSJeff Garzik 659c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 66068d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 661138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 662baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 663c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 664c6fd2807SJeff Garzik }; 665c6fd2807SJeff Garzik 666029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 667029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 668c6fd2807SJeff Garzik 669c96f1732SAlan Cox .lost_interrupt = ATA_OP_NULL, 670c96f1732SAlan Cox 6713e4a1391SMark Lord .qc_defer = mv_qc_defer, 672c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 673c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 674c6fd2807SJeff Garzik 675bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 676bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 677a1efdabaSTejun Heo .hardreset = mv_hardreset, 678a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 679029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 680bdd4dddeSJeff Garzik 681c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 682c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 683c6fd2807SJeff Garzik 684c6fd2807SJeff Garzik .port_start = mv_port_start, 685c6fd2807SJeff Garzik .port_stop = mv_port_stop, 686c6fd2807SJeff Garzik }; 687c6fd2807SJeff Garzik 688029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 6898930ff25STejun Heo .inherits = &ata_bmdma_port_ops, 690c6fd2807SJeff Garzik 6918930ff25STejun Heo .lost_interrupt = ATA_OP_NULL, 6928930ff25STejun Heo 6938930ff25STejun Heo .qc_defer = mv_qc_defer, 6948930ff25STejun Heo .qc_prep = mv_qc_prep, 6958930ff25STejun Heo .qc_issue = mv_qc_issue, 6968930ff25STejun Heo 6978930ff25STejun Heo .dev_config = mv6_dev_config, 6988930ff25STejun Heo 6998930ff25STejun Heo .freeze = mv_eh_freeze, 7008930ff25STejun Heo .thaw = mv_eh_thaw, 7018930ff25STejun Heo .hardreset = mv_hardreset, 7028930ff25STejun Heo .softreset = mv_softreset, 703e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 704e49856d8SMark Lord .pmp_softreset = mv_softreset, 70529d187bbSMark Lord .error_handler = mv_pmp_error_handler, 706da14265eSMark Lord 7078930ff25STejun Heo .scr_read = mv_scr_read, 7088930ff25STejun Heo .scr_write = mv_scr_write, 7098930ff25STejun Heo 710d16ab3f6SMark Lord .sff_check_status = mv_sff_check_status, 711da14265eSMark Lord .sff_irq_clear = mv_sff_irq_clear, 712da14265eSMark Lord .check_atapi_dma = mv_check_atapi_dma, 713da14265eSMark Lord .bmdma_setup = mv_bmdma_setup, 714da14265eSMark Lord .bmdma_start = mv_bmdma_start, 715da14265eSMark Lord .bmdma_stop = mv_bmdma_stop, 716da14265eSMark Lord .bmdma_status = mv_bmdma_status, 7178930ff25STejun Heo 7188930ff25STejun Heo .port_start = mv_port_start, 7198930ff25STejun Heo .port_stop = mv_port_stop, 720c6fd2807SJeff Garzik }; 721c6fd2807SJeff Garzik 722029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 723029cfd6bSTejun Heo .inherits = &mv6_ops, 724029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 725c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 726c6fd2807SJeff Garzik }; 727c6fd2807SJeff Garzik 728c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 729c6fd2807SJeff Garzik { /* chip_504x */ 73091b1a84cSMark Lord .flags = MV_GEN_I_FLAGS, 731c361acbcSMark Lord .pio_mask = ATA_PIO4, 732bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 733c6fd2807SJeff Garzik .port_ops = &mv5_ops, 734c6fd2807SJeff Garzik }, 735c6fd2807SJeff Garzik { /* chip_508x */ 73691b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 737c361acbcSMark Lord .pio_mask = ATA_PIO4, 738bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 739c6fd2807SJeff Garzik .port_ops = &mv5_ops, 740c6fd2807SJeff Garzik }, 741c6fd2807SJeff Garzik { /* chip_5080 */ 74291b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 743c361acbcSMark Lord .pio_mask = ATA_PIO4, 744bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 745c6fd2807SJeff Garzik .port_ops = &mv5_ops, 746c6fd2807SJeff Garzik }, 747c6fd2807SJeff Garzik { /* chip_604x */ 74891b1a84cSMark Lord .flags = MV_GEN_II_FLAGS, 749c361acbcSMark Lord .pio_mask = ATA_PIO4, 750bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 751c6fd2807SJeff Garzik .port_ops = &mv6_ops, 752c6fd2807SJeff Garzik }, 753c6fd2807SJeff Garzik { /* chip_608x */ 75491b1a84cSMark Lord .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC, 755c361acbcSMark Lord .pio_mask = ATA_PIO4, 756bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 757c6fd2807SJeff Garzik .port_ops = &mv6_ops, 758c6fd2807SJeff Garzik }, 759c6fd2807SJeff Garzik { /* chip_6042 */ 76091b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 761c361acbcSMark Lord .pio_mask = ATA_PIO4, 762bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 763c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 764c6fd2807SJeff Garzik }, 765c6fd2807SJeff Garzik { /* chip_7042 */ 76691b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 767c361acbcSMark Lord .pio_mask = ATA_PIO4, 768bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 769c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 770c6fd2807SJeff Garzik }, 771f351b2d6SSaeed Bishara { /* chip_soc */ 77291b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 773c361acbcSMark Lord .pio_mask = ATA_PIO4, 774f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 775f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 776f351b2d6SSaeed Bishara }, 777c6fd2807SJeff Garzik }; 778c6fd2807SJeff Garzik 779c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 7802d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 7812d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 7822d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 7832d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 78446c5784cSMark Lord /* RocketRAID 1720/174x have different identifiers */ 78546c5784cSMark Lord { PCI_VDEVICE(TTI, 0x1720), chip_6042 }, 7864462254aSMark Lord { PCI_VDEVICE(TTI, 0x1740), chip_6042 }, 7874462254aSMark Lord { PCI_VDEVICE(TTI, 0x1742), chip_6042 }, 788c6fd2807SJeff Garzik 7892d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 7902d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 7912d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 7922d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 7932d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 794c6fd2807SJeff Garzik 7952d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 7962d2744fcSJeff Garzik 797d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 798d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 799d9f9c6bcSFlorian Attenberger 80002a121daSMark Lord /* Marvell 7042 support */ 8016a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 8026a3d586dSMorrison, Tom 80302a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 80402a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 80502a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 80602a121daSMark Lord 807c6fd2807SJeff Garzik { } /* terminate list */ 808c6fd2807SJeff Garzik }; 809c6fd2807SJeff Garzik 810c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 811c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 812c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 813c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 814c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 815c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 816c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 817c6fd2807SJeff Garzik }; 818c6fd2807SJeff Garzik 819c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 820c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 821c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 822c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 823c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 824c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 825c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 826c6fd2807SJeff Garzik }; 827c6fd2807SJeff Garzik 828f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 829f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 830f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 831f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 832f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 833f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 834f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 835f351b2d6SSaeed Bishara }; 836f351b2d6SSaeed Bishara 83729b7e43cSMartin Michlmayr static const struct mv_hw_ops mv_soc_65n_ops = { 83829b7e43cSMartin Michlmayr .phy_errata = mv_soc_65n_phy_errata, 83929b7e43cSMartin Michlmayr .enable_leds = mv_soc_enable_leds, 84029b7e43cSMartin Michlmayr .reset_hc = mv_soc_reset_hc, 84129b7e43cSMartin Michlmayr .reset_flash = mv_soc_reset_flash, 84229b7e43cSMartin Michlmayr .reset_bus = mv_soc_reset_bus, 84329b7e43cSMartin Michlmayr }; 84429b7e43cSMartin Michlmayr 845c6fd2807SJeff Garzik /* 846c6fd2807SJeff Garzik * Functions 847c6fd2807SJeff Garzik */ 848c6fd2807SJeff Garzik 849c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 850c6fd2807SJeff Garzik { 851c6fd2807SJeff Garzik writel(data, addr); 852c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 853c6fd2807SJeff Garzik } 854c6fd2807SJeff Garzik 855c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 856c6fd2807SJeff Garzik { 857c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 858c6fd2807SJeff Garzik } 859c6fd2807SJeff Garzik 860c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 861c6fd2807SJeff Garzik { 862c6fd2807SJeff Garzik return port & MV_PORT_MASK; 863c6fd2807SJeff Garzik } 864c6fd2807SJeff Garzik 8651cfd19aeSMark Lord /* 8661cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 8671cfd19aeSMark Lord * This is hot-path stuff, so not a function. 8681cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 8691cfd19aeSMark Lord * 8701cfd19aeSMark Lord * port is the sole input, in range 0..7. 8717368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 8727368f919SMark Lord * hardport is the other output, in range 0..3. 8731cfd19aeSMark Lord * 8741cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 8751cfd19aeSMark Lord */ 8761cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 8771cfd19aeSMark Lord { \ 8781cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 8791cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 8801cfd19aeSMark Lord shift += hardport * 2; \ 8811cfd19aeSMark Lord } 8821cfd19aeSMark Lord 883352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 884352fab70SMark Lord { 885cae5a29dSMark Lord return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 886352fab70SMark Lord } 887352fab70SMark Lord 888c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 889c6fd2807SJeff Garzik unsigned int port) 890c6fd2807SJeff Garzik { 891c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 892c6fd2807SJeff Garzik } 893c6fd2807SJeff Garzik 894c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 895c6fd2807SJeff Garzik { 896c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 897c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 898c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 899c6fd2807SJeff Garzik } 900c6fd2807SJeff Garzik 901e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 902e12bef50SMark Lord { 903e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 904e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 905e12bef50SMark Lord 906e12bef50SMark Lord return hc_mmio + ofs; 907e12bef50SMark Lord } 908e12bef50SMark Lord 909f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 910f351b2d6SSaeed Bishara { 911f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 912f351b2d6SSaeed Bishara return hpriv->base; 913f351b2d6SSaeed Bishara } 914f351b2d6SSaeed Bishara 915c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 916c6fd2807SJeff Garzik { 917f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 918c6fd2807SJeff Garzik } 919c6fd2807SJeff Garzik 920cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 921c6fd2807SJeff Garzik { 922cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 923c6fd2807SJeff Garzik } 924c6fd2807SJeff Garzik 92508da1759SMark Lord /** 92608da1759SMark Lord * mv_save_cached_regs - (re-)initialize cached port registers 92708da1759SMark Lord * @ap: the port whose registers we are caching 92808da1759SMark Lord * 92908da1759SMark Lord * Initialize the local cache of port registers, 93008da1759SMark Lord * so that reading them over and over again can 93108da1759SMark Lord * be avoided on the hotter paths of this driver. 93208da1759SMark Lord * This saves a few microseconds each time we switch 93308da1759SMark Lord * to/from EDMA mode to perform (eg.) a drive cache flush. 93408da1759SMark Lord */ 93508da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap) 93608da1759SMark Lord { 93708da1759SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 93808da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 93908da1759SMark Lord 940cae5a29dSMark Lord pp->cached.fiscfg = readl(port_mmio + FISCFG); 941cae5a29dSMark Lord pp->cached.ltmode = readl(port_mmio + LTMODE); 942cae5a29dSMark Lord pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND); 943cae5a29dSMark Lord pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD); 94408da1759SMark Lord } 94508da1759SMark Lord 94608da1759SMark Lord /** 94708da1759SMark Lord * mv_write_cached_reg - write to a cached port register 94808da1759SMark Lord * @addr: hardware address of the register 94908da1759SMark Lord * @old: pointer to cached value of the register 95008da1759SMark Lord * @new: new value for the register 95108da1759SMark Lord * 95208da1759SMark Lord * Write a new value to a cached register, 95308da1759SMark Lord * but only if the value is different from before. 95408da1759SMark Lord */ 95508da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new) 95608da1759SMark Lord { 95708da1759SMark Lord if (new != *old) { 95812f3b6d7SMark Lord unsigned long laddr; 95908da1759SMark Lord *old = new; 96012f3b6d7SMark Lord /* 96112f3b6d7SMark Lord * Workaround for 88SX60x1-B2 FEr SATA#13: 96212f3b6d7SMark Lord * Read-after-write is needed to prevent generating 64-bit 96312f3b6d7SMark Lord * write cycles on the PCI bus for SATA interface registers 96412f3b6d7SMark Lord * at offsets ending in 0x4 or 0xc. 96512f3b6d7SMark Lord * 96612f3b6d7SMark Lord * Looks like a lot of fuss, but it avoids an unnecessary 96712f3b6d7SMark Lord * +1 usec read-after-write delay for unaffected registers. 96812f3b6d7SMark Lord */ 96912f3b6d7SMark Lord laddr = (long)addr & 0xffff; 97012f3b6d7SMark Lord if (laddr >= 0x300 && laddr <= 0x33c) { 97112f3b6d7SMark Lord laddr &= 0x000f; 97212f3b6d7SMark Lord if (laddr == 0x4 || laddr == 0xc) { 97312f3b6d7SMark Lord writelfl(new, addr); /* read after write */ 97412f3b6d7SMark Lord return; 97512f3b6d7SMark Lord } 97612f3b6d7SMark Lord } 97712f3b6d7SMark Lord writel(new, addr); /* unaffected by the errata */ 97808da1759SMark Lord } 97908da1759SMark Lord } 98008da1759SMark Lord 981c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 982c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 983c5d3e45aSJeff Garzik struct mv_port_priv *pp) 984c5d3e45aSJeff Garzik { 985bdd4dddeSJeff Garzik u32 index; 986bdd4dddeSJeff Garzik 987c5d3e45aSJeff Garzik /* 988c5d3e45aSJeff Garzik * initialize request queue 989c5d3e45aSJeff Garzik */ 990fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 991fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 992bdd4dddeSJeff Garzik 993c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 994cae5a29dSMark Lord writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI); 995bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 996cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 997cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR); 998c5d3e45aSJeff Garzik 999c5d3e45aSJeff Garzik /* 1000c5d3e45aSJeff Garzik * initialize response queue 1001c5d3e45aSJeff Garzik */ 1002fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 1003fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 1004bdd4dddeSJeff Garzik 1005c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 1006cae5a29dSMark Lord writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI); 1007cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR); 1008bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 1009cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 1010c5d3e45aSJeff Garzik } 1011c5d3e45aSJeff Garzik 10122b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv) 10132b748a0aSMark Lord { 10142b748a0aSMark Lord /* 10152b748a0aSMark Lord * When writing to the main_irq_mask in hardware, 10162b748a0aSMark Lord * we must ensure exclusivity between the interrupt coalescing bits 10172b748a0aSMark Lord * and the corresponding individual port DONE_IRQ bits. 10182b748a0aSMark Lord * 10192b748a0aSMark Lord * Note that this register is really an "IRQ enable" register, 10202b748a0aSMark Lord * not an "IRQ mask" register as Marvell's naming might suggest. 10212b748a0aSMark Lord */ 10222b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE)) 10232b748a0aSMark Lord mask &= ~DONE_IRQ_0_3; 10242b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE)) 10252b748a0aSMark Lord mask &= ~DONE_IRQ_4_7; 10262b748a0aSMark Lord writelfl(mask, hpriv->main_irq_mask_addr); 10272b748a0aSMark Lord } 10282b748a0aSMark Lord 1029c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host, 1030c4de573bSMark Lord u32 disable_bits, u32 enable_bits) 1031c4de573bSMark Lord { 1032c4de573bSMark Lord struct mv_host_priv *hpriv = host->private_data; 1033c4de573bSMark Lord u32 old_mask, new_mask; 1034c4de573bSMark Lord 103596e2c487SMark Lord old_mask = hpriv->main_irq_mask; 1036c4de573bSMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 103796e2c487SMark Lord if (new_mask != old_mask) { 103896e2c487SMark Lord hpriv->main_irq_mask = new_mask; 10392b748a0aSMark Lord mv_write_main_irq_mask(new_mask, hpriv); 1040c4de573bSMark Lord } 104196e2c487SMark Lord } 1042c4de573bSMark Lord 1043c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap, 1044c4de573bSMark Lord unsigned int port_bits) 1045c4de573bSMark Lord { 1046c4de573bSMark Lord unsigned int shift, hardport, port = ap->port_no; 1047c4de573bSMark Lord u32 disable_bits, enable_bits; 1048c4de573bSMark Lord 1049c4de573bSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 1050c4de573bSMark Lord 1051c4de573bSMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 1052c4de573bSMark Lord enable_bits = port_bits << shift; 1053c4de573bSMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 1054c4de573bSMark Lord } 1055c4de573bSMark Lord 105600b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap, 105700b81235SMark Lord void __iomem *port_mmio, 105800b81235SMark Lord unsigned int port_irqs) 1059c6fd2807SJeff Garzik { 10600c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1061352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 10620c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 1063b0bccb18SMark Lord mv_host_base(ap->host), ap->port_no); 1064cae6edc3SMark Lord u32 hc_irq_cause; 10650c58912eSMark Lord 1066bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 1067cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 1068bdd4dddeSJeff Garzik 1069cae6edc3SMark Lord /* clear pending irq events */ 1070cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 1071cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 10720c58912eSMark Lord 10730c58912eSMark Lord /* clear FIS IRQ Cause */ 1074e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 1075cae5a29dSMark Lord writelfl(0, port_mmio + FIS_IRQ_CAUSE); 10760c58912eSMark Lord 107700b81235SMark Lord mv_enable_port_irqs(ap, port_irqs); 107800b81235SMark Lord } 107900b81235SMark Lord 10802b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host, 10812b748a0aSMark Lord unsigned int count, unsigned int usecs) 10822b748a0aSMark Lord { 10832b748a0aSMark Lord struct mv_host_priv *hpriv = host->private_data; 10842b748a0aSMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 10852b748a0aSMark Lord u32 coal_enable = 0; 10862b748a0aSMark Lord unsigned long flags; 10876abf4678SMark Lord unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC; 10882b748a0aSMark Lord const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 10892b748a0aSMark Lord ALL_PORTS_COAL_DONE; 10902b748a0aSMark Lord 10912b748a0aSMark Lord /* Disable IRQ coalescing if either threshold is zero */ 10922b748a0aSMark Lord if (!usecs || !count) { 10932b748a0aSMark Lord clks = count = 0; 10942b748a0aSMark Lord } else { 10952b748a0aSMark Lord /* Respect maximum limits of the hardware */ 10962b748a0aSMark Lord clks = usecs * COAL_CLOCKS_PER_USEC; 10972b748a0aSMark Lord if (clks > MAX_COAL_TIME_THRESHOLD) 10982b748a0aSMark Lord clks = MAX_COAL_TIME_THRESHOLD; 10992b748a0aSMark Lord if (count > MAX_COAL_IO_COUNT) 11002b748a0aSMark Lord count = MAX_COAL_IO_COUNT; 11012b748a0aSMark Lord } 11022b748a0aSMark Lord 11032b748a0aSMark Lord spin_lock_irqsave(&host->lock, flags); 11046abf4678SMark Lord mv_set_main_irq_mask(host, coal_disable, 0); 11052b748a0aSMark Lord 11066abf4678SMark Lord if (is_dual_hc && !IS_GEN_I(hpriv)) { 11072b748a0aSMark Lord /* 11086abf4678SMark Lord * GEN_II/GEN_IIE with dual host controllers: 11096abf4678SMark Lord * one set of global thresholds for the entire chip. 11102b748a0aSMark Lord */ 1111cae5a29dSMark Lord writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD); 1112cae5a29dSMark Lord writel(count, mmio + IRQ_COAL_IO_THRESHOLD); 11132b748a0aSMark Lord /* clear leftover coal IRQ bit */ 1114cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 11156abf4678SMark Lord if (count) 11162b748a0aSMark Lord coal_enable = ALL_PORTS_COAL_DONE; 11176abf4678SMark Lord clks = count = 0; /* force clearing of regular regs below */ 11182b748a0aSMark Lord } 11196abf4678SMark Lord 11202b748a0aSMark Lord /* 11212b748a0aSMark Lord * All chips: independent thresholds for each HC on the chip. 11222b748a0aSMark Lord */ 11232b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, 0); 1124cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1125cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1126cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 11276abf4678SMark Lord if (count) 11282b748a0aSMark Lord coal_enable |= PORTS_0_3_COAL_DONE; 11296abf4678SMark Lord if (is_dual_hc) { 11302b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC); 1131cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1132cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1133cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 11346abf4678SMark Lord if (count) 11352b748a0aSMark Lord coal_enable |= PORTS_4_7_COAL_DONE; 11362b748a0aSMark Lord } 11372b748a0aSMark Lord 11386abf4678SMark Lord mv_set_main_irq_mask(host, 0, coal_enable); 11392b748a0aSMark Lord spin_unlock_irqrestore(&host->lock, flags); 11402b748a0aSMark Lord } 11412b748a0aSMark Lord 114200b81235SMark Lord /** 114300b81235SMark Lord * mv_start_edma - Enable eDMA engine 114400b81235SMark Lord * @base: port base address 114500b81235SMark Lord * @pp: port private data 114600b81235SMark Lord * 114700b81235SMark Lord * Verify the local cache of the eDMA state is accurate with a 114800b81235SMark Lord * WARN_ON. 114900b81235SMark Lord * 115000b81235SMark Lord * LOCKING: 115100b81235SMark Lord * Inherited from caller. 115200b81235SMark Lord */ 115300b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio, 115400b81235SMark Lord struct mv_port_priv *pp, u8 protocol) 115500b81235SMark Lord { 115600b81235SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 115700b81235SMark Lord 115800b81235SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 115900b81235SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 116000b81235SMark Lord if (want_ncq != using_ncq) 116100b81235SMark Lord mv_stop_edma(ap); 116200b81235SMark Lord } 116300b81235SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 116400b81235SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 116500b81235SMark Lord 116600b81235SMark Lord mv_edma_cfg(ap, want_ncq, 1); 116700b81235SMark Lord 1168f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 116900b81235SMark Lord mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ); 1170bdd4dddeSJeff Garzik 1171cae5a29dSMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD); 1172c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 1173c6fd2807SJeff Garzik } 1174c6fd2807SJeff Garzik } 1175c6fd2807SJeff Garzik 11769b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 11779b2c4e0bSMark Lord { 11789b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 11799b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 11809b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 11819b2c4e0bSMark Lord int i; 11829b2c4e0bSMark Lord 11839b2c4e0bSMark Lord /* 11849b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 1185c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 1186c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 1187c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 1188c46938ccSMark Lord * as a rough guess at what even more drives might require. 11899b2c4e0bSMark Lord */ 11909b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 1191cae5a29dSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS); 11929b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 11939b2c4e0bSMark Lord break; 11949b2c4e0bSMark Lord udelay(per_loop); 11959b2c4e0bSMark Lord } 11969b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 11979b2c4e0bSMark Lord } 11989b2c4e0bSMark Lord 1199c6fd2807SJeff Garzik /** 1200e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 1201b562468cSMark Lord * @port_mmio: io base address 1202c6fd2807SJeff Garzik * 1203c6fd2807SJeff Garzik * LOCKING: 1204c6fd2807SJeff Garzik * Inherited from caller. 1205c6fd2807SJeff Garzik */ 1206b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 1207c6fd2807SJeff Garzik { 1208b562468cSMark Lord int i; 1209c6fd2807SJeff Garzik 1210b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 1211cae5a29dSMark Lord writelfl(EDMA_DS, port_mmio + EDMA_CMD); 1212c6fd2807SJeff Garzik 1213b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 1214b562468cSMark Lord for (i = 10000; i > 0; i--) { 1215cae5a29dSMark Lord u32 reg = readl(port_mmio + EDMA_CMD); 12164537deb5SJeff Garzik if (!(reg & EDMA_EN)) 1217b562468cSMark Lord return 0; 1218b562468cSMark Lord udelay(10); 1219c6fd2807SJeff Garzik } 1220b562468cSMark Lord return -EIO; 1221c6fd2807SJeff Garzik } 1222c6fd2807SJeff Garzik 1223e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 1224c6fd2807SJeff Garzik { 1225c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1226c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 122766e57a2cSMark Lord int err = 0; 1228c6fd2807SJeff Garzik 1229b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 1230b562468cSMark Lord return 0; 1231c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 12329b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 1233b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 1234c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 123566e57a2cSMark Lord err = -EIO; 1236c6fd2807SJeff Garzik } 123766e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 123866e57a2cSMark Lord return err; 12390ea9e179SJeff Garzik } 12400ea9e179SJeff Garzik 1241c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1242c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 1243c6fd2807SJeff Garzik { 1244c6fd2807SJeff Garzik int b, w; 1245c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1246c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 1247c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1248c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 1249c6fd2807SJeff Garzik b += sizeof(u32); 1250c6fd2807SJeff Garzik } 1251c6fd2807SJeff Garzik printk("\n"); 1252c6fd2807SJeff Garzik } 1253c6fd2807SJeff Garzik } 1254c6fd2807SJeff Garzik #endif 1255c6fd2807SJeff Garzik 1256c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 1257c6fd2807SJeff Garzik { 1258c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1259c6fd2807SJeff Garzik int b, w; 1260c6fd2807SJeff Garzik u32 dw; 1261c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1262c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 1263c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1264c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 1265c6fd2807SJeff Garzik printk("%08x ", dw); 1266c6fd2807SJeff Garzik b += sizeof(u32); 1267c6fd2807SJeff Garzik } 1268c6fd2807SJeff Garzik printk("\n"); 1269c6fd2807SJeff Garzik } 1270c6fd2807SJeff Garzik #endif 1271c6fd2807SJeff Garzik } 1272c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 1273c6fd2807SJeff Garzik struct pci_dev *pdev) 1274c6fd2807SJeff Garzik { 1275c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1276c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 1277c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 1278c6fd2807SJeff Garzik void __iomem *port_base; 1279c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1280c6fd2807SJeff Garzik 1281c6fd2807SJeff Garzik if (0 > port) { 1282c6fd2807SJeff Garzik start_hc = start_port = 0; 1283c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1284c6fd2807SJeff Garzik num_hcs = 2; 1285c6fd2807SJeff Garzik } else { 1286c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1287c6fd2807SJeff Garzik start_port = port; 1288c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1289c6fd2807SJeff Garzik } 1290c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1291c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1292c6fd2807SJeff Garzik 1293c6fd2807SJeff Garzik if (NULL != pdev) { 1294c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1295c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1296c6fd2807SJeff Garzik } 1297c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1298c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1299c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1300c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1301c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1302c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1303c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1304c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1305c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1306c6fd2807SJeff Garzik } 1307c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1308c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1309c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1310c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1311c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1312c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1313c6fd2807SJeff Garzik } 1314c6fd2807SJeff Garzik #endif 1315c6fd2807SJeff Garzik } 1316c6fd2807SJeff Garzik 1317c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1318c6fd2807SJeff Garzik { 1319c6fd2807SJeff Garzik unsigned int ofs; 1320c6fd2807SJeff Garzik 1321c6fd2807SJeff Garzik switch (sc_reg_in) { 1322c6fd2807SJeff Garzik case SCR_STATUS: 1323c6fd2807SJeff Garzik case SCR_CONTROL: 1324c6fd2807SJeff Garzik case SCR_ERROR: 1325cae5a29dSMark Lord ofs = SATA_STATUS + (sc_reg_in * sizeof(u32)); 1326c6fd2807SJeff Garzik break; 1327c6fd2807SJeff Garzik case SCR_ACTIVE: 1328cae5a29dSMark Lord ofs = SATA_ACTIVE; /* active is not with the others */ 1329c6fd2807SJeff Garzik break; 1330c6fd2807SJeff Garzik default: 1331c6fd2807SJeff Garzik ofs = 0xffffffffU; 1332c6fd2807SJeff Garzik break; 1333c6fd2807SJeff Garzik } 1334c6fd2807SJeff Garzik return ofs; 1335c6fd2807SJeff Garzik } 1336c6fd2807SJeff Garzik 133782ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 1338c6fd2807SJeff Garzik { 1339c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1340c6fd2807SJeff Garzik 1341da3dbb17STejun Heo if (ofs != 0xffffffffU) { 134282ef04fbSTejun Heo *val = readl(mv_ap_base(link->ap) + ofs); 1343da3dbb17STejun Heo return 0; 1344da3dbb17STejun Heo } else 1345da3dbb17STejun Heo return -EINVAL; 1346c6fd2807SJeff Garzik } 1347c6fd2807SJeff Garzik 134882ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 1349c6fd2807SJeff Garzik { 1350c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1351c6fd2807SJeff Garzik 1352da3dbb17STejun Heo if (ofs != 0xffffffffU) { 135320091773SMark Lord void __iomem *addr = mv_ap_base(link->ap) + ofs; 135420091773SMark Lord if (sc_reg_in == SCR_CONTROL) { 135520091773SMark Lord /* 135620091773SMark Lord * Workaround for 88SX60x1 FEr SATA#26: 135720091773SMark Lord * 135820091773SMark Lord * COMRESETs have to take care not to accidently 135920091773SMark Lord * put the drive to sleep when writing SCR_CONTROL. 136020091773SMark Lord * Setting bits 12..15 prevents this problem. 136120091773SMark Lord * 136220091773SMark Lord * So if we see an outbound COMMRESET, set those bits. 136320091773SMark Lord * Ditto for the followup write that clears the reset. 136420091773SMark Lord * 136520091773SMark Lord * The proprietary driver does this for 136620091773SMark Lord * all chip versions, and so do we. 136720091773SMark Lord */ 136820091773SMark Lord if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1) 136920091773SMark Lord val |= 0xf000; 137020091773SMark Lord } 137120091773SMark Lord writelfl(val, addr); 1372da3dbb17STejun Heo return 0; 1373da3dbb17STejun Heo } else 1374da3dbb17STejun Heo return -EINVAL; 1375c6fd2807SJeff Garzik } 1376c6fd2807SJeff Garzik 1377f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1378f273827eSMark Lord { 1379f273827eSMark Lord /* 1380e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1381e49856d8SMark Lord * 1382e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1383e49856d8SMark Lord * (no FIS-based switching). 1384f273827eSMark Lord */ 1385e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1386352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1387e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1388352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1389352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1390352fab70SMark Lord } 1391f273827eSMark Lord } 1392e49856d8SMark Lord } 1393f273827eSMark Lord 13943e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 13953e4a1391SMark Lord { 13963e4a1391SMark Lord struct ata_link *link = qc->dev->link; 13973e4a1391SMark Lord struct ata_port *ap = link->ap; 13983e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 13993e4a1391SMark Lord 14003e4a1391SMark Lord /* 140129d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 140229d187bbSMark Lord * for NCQ and/or FIS-based switching. 140329d187bbSMark Lord */ 140429d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 140529d187bbSMark Lord return ATA_DEFER_PORT; 1406159a7ff7SGwendal Grignou 1407159a7ff7SGwendal Grignou /* PIO commands need exclusive link: no other commands [DMA or PIO] 1408159a7ff7SGwendal Grignou * can run concurrently. 1409159a7ff7SGwendal Grignou * set excl_link when we want to send a PIO command in DMA mode 1410159a7ff7SGwendal Grignou * or a non-NCQ command in NCQ mode. 1411159a7ff7SGwendal Grignou * When we receive a command from that link, and there are no 1412159a7ff7SGwendal Grignou * outstanding commands, mark a flag to clear excl_link and let 1413159a7ff7SGwendal Grignou * the command go through. 1414159a7ff7SGwendal Grignou */ 1415159a7ff7SGwendal Grignou if (unlikely(ap->excl_link)) { 1416159a7ff7SGwendal Grignou if (link == ap->excl_link) { 1417159a7ff7SGwendal Grignou if (ap->nr_active_links) 1418159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1419159a7ff7SGwendal Grignou qc->flags |= ATA_QCFLAG_CLEAR_EXCL; 1420159a7ff7SGwendal Grignou return 0; 1421159a7ff7SGwendal Grignou } else 1422159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1423159a7ff7SGwendal Grignou } 1424159a7ff7SGwendal Grignou 142529d187bbSMark Lord /* 14263e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 14273e4a1391SMark Lord */ 14283e4a1391SMark Lord if (ap->nr_active_links == 0) 14293e4a1391SMark Lord return 0; 14303e4a1391SMark Lord 14313e4a1391SMark Lord /* 14324bdee6c5STejun Heo * The port is operating in host queuing mode (EDMA) with NCQ 14334bdee6c5STejun Heo * enabled, allow multiple NCQ commands. EDMA also allows 14344bdee6c5STejun Heo * queueing multiple DMA commands but libata core currently 14354bdee6c5STejun Heo * doesn't allow it. 14363e4a1391SMark Lord */ 14374bdee6c5STejun Heo if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) && 1438159a7ff7SGwendal Grignou (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) { 1439159a7ff7SGwendal Grignou if (ata_is_ncq(qc->tf.protocol)) 14403e4a1391SMark Lord return 0; 1441159a7ff7SGwendal Grignou else { 1442159a7ff7SGwendal Grignou ap->excl_link = link; 1443159a7ff7SGwendal Grignou return ATA_DEFER_PORT; 1444159a7ff7SGwendal Grignou } 1445159a7ff7SGwendal Grignou } 14464bdee6c5STejun Heo 14473e4a1391SMark Lord return ATA_DEFER_PORT; 14483e4a1391SMark Lord } 14493e4a1391SMark Lord 145008da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs) 1451e49856d8SMark Lord { 145208da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 145308da1759SMark Lord void __iomem *port_mmio; 145400f42eabSMark Lord 145508da1759SMark Lord u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg; 145608da1759SMark Lord u32 ltmode, *old_ltmode = &pp->cached.ltmode; 145708da1759SMark Lord u32 haltcond, *old_haltcond = &pp->cached.haltcond; 145800f42eabSMark Lord 145908da1759SMark Lord ltmode = *old_ltmode & ~LTMODE_BIT8; 146008da1759SMark Lord haltcond = *old_haltcond | EDMA_ERR_DEV; 146100f42eabSMark Lord 146200f42eabSMark Lord if (want_fbs) { 146308da1759SMark Lord fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC; 146408da1759SMark Lord ltmode = *old_ltmode | LTMODE_BIT8; 14654c299ca3SMark Lord if (want_ncq) 146608da1759SMark Lord haltcond &= ~EDMA_ERR_DEV; 14674c299ca3SMark Lord else 146808da1759SMark Lord fiscfg |= FISCFG_WAIT_DEV_ERR; 146908da1759SMark Lord } else { 147008da1759SMark Lord fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 1471e49856d8SMark Lord } 147200f42eabSMark Lord 147308da1759SMark Lord port_mmio = mv_ap_base(ap); 1474cae5a29dSMark Lord mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg); 1475cae5a29dSMark Lord mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode); 1476cae5a29dSMark Lord mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond); 1477e49856d8SMark Lord } 1478c6fd2807SJeff Garzik 1479dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1480dd2890f6SMark Lord { 1481dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1482dd2890f6SMark Lord u32 old, new; 1483dd2890f6SMark Lord 1484dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1485cae5a29dSMark Lord old = readl(hpriv->base + GPIO_PORT_CTL); 1486dd2890f6SMark Lord if (want_ncq) 1487dd2890f6SMark Lord new = old | (1 << 22); 1488dd2890f6SMark Lord else 1489dd2890f6SMark Lord new = old & ~(1 << 22); 1490dd2890f6SMark Lord if (new != old) 1491cae5a29dSMark Lord writel(new, hpriv->base + GPIO_PORT_CTL); 1492dd2890f6SMark Lord } 1493dd2890f6SMark Lord 1494c01e8a23SMark Lord /** 1495c01e8a23SMark Lord * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma 1496c01e8a23SMark Lord * @ap: Port being initialized 1497c01e8a23SMark Lord * 1498c01e8a23SMark Lord * There are two DMA modes on these chips: basic DMA, and EDMA. 1499c01e8a23SMark Lord * 1500c01e8a23SMark Lord * Bit-0 of the "EDMA RESERVED" register enables/disables use 1501c01e8a23SMark Lord * of basic DMA on the GEN_IIE versions of the chips. 1502c01e8a23SMark Lord * 1503c01e8a23SMark Lord * This bit survives EDMA resets, and must be set for basic DMA 1504c01e8a23SMark Lord * to function, and should be cleared when EDMA is active. 1505c01e8a23SMark Lord */ 1506c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma) 1507c01e8a23SMark Lord { 1508c01e8a23SMark Lord struct mv_port_priv *pp = ap->private_data; 1509c01e8a23SMark Lord u32 new, *old = &pp->cached.unknown_rsvd; 1510c01e8a23SMark Lord 1511c01e8a23SMark Lord if (enable_bmdma) 1512c01e8a23SMark Lord new = *old | 1; 1513c01e8a23SMark Lord else 1514c01e8a23SMark Lord new = *old & ~1; 1515cae5a29dSMark Lord mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new); 1516c01e8a23SMark Lord } 1517c01e8a23SMark Lord 1518000b344fSMark Lord /* 1519000b344fSMark Lord * SOC chips have an issue whereby the HDD LEDs don't always blink 1520000b344fSMark Lord * during I/O when NCQ is enabled. Enabling a special "LED blink" mode 1521000b344fSMark Lord * of the SOC takes care of it, generating a steady blink rate when 1522000b344fSMark Lord * any drive on the chip is active. 1523000b344fSMark Lord * 1524000b344fSMark Lord * Unfortunately, the blink mode is a global hardware setting for the SOC, 1525000b344fSMark Lord * so we must use it whenever at least one port on the SOC has NCQ enabled. 1526000b344fSMark Lord * 1527000b344fSMark Lord * We turn "LED blink" off when NCQ is not in use anywhere, because the normal 1528000b344fSMark Lord * LED operation works then, and provides better (more accurate) feedback. 1529000b344fSMark Lord * 1530000b344fSMark Lord * Note that this code assumes that an SOC never has more than one HC onboard. 1531000b344fSMark Lord */ 1532000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap) 1533000b344fSMark Lord { 1534000b344fSMark Lord struct ata_host *host = ap->host; 1535000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1536000b344fSMark Lord void __iomem *hc_mmio; 1537000b344fSMark Lord u32 led_ctrl; 1538000b344fSMark Lord 1539000b344fSMark Lord if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN) 1540000b344fSMark Lord return; 1541000b344fSMark Lord hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN; 1542000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1543cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1544cae5a29dSMark Lord writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1545000b344fSMark Lord } 1546000b344fSMark Lord 1547000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap) 1548000b344fSMark Lord { 1549000b344fSMark Lord struct ata_host *host = ap->host; 1550000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1551000b344fSMark Lord void __iomem *hc_mmio; 1552000b344fSMark Lord u32 led_ctrl; 1553000b344fSMark Lord unsigned int port; 1554000b344fSMark Lord 1555000b344fSMark Lord if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)) 1556000b344fSMark Lord return; 1557000b344fSMark Lord 1558000b344fSMark Lord /* disable led-blink only if no ports are using NCQ */ 1559000b344fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1560000b344fSMark Lord struct ata_port *this_ap = host->ports[port]; 1561000b344fSMark Lord struct mv_port_priv *pp = this_ap->private_data; 1562000b344fSMark Lord 1563000b344fSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 1564000b344fSMark Lord return; 1565000b344fSMark Lord } 1566000b344fSMark Lord 1567000b344fSMark Lord hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN; 1568000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1569cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1570cae5a29dSMark Lord writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1571000b344fSMark Lord } 1572000b344fSMark Lord 157300b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma) 1574c6fd2807SJeff Garzik { 1575c6fd2807SJeff Garzik u32 cfg; 1576e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1577e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1578e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1579c6fd2807SJeff Garzik 1580c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1581c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1582d16ab3f6SMark Lord pp->pp_flags &= 1583d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 1584c6fd2807SJeff Garzik 1585c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1586c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1587c6fd2807SJeff Garzik 1588dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1589c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1590dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1591c6fd2807SJeff Garzik 1592dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 159300f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 159400f42eabSMark Lord /* 159500f42eabSMark Lord * Possible future enhancement: 159600f42eabSMark Lord * 159700f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 159800f42eabSMark Lord * But first we need to have the error handling in place 159900f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 160000f42eabSMark Lord * So disallow non-NCQ FBS for now. 160100f42eabSMark Lord */ 160200f42eabSMark Lord want_fbs &= want_ncq; 160300f42eabSMark Lord 160408da1759SMark Lord mv_config_fbs(ap, want_ncq, want_fbs); 160500f42eabSMark Lord 160600f42eabSMark Lord if (want_fbs) { 160700f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 160800f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 160900f42eabSMark Lord } 161000f42eabSMark Lord 1611e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 161200b81235SMark Lord if (want_edma) { 1613e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 16141f398472SMark Lord if (!IS_SOC(hpriv)) 1615c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 161600b81235SMark Lord } 1617616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1618616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1619c01e8a23SMark Lord mv_bmdma_enable_iie(ap, !want_edma); 1620000b344fSMark Lord 1621000b344fSMark Lord if (IS_SOC(hpriv)) { 1622000b344fSMark Lord if (want_ncq) 1623000b344fSMark Lord mv_soc_led_blink_enable(ap); 1624000b344fSMark Lord else 1625000b344fSMark Lord mv_soc_led_blink_disable(ap); 1626000b344fSMark Lord } 1627c6fd2807SJeff Garzik } 1628c6fd2807SJeff Garzik 162972109168SMark Lord if (want_ncq) { 163072109168SMark Lord cfg |= EDMA_CFG_NCQ; 163172109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 163200b81235SMark Lord } 163372109168SMark Lord 1634cae5a29dSMark Lord writelfl(cfg, port_mmio + EDMA_CFG); 1635c6fd2807SJeff Garzik } 1636c6fd2807SJeff Garzik 1637da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1638da2fa9baSMark Lord { 1639da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1640da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1641eb73d558SMark Lord int tag; 1642da2fa9baSMark Lord 1643da2fa9baSMark Lord if (pp->crqb) { 1644da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1645da2fa9baSMark Lord pp->crqb = NULL; 1646da2fa9baSMark Lord } 1647da2fa9baSMark Lord if (pp->crpb) { 1648da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1649da2fa9baSMark Lord pp->crpb = NULL; 1650da2fa9baSMark Lord } 1651eb73d558SMark Lord /* 1652eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1653eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1654eb73d558SMark Lord */ 1655eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1656eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1657eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1658eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1659eb73d558SMark Lord pp->sg_tbl[tag], 1660eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1661eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1662eb73d558SMark Lord } 1663da2fa9baSMark Lord } 1664da2fa9baSMark Lord } 1665da2fa9baSMark Lord 1666c6fd2807SJeff Garzik /** 1667c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1668c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1669c6fd2807SJeff Garzik * 1670c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1671c6fd2807SJeff Garzik * zero indices. 1672c6fd2807SJeff Garzik * 1673c6fd2807SJeff Garzik * LOCKING: 1674c6fd2807SJeff Garzik * Inherited from caller. 1675c6fd2807SJeff Garzik */ 1676c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1677c6fd2807SJeff Garzik { 1678cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1679cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1680c6fd2807SJeff Garzik struct mv_port_priv *pp; 1681933cb8e5SMark Lord unsigned long flags; 1682dde20207SJames Bottomley int tag; 1683c6fd2807SJeff Garzik 168424dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1685c6fd2807SJeff Garzik if (!pp) 168624dc5f33STejun Heo return -ENOMEM; 1687da2fa9baSMark Lord ap->private_data = pp; 1688c6fd2807SJeff Garzik 1689da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1690da2fa9baSMark Lord if (!pp->crqb) 1691da2fa9baSMark Lord return -ENOMEM; 1692da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1693c6fd2807SJeff Garzik 1694da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1695da2fa9baSMark Lord if (!pp->crpb) 1696da2fa9baSMark Lord goto out_port_free_dma_mem; 1697da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1698c6fd2807SJeff Garzik 16993bd0a70eSMark Lord /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */ 17003bd0a70eSMark Lord if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0) 17013bd0a70eSMark Lord ap->flags |= ATA_FLAG_AN; 1702eb73d558SMark Lord /* 1703eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1704eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1705eb73d558SMark Lord */ 1706eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1707eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1708eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1709eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1710eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1711da2fa9baSMark Lord goto out_port_free_dma_mem; 1712eb73d558SMark Lord } else { 1713eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1714eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1715eb73d558SMark Lord } 1716eb73d558SMark Lord } 1717933cb8e5SMark Lord 1718933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 171908da1759SMark Lord mv_save_cached_regs(ap); 172066e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 1721933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1722933cb8e5SMark Lord 1723c6fd2807SJeff Garzik return 0; 1724da2fa9baSMark Lord 1725da2fa9baSMark Lord out_port_free_dma_mem: 1726da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1727da2fa9baSMark Lord return -ENOMEM; 1728c6fd2807SJeff Garzik } 1729c6fd2807SJeff Garzik 1730c6fd2807SJeff Garzik /** 1731c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1732c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1733c6fd2807SJeff Garzik * 1734c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1735c6fd2807SJeff Garzik * 1736c6fd2807SJeff Garzik * LOCKING: 1737cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1738c6fd2807SJeff Garzik */ 1739c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1740c6fd2807SJeff Garzik { 1741933cb8e5SMark Lord unsigned long flags; 1742933cb8e5SMark Lord 1743933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 1744e12bef50SMark Lord mv_stop_edma(ap); 174588e675e1SMark Lord mv_enable_port_irqs(ap, 0); 1746933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1747da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1748c6fd2807SJeff Garzik } 1749c6fd2807SJeff Garzik 1750c6fd2807SJeff Garzik /** 1751c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1752c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1753c6fd2807SJeff Garzik * 1754c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1755c6fd2807SJeff Garzik * 1756c6fd2807SJeff Garzik * LOCKING: 1757c6fd2807SJeff Garzik * Inherited from caller. 1758c6fd2807SJeff Garzik */ 17596c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1760c6fd2807SJeff Garzik { 1761c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1762c6fd2807SJeff Garzik struct scatterlist *sg; 17633be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1764ff2aeb1eSTejun Heo unsigned int si; 1765c6fd2807SJeff Garzik 1766eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1767ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1768d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1769d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1770c6fd2807SJeff Garzik 17714007b493SOlof Johansson while (sg_len) { 17724007b493SOlof Johansson u32 offset = addr & 0xffff; 17734007b493SOlof Johansson u32 len = sg_len; 17744007b493SOlof Johansson 177532cd11a6SMark Lord if (offset + len > 0x10000) 17764007b493SOlof Johansson len = 0x10000 - offset; 17774007b493SOlof Johansson 1778d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1779d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 17806c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 178132cd11a6SMark Lord mv_sg->reserved = 0; 1782c6fd2807SJeff Garzik 17834007b493SOlof Johansson sg_len -= len; 17844007b493SOlof Johansson addr += len; 17854007b493SOlof Johansson 17863be6cbd7SJeff Garzik last_sg = mv_sg; 1787d88184fbSJeff Garzik mv_sg++; 1788c6fd2807SJeff Garzik } 17894007b493SOlof Johansson } 17903be6cbd7SJeff Garzik 17913be6cbd7SJeff Garzik if (likely(last_sg)) 17923be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 179332cd11a6SMark Lord mb(); /* ensure data structure is visible to the chipset */ 1794c6fd2807SJeff Garzik } 1795c6fd2807SJeff Garzik 17965796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1797c6fd2807SJeff Garzik { 1798c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1799c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1800c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1801c6fd2807SJeff Garzik } 1802c6fd2807SJeff Garzik 1803c6fd2807SJeff Garzik /** 1804da14265eSMark Lord * mv_sff_irq_clear - Clear hardware interrupt after DMA. 1805da14265eSMark Lord * @ap: Port associated with this ATA transaction. 1806da14265eSMark Lord * 1807da14265eSMark Lord * We need this only for ATAPI bmdma transactions, 1808da14265eSMark Lord * as otherwise we experience spurious interrupts 1809da14265eSMark Lord * after libata-sff handles the bmdma interrupts. 1810da14265eSMark Lord */ 1811da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap) 1812da14265eSMark Lord { 1813da14265eSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ); 1814da14265eSMark Lord } 1815da14265eSMark Lord 1816da14265eSMark Lord /** 1817da14265eSMark Lord * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA. 1818da14265eSMark Lord * @qc: queued command to check for chipset/DMA compatibility. 1819da14265eSMark Lord * 1820da14265eSMark Lord * The bmdma engines cannot handle speculative data sizes 1821da14265eSMark Lord * (bytecount under/over flow). So only allow DMA for 1822da14265eSMark Lord * data transfer commands with known data sizes. 1823da14265eSMark Lord * 1824da14265eSMark Lord * LOCKING: 1825da14265eSMark Lord * Inherited from caller. 1826da14265eSMark Lord */ 1827da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc) 1828da14265eSMark Lord { 1829da14265eSMark Lord struct scsi_cmnd *scmd = qc->scsicmd; 1830da14265eSMark Lord 1831da14265eSMark Lord if (scmd) { 1832da14265eSMark Lord switch (scmd->cmnd[0]) { 1833da14265eSMark Lord case READ_6: 1834da14265eSMark Lord case READ_10: 1835da14265eSMark Lord case READ_12: 1836da14265eSMark Lord case WRITE_6: 1837da14265eSMark Lord case WRITE_10: 1838da14265eSMark Lord case WRITE_12: 1839da14265eSMark Lord case GPCMD_READ_CD: 1840da14265eSMark Lord case GPCMD_SEND_DVD_STRUCTURE: 1841da14265eSMark Lord case GPCMD_SEND_CUE_SHEET: 1842da14265eSMark Lord return 0; /* DMA is safe */ 1843da14265eSMark Lord } 1844da14265eSMark Lord } 1845da14265eSMark Lord return -EOPNOTSUPP; /* use PIO instead */ 1846da14265eSMark Lord } 1847da14265eSMark Lord 1848da14265eSMark Lord /** 1849da14265eSMark Lord * mv_bmdma_setup - Set up BMDMA transaction 1850da14265eSMark Lord * @qc: queued command to prepare DMA for. 1851da14265eSMark Lord * 1852da14265eSMark Lord * LOCKING: 1853da14265eSMark Lord * Inherited from caller. 1854da14265eSMark Lord */ 1855da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc) 1856da14265eSMark Lord { 1857da14265eSMark Lord struct ata_port *ap = qc->ap; 1858da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1859da14265eSMark Lord struct mv_port_priv *pp = ap->private_data; 1860da14265eSMark Lord 1861da14265eSMark Lord mv_fill_sg(qc); 1862da14265eSMark Lord 1863da14265eSMark Lord /* clear all DMA cmd bits */ 1864cae5a29dSMark Lord writel(0, port_mmio + BMDMA_CMD); 1865da14265eSMark Lord 1866da14265eSMark Lord /* load PRD table addr. */ 1867da14265eSMark Lord writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16, 1868cae5a29dSMark Lord port_mmio + BMDMA_PRD_HIGH); 1869da14265eSMark Lord writelfl(pp->sg_tbl_dma[qc->tag], 1870cae5a29dSMark Lord port_mmio + BMDMA_PRD_LOW); 1871da14265eSMark Lord 1872da14265eSMark Lord /* issue r/w command */ 1873da14265eSMark Lord ap->ops->sff_exec_command(ap, &qc->tf); 1874da14265eSMark Lord } 1875da14265eSMark Lord 1876da14265eSMark Lord /** 1877da14265eSMark Lord * mv_bmdma_start - Start a BMDMA transaction 1878da14265eSMark Lord * @qc: queued command to start DMA on. 1879da14265eSMark Lord * 1880da14265eSMark Lord * LOCKING: 1881da14265eSMark Lord * Inherited from caller. 1882da14265eSMark Lord */ 1883da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc) 1884da14265eSMark Lord { 1885da14265eSMark Lord struct ata_port *ap = qc->ap; 1886da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1887da14265eSMark Lord unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); 1888da14265eSMark Lord u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START; 1889da14265eSMark Lord 1890da14265eSMark Lord /* start host DMA transaction */ 1891cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1892da14265eSMark Lord } 1893da14265eSMark Lord 1894da14265eSMark Lord /** 1895da14265eSMark Lord * mv_bmdma_stop - Stop BMDMA transfer 1896da14265eSMark Lord * @qc: queued command to stop DMA on. 1897da14265eSMark Lord * 1898da14265eSMark Lord * Clears the ATA_DMA_START flag in the bmdma control register 1899da14265eSMark Lord * 1900da14265eSMark Lord * LOCKING: 1901da14265eSMark Lord * Inherited from caller. 1902da14265eSMark Lord */ 1903da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc) 1904da14265eSMark Lord { 1905da14265eSMark Lord struct ata_port *ap = qc->ap; 1906da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1907da14265eSMark Lord u32 cmd; 1908da14265eSMark Lord 1909da14265eSMark Lord /* clear start/stop bit */ 1910cae5a29dSMark Lord cmd = readl(port_mmio + BMDMA_CMD); 1911da14265eSMark Lord cmd &= ~ATA_DMA_START; 1912cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1913da14265eSMark Lord 1914da14265eSMark Lord /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ 1915da14265eSMark Lord ata_sff_dma_pause(ap); 1916da14265eSMark Lord } 1917da14265eSMark Lord 1918da14265eSMark Lord /** 1919da14265eSMark Lord * mv_bmdma_status - Read BMDMA status 1920da14265eSMark Lord * @ap: port for which to retrieve DMA status. 1921da14265eSMark Lord * 1922da14265eSMark Lord * Read and return equivalent of the sff BMDMA status register. 1923da14265eSMark Lord * 1924da14265eSMark Lord * LOCKING: 1925da14265eSMark Lord * Inherited from caller. 1926da14265eSMark Lord */ 1927da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap) 1928da14265eSMark Lord { 1929da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1930da14265eSMark Lord u32 reg, status; 1931da14265eSMark Lord 1932da14265eSMark Lord /* 1933da14265eSMark Lord * Other bits are valid only if ATA_DMA_ACTIVE==0, 1934da14265eSMark Lord * and the ATA_DMA_INTR bit doesn't exist. 1935da14265eSMark Lord */ 1936cae5a29dSMark Lord reg = readl(port_mmio + BMDMA_STATUS); 1937da14265eSMark Lord if (reg & ATA_DMA_ACTIVE) 1938da14265eSMark Lord status = ATA_DMA_ACTIVE; 1939da14265eSMark Lord else 1940da14265eSMark Lord status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR; 1941da14265eSMark Lord return status; 1942da14265eSMark Lord } 1943da14265eSMark Lord 1944299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc) 1945299b3f8dSMark Lord { 1946299b3f8dSMark Lord struct ata_taskfile *tf = &qc->tf; 1947299b3f8dSMark Lord /* 1948299b3f8dSMark Lord * Workaround for 88SX60x1 FEr SATA#24. 1949299b3f8dSMark Lord * 1950299b3f8dSMark Lord * Chip may corrupt WRITEs if multi_count >= 4kB. 1951299b3f8dSMark Lord * Note that READs are unaffected. 1952299b3f8dSMark Lord * 1953299b3f8dSMark Lord * It's not clear if this errata really means "4K bytes", 1954299b3f8dSMark Lord * or if it always happens for multi_count > 7 1955299b3f8dSMark Lord * regardless of device sector_size. 1956299b3f8dSMark Lord * 1957299b3f8dSMark Lord * So, for safety, any write with multi_count > 7 1958299b3f8dSMark Lord * gets converted here into a regular PIO write instead: 1959299b3f8dSMark Lord */ 1960299b3f8dSMark Lord if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) { 1961299b3f8dSMark Lord if (qc->dev->multi_count > 7) { 1962299b3f8dSMark Lord switch (tf->command) { 1963299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI: 1964299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE; 1965299b3f8dSMark Lord break; 1966299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_FUA_EXT: 1967299b3f8dSMark Lord tf->flags &= ~ATA_TFLAG_FUA; /* ugh */ 1968299b3f8dSMark Lord /* fall through */ 1969299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_EXT: 1970299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE_EXT; 1971299b3f8dSMark Lord break; 1972299b3f8dSMark Lord } 1973299b3f8dSMark Lord } 1974299b3f8dSMark Lord } 1975299b3f8dSMark Lord } 1976299b3f8dSMark Lord 1977da14265eSMark Lord /** 1978c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1979c6fd2807SJeff Garzik * @qc: queued command to prepare 1980c6fd2807SJeff Garzik * 1981c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1982c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1983c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1984c6fd2807SJeff Garzik * the SG load routine. 1985c6fd2807SJeff Garzik * 1986c6fd2807SJeff Garzik * LOCKING: 1987c6fd2807SJeff Garzik * Inherited from caller. 1988c6fd2807SJeff Garzik */ 1989c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1990c6fd2807SJeff Garzik { 1991c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1992c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1993c6fd2807SJeff Garzik __le16 *cw; 19948d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 1995c6fd2807SJeff Garzik u16 flags = 0; 1996c6fd2807SJeff Garzik unsigned in_index; 1997c6fd2807SJeff Garzik 1998299b3f8dSMark Lord switch (tf->protocol) { 1999299b3f8dSMark Lord case ATA_PROT_DMA: 2000299b3f8dSMark Lord case ATA_PROT_NCQ: 2001299b3f8dSMark Lord break; /* continue below */ 2002299b3f8dSMark Lord case ATA_PROT_PIO: 2003299b3f8dSMark Lord mv_rw_multi_errata_sata24(qc); 2004c6fd2807SJeff Garzik return; 2005299b3f8dSMark Lord default: 2006299b3f8dSMark Lord return; 2007299b3f8dSMark Lord } 2008c6fd2807SJeff Garzik 2009c6fd2807SJeff Garzik /* Fill in command request block 2010c6fd2807SJeff Garzik */ 20118d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 2012c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 2013c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 2014c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 2015e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 2016c6fd2807SJeff Garzik 2017bdd4dddeSJeff Garzik /* get current queue index from software */ 2018fcfb1f77SMark Lord in_index = pp->req_idx; 2019c6fd2807SJeff Garzik 2020c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 2021eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 2022c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 2023eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 2024c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 2025c6fd2807SJeff Garzik 2026c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 2027c6fd2807SJeff Garzik 2028c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 2029c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 2030c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 2031c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 2032cd12e1f7SMark Lord * NCQ. NCQ will drop hob_nsect, which is not needed there 2033cd12e1f7SMark Lord * (nsect is used only for the tag; feat/hob_feat hold true nsect). 2034c6fd2807SJeff Garzik */ 2035c6fd2807SJeff Garzik switch (tf->command) { 2036c6fd2807SJeff Garzik case ATA_CMD_READ: 2037c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 2038c6fd2807SJeff Garzik case ATA_CMD_WRITE: 2039c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 2040c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 2041c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 2042c6fd2807SJeff Garzik break; 2043c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 2044c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 2045c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 2046c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 2047c6fd2807SJeff Garzik break; 2048c6fd2807SJeff Garzik default: 2049c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 2050c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 2051c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 2052c6fd2807SJeff Garzik * driver needs work. 2053c6fd2807SJeff Garzik * 2054c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 2055c6fd2807SJeff Garzik * return error here. 2056c6fd2807SJeff Garzik */ 2057c6fd2807SJeff Garzik BUG_ON(tf->command); 2058c6fd2807SJeff Garzik break; 2059c6fd2807SJeff Garzik } 2060c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 2061c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 2062c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 2063c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 2064c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 2065c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 2066c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 2067c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 2068c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 2069c6fd2807SJeff Garzik 2070c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 2071c6fd2807SJeff Garzik return; 2072c6fd2807SJeff Garzik mv_fill_sg(qc); 2073c6fd2807SJeff Garzik } 2074c6fd2807SJeff Garzik 2075c6fd2807SJeff Garzik /** 2076c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 2077c6fd2807SJeff Garzik * @qc: queued command to prepare 2078c6fd2807SJeff Garzik * 2079c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2080c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 2081c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 2082c6fd2807SJeff Garzik * the SG load routine. 2083c6fd2807SJeff Garzik * 2084c6fd2807SJeff Garzik * LOCKING: 2085c6fd2807SJeff Garzik * Inherited from caller. 2086c6fd2807SJeff Garzik */ 2087c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 2088c6fd2807SJeff Garzik { 2089c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 2090c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2091c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 20928d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 2093c6fd2807SJeff Garzik unsigned in_index; 2094c6fd2807SJeff Garzik u32 flags = 0; 2095c6fd2807SJeff Garzik 20968d2b450dSMark Lord if ((tf->protocol != ATA_PROT_DMA) && 20978d2b450dSMark Lord (tf->protocol != ATA_PROT_NCQ)) 2098c6fd2807SJeff Garzik return; 2099c6fd2807SJeff Garzik 2100e12bef50SMark Lord /* Fill in Gen IIE command request block */ 21018d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 2102c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 2103c6fd2807SJeff Garzik 2104c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 2105c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 21068c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 2107e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 2108c6fd2807SJeff Garzik 2109bdd4dddeSJeff Garzik /* get current queue index from software */ 2110fcfb1f77SMark Lord in_index = pp->req_idx; 2111c6fd2807SJeff Garzik 2112c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 2113eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 2114eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 2115c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 2116c6fd2807SJeff Garzik 2117c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 2118c6fd2807SJeff Garzik (tf->command << 16) | 2119c6fd2807SJeff Garzik (tf->feature << 24) 2120c6fd2807SJeff Garzik ); 2121c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 2122c6fd2807SJeff Garzik (tf->lbal << 0) | 2123c6fd2807SJeff Garzik (tf->lbam << 8) | 2124c6fd2807SJeff Garzik (tf->lbah << 16) | 2125c6fd2807SJeff Garzik (tf->device << 24) 2126c6fd2807SJeff Garzik ); 2127c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 2128c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 2129c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 2130c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 2131c6fd2807SJeff Garzik (tf->hob_feature << 24) 2132c6fd2807SJeff Garzik ); 2133c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 2134c6fd2807SJeff Garzik (tf->nsect << 0) | 2135c6fd2807SJeff Garzik (tf->hob_nsect << 8) 2136c6fd2807SJeff Garzik ); 2137c6fd2807SJeff Garzik 2138c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 2139c6fd2807SJeff Garzik return; 2140c6fd2807SJeff Garzik mv_fill_sg(qc); 2141c6fd2807SJeff Garzik } 2142c6fd2807SJeff Garzik 2143c6fd2807SJeff Garzik /** 2144d16ab3f6SMark Lord * mv_sff_check_status - fetch device status, if valid 2145d16ab3f6SMark Lord * @ap: ATA port to fetch status from 2146d16ab3f6SMark Lord * 2147d16ab3f6SMark Lord * When using command issue via mv_qc_issue_fis(), 2148d16ab3f6SMark Lord * the initial ATA_BUSY state does not show up in the 2149d16ab3f6SMark Lord * ATA status (shadow) register. This can confuse libata! 2150d16ab3f6SMark Lord * 2151d16ab3f6SMark Lord * So we have a hook here to fake ATA_BUSY for that situation, 2152d16ab3f6SMark Lord * until the first time a BUSY, DRQ, or ERR bit is seen. 2153d16ab3f6SMark Lord * 2154d16ab3f6SMark Lord * The rest of the time, it simply returns the ATA status register. 2155d16ab3f6SMark Lord */ 2156d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap) 2157d16ab3f6SMark Lord { 2158d16ab3f6SMark Lord u8 stat = ioread8(ap->ioaddr.status_addr); 2159d16ab3f6SMark Lord struct mv_port_priv *pp = ap->private_data; 2160d16ab3f6SMark Lord 2161d16ab3f6SMark Lord if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) { 2162d16ab3f6SMark Lord if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) 2163d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; 2164d16ab3f6SMark Lord else 2165d16ab3f6SMark Lord stat = ATA_BUSY; 2166d16ab3f6SMark Lord } 2167d16ab3f6SMark Lord return stat; 2168d16ab3f6SMark Lord } 2169d16ab3f6SMark Lord 2170d16ab3f6SMark Lord /** 217170f8b79cSMark Lord * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register 217270f8b79cSMark Lord * @fis: fis to be sent 217370f8b79cSMark Lord * @nwords: number of 32-bit words in the fis 217470f8b79cSMark Lord */ 217570f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords) 217670f8b79cSMark Lord { 217770f8b79cSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 217870f8b79cSMark Lord u32 ifctl, old_ifctl, ifstat; 217970f8b79cSMark Lord int i, timeout = 200, final_word = nwords - 1; 218070f8b79cSMark Lord 218170f8b79cSMark Lord /* Initiate FIS transmission mode */ 2182cae5a29dSMark Lord old_ifctl = readl(port_mmio + SATA_IFCTL); 218370f8b79cSMark Lord ifctl = 0x100 | (old_ifctl & 0xf); 2184cae5a29dSMark Lord writelfl(ifctl, port_mmio + SATA_IFCTL); 218570f8b79cSMark Lord 218670f8b79cSMark Lord /* Send all words of the FIS except for the final word */ 218770f8b79cSMark Lord for (i = 0; i < final_word; ++i) 2188cae5a29dSMark Lord writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS); 218970f8b79cSMark Lord 219070f8b79cSMark Lord /* Flag end-of-transmission, and then send the final word */ 2191cae5a29dSMark Lord writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL); 2192cae5a29dSMark Lord writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS); 219370f8b79cSMark Lord 219470f8b79cSMark Lord /* 219570f8b79cSMark Lord * Wait for FIS transmission to complete. 219670f8b79cSMark Lord * This typically takes just a single iteration. 219770f8b79cSMark Lord */ 219870f8b79cSMark Lord do { 2199cae5a29dSMark Lord ifstat = readl(port_mmio + SATA_IFSTAT); 220070f8b79cSMark Lord } while (!(ifstat & 0x1000) && --timeout); 220170f8b79cSMark Lord 220270f8b79cSMark Lord /* Restore original port configuration */ 2203cae5a29dSMark Lord writelfl(old_ifctl, port_mmio + SATA_IFCTL); 220470f8b79cSMark Lord 220570f8b79cSMark Lord /* See if it worked */ 220670f8b79cSMark Lord if ((ifstat & 0x3000) != 0x1000) { 220770f8b79cSMark Lord ata_port_printk(ap, KERN_WARNING, 220870f8b79cSMark Lord "%s transmission error, ifstat=%08x\n", 220970f8b79cSMark Lord __func__, ifstat); 221070f8b79cSMark Lord return AC_ERR_OTHER; 221170f8b79cSMark Lord } 221270f8b79cSMark Lord return 0; 221370f8b79cSMark Lord } 221470f8b79cSMark Lord 221570f8b79cSMark Lord /** 221670f8b79cSMark Lord * mv_qc_issue_fis - Issue a command directly as a FIS 221770f8b79cSMark Lord * @qc: queued command to start 221870f8b79cSMark Lord * 221970f8b79cSMark Lord * Note that the ATA shadow registers are not updated 222070f8b79cSMark Lord * after command issue, so the device will appear "READY" 222170f8b79cSMark Lord * if polled, even while it is BUSY processing the command. 222270f8b79cSMark Lord * 222370f8b79cSMark Lord * So we use a status hook to fake ATA_BUSY until the drive changes state. 222470f8b79cSMark Lord * 222570f8b79cSMark Lord * Note: we don't get updated shadow regs on *completion* 222670f8b79cSMark Lord * of non-data commands. So avoid sending them via this function, 222770f8b79cSMark Lord * as they will appear to have completed immediately. 222870f8b79cSMark Lord * 222970f8b79cSMark Lord * GEN_IIE has special registers that we could get the result tf from, 223070f8b79cSMark Lord * but earlier chipsets do not. For now, we ignore those registers. 223170f8b79cSMark Lord */ 223270f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc) 223370f8b79cSMark Lord { 223470f8b79cSMark Lord struct ata_port *ap = qc->ap; 223570f8b79cSMark Lord struct mv_port_priv *pp = ap->private_data; 223670f8b79cSMark Lord struct ata_link *link = qc->dev->link; 223770f8b79cSMark Lord u32 fis[5]; 223870f8b79cSMark Lord int err = 0; 223970f8b79cSMark Lord 224070f8b79cSMark Lord ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis); 22414c4a90fdSThiago Farina err = mv_send_fis(ap, fis, ARRAY_SIZE(fis)); 224270f8b79cSMark Lord if (err) 224370f8b79cSMark Lord return err; 224470f8b79cSMark Lord 224570f8b79cSMark Lord switch (qc->tf.protocol) { 224670f8b79cSMark Lord case ATAPI_PROT_PIO: 224770f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 224870f8b79cSMark Lord /* fall through */ 224970f8b79cSMark Lord case ATAPI_PROT_NODATA: 225070f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 225170f8b79cSMark Lord break; 225270f8b79cSMark Lord case ATA_PROT_PIO: 225370f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 225470f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_WRITE) 225570f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 225670f8b79cSMark Lord else 225770f8b79cSMark Lord ap->hsm_task_state = HSM_ST; 225870f8b79cSMark Lord break; 225970f8b79cSMark Lord default: 226070f8b79cSMark Lord ap->hsm_task_state = HSM_ST_LAST; 226170f8b79cSMark Lord break; 226270f8b79cSMark Lord } 226370f8b79cSMark Lord 226470f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 2265c429137aSTejun Heo ata_sff_queue_pio_task(ap, 0); 226670f8b79cSMark Lord return 0; 226770f8b79cSMark Lord } 226870f8b79cSMark Lord 226970f8b79cSMark Lord /** 2270c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 2271c6fd2807SJeff Garzik * @qc: queued command to start 2272c6fd2807SJeff Garzik * 2273c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2274c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 2275c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 2276c6fd2807SJeff Garzik * DMA and bumps the request producer index. 2277c6fd2807SJeff Garzik * 2278c6fd2807SJeff Garzik * LOCKING: 2279c6fd2807SJeff Garzik * Inherited from caller. 2280c6fd2807SJeff Garzik */ 2281c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 2282c6fd2807SJeff Garzik { 2283f48765ccSMark Lord static int limit_warnings = 10; 2284c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 2285c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2286c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2287bdd4dddeSJeff Garzik u32 in_index; 228842ed893dSMark Lord unsigned int port_irqs; 2289c6fd2807SJeff Garzik 2290d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */ 2291d16ab3f6SMark Lord 2292f48765ccSMark Lord switch (qc->tf.protocol) { 2293f48765ccSMark Lord case ATA_PROT_DMA: 2294f48765ccSMark Lord case ATA_PROT_NCQ: 2295f48765ccSMark Lord mv_start_edma(ap, port_mmio, pp, qc->tf.protocol); 2296f48765ccSMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2297f48765ccSMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 2298f48765ccSMark Lord 2299f48765ccSMark Lord /* Write the request in pointer to kick the EDMA to life */ 2300f48765ccSMark Lord writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 2301cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 2302f48765ccSMark Lord return 0; 2303f48765ccSMark Lord 2304f48765ccSMark Lord case ATA_PROT_PIO: 2305c6112bd8SMark Lord /* 2306c6112bd8SMark Lord * Errata SATA#16, SATA#24: warn if multiple DRQs expected. 2307c6112bd8SMark Lord * 2308c6112bd8SMark Lord * Someday, we might implement special polling workarounds 2309c6112bd8SMark Lord * for these, but it all seems rather unnecessary since we 2310c6112bd8SMark Lord * normally use only DMA for commands which transfer more 2311c6112bd8SMark Lord * than a single block of data. 2312c6112bd8SMark Lord * 2313c6112bd8SMark Lord * Much of the time, this could just work regardless. 2314c6112bd8SMark Lord * So for now, just log the incident, and allow the attempt. 2315c6112bd8SMark Lord */ 2316c7843e8fSMark Lord if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) { 2317c6112bd8SMark Lord --limit_warnings; 2318c6112bd8SMark Lord ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME 2319c6112bd8SMark Lord ": attempting PIO w/multiple DRQ: " 2320c6112bd8SMark Lord "this may fail due to h/w errata\n"); 2321c6112bd8SMark Lord } 2322f48765ccSMark Lord /* drop through */ 232342ed893dSMark Lord case ATA_PROT_NODATA: 2324f48765ccSMark Lord case ATAPI_PROT_PIO: 232542ed893dSMark Lord case ATAPI_PROT_NODATA: 232642ed893dSMark Lord if (ap->flags & ATA_FLAG_PIO_POLLING) 232742ed893dSMark Lord qc->tf.flags |= ATA_TFLAG_POLLING; 232842ed893dSMark Lord break; 232942ed893dSMark Lord } 233042ed893dSMark Lord 233142ed893dSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 233242ed893dSMark Lord port_irqs = ERR_IRQ; /* mask device interrupt when polling */ 233342ed893dSMark Lord else 233442ed893dSMark Lord port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */ 233542ed893dSMark Lord 233617c5aab5SMark Lord /* 233717c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 2338c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 2339c6fd2807SJeff Garzik * shadow block, etc registers. 2340c6fd2807SJeff Garzik */ 2341b562468cSMark Lord mv_stop_edma(ap); 2342f48765ccSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs); 2343e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 234470f8b79cSMark Lord 234570f8b79cSMark Lord if (qc->tf.command == ATA_CMD_READ_LOG_EXT) { 234670f8b79cSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 234770f8b79cSMark Lord /* 234870f8b79cSMark Lord * Workaround for 88SX60x1 FEr SATA#25 (part 2). 234970f8b79cSMark Lord * 235070f8b79cSMark Lord * After any NCQ error, the READ_LOG_EXT command 235170f8b79cSMark Lord * from libata-eh *must* use mv_qc_issue_fis(). 235270f8b79cSMark Lord * Otherwise it might fail, due to chip errata. 235370f8b79cSMark Lord * 235470f8b79cSMark Lord * Rather than special-case it, we'll just *always* 235570f8b79cSMark Lord * use this method here for READ_LOG_EXT, making for 235670f8b79cSMark Lord * easier testing. 235770f8b79cSMark Lord */ 235870f8b79cSMark Lord if (IS_GEN_II(hpriv)) 235970f8b79cSMark Lord return mv_qc_issue_fis(qc); 236070f8b79cSMark Lord } 2361*360ff783STejun Heo return ata_bmdma_qc_issue(qc); 2362c6fd2807SJeff Garzik } 2363c6fd2807SJeff Garzik 23648f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 23658f767f8aSMark Lord { 23668f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 23678f767f8aSMark Lord struct ata_queued_cmd *qc; 23688f767f8aSMark Lord 23698f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 23708f767f8aSMark Lord return NULL; 23718f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 23723e4ec344STejun Heo if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING)) 23738f767f8aSMark Lord return qc; 23743e4ec344STejun Heo return NULL; 23758f767f8aSMark Lord } 23768f767f8aSMark Lord 237729d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 237829d187bbSMark Lord { 237929d187bbSMark Lord unsigned int pmp, pmp_map; 238029d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 238129d187bbSMark Lord 238229d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 238329d187bbSMark Lord /* 238429d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 238529d187bbSMark Lord * before we freeze the port entirely. 238629d187bbSMark Lord * 238729d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 238829d187bbSMark Lord */ 238929d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 239029d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 239129d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 239229d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 239329d187bbSMark Lord if (pmp_map & this_pmp) { 239429d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 239529d187bbSMark Lord pmp_map &= ~this_pmp; 239629d187bbSMark Lord ata_eh_analyze_ncq_error(link); 239729d187bbSMark Lord } 239829d187bbSMark Lord } 239929d187bbSMark Lord ata_port_freeze(ap); 240029d187bbSMark Lord } 240129d187bbSMark Lord sata_pmp_error_handler(ap); 240229d187bbSMark Lord } 240329d187bbSMark Lord 24044c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 24054c299ca3SMark Lord { 24064c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 24074c299ca3SMark Lord 2408cae5a29dSMark Lord return readl(port_mmio + SATA_TESTCTL) >> 16; 24094c299ca3SMark Lord } 24104c299ca3SMark Lord 24114c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 24124c299ca3SMark Lord { 24134c299ca3SMark Lord struct ata_eh_info *ehi; 24144c299ca3SMark Lord unsigned int pmp; 24154c299ca3SMark Lord 24164c299ca3SMark Lord /* 24174c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 24184c299ca3SMark Lord */ 24194c299ca3SMark Lord ehi = &ap->link.eh_info; 24204c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 24214c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 24224c299ca3SMark Lord if (pmp_map & this_pmp) { 24234c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 24244c299ca3SMark Lord 24254c299ca3SMark Lord pmp_map &= ~this_pmp; 24264c299ca3SMark Lord ehi = &link->eh_info; 24274c299ca3SMark Lord ata_ehi_clear_desc(ehi); 24284c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 24294c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 24304c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 24314c299ca3SMark Lord ata_link_abort(link); 24324c299ca3SMark Lord } 24334c299ca3SMark Lord } 24344c299ca3SMark Lord } 24354c299ca3SMark Lord 243606aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap) 243706aaca3fSMark Lord { 243806aaca3fSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 243906aaca3fSMark Lord u32 in_ptr, out_ptr; 244006aaca3fSMark Lord 2441cae5a29dSMark Lord in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR) 244206aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2443cae5a29dSMark Lord out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR) 244406aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 244506aaca3fSMark Lord return (in_ptr == out_ptr); /* 1 == queue_is_empty */ 244606aaca3fSMark Lord } 244706aaca3fSMark Lord 24484c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 24494c299ca3SMark Lord { 24504c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 24514c299ca3SMark Lord int failed_links; 24524c299ca3SMark Lord unsigned int old_map, new_map; 24534c299ca3SMark Lord 24544c299ca3SMark Lord /* 24554c299ca3SMark Lord * Device error during FBS+NCQ operation: 24564c299ca3SMark Lord * 24574c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 24584c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 24594c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 24604c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 24614c299ca3SMark Lord */ 24624c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 24634c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 24644c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 24654c299ca3SMark Lord } 24664c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 24674c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 24684c299ca3SMark Lord 24694c299ca3SMark Lord if (old_map != new_map) { 24704c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 24714c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 24724c299ca3SMark Lord } 2473c46938ccSMark Lord failed_links = hweight16(new_map); 24744c299ca3SMark Lord 24754c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 24764c299ca3SMark Lord "failed_links=%d nr_active_links=%d\n", 24774c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 24784c299ca3SMark Lord ap->qc_active, failed_links, 24794c299ca3SMark Lord ap->nr_active_links); 24804c299ca3SMark Lord 248106aaca3fSMark Lord if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { 24824c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 24834c299ca3SMark Lord mv_stop_edma(ap); 24844c299ca3SMark Lord mv_eh_freeze(ap); 24854c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 24864c299ca3SMark Lord return 1; /* handled */ 24874c299ca3SMark Lord } 24884c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 24894c299ca3SMark Lord return 1; /* handled */ 24904c299ca3SMark Lord } 24914c299ca3SMark Lord 24924c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 24934c299ca3SMark Lord { 24944c299ca3SMark Lord /* 24954c299ca3SMark Lord * Possible future enhancement: 24964c299ca3SMark Lord * 24974c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 24984c299ca3SMark Lord * See related notes in mv_edma_cfg(). 24994c299ca3SMark Lord * 25004c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 25014c299ca3SMark Lord * 25024c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 25034c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 25044c299ca3SMark Lord */ 25054c299ca3SMark Lord return 0; /* not handled */ 25064c299ca3SMark Lord } 25074c299ca3SMark Lord 25084c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 25094c299ca3SMark Lord { 25104c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 25114c299ca3SMark Lord 25124c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 25134c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 25144c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 25154c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 25164c299ca3SMark Lord 25174c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 25184c299ca3SMark Lord return 0; /* non DEV error: not handled */ 25194c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 25204c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 25214c299ca3SMark Lord return 0; /* other problems: not handled */ 25224c299ca3SMark Lord 25234c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 25244c299ca3SMark Lord /* 25254c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 25264c299ca3SMark Lord * If it did, then something is wrong elsewhere, 25274c299ca3SMark Lord * and we cannot handle it here. 25284c299ca3SMark Lord */ 25294c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 25304c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 25314c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 25324c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 25334c299ca3SMark Lord return 0; /* not handled */ 25344c299ca3SMark Lord } 25354c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 25364c299ca3SMark Lord } else { 25374c299ca3SMark Lord /* 25384c299ca3SMark Lord * EDMA should have self-disabled for this case. 25394c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 25404c299ca3SMark Lord * and we cannot handle it here. 25414c299ca3SMark Lord */ 25424c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 25434c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 25444c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 25454c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 25464c299ca3SMark Lord return 0; /* not handled */ 25474c299ca3SMark Lord } 25484c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 25494c299ca3SMark Lord } 25504c299ca3SMark Lord return 0; /* not handled */ 25514c299ca3SMark Lord } 25524c299ca3SMark Lord 2553a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 25548f767f8aSMark Lord { 25558f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 2556a9010329SMark Lord char *when = "idle"; 25578f767f8aSMark Lord 25588f767f8aSMark Lord ata_ehi_clear_desc(ehi); 25593e4ec344STejun Heo if (edma_was_enabled) { 2560a9010329SMark Lord when = "EDMA enabled"; 25618f767f8aSMark Lord } else { 25628f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 25638f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 2564a9010329SMark Lord when = "polling"; 25658f767f8aSMark Lord } 2566a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 25678f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 25688f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 25698f767f8aSMark Lord ata_port_freeze(ap); 25708f767f8aSMark Lord } 25718f767f8aSMark Lord 2572c6fd2807SJeff Garzik /** 2573c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 2574c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2575c6fd2807SJeff Garzik * 25768d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 25778d07379dSMark Lord * which also performs a COMRESET. 25788d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 2579c6fd2807SJeff Garzik * 2580c6fd2807SJeff Garzik * LOCKING: 2581c6fd2807SJeff Garzik * Inherited from caller. 2582c6fd2807SJeff Garzik */ 258337b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 2584c6fd2807SJeff Garzik { 2585c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2586bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 2587e4006077SMark Lord u32 fis_cause = 0; 2588bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2589bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2590bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 25919af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 259237b9046aSMark Lord struct ata_queued_cmd *qc; 259337b9046aSMark Lord int abort = 0; 2594c6fd2807SJeff Garzik 25958d07379dSMark Lord /* 259637b9046aSMark Lord * Read and clear the SError and err_cause bits. 2597e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 2598e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 2599bdd4dddeSJeff Garzik */ 260037b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 260137b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 260237b9046aSMark Lord 2603cae5a29dSMark Lord edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE); 2604e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2605cae5a29dSMark Lord fis_cause = readl(port_mmio + FIS_IRQ_CAUSE); 2606cae5a29dSMark Lord writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE); 2607e4006077SMark Lord } 2608cae5a29dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE); 2609bdd4dddeSJeff Garzik 26104c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 26114c299ca3SMark Lord /* 26124c299ca3SMark Lord * Device errors during FIS-based switching operation 26134c299ca3SMark Lord * require special handling. 26144c299ca3SMark Lord */ 26154c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 26164c299ca3SMark Lord return; 26174c299ca3SMark Lord } 26184c299ca3SMark Lord 261937b9046aSMark Lord qc = mv_get_active_qc(ap); 262037b9046aSMark Lord ata_ehi_clear_desc(ehi); 262137b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 262237b9046aSMark Lord edma_err_cause, pp->pp_flags); 2623e4006077SMark Lord 2624c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2625e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 2626cae5a29dSMark Lord if (fis_cause & FIS_IRQ_CAUSE_AN) { 2627c443c500SMark Lord u32 ec = edma_err_cause & 2628c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 2629c443c500SMark Lord sata_async_notification(ap); 2630c443c500SMark Lord if (!ec) 2631c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 2632c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 2633c443c500SMark Lord } 2634c443c500SMark Lord } 2635bdd4dddeSJeff Garzik /* 2636352fab70SMark Lord * All generations share these EDMA error cause bits: 2637bdd4dddeSJeff Garzik */ 263837b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 2639bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 264037b9046aSMark Lord action |= ATA_EH_RESET; 264137b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 264237b9046aSMark Lord } 2643bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 26446c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 2645bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 2646bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 2647cf480626STejun Heo action |= ATA_EH_RESET; 2648b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 2649bdd4dddeSJeff Garzik } 2650bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 2651bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 2652bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 2653b64bbc39STejun Heo "dev disconnect" : "dev connect"); 2654cf480626STejun Heo action |= ATA_EH_RESET; 2655bdd4dddeSJeff Garzik } 2656bdd4dddeSJeff Garzik 2657352fab70SMark Lord /* 2658352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 2659352fab70SMark Lord * different FREEZE bits, and no SERR bit: 2660352fab70SMark Lord */ 2661ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 2662bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 2663bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 2664c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2665b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2666c6fd2807SJeff Garzik } 2667bdd4dddeSJeff Garzik } else { 2668bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 2669bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 2670bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2671b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2672bdd4dddeSJeff Garzik } 2673bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 26748d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 26758d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 2676cf480626STejun Heo action |= ATA_EH_RESET; 2677bdd4dddeSJeff Garzik } 2678bdd4dddeSJeff Garzik } 2679c6fd2807SJeff Garzik 2680bdd4dddeSJeff Garzik if (!err_mask) { 2681bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 2682cf480626STejun Heo action |= ATA_EH_RESET; 2683bdd4dddeSJeff Garzik } 2684bdd4dddeSJeff Garzik 2685bdd4dddeSJeff Garzik ehi->serror |= serr; 2686bdd4dddeSJeff Garzik ehi->action |= action; 2687bdd4dddeSJeff Garzik 2688bdd4dddeSJeff Garzik if (qc) 2689bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2690bdd4dddeSJeff Garzik else 2691bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2692bdd4dddeSJeff Garzik 269337b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 269437b9046aSMark Lord /* 269537b9046aSMark Lord * Cannot do ata_port_freeze() here, 269637b9046aSMark Lord * because it would kill PIO access, 269737b9046aSMark Lord * which is needed for further diagnosis. 269837b9046aSMark Lord */ 269937b9046aSMark Lord mv_eh_freeze(ap); 270037b9046aSMark Lord abort = 1; 270137b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 270237b9046aSMark Lord /* 270337b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 270437b9046aSMark Lord */ 2705bdd4dddeSJeff Garzik ata_port_freeze(ap); 270637b9046aSMark Lord } else { 270737b9046aSMark Lord abort = 1; 270837b9046aSMark Lord } 270937b9046aSMark Lord 271037b9046aSMark Lord if (abort) { 271137b9046aSMark Lord if (qc) 271237b9046aSMark Lord ata_link_abort(qc->dev->link); 2713bdd4dddeSJeff Garzik else 2714bdd4dddeSJeff Garzik ata_port_abort(ap); 2715bdd4dddeSJeff Garzik } 271637b9046aSMark Lord } 2717bdd4dddeSJeff Garzik 2718fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 2719fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 2720fcfb1f77SMark Lord { 2721fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 2722fcfb1f77SMark Lord 2723fcfb1f77SMark Lord if (qc) { 2724fcfb1f77SMark Lord u8 ata_status; 2725fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 2726fcfb1f77SMark Lord /* 2727fcfb1f77SMark Lord * edma_status from a response queue entry: 2728cae5a29dSMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only). 2729fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 2730fcfb1f77SMark Lord */ 2731fcfb1f77SMark Lord if (!ncq_enabled) { 2732fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 2733fcfb1f77SMark Lord if (err_cause) { 2734fcfb1f77SMark Lord /* 2735fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 2736fcfb1f77SMark Lord * So do nothing at all here. 2737fcfb1f77SMark Lord */ 2738fcfb1f77SMark Lord return; 2739fcfb1f77SMark Lord } 2740fcfb1f77SMark Lord } 2741fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 274237b9046aSMark Lord if (!ac_err_mask(ata_status)) 2743fcfb1f77SMark Lord ata_qc_complete(qc); 274437b9046aSMark Lord /* else: leave it for mv_err_intr() */ 2745fcfb1f77SMark Lord } else { 2746fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 2747fcfb1f77SMark Lord __func__, tag); 2748fcfb1f77SMark Lord } 2749fcfb1f77SMark Lord } 2750fcfb1f77SMark Lord 2751fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2752bdd4dddeSJeff Garzik { 2753bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2754bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2755fcfb1f77SMark Lord u32 in_index; 2756bdd4dddeSJeff Garzik bool work_done = false; 2757fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2758bdd4dddeSJeff Garzik 2759fcfb1f77SMark Lord /* Get the hardware queue position index */ 2760cae5a29dSMark Lord in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR) 2761bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2762bdd4dddeSJeff Garzik 2763fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 2764fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 27656c1153e0SJeff Garzik unsigned int tag; 2766fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2767bdd4dddeSJeff Garzik 2768fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2769bdd4dddeSJeff Garzik 2770fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2771fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 27729af5c9c9STejun Heo tag = ap->link.active_tag; 2773fcfb1f77SMark Lord } else { 2774fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2775fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2776bdd4dddeSJeff Garzik } 2777fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2778bdd4dddeSJeff Garzik work_done = true; 2779bdd4dddeSJeff Garzik } 2780bdd4dddeSJeff Garzik 2781352fab70SMark Lord /* Update the software queue position index in hardware */ 2782bdd4dddeSJeff Garzik if (work_done) 2783bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2784fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2785cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 2786c6fd2807SJeff Garzik } 2787c6fd2807SJeff Garzik 2788a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2789a9010329SMark Lord { 2790a9010329SMark Lord struct mv_port_priv *pp; 2791a9010329SMark Lord int edma_was_enabled; 2792a9010329SMark Lord 2793a9010329SMark Lord /* 2794a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2795a9010329SMark Lord * so that we have a consistent view for this port, 2796a9010329SMark Lord * even if something we call of our routines changes it. 2797a9010329SMark Lord */ 2798a9010329SMark Lord pp = ap->private_data; 2799a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2800a9010329SMark Lord /* 2801a9010329SMark Lord * Process completed CRPB response(s) before other events. 2802a9010329SMark Lord */ 2803a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2804a9010329SMark Lord mv_process_crpb_entries(ap, pp); 28054c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 28064c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2807a9010329SMark Lord } 2808a9010329SMark Lord /* 2809a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2810a9010329SMark Lord */ 2811a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2812a9010329SMark Lord mv_err_intr(ap); 2813a9010329SMark Lord } else if (!edma_was_enabled) { 2814a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2815a9010329SMark Lord if (qc) 2816a9010329SMark Lord ata_sff_host_intr(ap, qc); 2817a9010329SMark Lord else 2818a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2819a9010329SMark Lord } 2820a9010329SMark Lord } 2821a9010329SMark Lord 2822c6fd2807SJeff Garzik /** 2823c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2824cca3974eSJeff Garzik * @host: host specific structure 28257368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2826c6fd2807SJeff Garzik * 2827c6fd2807SJeff Garzik * LOCKING: 2828c6fd2807SJeff Garzik * Inherited from caller. 2829c6fd2807SJeff Garzik */ 28307368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2831c6fd2807SJeff Garzik { 2832f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2833eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2834a3718c1fSMark Lord unsigned int handled = 0, port; 2835c6fd2807SJeff Garzik 28362b748a0aSMark Lord /* If asserted, clear the "all ports" IRQ coalescing bit */ 28372b748a0aSMark Lord if (main_irq_cause & ALL_PORTS_COAL_DONE) 2838cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 28392b748a0aSMark Lord 2840a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2841cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2842eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2843eabd5eb1SMark Lord 2844a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2845a3718c1fSMark Lord /* 2846eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2847eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2848a3718c1fSMark Lord */ 2849eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2850eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2851eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2852eabd5eb1SMark Lord /* 2853eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2854eabd5eb1SMark Lord */ 2855eabd5eb1SMark Lord if (!hc_cause) { 2856eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2857eabd5eb1SMark Lord continue; 2858eabd5eb1SMark Lord } 2859eabd5eb1SMark Lord /* 2860eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2861eabd5eb1SMark Lord * because doing so hurts performance, and 2862eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2863eabd5eb1SMark Lord * 2864eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2865eabd5eb1SMark Lord * the ports that we are handling this time through. 2866eabd5eb1SMark Lord * 2867eabd5eb1SMark Lord * This requires that we create a bitmap for those 2868eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2869eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2870eabd5eb1SMark Lord */ 2871eabd5eb1SMark Lord ack_irqs = 0; 28722b748a0aSMark Lord if (hc_cause & PORTS_0_3_COAL_DONE) 28732b748a0aSMark Lord ack_irqs = HC_COAL_IRQ; 2874eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2875eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2876eabd5eb1SMark Lord break; 2877eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2878eabd5eb1SMark Lord if (hc_cause & port_mask) 2879eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2880eabd5eb1SMark Lord } 2881a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2882cae5a29dSMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE); 2883a3718c1fSMark Lord handled = 1; 2884a3718c1fSMark Lord } 2885a9010329SMark Lord /* 2886a9010329SMark Lord * Handle interrupts signalled for this port: 2887a9010329SMark Lord */ 2888eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2889a9010329SMark Lord if (port_cause) 2890a9010329SMark Lord mv_port_intr(ap, port_cause); 2891eabd5eb1SMark Lord } 2892a3718c1fSMark Lord return handled; 2893c6fd2807SJeff Garzik } 2894c6fd2807SJeff Garzik 2895a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2896bdd4dddeSJeff Garzik { 289702a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2898bdd4dddeSJeff Garzik struct ata_port *ap; 2899bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2900bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2901bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2902bdd4dddeSJeff Garzik u32 err_cause; 2903bdd4dddeSJeff Garzik 2904cae5a29dSMark Lord err_cause = readl(mmio + hpriv->irq_cause_offset); 2905bdd4dddeSJeff Garzik 2906bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2907bdd4dddeSJeff Garzik err_cause); 2908bdd4dddeSJeff Garzik 2909bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2910bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2911bdd4dddeSJeff Garzik 2912cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 2913bdd4dddeSJeff Garzik 2914bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2915bdd4dddeSJeff Garzik ap = host->ports[i]; 2916936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 29179af5c9c9STejun Heo ehi = &ap->link.eh_info; 2918bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2919bdd4dddeSJeff Garzik if (!printed++) 2920bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2921bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2922bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2923cf480626STejun Heo ehi->action = ATA_EH_RESET; 29249af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2925bdd4dddeSJeff Garzik if (qc) 2926bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2927bdd4dddeSJeff Garzik else 2928bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2929bdd4dddeSJeff Garzik 2930bdd4dddeSJeff Garzik ata_port_freeze(ap); 2931bdd4dddeSJeff Garzik } 2932bdd4dddeSJeff Garzik } 2933a3718c1fSMark Lord return 1; /* handled */ 2934bdd4dddeSJeff Garzik } 2935bdd4dddeSJeff Garzik 2936c6fd2807SJeff Garzik /** 2937c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2938c6fd2807SJeff Garzik * @irq: unused 2939c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2940c6fd2807SJeff Garzik * 2941c6fd2807SJeff Garzik * Read the read only register to determine if any host 2942c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2943c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2944c6fd2807SJeff Garzik * reported here. 2945c6fd2807SJeff Garzik * 2946c6fd2807SJeff Garzik * LOCKING: 2947cca3974eSJeff Garzik * This routine holds the host lock while processing pending 2948c6fd2807SJeff Garzik * interrupts. 2949c6fd2807SJeff Garzik */ 29507d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 2951c6fd2807SJeff Garzik { 2952cca3974eSJeff Garzik struct ata_host *host = dev_instance; 2953f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2954a3718c1fSMark Lord unsigned int handled = 0; 29556d3c30efSMark Lord int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI; 295696e2c487SMark Lord u32 main_irq_cause, pending_irqs; 2957c6fd2807SJeff Garzik 2958646a4da5SMark Lord spin_lock(&host->lock); 29596d3c30efSMark Lord 29606d3c30efSMark Lord /* for MSI: block new interrupts while in here */ 29616d3c30efSMark Lord if (using_msi) 29622b748a0aSMark Lord mv_write_main_irq_mask(0, hpriv); 29636d3c30efSMark Lord 29647368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 296596e2c487SMark Lord pending_irqs = main_irq_cause & hpriv->main_irq_mask; 2966352fab70SMark Lord /* 2967352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 2968352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 2969c6fd2807SJeff Garzik */ 2970a44253d2SMark Lord if (pending_irqs && main_irq_cause != 0xffffffffU) { 29711f398472SMark Lord if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) 2972a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 2973a3718c1fSMark Lord else 2974a44253d2SMark Lord handled = mv_host_intr(host, pending_irqs); 2975bdd4dddeSJeff Garzik } 29766d3c30efSMark Lord 29776d3c30efSMark Lord /* for MSI: unmask; interrupt cause bits will retrigger now */ 29786d3c30efSMark Lord if (using_msi) 29792b748a0aSMark Lord mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv); 29806d3c30efSMark Lord 29819d51af7bSMark Lord spin_unlock(&host->lock); 29829d51af7bSMark Lord 2983c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 2984c6fd2807SJeff Garzik } 2985c6fd2807SJeff Garzik 2986c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2987c6fd2807SJeff Garzik { 2988c6fd2807SJeff Garzik unsigned int ofs; 2989c6fd2807SJeff Garzik 2990c6fd2807SJeff Garzik switch (sc_reg_in) { 2991c6fd2807SJeff Garzik case SCR_STATUS: 2992c6fd2807SJeff Garzik case SCR_ERROR: 2993c6fd2807SJeff Garzik case SCR_CONTROL: 2994c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 2995c6fd2807SJeff Garzik break; 2996c6fd2807SJeff Garzik default: 2997c6fd2807SJeff Garzik ofs = 0xffffffffU; 2998c6fd2807SJeff Garzik break; 2999c6fd2807SJeff Garzik } 3000c6fd2807SJeff Garzik return ofs; 3001c6fd2807SJeff Garzik } 3002c6fd2807SJeff Garzik 300382ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 3004c6fd2807SJeff Garzik { 300582ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 3006f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 300782ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 3008c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 3009c6fd2807SJeff Garzik 3010da3dbb17STejun Heo if (ofs != 0xffffffffU) { 3011da3dbb17STejun Heo *val = readl(addr + ofs); 3012da3dbb17STejun Heo return 0; 3013da3dbb17STejun Heo } else 3014da3dbb17STejun Heo return -EINVAL; 3015c6fd2807SJeff Garzik } 3016c6fd2807SJeff Garzik 301782ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 3018c6fd2807SJeff Garzik { 301982ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 3020f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 302182ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 3022c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 3023c6fd2807SJeff Garzik 3024da3dbb17STejun Heo if (ofs != 0xffffffffU) { 30250d5ff566STejun Heo writelfl(val, addr + ofs); 3026da3dbb17STejun Heo return 0; 3027da3dbb17STejun Heo } else 3028da3dbb17STejun Heo return -EINVAL; 3029c6fd2807SJeff Garzik } 3030c6fd2807SJeff Garzik 30317bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 3032c6fd2807SJeff Garzik { 30337bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 3034c6fd2807SJeff Garzik int early_5080; 3035c6fd2807SJeff Garzik 303644c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 3037c6fd2807SJeff Garzik 3038c6fd2807SJeff Garzik if (!early_5080) { 3039c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 3040c6fd2807SJeff Garzik tmp |= (1 << 0); 3041c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 3042c6fd2807SJeff Garzik } 3043c6fd2807SJeff Garzik 30447bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 3045c6fd2807SJeff Garzik } 3046c6fd2807SJeff Garzik 3047c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 3048c6fd2807SJeff Garzik { 3049cae5a29dSMark Lord writel(0x0fcfffff, mmio + FLASH_CTL); 3050c6fd2807SJeff Garzik } 3051c6fd2807SJeff Garzik 3052c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 3053c6fd2807SJeff Garzik void __iomem *mmio) 3054c6fd2807SJeff Garzik { 3055c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 3056c6fd2807SJeff Garzik u32 tmp; 3057c6fd2807SJeff Garzik 3058c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3059c6fd2807SJeff Garzik 3060c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 3061c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 3062c6fd2807SJeff Garzik } 3063c6fd2807SJeff Garzik 3064c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3065c6fd2807SJeff Garzik { 3066c6fd2807SJeff Garzik u32 tmp; 3067c6fd2807SJeff Garzik 3068cae5a29dSMark Lord writel(0, mmio + GPIO_PORT_CTL); 3069c6fd2807SJeff Garzik 3070c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 3071c6fd2807SJeff Garzik 3072c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 3073c6fd2807SJeff Garzik tmp |= ~(1 << 0); 3074c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 3075c6fd2807SJeff Garzik } 3076c6fd2807SJeff Garzik 3077c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3078c6fd2807SJeff Garzik unsigned int port) 3079c6fd2807SJeff Garzik { 3080c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 3081c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 3082c6fd2807SJeff Garzik u32 tmp; 3083c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 3084c6fd2807SJeff Garzik 3085c6fd2807SJeff Garzik if (fix_apm_sq) { 3086cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_LTMODE); 3087c6fd2807SJeff Garzik tmp |= (1 << 19); 3088cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_LTMODE); 3089c6fd2807SJeff Garzik 3090cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL); 3091c6fd2807SJeff Garzik tmp &= ~0x3; 3092c6fd2807SJeff Garzik tmp |= 0x1; 3093cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL); 3094c6fd2807SJeff Garzik } 3095c6fd2807SJeff Garzik 3096c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3097c6fd2807SJeff Garzik tmp &= ~mask; 3098c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 3099c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 3100c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 3101c6fd2807SJeff Garzik } 3102c6fd2807SJeff Garzik 3103c6fd2807SJeff Garzik 3104c6fd2807SJeff Garzik #undef ZERO 3105c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 3106c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 3107c6fd2807SJeff Garzik unsigned int port) 3108c6fd2807SJeff Garzik { 3109c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3110c6fd2807SJeff Garzik 3111e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3112c6fd2807SJeff Garzik 3113c6fd2807SJeff Garzik ZERO(0x028); /* command */ 3114cae5a29dSMark Lord writel(0x11f, port_mmio + EDMA_CFG); 3115c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 3116c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 3117c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 3118c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 3119c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 3120c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 3121c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 3122c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 3123c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 3124c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 3125cae5a29dSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 3126c6fd2807SJeff Garzik } 3127c6fd2807SJeff Garzik #undef ZERO 3128c6fd2807SJeff Garzik 3129c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 3130c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3131c6fd2807SJeff Garzik unsigned int hc) 3132c6fd2807SJeff Garzik { 3133c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3134c6fd2807SJeff Garzik u32 tmp; 3135c6fd2807SJeff Garzik 3136c6fd2807SJeff Garzik ZERO(0x00c); 3137c6fd2807SJeff Garzik ZERO(0x010); 3138c6fd2807SJeff Garzik ZERO(0x014); 3139c6fd2807SJeff Garzik ZERO(0x018); 3140c6fd2807SJeff Garzik 3141c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 3142c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 3143c6fd2807SJeff Garzik tmp |= 0x03030303; 3144c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 3145c6fd2807SJeff Garzik } 3146c6fd2807SJeff Garzik #undef ZERO 3147c6fd2807SJeff Garzik 3148c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3149c6fd2807SJeff Garzik unsigned int n_hc) 3150c6fd2807SJeff Garzik { 3151c6fd2807SJeff Garzik unsigned int hc, port; 3152c6fd2807SJeff Garzik 3153c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3154c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 3155c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 3156c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 3157c6fd2807SJeff Garzik 3158c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 3159c6fd2807SJeff Garzik } 3160c6fd2807SJeff Garzik 3161c6fd2807SJeff Garzik return 0; 3162c6fd2807SJeff Garzik } 3163c6fd2807SJeff Garzik 3164c6fd2807SJeff Garzik #undef ZERO 3165c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 31667bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 3167c6fd2807SJeff Garzik { 316802a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 3169c6fd2807SJeff Garzik u32 tmp; 3170c6fd2807SJeff Garzik 3171cae5a29dSMark Lord tmp = readl(mmio + MV_PCI_MODE); 3172c6fd2807SJeff Garzik tmp &= 0xff00ffff; 3173cae5a29dSMark Lord writel(tmp, mmio + MV_PCI_MODE); 3174c6fd2807SJeff Garzik 3175c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 3176c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 3177cae5a29dSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 3178c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 3179cae5a29dSMark Lord ZERO(hpriv->irq_cause_offset); 3180cae5a29dSMark Lord ZERO(hpriv->irq_mask_offset); 3181c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 3182c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 3183c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 3184c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 3185c6fd2807SJeff Garzik } 3186c6fd2807SJeff Garzik #undef ZERO 3187c6fd2807SJeff Garzik 3188c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 3189c6fd2807SJeff Garzik { 3190c6fd2807SJeff Garzik u32 tmp; 3191c6fd2807SJeff Garzik 3192c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 3193c6fd2807SJeff Garzik 3194cae5a29dSMark Lord tmp = readl(mmio + GPIO_PORT_CTL); 3195c6fd2807SJeff Garzik tmp &= 0x3; 3196c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 3197cae5a29dSMark Lord writel(tmp, mmio + GPIO_PORT_CTL); 3198c6fd2807SJeff Garzik } 3199c6fd2807SJeff Garzik 3200c6fd2807SJeff Garzik /** 3201c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 3202c6fd2807SJeff Garzik * @mmio: base address of the HBA 3203c6fd2807SJeff Garzik * 3204c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 3205c6fd2807SJeff Garzik * 3206c6fd2807SJeff Garzik * LOCKING: 3207c6fd2807SJeff Garzik * Inherited from caller. 3208c6fd2807SJeff Garzik */ 3209c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3210c6fd2807SJeff Garzik unsigned int n_hc) 3211c6fd2807SJeff Garzik { 3212cae5a29dSMark Lord void __iomem *reg = mmio + PCI_MAIN_CMD_STS; 3213c6fd2807SJeff Garzik int i, rc = 0; 3214c6fd2807SJeff Garzik u32 t; 3215c6fd2807SJeff Garzik 3216c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 3217c6fd2807SJeff Garzik * register" table. 3218c6fd2807SJeff Garzik */ 3219c6fd2807SJeff Garzik t = readl(reg); 3220c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 3221c6fd2807SJeff Garzik 3222c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 3223c6fd2807SJeff Garzik udelay(1); 3224c6fd2807SJeff Garzik t = readl(reg); 32252dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 3226c6fd2807SJeff Garzik break; 3227c6fd2807SJeff Garzik } 3228c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 3229c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 3230c6fd2807SJeff Garzik rc = 1; 3231c6fd2807SJeff Garzik goto done; 3232c6fd2807SJeff Garzik } 3233c6fd2807SJeff Garzik 3234c6fd2807SJeff Garzik /* set reset */ 3235c6fd2807SJeff Garzik i = 5; 3236c6fd2807SJeff Garzik do { 3237c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 3238c6fd2807SJeff Garzik t = readl(reg); 3239c6fd2807SJeff Garzik udelay(1); 3240c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 3241c6fd2807SJeff Garzik 3242c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 3243c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 3244c6fd2807SJeff Garzik rc = 1; 3245c6fd2807SJeff Garzik goto done; 3246c6fd2807SJeff Garzik } 3247c6fd2807SJeff Garzik 3248c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 3249c6fd2807SJeff Garzik i = 5; 3250c6fd2807SJeff Garzik do { 3251c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 3252c6fd2807SJeff Garzik t = readl(reg); 3253c6fd2807SJeff Garzik udelay(1); 3254c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 3255c6fd2807SJeff Garzik 3256c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 3257c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 3258c6fd2807SJeff Garzik rc = 1; 3259c6fd2807SJeff Garzik } 3260c6fd2807SJeff Garzik done: 3261c6fd2807SJeff Garzik return rc; 3262c6fd2807SJeff Garzik } 3263c6fd2807SJeff Garzik 3264c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 3265c6fd2807SJeff Garzik void __iomem *mmio) 3266c6fd2807SJeff Garzik { 3267c6fd2807SJeff Garzik void __iomem *port_mmio; 3268c6fd2807SJeff Garzik u32 tmp; 3269c6fd2807SJeff Garzik 3270cae5a29dSMark Lord tmp = readl(mmio + RESET_CFG); 3271c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 3272c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 3273c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 3274c6fd2807SJeff Garzik return; 3275c6fd2807SJeff Garzik } 3276c6fd2807SJeff Garzik 3277c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 3278c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 3279c6fd2807SJeff Garzik 3280c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3281c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3282c6fd2807SJeff Garzik } 3283c6fd2807SJeff Garzik 3284c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3285c6fd2807SJeff Garzik { 3286cae5a29dSMark Lord writel(0x00000060, mmio + GPIO_PORT_CTL); 3287c6fd2807SJeff Garzik } 3288c6fd2807SJeff Garzik 3289c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3290c6fd2807SJeff Garzik unsigned int port) 3291c6fd2807SJeff Garzik { 3292c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3293c6fd2807SJeff Garzik 3294c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3295c6fd2807SJeff Garzik int fix_phy_mode2 = 3296c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 3297c6fd2807SJeff Garzik int fix_phy_mode4 = 3298c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 32998c30a8b9SMark Lord u32 m2, m3; 3300c6fd2807SJeff Garzik 3301c6fd2807SJeff Garzik if (fix_phy_mode2) { 3302c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3303c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3304c6fd2807SJeff Garzik m2 |= (1 << 31); 3305c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3306c6fd2807SJeff Garzik 3307c6fd2807SJeff Garzik udelay(200); 3308c6fd2807SJeff Garzik 3309c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3310c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 3311c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3312c6fd2807SJeff Garzik 3313c6fd2807SJeff Garzik udelay(200); 3314c6fd2807SJeff Garzik } 3315c6fd2807SJeff Garzik 33168c30a8b9SMark Lord /* 33178c30a8b9SMark Lord * Gen-II/IIe PHY_MODE3 errata RM#2: 33188c30a8b9SMark Lord * Achieves better receiver noise performance than the h/w default: 33198c30a8b9SMark Lord */ 33208c30a8b9SMark Lord m3 = readl(port_mmio + PHY_MODE3); 33218c30a8b9SMark Lord m3 = (m3 & 0x1f) | (0x5555601 << 5); 3322c6fd2807SJeff Garzik 33230388a8c0SMark Lord /* Guideline 88F5182 (GL# SATA-S11) */ 33240388a8c0SMark Lord if (IS_SOC(hpriv)) 33250388a8c0SMark Lord m3 &= ~0x1c; 33260388a8c0SMark Lord 3327c6fd2807SJeff Garzik if (fix_phy_mode4) { 3328ba069e37SMark Lord u32 m4 = readl(port_mmio + PHY_MODE4); 3329ba069e37SMark Lord /* 3330ba069e37SMark Lord * Enforce reserved-bit restrictions on GenIIe devices only. 3331ba069e37SMark Lord * For earlier chipsets, force only the internal config field 3332ba069e37SMark Lord * (workaround for errata FEr SATA#10 part 1). 3333ba069e37SMark Lord */ 33348c30a8b9SMark Lord if (IS_GEN_IIE(hpriv)) 3335ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES; 3336ba069e37SMark Lord else 3337ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE; 33388c30a8b9SMark Lord writel(m4, port_mmio + PHY_MODE4); 3339c6fd2807SJeff Garzik } 3340b406c7a6SMark Lord /* 3341b406c7a6SMark Lord * Workaround for 60x1-B2 errata SATA#13: 3342b406c7a6SMark Lord * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3, 3343b406c7a6SMark Lord * so we must always rewrite PHY_MODE3 after PHY_MODE4. 3344ba68460bSMark Lord * Or ensure we use writelfl() when writing PHY_MODE4. 3345b406c7a6SMark Lord */ 3346b406c7a6SMark Lord writel(m3, port_mmio + PHY_MODE3); 3347c6fd2807SJeff Garzik 3348c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 3349c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3350c6fd2807SJeff Garzik 3351c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 3352c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 3353c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 3354c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3355c6fd2807SJeff Garzik 3356c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 3357c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 3358c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 3359c6fd2807SJeff Garzik m2 |= 0x0000900F; 3360c6fd2807SJeff Garzik } 3361c6fd2807SJeff Garzik 3362c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3363c6fd2807SJeff Garzik } 3364c6fd2807SJeff Garzik 3365f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 3366f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 3367f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 3368f351b2d6SSaeed Bishara void __iomem *mmio) 3369f351b2d6SSaeed Bishara { 3370f351b2d6SSaeed Bishara return; 3371f351b2d6SSaeed Bishara } 3372f351b2d6SSaeed Bishara 3373f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 3374f351b2d6SSaeed Bishara void __iomem *mmio) 3375f351b2d6SSaeed Bishara { 3376f351b2d6SSaeed Bishara void __iomem *port_mmio; 3377f351b2d6SSaeed Bishara u32 tmp; 3378f351b2d6SSaeed Bishara 3379f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 3380f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 3381f351b2d6SSaeed Bishara 3382f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3383f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3384f351b2d6SSaeed Bishara } 3385f351b2d6SSaeed Bishara 3386f351b2d6SSaeed Bishara #undef ZERO 3387f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 3388f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 3389f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 3390f351b2d6SSaeed Bishara { 3391f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 3392f351b2d6SSaeed Bishara 3393e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3394f351b2d6SSaeed Bishara 3395f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 3396cae5a29dSMark Lord writel(0x101f, port_mmio + EDMA_CFG); 3397f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 3398f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 3399f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 3400f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 3401f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 3402f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 3403f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 3404f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 3405f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 3406f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 3407d7b0c143SSaeed Bishara writel(0x800, port_mmio + EDMA_IORDY_TMOUT); 3408f351b2d6SSaeed Bishara } 3409f351b2d6SSaeed Bishara 3410f351b2d6SSaeed Bishara #undef ZERO 3411f351b2d6SSaeed Bishara 3412f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 3413f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 3414f351b2d6SSaeed Bishara void __iomem *mmio) 3415f351b2d6SSaeed Bishara { 3416f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 3417f351b2d6SSaeed Bishara 3418f351b2d6SSaeed Bishara ZERO(0x00c); 3419f351b2d6SSaeed Bishara ZERO(0x010); 3420f351b2d6SSaeed Bishara ZERO(0x014); 3421f351b2d6SSaeed Bishara 3422f351b2d6SSaeed Bishara } 3423f351b2d6SSaeed Bishara 3424f351b2d6SSaeed Bishara #undef ZERO 3425f351b2d6SSaeed Bishara 3426f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 3427f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 3428f351b2d6SSaeed Bishara { 3429f351b2d6SSaeed Bishara unsigned int port; 3430f351b2d6SSaeed Bishara 3431f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 3432f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 3433f351b2d6SSaeed Bishara 3434f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 3435f351b2d6SSaeed Bishara 3436f351b2d6SSaeed Bishara return 0; 3437f351b2d6SSaeed Bishara } 3438f351b2d6SSaeed Bishara 3439f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 3440f351b2d6SSaeed Bishara void __iomem *mmio) 3441f351b2d6SSaeed Bishara { 3442f351b2d6SSaeed Bishara return; 3443f351b2d6SSaeed Bishara } 3444f351b2d6SSaeed Bishara 3445f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 3446f351b2d6SSaeed Bishara { 3447f351b2d6SSaeed Bishara return; 3448f351b2d6SSaeed Bishara } 3449f351b2d6SSaeed Bishara 345029b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv, 345129b7e43cSMartin Michlmayr void __iomem *mmio, unsigned int port) 345229b7e43cSMartin Michlmayr { 345329b7e43cSMartin Michlmayr void __iomem *port_mmio = mv_port_base(mmio, port); 345429b7e43cSMartin Michlmayr u32 reg; 345529b7e43cSMartin Michlmayr 345629b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE3); 345729b7e43cSMartin Michlmayr reg &= ~(0x3 << 27); /* SELMUPF (bits 28:27) to 1 */ 345829b7e43cSMartin Michlmayr reg |= (0x1 << 27); 345929b7e43cSMartin Michlmayr reg &= ~(0x3 << 29); /* SELMUPI (bits 30:29) to 1 */ 346029b7e43cSMartin Michlmayr reg |= (0x1 << 29); 346129b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE3); 346229b7e43cSMartin Michlmayr 346329b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE4); 346429b7e43cSMartin Michlmayr reg &= ~0x1; /* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */ 346529b7e43cSMartin Michlmayr reg |= (0x1 << 16); 346629b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE4); 346729b7e43cSMartin Michlmayr 346829b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE9_GEN2); 346929b7e43cSMartin Michlmayr reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ 347029b7e43cSMartin Michlmayr reg |= 0x8; 347129b7e43cSMartin Michlmayr reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ 347229b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE9_GEN2); 347329b7e43cSMartin Michlmayr 347429b7e43cSMartin Michlmayr reg = readl(port_mmio + PHY_MODE9_GEN1); 347529b7e43cSMartin Michlmayr reg &= ~0xf; /* TXAMP[3:0] (bits 3:0) to 8 */ 347629b7e43cSMartin Michlmayr reg |= 0x8; 347729b7e43cSMartin Michlmayr reg &= ~(0x1 << 14); /* TXAMP[4] (bit 14) to 0 */ 347829b7e43cSMartin Michlmayr writel(reg, port_mmio + PHY_MODE9_GEN1); 347929b7e43cSMartin Michlmayr } 348029b7e43cSMartin Michlmayr 348129b7e43cSMartin Michlmayr /** 348229b7e43cSMartin Michlmayr * soc_is_65 - check if the soc is 65 nano device 348329b7e43cSMartin Michlmayr * 348429b7e43cSMartin Michlmayr * Detect the type of the SoC, this is done by reading the PHYCFG_OFS 348529b7e43cSMartin Michlmayr * register, this register should contain non-zero value and it exists only 348629b7e43cSMartin Michlmayr * in the 65 nano devices, when reading it from older devices we get 0. 348729b7e43cSMartin Michlmayr */ 348829b7e43cSMartin Michlmayr static bool soc_is_65n(struct mv_host_priv *hpriv) 348929b7e43cSMartin Michlmayr { 349029b7e43cSMartin Michlmayr void __iomem *port0_mmio = mv_port_base(hpriv->base, 0); 349129b7e43cSMartin Michlmayr 349229b7e43cSMartin Michlmayr if (readl(port0_mmio + PHYCFG_OFS)) 349329b7e43cSMartin Michlmayr return true; 349429b7e43cSMartin Michlmayr return false; 349529b7e43cSMartin Michlmayr } 349629b7e43cSMartin Michlmayr 34978e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 3498b67a1064SMark Lord { 3499cae5a29dSMark Lord u32 ifcfg = readl(port_mmio + SATA_IFCFG); 3500b67a1064SMark Lord 35018e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 3502b67a1064SMark Lord if (want_gen2i) 35038e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 3504cae5a29dSMark Lord writelfl(ifcfg, port_mmio + SATA_IFCFG); 3505b67a1064SMark Lord } 3506b67a1064SMark Lord 3507e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 3508c6fd2807SJeff Garzik unsigned int port_no) 3509c6fd2807SJeff Garzik { 3510c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 3511c6fd2807SJeff Garzik 35128e7decdbSMark Lord /* 35138e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 35148e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 35158e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 35168e7decdbSMark Lord */ 35170d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 3518cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3519c6fd2807SJeff Garzik 3520b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 35218e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 35228e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 3523c6fd2807SJeff Garzik } 3524b67a1064SMark Lord /* 35258e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 3526b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 3527cae5a29dSMark Lord * (except for SATA_IFCFG), and issues a COMRESET to the dev. 3528c6fd2807SJeff Garzik */ 3529cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3530b67a1064SMark Lord udelay(25); /* allow reset propagation */ 3531cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_CMD); 3532c6fd2807SJeff Garzik 3533c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 3534c6fd2807SJeff Garzik 3535ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 3536c6fd2807SJeff Garzik mdelay(1); 3537c6fd2807SJeff Garzik } 3538c6fd2807SJeff Garzik 3539e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 3540e49856d8SMark Lord { 3541e49856d8SMark Lord if (sata_pmp_supported(ap)) { 3542e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 3543cae5a29dSMark Lord u32 reg = readl(port_mmio + SATA_IFCTL); 3544e49856d8SMark Lord int old = reg & 0xf; 3545e49856d8SMark Lord 3546e49856d8SMark Lord if (old != pmp) { 3547e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 3548cae5a29dSMark Lord writelfl(reg, port_mmio + SATA_IFCTL); 3549e49856d8SMark Lord } 3550e49856d8SMark Lord } 3551e49856d8SMark Lord } 3552e49856d8SMark Lord 3553e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 3554bdd4dddeSJeff Garzik unsigned long deadline) 3555c6fd2807SJeff Garzik { 3556e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3557e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 3558e49856d8SMark Lord } 3559c6fd2807SJeff Garzik 3560e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 3561e49856d8SMark Lord unsigned long deadline) 3562da3dbb17STejun Heo { 3563e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3564e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 3565bdd4dddeSJeff Garzik } 3566bdd4dddeSJeff Garzik 3567cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 3568bdd4dddeSJeff Garzik unsigned long deadline) 3569bdd4dddeSJeff Garzik { 3570cc0680a5STejun Heo struct ata_port *ap = link->ap; 3571bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 3572b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 3573f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 35740d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 35750d8be5cbSMark Lord u32 sstatus; 35760d8be5cbSMark Lord bool online; 3577bdd4dddeSJeff Garzik 3578e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 3579b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 3580d16ab3f6SMark Lord pp->pp_flags &= 3581d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 3582bdd4dddeSJeff Garzik 35830d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 35840d8be5cbSMark Lord do { 358517c5aab5SMark Lord const unsigned long *timing = 358617c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 3587bdd4dddeSJeff Garzik 358817c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 358917c5aab5SMark Lord &online, NULL); 35909dcffd99SMark Lord rc = online ? -EAGAIN : rc; 359117c5aab5SMark Lord if (rc) 35920d8be5cbSMark Lord return rc; 35930d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 35940d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 35950d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 35968e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 35970d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 35980d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 3599bdd4dddeSJeff Garzik } 36000d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 360108da1759SMark Lord mv_save_cached_regs(ap); 360266e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 3603bdd4dddeSJeff Garzik 360417c5aab5SMark Lord return rc; 3605bdd4dddeSJeff Garzik } 3606bdd4dddeSJeff Garzik 3607bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 3608c6fd2807SJeff Garzik { 36091cfd19aeSMark Lord mv_stop_edma(ap); 3610c4de573bSMark Lord mv_enable_port_irqs(ap, 0); 3611c6fd2807SJeff Garzik } 3612bdd4dddeSJeff Garzik 3613bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 3614bdd4dddeSJeff Garzik { 3615f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 3616c4de573bSMark Lord unsigned int port = ap->port_no; 3617c4de573bSMark Lord unsigned int hardport = mv_hardport_from_port(port); 36181cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 3619bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 3620c4de573bSMark Lord u32 hc_irq_cause; 3621bdd4dddeSJeff Garzik 3622bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 3623cae5a29dSMark Lord writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3624bdd4dddeSJeff Garzik 3625bdd4dddeSJeff Garzik /* clear pending irq events */ 3626cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 3627cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 3628bdd4dddeSJeff Garzik 362988e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 3630c6fd2807SJeff Garzik } 3631c6fd2807SJeff Garzik 3632c6fd2807SJeff Garzik /** 3633c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 3634c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 3635c6fd2807SJeff Garzik * @port_mmio: base address of the port 3636c6fd2807SJeff Garzik * 3637c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 3638c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 3639c6fd2807SJeff Garzik * start of the port. 3640c6fd2807SJeff Garzik * 3641c6fd2807SJeff Garzik * LOCKING: 3642c6fd2807SJeff Garzik * Inherited from caller. 3643c6fd2807SJeff Garzik */ 3644c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 3645c6fd2807SJeff Garzik { 3646cae5a29dSMark Lord void __iomem *serr, *shd_base = port_mmio + SHD_BLK; 3647c6fd2807SJeff Garzik 3648c6fd2807SJeff Garzik /* PIO related setup 3649c6fd2807SJeff Garzik */ 3650c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 3651c6fd2807SJeff Garzik port->error_addr = 3652c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 3653c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 3654c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 3655c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 3656c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 3657c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 3658c6fd2807SJeff Garzik port->status_addr = 3659c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 3660c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 3661cae5a29dSMark Lord port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST; 3662c6fd2807SJeff Garzik 3663c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 3664cae5a29dSMark Lord serr = port_mmio + mv_scr_offset(SCR_ERROR); 3665cae5a29dSMark Lord writelfl(readl(serr), serr); 3666cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3667c6fd2807SJeff Garzik 3668646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 3669cae5a29dSMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK); 3670c6fd2807SJeff Garzik 3671c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 3672cae5a29dSMark Lord readl(port_mmio + EDMA_CFG), 3673cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_CAUSE), 3674cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_MASK)); 3675c6fd2807SJeff Garzik } 3676c6fd2807SJeff Garzik 3677616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 3678616d4a98SMark Lord { 3679616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3680616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3681616d4a98SMark Lord u32 reg; 3682616d4a98SMark Lord 36831f398472SMark Lord if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) 3684616d4a98SMark Lord return 0; /* not PCI-X capable */ 3685cae5a29dSMark Lord reg = readl(mmio + MV_PCI_MODE); 3686616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 3687616d4a98SMark Lord return 0; /* conventional PCI mode */ 3688616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 3689616d4a98SMark Lord } 3690616d4a98SMark Lord 3691616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 3692616d4a98SMark Lord { 3693616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3694616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3695616d4a98SMark Lord u32 reg; 3696616d4a98SMark Lord 3697616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 3698cae5a29dSMark Lord reg = readl(mmio + MV_PCI_COMMAND); 3699cae5a29dSMark Lord if (reg & MV_PCI_COMMAND_MRDTRIG) 3700616d4a98SMark Lord return 0; /* not okay */ 3701616d4a98SMark Lord } 3702616d4a98SMark Lord return 1; /* okay */ 3703616d4a98SMark Lord } 3704616d4a98SMark Lord 370565ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host) 370665ad7fefSMark Lord { 370765ad7fefSMark Lord struct mv_host_priv *hpriv = host->private_data; 370865ad7fefSMark Lord void __iomem *mmio = hpriv->base; 370965ad7fefSMark Lord 371065ad7fefSMark Lord /* workaround for 60x1-B2 errata PCI#7 */ 371165ad7fefSMark Lord if (mv_in_pcix_mode(host)) { 3712cae5a29dSMark Lord u32 reg = readl(mmio + MV_PCI_COMMAND); 3713cae5a29dSMark Lord writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND); 371465ad7fefSMark Lord } 371565ad7fefSMark Lord } 371665ad7fefSMark Lord 37174447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 3718c6fd2807SJeff Garzik { 37194447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 37204447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3721c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3722c6fd2807SJeff Garzik 3723c6fd2807SJeff Garzik switch (board_idx) { 3724c6fd2807SJeff Garzik case chip_5080: 3725c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3726ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3727c6fd2807SJeff Garzik 372844c10138SAuke Kok switch (pdev->revision) { 3729c6fd2807SJeff Garzik case 0x1: 3730c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3731c6fd2807SJeff Garzik break; 3732c6fd2807SJeff Garzik case 0x3: 3733c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3734c6fd2807SJeff Garzik break; 3735c6fd2807SJeff Garzik default: 3736c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3737c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 3738c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3739c6fd2807SJeff Garzik break; 3740c6fd2807SJeff Garzik } 3741c6fd2807SJeff Garzik break; 3742c6fd2807SJeff Garzik 3743c6fd2807SJeff Garzik case chip_504x: 3744c6fd2807SJeff Garzik case chip_508x: 3745c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3746ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3747c6fd2807SJeff Garzik 374844c10138SAuke Kok switch (pdev->revision) { 3749c6fd2807SJeff Garzik case 0x0: 3750c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3751c6fd2807SJeff Garzik break; 3752c6fd2807SJeff Garzik case 0x3: 3753c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3754c6fd2807SJeff Garzik break; 3755c6fd2807SJeff Garzik default: 3756c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3757c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3758c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3759c6fd2807SJeff Garzik break; 3760c6fd2807SJeff Garzik } 3761c6fd2807SJeff Garzik break; 3762c6fd2807SJeff Garzik 3763c6fd2807SJeff Garzik case chip_604x: 3764c6fd2807SJeff Garzik case chip_608x: 3765c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3766ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 3767c6fd2807SJeff Garzik 376844c10138SAuke Kok switch (pdev->revision) { 3769c6fd2807SJeff Garzik case 0x7: 377065ad7fefSMark Lord mv_60x1b2_errata_pci7(host); 3771c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3772c6fd2807SJeff Garzik break; 3773c6fd2807SJeff Garzik case 0x9: 3774c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3775c6fd2807SJeff Garzik break; 3776c6fd2807SJeff Garzik default: 3777c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3778c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3779c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3780c6fd2807SJeff Garzik break; 3781c6fd2807SJeff Garzik } 3782c6fd2807SJeff Garzik break; 3783c6fd2807SJeff Garzik 3784c6fd2807SJeff Garzik case chip_7042: 3785616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 3786306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 3787306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 3788306b30f7SMark Lord { 37894e520033SMark Lord /* 37904e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 37914e520033SMark Lord * 37924e520033SMark Lord * Unconfigured drives are treated as "Legacy" 37934e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 37944e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 37954e520033SMark Lord * 37964e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 37974e520033SMark Lord * alone, but instead overwrite a high numbered 37984e520033SMark Lord * sector for the RAID metadata. This sector can 37994e520033SMark Lord * be determined exactly, by truncating the physical 38004e520033SMark Lord * drive capacity to a nice even GB value. 38014e520033SMark Lord * 38024e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 38034e520033SMark Lord * 38044e520033SMark Lord * Warn the user, lest they think we're just buggy. 38054e520033SMark Lord */ 38064e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 38074e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 38084e520033SMark Lord " regardless of if/how they are configured." 38094e520033SMark Lord " BEWARE!\n"); 38104e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 38114e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 38124e520033SMark Lord " and avoid the final two gigabytes on" 38134e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 3814306b30f7SMark Lord } 38158e7decdbSMark Lord /* drop through */ 3816c6fd2807SJeff Garzik case chip_6042: 3817c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3818c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 3819616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 3820616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 3821c6fd2807SJeff Garzik 382244c10138SAuke Kok switch (pdev->revision) { 38235cf73bfbSMark Lord case 0x2: /* Rev.B0: the first/only public release */ 3824c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3825c6fd2807SJeff Garzik break; 3826c6fd2807SJeff Garzik default: 3827c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3828c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3829c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3830c6fd2807SJeff Garzik break; 3831c6fd2807SJeff Garzik } 3832c6fd2807SJeff Garzik break; 3833f351b2d6SSaeed Bishara case chip_soc: 383429b7e43cSMartin Michlmayr if (soc_is_65n(hpriv)) 383529b7e43cSMartin Michlmayr hpriv->ops = &mv_soc_65n_ops; 383629b7e43cSMartin Michlmayr else 3837f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3838eb3a55a9SSaeed Bishara hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE | 3839eb3a55a9SSaeed Bishara MV_HP_ERRATA_60X1C0; 3840f351b2d6SSaeed Bishara break; 3841c6fd2807SJeff Garzik 3842c6fd2807SJeff Garzik default: 3843f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 38445796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 3845c6fd2807SJeff Garzik return 1; 3846c6fd2807SJeff Garzik } 3847c6fd2807SJeff Garzik 3848c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 384902a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 3850cae5a29dSMark Lord hpriv->irq_cause_offset = PCIE_IRQ_CAUSE; 3851cae5a29dSMark Lord hpriv->irq_mask_offset = PCIE_IRQ_MASK; 385202a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 385302a121daSMark Lord } else { 3854cae5a29dSMark Lord hpriv->irq_cause_offset = PCI_IRQ_CAUSE; 3855cae5a29dSMark Lord hpriv->irq_mask_offset = PCI_IRQ_MASK; 385602a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 385702a121daSMark Lord } 3858c6fd2807SJeff Garzik 3859c6fd2807SJeff Garzik return 0; 3860c6fd2807SJeff Garzik } 3861c6fd2807SJeff Garzik 3862c6fd2807SJeff Garzik /** 3863c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 38644447d351STejun Heo * @host: ATA host to initialize 3865c6fd2807SJeff Garzik * 3866c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3867c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3868c6fd2807SJeff Garzik * 3869c6fd2807SJeff Garzik * LOCKING: 3870c6fd2807SJeff Garzik * Inherited from caller. 3871c6fd2807SJeff Garzik */ 38721bfeff03SSaeed Bishara static int mv_init_host(struct ata_host *host) 3873c6fd2807SJeff Garzik { 3874c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 38754447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3876f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3877c6fd2807SJeff Garzik 38781bfeff03SSaeed Bishara rc = mv_chip_id(host, hpriv->board_idx); 3879c6fd2807SJeff Garzik if (rc) 3880c6fd2807SJeff Garzik goto done; 3881c6fd2807SJeff Garzik 38821f398472SMark Lord if (IS_SOC(hpriv)) { 3883cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE; 3884cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK; 38851f398472SMark Lord } else { 3886cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE; 3887cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK; 3888f351b2d6SSaeed Bishara } 3889352fab70SMark Lord 38905d0fb2e7SThomas Reitmayr /* initialize shadow irq mask with register's value */ 38915d0fb2e7SThomas Reitmayr hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr); 38925d0fb2e7SThomas Reitmayr 3893352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 3894c4de573bSMark Lord mv_set_main_irq_mask(host, ~0, 0); 3895f351b2d6SSaeed Bishara 38964447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3897c6fd2807SJeff Garzik 38984447d351STejun Heo for (port = 0; port < host->n_ports; port++) 389929b7e43cSMartin Michlmayr if (hpriv->ops->read_preamp) 3900c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3901c6fd2807SJeff Garzik 3902c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3903c6fd2807SJeff Garzik if (rc) 3904c6fd2807SJeff Garzik goto done; 3905c6fd2807SJeff Garzik 3906c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 39077bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3908c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3909c6fd2807SJeff Garzik 39104447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3911cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3912c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3913cbcdd875STejun Heo 3914cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3915c6fd2807SJeff Garzik } 3916c6fd2807SJeff Garzik 3917c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3918c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3919c6fd2807SJeff Garzik 3920c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3921c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3922cae5a29dSMark Lord readl(hc_mmio + HC_CFG), 3923cae5a29dSMark Lord readl(hc_mmio + HC_IRQ_CAUSE)); 3924c6fd2807SJeff Garzik 3925c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3926cae5a29dSMark Lord writelfl(0, hc_mmio + HC_IRQ_CAUSE); 3927c6fd2807SJeff Garzik } 3928c6fd2807SJeff Garzik 392944c65d16SMark Lord if (!IS_SOC(hpriv)) { 3930c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 3931cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 3932c6fd2807SJeff Garzik 3933c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 3934cae5a29dSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset); 393544c65d16SMark Lord } 3936c6fd2807SJeff Garzik 393751de32d2SMark Lord /* 393851de32d2SMark Lord * enable only global host interrupts for now. 393951de32d2SMark Lord * The per-port interrupts get done later as ports are set up. 394051de32d2SMark Lord */ 3941c4de573bSMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 39422b748a0aSMark Lord mv_set_irq_coalescing(host, irq_coalescing_io_count, 39432b748a0aSMark Lord irq_coalescing_usecs); 3944c6fd2807SJeff Garzik done: 3945c6fd2807SJeff Garzik return rc; 3946c6fd2807SJeff Garzik } 3947c6fd2807SJeff Garzik 3948fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3949fbf14e2fSByron Bradley { 3950fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3951fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 3952fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 3953fbf14e2fSByron Bradley return -ENOMEM; 3954fbf14e2fSByron Bradley 3955fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3956fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 3957fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 3958fbf14e2fSByron Bradley return -ENOMEM; 3959fbf14e2fSByron Bradley 3960fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3961fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 3962fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 3963fbf14e2fSByron Bradley return -ENOMEM; 3964fbf14e2fSByron Bradley 3965fbf14e2fSByron Bradley return 0; 3966fbf14e2fSByron Bradley } 3967fbf14e2fSByron Bradley 396815a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 396915a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 397015a32632SLennert Buytenhek { 397115a32632SLennert Buytenhek int i; 397215a32632SLennert Buytenhek 397315a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 397415a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 397515a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 397615a32632SLennert Buytenhek } 397715a32632SLennert Buytenhek 397815a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 397915a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 398015a32632SLennert Buytenhek 398115a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 398215a32632SLennert Buytenhek (cs->mbus_attr << 8) | 398315a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 398415a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 398515a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 398615a32632SLennert Buytenhek } 398715a32632SLennert Buytenhek } 398815a32632SLennert Buytenhek 3989f351b2d6SSaeed Bishara /** 3990f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3991f351b2d6SSaeed Bishara * host 3992f351b2d6SSaeed Bishara * @pdev: platform device found 3993f351b2d6SSaeed Bishara * 3994f351b2d6SSaeed Bishara * LOCKING: 3995f351b2d6SSaeed Bishara * Inherited from caller. 3996f351b2d6SSaeed Bishara */ 3997f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 3998f351b2d6SSaeed Bishara { 3999f351b2d6SSaeed Bishara static int printed_version; 4000f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 4001f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 4002f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 4003f351b2d6SSaeed Bishara struct ata_host *host; 4004f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 4005f351b2d6SSaeed Bishara struct resource *res; 4006f351b2d6SSaeed Bishara int n_ports, rc; 4007f351b2d6SSaeed Bishara 4008f351b2d6SSaeed Bishara if (!printed_version++) 4009f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 4010f351b2d6SSaeed Bishara 4011f351b2d6SSaeed Bishara /* 4012f351b2d6SSaeed Bishara * Simple resource validation .. 4013f351b2d6SSaeed Bishara */ 4014f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 4015f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 4016f351b2d6SSaeed Bishara return -EINVAL; 4017f351b2d6SSaeed Bishara } 4018f351b2d6SSaeed Bishara 4019f351b2d6SSaeed Bishara /* 4020f351b2d6SSaeed Bishara * Get the register base first 4021f351b2d6SSaeed Bishara */ 4022f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 4023f351b2d6SSaeed Bishara if (res == NULL) 4024f351b2d6SSaeed Bishara return -EINVAL; 4025f351b2d6SSaeed Bishara 4026f351b2d6SSaeed Bishara /* allocate host */ 4027f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 4028f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 4029f351b2d6SSaeed Bishara 4030f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 4031f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 4032f351b2d6SSaeed Bishara 4033f351b2d6SSaeed Bishara if (!host || !hpriv) 4034f351b2d6SSaeed Bishara return -ENOMEM; 4035f351b2d6SSaeed Bishara host->private_data = hpriv; 4036f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 40371bfeff03SSaeed Bishara hpriv->board_idx = chip_soc; 4038f351b2d6SSaeed Bishara 4039f351b2d6SSaeed Bishara host->iomap = NULL; 4040f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 4041041b5eacSJulia Lawall resource_size(res)); 4042cae5a29dSMark Lord hpriv->base -= SATAHC0_REG_BASE; 4043f351b2d6SSaeed Bishara 4044c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK) 4045c77a2f4eSSaeed Bishara hpriv->clk = clk_get(&pdev->dev, NULL); 4046c77a2f4eSSaeed Bishara if (IS_ERR(hpriv->clk)) 4047c77a2f4eSSaeed Bishara dev_notice(&pdev->dev, "cannot get clkdev\n"); 4048c77a2f4eSSaeed Bishara else 4049c77a2f4eSSaeed Bishara clk_enable(hpriv->clk); 4050c77a2f4eSSaeed Bishara #endif 4051c77a2f4eSSaeed Bishara 405215a32632SLennert Buytenhek /* 405315a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 405415a32632SLennert Buytenhek */ 405515a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 405615a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 405715a32632SLennert Buytenhek 4058fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 4059fbf14e2fSByron Bradley if (rc) 4060c77a2f4eSSaeed Bishara goto err; 4061fbf14e2fSByron Bradley 4062f351b2d6SSaeed Bishara /* initialize adapter */ 40631bfeff03SSaeed Bishara rc = mv_init_host(host); 4064f351b2d6SSaeed Bishara if (rc) 4065c77a2f4eSSaeed Bishara goto err; 4066f351b2d6SSaeed Bishara 4067f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 4068f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 4069f351b2d6SSaeed Bishara host->n_ports); 4070f351b2d6SSaeed Bishara 4071f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 4072f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 4073c77a2f4eSSaeed Bishara err: 4074c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK) 4075c77a2f4eSSaeed Bishara if (!IS_ERR(hpriv->clk)) { 4076c77a2f4eSSaeed Bishara clk_disable(hpriv->clk); 4077c77a2f4eSSaeed Bishara clk_put(hpriv->clk); 4078c77a2f4eSSaeed Bishara } 4079c77a2f4eSSaeed Bishara #endif 4080c77a2f4eSSaeed Bishara 4081c77a2f4eSSaeed Bishara return rc; 4082f351b2d6SSaeed Bishara } 4083f351b2d6SSaeed Bishara 4084f351b2d6SSaeed Bishara /* 4085f351b2d6SSaeed Bishara * 4086f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 4087f351b2d6SSaeed Bishara * @pdev: platform device 4088f351b2d6SSaeed Bishara * 4089f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 4090f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 4091f351b2d6SSaeed Bishara */ 4092f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 4093f351b2d6SSaeed Bishara { 4094f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 4095f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 4096c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK) 4097c77a2f4eSSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 4098c77a2f4eSSaeed Bishara #endif 4099f351b2d6SSaeed Bishara ata_host_detach(host); 4100c77a2f4eSSaeed Bishara 4101c77a2f4eSSaeed Bishara #if defined(CONFIG_HAVE_CLK) 4102c77a2f4eSSaeed Bishara if (!IS_ERR(hpriv->clk)) { 4103c77a2f4eSSaeed Bishara clk_disable(hpriv->clk); 4104c77a2f4eSSaeed Bishara clk_put(hpriv->clk); 4105c77a2f4eSSaeed Bishara } 4106c77a2f4eSSaeed Bishara #endif 4107f351b2d6SSaeed Bishara return 0; 4108f351b2d6SSaeed Bishara } 4109f351b2d6SSaeed Bishara 41106481f2b5SSaeed Bishara #ifdef CONFIG_PM 41116481f2b5SSaeed Bishara static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state) 41126481f2b5SSaeed Bishara { 41136481f2b5SSaeed Bishara struct ata_host *host = dev_get_drvdata(&pdev->dev); 41146481f2b5SSaeed Bishara if (host) 41156481f2b5SSaeed Bishara return ata_host_suspend(host, state); 41166481f2b5SSaeed Bishara else 41176481f2b5SSaeed Bishara return 0; 41186481f2b5SSaeed Bishara } 41196481f2b5SSaeed Bishara 41206481f2b5SSaeed Bishara static int mv_platform_resume(struct platform_device *pdev) 41216481f2b5SSaeed Bishara { 41226481f2b5SSaeed Bishara struct ata_host *host = dev_get_drvdata(&pdev->dev); 41236481f2b5SSaeed Bishara int ret; 41246481f2b5SSaeed Bishara 41256481f2b5SSaeed Bishara if (host) { 41266481f2b5SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 41276481f2b5SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data = \ 41286481f2b5SSaeed Bishara pdev->dev.platform_data; 41296481f2b5SSaeed Bishara /* 41306481f2b5SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 41316481f2b5SSaeed Bishara */ 41326481f2b5SSaeed Bishara if (mv_platform_data->dram != NULL) 41336481f2b5SSaeed Bishara mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 41346481f2b5SSaeed Bishara 41356481f2b5SSaeed Bishara /* initialize adapter */ 41361bfeff03SSaeed Bishara ret = mv_init_host(host); 41376481f2b5SSaeed Bishara if (ret) { 41386481f2b5SSaeed Bishara printk(KERN_ERR DRV_NAME ": Error during HW init\n"); 41396481f2b5SSaeed Bishara return ret; 41406481f2b5SSaeed Bishara } 41416481f2b5SSaeed Bishara ata_host_resume(host); 41426481f2b5SSaeed Bishara } 41436481f2b5SSaeed Bishara 41446481f2b5SSaeed Bishara return 0; 41456481f2b5SSaeed Bishara } 41466481f2b5SSaeed Bishara #else 41476481f2b5SSaeed Bishara #define mv_platform_suspend NULL 41486481f2b5SSaeed Bishara #define mv_platform_resume NULL 41496481f2b5SSaeed Bishara #endif 41506481f2b5SSaeed Bishara 4151f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 4152f351b2d6SSaeed Bishara .probe = mv_platform_probe, 4153f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 41546481f2b5SSaeed Bishara .suspend = mv_platform_suspend, 41556481f2b5SSaeed Bishara .resume = mv_platform_resume, 4156f351b2d6SSaeed Bishara .driver = { 4157f351b2d6SSaeed Bishara .name = DRV_NAME, 4158f351b2d6SSaeed Bishara .owner = THIS_MODULE, 4159f351b2d6SSaeed Bishara }, 4160f351b2d6SSaeed Bishara }; 4161f351b2d6SSaeed Bishara 4162f351b2d6SSaeed Bishara 41637bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4164f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4165f351b2d6SSaeed Bishara const struct pci_device_id *ent); 4166b2dec48cSSaeed Bishara #ifdef CONFIG_PM 4167b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev); 4168b2dec48cSSaeed Bishara #endif 4169f351b2d6SSaeed Bishara 41707bb3c529SSaeed Bishara 41717bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 41727bb3c529SSaeed Bishara .name = DRV_NAME, 41737bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 4174f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 41757bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 4176b2dec48cSSaeed Bishara #ifdef CONFIG_PM 4177b2dec48cSSaeed Bishara .suspend = ata_pci_device_suspend, 4178b2dec48cSSaeed Bishara .resume = mv_pci_device_resume, 4179b2dec48cSSaeed Bishara #endif 4180b2dec48cSSaeed Bishara 41817bb3c529SSaeed Bishara }; 41827bb3c529SSaeed Bishara 41837bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 41847bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 41857bb3c529SSaeed Bishara { 41867bb3c529SSaeed Bishara int rc; 41877bb3c529SSaeed Bishara 41886a35528aSYang Hongyang if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { 41896a35528aSYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); 41907bb3c529SSaeed Bishara if (rc) { 4191284901a9SYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 41927bb3c529SSaeed Bishara if (rc) { 41937bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 41947bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 41957bb3c529SSaeed Bishara return rc; 41967bb3c529SSaeed Bishara } 41977bb3c529SSaeed Bishara } 41987bb3c529SSaeed Bishara } else { 4199284901a9SYang Hongyang rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 42007bb3c529SSaeed Bishara if (rc) { 42017bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 42027bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 42037bb3c529SSaeed Bishara return rc; 42047bb3c529SSaeed Bishara } 4205284901a9SYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 42067bb3c529SSaeed Bishara if (rc) { 42077bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 42087bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 42097bb3c529SSaeed Bishara return rc; 42107bb3c529SSaeed Bishara } 42117bb3c529SSaeed Bishara } 42127bb3c529SSaeed Bishara 42137bb3c529SSaeed Bishara return rc; 42147bb3c529SSaeed Bishara } 42157bb3c529SSaeed Bishara 4216c6fd2807SJeff Garzik /** 4217c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 42184447d351STejun Heo * @host: ATA host to print info about 4219c6fd2807SJeff Garzik * 4220c6fd2807SJeff Garzik * FIXME: complete this. 4221c6fd2807SJeff Garzik * 4222c6fd2807SJeff Garzik * LOCKING: 4223c6fd2807SJeff Garzik * Inherited from caller. 4224c6fd2807SJeff Garzik */ 42254447d351STejun Heo static void mv_print_info(struct ata_host *host) 4226c6fd2807SJeff Garzik { 42274447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 42284447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 422944c10138SAuke Kok u8 scc; 4230c1e4fe71SJeff Garzik const char *scc_s, *gen; 4231c6fd2807SJeff Garzik 4232c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 4233c6fd2807SJeff Garzik * what errata to workaround 4234c6fd2807SJeff Garzik */ 4235c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 4236c6fd2807SJeff Garzik if (scc == 0) 4237c6fd2807SJeff Garzik scc_s = "SCSI"; 4238c6fd2807SJeff Garzik else if (scc == 0x01) 4239c6fd2807SJeff Garzik scc_s = "RAID"; 4240c6fd2807SJeff Garzik else 4241c1e4fe71SJeff Garzik scc_s = "?"; 4242c1e4fe71SJeff Garzik 4243c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 4244c1e4fe71SJeff Garzik gen = "I"; 4245c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 4246c1e4fe71SJeff Garzik gen = "II"; 4247c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 4248c1e4fe71SJeff Garzik gen = "IIE"; 4249c1e4fe71SJeff Garzik else 4250c1e4fe71SJeff Garzik gen = "?"; 4251c6fd2807SJeff Garzik 4252c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 4253c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 4254c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 4255c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 4256c6fd2807SJeff Garzik } 4257c6fd2807SJeff Garzik 4258c6fd2807SJeff Garzik /** 4259f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 4260c6fd2807SJeff Garzik * @pdev: PCI device found 4261c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 4262c6fd2807SJeff Garzik * 4263c6fd2807SJeff Garzik * LOCKING: 4264c6fd2807SJeff Garzik * Inherited from caller. 4265c6fd2807SJeff Garzik */ 4266f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4267f351b2d6SSaeed Bishara const struct pci_device_id *ent) 4268c6fd2807SJeff Garzik { 42692dcb407eSJeff Garzik static int printed_version; 4270c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 42714447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 42724447d351STejun Heo struct ata_host *host; 42734447d351STejun Heo struct mv_host_priv *hpriv; 4274c4bc7d73SSaeed Bishara int n_ports, port, rc; 4275c6fd2807SJeff Garzik 4276c6fd2807SJeff Garzik if (!printed_version++) 4277c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 4278c6fd2807SJeff Garzik 42794447d351STejun Heo /* allocate host */ 42804447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 42814447d351STejun Heo 42824447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 42834447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 42844447d351STejun Heo if (!host || !hpriv) 42854447d351STejun Heo return -ENOMEM; 42864447d351STejun Heo host->private_data = hpriv; 4287f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 42881bfeff03SSaeed Bishara hpriv->board_idx = board_idx; 42894447d351STejun Heo 42904447d351STejun Heo /* acquire resources */ 429124dc5f33STejun Heo rc = pcim_enable_device(pdev); 429224dc5f33STejun Heo if (rc) 4293c6fd2807SJeff Garzik return rc; 4294c6fd2807SJeff Garzik 42950d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 42960d5ff566STejun Heo if (rc == -EBUSY) 429724dc5f33STejun Heo pcim_pin_device(pdev); 42980d5ff566STejun Heo if (rc) 429924dc5f33STejun Heo return rc; 43004447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 4301f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 4302c6fd2807SJeff Garzik 4303d88184fbSJeff Garzik rc = pci_go_64(pdev); 4304d88184fbSJeff Garzik if (rc) 4305d88184fbSJeff Garzik return rc; 4306d88184fbSJeff Garzik 4307da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 4308da2fa9baSMark Lord if (rc) 4309da2fa9baSMark Lord return rc; 4310da2fa9baSMark Lord 4311c4bc7d73SSaeed Bishara for (port = 0; port < host->n_ports; port++) { 4312c4bc7d73SSaeed Bishara struct ata_port *ap = host->ports[port]; 4313c4bc7d73SSaeed Bishara void __iomem *port_mmio = mv_port_base(hpriv->base, port); 4314c4bc7d73SSaeed Bishara unsigned int offset = port_mmio - hpriv->base; 4315c4bc7d73SSaeed Bishara 4316c4bc7d73SSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 4317c4bc7d73SSaeed Bishara ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 4318c4bc7d73SSaeed Bishara } 4319c4bc7d73SSaeed Bishara 4320c6fd2807SJeff Garzik /* initialize adapter */ 43211bfeff03SSaeed Bishara rc = mv_init_host(host); 432224dc5f33STejun Heo if (rc) 432324dc5f33STejun Heo return rc; 4324c6fd2807SJeff Garzik 43256d3c30efSMark Lord /* Enable message-switched interrupts, if requested */ 43266d3c30efSMark Lord if (msi && pci_enable_msi(pdev) == 0) 43276d3c30efSMark Lord hpriv->hp_flags |= MV_HP_FLAG_MSI; 4328c6fd2807SJeff Garzik 4329c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 43304447d351STejun Heo mv_print_info(host); 4331c6fd2807SJeff Garzik 43324447d351STejun Heo pci_set_master(pdev); 4333ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 43344447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 4335c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 4336c6fd2807SJeff Garzik } 4337b2dec48cSSaeed Bishara 4338b2dec48cSSaeed Bishara #ifdef CONFIG_PM 4339b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev) 4340b2dec48cSSaeed Bishara { 4341b2dec48cSSaeed Bishara struct ata_host *host = dev_get_drvdata(&pdev->dev); 4342b2dec48cSSaeed Bishara int rc; 4343b2dec48cSSaeed Bishara 4344b2dec48cSSaeed Bishara rc = ata_pci_device_do_resume(pdev); 4345b2dec48cSSaeed Bishara if (rc) 4346b2dec48cSSaeed Bishara return rc; 4347b2dec48cSSaeed Bishara 4348b2dec48cSSaeed Bishara /* initialize adapter */ 4349b2dec48cSSaeed Bishara rc = mv_init_host(host); 4350b2dec48cSSaeed Bishara if (rc) 4351b2dec48cSSaeed Bishara return rc; 4352b2dec48cSSaeed Bishara 4353b2dec48cSSaeed Bishara ata_host_resume(host); 4354b2dec48cSSaeed Bishara 4355b2dec48cSSaeed Bishara return 0; 4356b2dec48cSSaeed Bishara } 4357b2dec48cSSaeed Bishara #endif 43587bb3c529SSaeed Bishara #endif 4359c6fd2807SJeff Garzik 4360f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 4361f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 4362f351b2d6SSaeed Bishara 4363c6fd2807SJeff Garzik static int __init mv_init(void) 4364c6fd2807SJeff Garzik { 43657bb3c529SSaeed Bishara int rc = -ENODEV; 43667bb3c529SSaeed Bishara #ifdef CONFIG_PCI 43677bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 4368f351b2d6SSaeed Bishara if (rc < 0) 4369f351b2d6SSaeed Bishara return rc; 4370f351b2d6SSaeed Bishara #endif 4371f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 4372f351b2d6SSaeed Bishara 4373f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 4374f351b2d6SSaeed Bishara if (rc < 0) 4375f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 43767bb3c529SSaeed Bishara #endif 43777bb3c529SSaeed Bishara return rc; 4378c6fd2807SJeff Garzik } 4379c6fd2807SJeff Garzik 4380c6fd2807SJeff Garzik static void __exit mv_exit(void) 4381c6fd2807SJeff Garzik { 43827bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4383c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 43847bb3c529SSaeed Bishara #endif 4385f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 4386c6fd2807SJeff Garzik } 4387c6fd2807SJeff Garzik 4388c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 4389c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 4390c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 4391c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 4392c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 439317c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 4394c6fd2807SJeff Garzik 4395c6fd2807SJeff Garzik module_init(mv_init); 4396c6fd2807SJeff Garzik module_exit(mv_exit); 4397