xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 2b748a0a344847fe6b924407bbe153e1878c9f09)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
440f21b11SMark Lord  * Copyright 2008-2009: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
840f21b11SMark Lord  * Originally written by Brett Russ.
940f21b11SMark Lord  * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
1040f21b11SMark Lord  *
11c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
14c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
15c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
16c6fd2807SJeff Garzik  *
17c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
18c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20c6fd2807SJeff Garzik  * GNU General Public License for more details.
21c6fd2807SJeff Garzik  *
22c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
23c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
24c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25c6fd2807SJeff Garzik  *
26c6fd2807SJeff Garzik  */
27c6fd2807SJeff Garzik 
284a05e209SJeff Garzik /*
2985afb934SMark Lord  * sata_mv TODO list:
3085afb934SMark Lord  *
3185afb934SMark Lord  * --> More errata workarounds for PCI-X.
3285afb934SMark Lord  *
3385afb934SMark Lord  * --> Complete a full errata audit for all chipsets to identify others.
3485afb934SMark Lord  *
3585afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
3685afb934SMark Lord  *
37*2b748a0aSMark Lord  * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
3885afb934SMark Lord  *
3985afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
4085afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
4185afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
4285afb934SMark Lord  *
4385afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
4485afb934SMark Lord  *       connect two SATA ports.
454a05e209SJeff Garzik  */
464a05e209SJeff Garzik 
47c6fd2807SJeff Garzik #include <linux/kernel.h>
48c6fd2807SJeff Garzik #include <linux/module.h>
49c6fd2807SJeff Garzik #include <linux/pci.h>
50c6fd2807SJeff Garzik #include <linux/init.h>
51c6fd2807SJeff Garzik #include <linux/blkdev.h>
52c6fd2807SJeff Garzik #include <linux/delay.h>
53c6fd2807SJeff Garzik #include <linux/interrupt.h>
548d8b6004SAndrew Morton #include <linux/dmapool.h>
55c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
56c6fd2807SJeff Garzik #include <linux/device.h>
57f351b2d6SSaeed Bishara #include <linux/platform_device.h>
58f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
5915a32632SLennert Buytenhek #include <linux/mbus.h>
60c46938ccSMark Lord #include <linux/bitops.h>
61c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
62c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
636c08772eSJeff Garzik #include <scsi/scsi_device.h>
64c6fd2807SJeff Garzik #include <linux/libata.h>
65c6fd2807SJeff Garzik 
66c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
67*2b748a0aSMark Lord #define DRV_VERSION	"1.27"
68c6fd2807SJeff Garzik 
6940f21b11SMark Lord /*
7040f21b11SMark Lord  * module options
7140f21b11SMark Lord  */
7240f21b11SMark Lord 
7340f21b11SMark Lord static int msi;
7440f21b11SMark Lord #ifdef CONFIG_PCI
7540f21b11SMark Lord module_param(msi, int, S_IRUGO);
7640f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
7740f21b11SMark Lord #endif
7840f21b11SMark Lord 
79*2b748a0aSMark Lord static int irq_coalescing_io_count;
80*2b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO);
81*2b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count,
82*2b748a0aSMark Lord 		 "IRQ coalescing I/O count threshold (0..255)");
83*2b748a0aSMark Lord 
84*2b748a0aSMark Lord static int irq_coalescing_usecs;
85*2b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO);
86*2b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs,
87*2b748a0aSMark Lord 		 "IRQ coalescing time threshold in usecs");
88*2b748a0aSMark Lord 
89c6fd2807SJeff Garzik enum {
90c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
91c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
92c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
93c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
94c6fd2807SJeff Garzik 
95c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
96c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
97c6fd2807SJeff Garzik 
98*2b748a0aSMark Lord 	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
99*2b748a0aSMark Lord 	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
100*2b748a0aSMark Lord 	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
101*2b748a0aSMark Lord 	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */
102*2b748a0aSMark Lord 
103c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
104c6fd2807SJeff Garzik 
105*2b748a0aSMark Lord 	/*
106*2b748a0aSMark Lord 	 * Per-chip ("all ports") interrupt coalescing feature.
107*2b748a0aSMark Lord 	 * This is only for GEN_II / GEN_IIE hardware.
108*2b748a0aSMark Lord 	 *
109*2b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
110*2b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
111*2b748a0aSMark Lord 	 */
112*2b748a0aSMark Lord 	MV_COAL_REG_BASE	= 0x18000,
113*2b748a0aSMark Lord 	MV_IRQ_COAL_CAUSE	= (MV_COAL_REG_BASE + 0x08),
114*2b748a0aSMark Lord 	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */
115*2b748a0aSMark Lord 
116*2b748a0aSMark Lord 	MV_IRQ_COAL_IO_THRESHOLD   = (MV_COAL_REG_BASE + 0xcc),
117*2b748a0aSMark Lord 	MV_IRQ_COAL_TIME_THRESHOLD = (MV_COAL_REG_BASE + 0xd0),
118*2b748a0aSMark Lord 
119*2b748a0aSMark Lord 	/*
120*2b748a0aSMark Lord 	 * Registers for the (unused here) transaction coalescing feature:
121*2b748a0aSMark Lord 	 */
122*2b748a0aSMark Lord 	MV_TRAN_COAL_CAUSE_LO	= (MV_COAL_REG_BASE + 0x88),
123*2b748a0aSMark Lord 	MV_TRAN_COAL_CAUSE_HI	= (MV_COAL_REG_BASE + 0x8c),
124*2b748a0aSMark Lord 
125c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
1268e7decdbSMark Lord 	MV_FLASH_CTL_OFS	= 0x1046c,
1278e7decdbSMark Lord 	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
1288e7decdbSMark Lord 	MV_RESET_CFG_OFS	= 0x180d8,
129c6fd2807SJeff Garzik 
130c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
131c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
132c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
133c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
134c6fd2807SJeff Garzik 
135c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
136c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
137c6fd2807SJeff Garzik 
138c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
139c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
140c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
141c6fd2807SJeff Garzik 	 */
142c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
143c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
144da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
145c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
146c6fd2807SJeff Garzik 
147352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
148c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
149352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
150352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
151352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
152c6fd2807SJeff Garzik 
153c6fd2807SJeff Garzik 	/* Host Flags */
154c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
1557bb3c529SSaeed Bishara 
156c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
15791b1a84cSMark Lord 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
158ad3aef51SMark Lord 
15991b1a84cSMark Lord 	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
160c6fd2807SJeff Garzik 
16140f21b11SMark Lord 	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
16240f21b11SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
16391b1a84cSMark Lord 
16491b1a84cSMark Lord 	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
165ad3aef51SMark Lord 
166c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
167c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
168c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
169e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
170c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
171c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
172c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
173c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
174c6fd2807SJeff Garzik 
175c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
176c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
177c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
178c6fd2807SJeff Garzik 
179c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
180c6fd2807SJeff Garzik 
181c6fd2807SJeff Garzik 	/* PCI interface registers */
182c6fd2807SJeff Garzik 
183c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
1848e7decdbSMark Lord 	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
185c6fd2807SJeff Garzik 
186c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
187c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
188c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
189c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
190c6fd2807SJeff Garzik 
1918e7decdbSMark Lord 	MV_PCI_MODE_OFS		= 0xd00,
1928e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
1938e7decdbSMark Lord 
194c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
195c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
196c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
197c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
1988e7decdbSMark Lord 	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
199c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
200c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
201c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
202c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
203c6fd2807SJeff Garzik 
204c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
205c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
206c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
207c6fd2807SJeff Garzik 
20802a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
20902a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
210646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
21102a121daSMark Lord 
2127368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
2137368f919SMark Lord 	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
2147368f919SMark Lord 	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
2157368f919SMark Lord 	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
2167368f919SMark Lord 	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
21740f21b11SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
21840f21b11SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
219c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
220c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
221*2b748a0aSMark Lord 	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
222*2b748a0aSMark Lord 	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
223c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
22440f21b11SMark Lord 	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
22540f21b11SMark Lord 	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
22640f21b11SMark Lord 	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
22740f21b11SMark Lord 	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
22840f21b11SMark Lord 	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
229c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
230c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
231c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
232c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
233fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
234f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
235c6fd2807SJeff Garzik 
236c6fd2807SJeff Garzik 	/* SATAHC registers */
237c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
238c6fd2807SJeff Garzik 
239c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
240352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
241352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
242c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
243c6fd2807SJeff Garzik 
244*2b748a0aSMark Lord 	/*
245*2b748a0aSMark Lord 	 * Per-HC (Host-Controller) interrupt coalescing feature.
246*2b748a0aSMark Lord 	 * This is present on all chip generations.
247*2b748a0aSMark Lord 	 *
248*2b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
249*2b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
250*2b748a0aSMark Lord 	 */
251*2b748a0aSMark Lord 	HC_IRQ_COAL_IO_THRESHOLD_OFS	= 0x000c,
252*2b748a0aSMark Lord 	HC_IRQ_COAL_TIME_THRESHOLD_OFS	= 0x0010,
253*2b748a0aSMark Lord 
254c6fd2807SJeff Garzik 	/* Shadow block registers */
255c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
256c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
257c6fd2807SJeff Garzik 
258c6fd2807SJeff Garzik 	/* SATA registers */
259c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
260c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2610c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
262c443c500SMark Lord 	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
26317c5aab5SMark Lord 
264e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
26517c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
26617c5aab5SMark Lord 
267c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
268c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
269ba069e37SMark Lord 	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
270ba069e37SMark Lord 	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
271ba069e37SMark Lord 	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
272ba069e37SMark Lord 	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */
273ba069e37SMark Lord 
274c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
275e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
2768e7decdbSMark Lord 	SATA_TESTCTL_OFS	= 0x348,
277e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
278e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
27917c5aab5SMark Lord 
2808e7decdbSMark Lord 	FISCFG_OFS		= 0x360,
2818e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2828e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
28317c5aab5SMark Lord 
284c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
2858e7decdbSMark Lord 	MV5_LTMODE_OFS		= 0x30,
2868e7decdbSMark Lord 	MV5_PHY_CTL_OFS		= 0x0C,
2878e7decdbSMark Lord 	SATA_INTERFACE_CFG_OFS	= 0x050,
288c6fd2807SJeff Garzik 
289c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
290c6fd2807SJeff Garzik 
291c6fd2807SJeff Garzik 	/* Port registers */
292c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2930c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2940c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
295c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
296c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
297c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
298e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
299e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
300c6fd2807SJeff Garzik 
301c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
302c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
3036c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
3046c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
3056c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
3066c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
3076c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
3086c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
309c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
310c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
3116c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
312c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
3136c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
3146c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
3156c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
3166c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
317646a4da5SMark Lord 
3186c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
319646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
320646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
321646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
322646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
323646a4da5SMark Lord 
3246c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
325646a4da5SMark Lord 
3266c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
327646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
328646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
329646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
330646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
331646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
332646a4da5SMark Lord 
3336c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
334646a4da5SMark Lord 
3356c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
336c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
337c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
338646a4da5SMark Lord 
339646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
340646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
341646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
34285afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
343646a4da5SMark Lord 
344bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
345bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
346bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
347bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
348bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
349bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3506c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
351bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
352bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
353bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
354bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
355c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
356c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
357bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
358e12bef50SMark Lord 
359bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
360bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
361bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
362bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
363bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
364bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
365bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3666c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
367bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
368bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
369bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
370c6fd2807SJeff Garzik 
371c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
372c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
373c6fd2807SJeff Garzik 
374c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
375c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
376c6fd2807SJeff Garzik 
377c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
378c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
379c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
380c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
381c6fd2807SJeff Garzik 
3820ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3830ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3840ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3858e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
386c6fd2807SJeff Garzik 
3878e7decdbSMark Lord 	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
3888e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
3898e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
3908e7decdbSMark Lord 
3918e7decdbSMark Lord 	EDMA_IORDY_TMOUT_OFS	= 0x34,
3928e7decdbSMark Lord 	EDMA_ARB_CFG_OFS	= 0x38,
3938e7decdbSMark Lord 
3948e7decdbSMark Lord 	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
395c01e8a23SMark Lord 	EDMA_UNKNOWN_RSVD_OFS	= 0x6C,		/* GenIIe unknown/reserved */
396da14265eSMark Lord 
397da14265eSMark Lord 	BMDMA_CMD_OFS		= 0x224,	/* bmdma command register */
398da14265eSMark Lord 	BMDMA_STATUS_OFS	= 0x228,	/* bmdma status register */
399da14265eSMark Lord 	BMDMA_PRD_LOW_OFS	= 0x22c,	/* bmdma PRD addr 31:0 */
400da14265eSMark Lord 	BMDMA_PRD_HIGH_OFS	= 0x230,	/* bmdma PRD addr 63:32 */
401da14265eSMark Lord 
402c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
403c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
404c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
405c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
406c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
407c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
4080ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
4090ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
4100ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
41102a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
412616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
4131f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
414c6fd2807SJeff Garzik 
415c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
4160ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
41772109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
41800f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
41929d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
420d16ab3f6SMark Lord 	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
421c6fd2807SJeff Garzik };
422c6fd2807SJeff Garzik 
423ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
424ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
425c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
4268e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
4271f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
428c6fd2807SJeff Garzik 
42915a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
43015a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
43115a32632SLennert Buytenhek 
432c6fd2807SJeff Garzik enum {
433baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
434baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
435baf14aa1SJeff Garzik 	 */
436baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
437c6fd2807SJeff Garzik 
4380ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
4390ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
4400ea9e179SJeff Garzik 	 */
441c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
442c6fd2807SJeff Garzik 
4430ea9e179SJeff Garzik 	/* ditto, for response queue */
444c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
445c6fd2807SJeff Garzik };
446c6fd2807SJeff Garzik 
447c6fd2807SJeff Garzik enum chip_type {
448c6fd2807SJeff Garzik 	chip_504x,
449c6fd2807SJeff Garzik 	chip_508x,
450c6fd2807SJeff Garzik 	chip_5080,
451c6fd2807SJeff Garzik 	chip_604x,
452c6fd2807SJeff Garzik 	chip_608x,
453c6fd2807SJeff Garzik 	chip_6042,
454c6fd2807SJeff Garzik 	chip_7042,
455f351b2d6SSaeed Bishara 	chip_soc,
456c6fd2807SJeff Garzik };
457c6fd2807SJeff Garzik 
458c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
459c6fd2807SJeff Garzik struct mv_crqb {
460c6fd2807SJeff Garzik 	__le32			sg_addr;
461c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
462c6fd2807SJeff Garzik 	__le16			ctrl_flags;
463c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
464c6fd2807SJeff Garzik };
465c6fd2807SJeff Garzik 
466c6fd2807SJeff Garzik struct mv_crqb_iie {
467c6fd2807SJeff Garzik 	__le32			addr;
468c6fd2807SJeff Garzik 	__le32			addr_hi;
469c6fd2807SJeff Garzik 	__le32			flags;
470c6fd2807SJeff Garzik 	__le32			len;
471c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
472c6fd2807SJeff Garzik };
473c6fd2807SJeff Garzik 
474c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
475c6fd2807SJeff Garzik struct mv_crpb {
476c6fd2807SJeff Garzik 	__le16			id;
477c6fd2807SJeff Garzik 	__le16			flags;
478c6fd2807SJeff Garzik 	__le32			tmstmp;
479c6fd2807SJeff Garzik };
480c6fd2807SJeff Garzik 
481c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
482c6fd2807SJeff Garzik struct mv_sg {
483c6fd2807SJeff Garzik 	__le32			addr;
484c6fd2807SJeff Garzik 	__le32			flags_size;
485c6fd2807SJeff Garzik 	__le32			addr_hi;
486c6fd2807SJeff Garzik 	__le32			reserved;
487c6fd2807SJeff Garzik };
488c6fd2807SJeff Garzik 
48908da1759SMark Lord /*
49008da1759SMark Lord  * We keep a local cache of a few frequently accessed port
49108da1759SMark Lord  * registers here, to avoid having to read them (very slow)
49208da1759SMark Lord  * when switching between EDMA and non-EDMA modes.
49308da1759SMark Lord  */
49408da1759SMark Lord struct mv_cached_regs {
49508da1759SMark Lord 	u32			fiscfg;
49608da1759SMark Lord 	u32			ltmode;
49708da1759SMark Lord 	u32			haltcond;
498c01e8a23SMark Lord 	u32			unknown_rsvd;
49908da1759SMark Lord };
50008da1759SMark Lord 
501c6fd2807SJeff Garzik struct mv_port_priv {
502c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
503c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
504c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
505c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
506eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
507eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
508bdd4dddeSJeff Garzik 
509bdd4dddeSJeff Garzik 	unsigned int		req_idx;
510bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
511bdd4dddeSJeff Garzik 
512c6fd2807SJeff Garzik 	u32			pp_flags;
51308da1759SMark Lord 	struct mv_cached_regs	cached;
51429d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
515c6fd2807SJeff Garzik };
516c6fd2807SJeff Garzik 
517c6fd2807SJeff Garzik struct mv_port_signal {
518c6fd2807SJeff Garzik 	u32			amps;
519c6fd2807SJeff Garzik 	u32			pre;
520c6fd2807SJeff Garzik };
521c6fd2807SJeff Garzik 
52202a121daSMark Lord struct mv_host_priv {
52302a121daSMark Lord 	u32			hp_flags;
52496e2c487SMark Lord 	u32			main_irq_mask;
52502a121daSMark Lord 	struct mv_port_signal	signal[8];
52602a121daSMark Lord 	const struct mv_hw_ops	*ops;
527f351b2d6SSaeed Bishara 	int			n_ports;
528f351b2d6SSaeed Bishara 	void __iomem		*base;
5297368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
5307368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
53102a121daSMark Lord 	u32			irq_cause_ofs;
53202a121daSMark Lord 	u32			irq_mask_ofs;
53302a121daSMark Lord 	u32			unmask_all_irqs;
534da2fa9baSMark Lord 	/*
535da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
536da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
537da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
538da2fa9baSMark Lord 	 */
539da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
540da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
541da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
54202a121daSMark Lord };
54302a121daSMark Lord 
544c6fd2807SJeff Garzik struct mv_hw_ops {
545c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
546c6fd2807SJeff Garzik 			   unsigned int port);
547c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
548c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
549c6fd2807SJeff Garzik 			   void __iomem *mmio);
550c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
551c6fd2807SJeff Garzik 			unsigned int n_hc);
552c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
5537bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
554c6fd2807SJeff Garzik };
555c6fd2807SJeff Garzik 
55682ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
55782ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
55882ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
55982ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
560c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
561c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
5623e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
563c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
564c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
565c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
566a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
567a1efdabaSTejun Heo 			unsigned long deadline);
568bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
569bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
570f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
571c6fd2807SJeff Garzik 
572c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
573c6fd2807SJeff Garzik 			   unsigned int port);
574c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
575c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
576c6fd2807SJeff Garzik 			   void __iomem *mmio);
577c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
578c6fd2807SJeff Garzik 			unsigned int n_hc);
579c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
5807bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
581c6fd2807SJeff Garzik 
582c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
583c6fd2807SJeff Garzik 			   unsigned int port);
584c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
585c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
586c6fd2807SJeff Garzik 			   void __iomem *mmio);
587c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
588c6fd2807SJeff Garzik 			unsigned int n_hc);
589c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
590f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
591f351b2d6SSaeed Bishara 				      void __iomem *mmio);
592f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
593f351b2d6SSaeed Bishara 				      void __iomem *mmio);
594f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
595f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
596f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
597f351b2d6SSaeed Bishara 				      void __iomem *mmio);
598f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5997bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
600e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
601c6fd2807SJeff Garzik 			     unsigned int port_no);
602e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
603b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
60400b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
605c6fd2807SJeff Garzik 
606e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
607e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
608e49856d8SMark Lord 				unsigned long deadline);
609e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
610e49856d8SMark Lord 				unsigned long deadline);
61129d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
6124c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
6134c299ca3SMark Lord 					struct mv_port_priv *pp);
614c6fd2807SJeff Garzik 
615da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap);
616da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
617da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc);
618da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc);
619da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc);
620da14265eSMark Lord static u8   mv_bmdma_status(struct ata_port *ap);
621d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap);
622da14265eSMark Lord 
623eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
624eb73d558SMark Lord  * because we have to allow room for worst case splitting of
625eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
626eb73d558SMark Lord  */
627c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
62868d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
629baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
630c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
631c5d3e45aSJeff Garzik };
632c5d3e45aSJeff Garzik 
633c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
63468d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
635138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
636baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
637c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
638c6fd2807SJeff Garzik };
639c6fd2807SJeff Garzik 
640029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
641029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
642c6fd2807SJeff Garzik 
6433e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
644c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
645c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
646c6fd2807SJeff Garzik 
647bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
648bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
649a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
650a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
651029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
652bdd4dddeSJeff Garzik 
653c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
654c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
655c6fd2807SJeff Garzik 
656c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
657c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
658c6fd2807SJeff Garzik };
659c6fd2807SJeff Garzik 
660029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
661029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
662f273827eSMark Lord 	.dev_config             = mv6_dev_config,
663c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
664c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
665c6fd2807SJeff Garzik 
666e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
667e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
668e49856d8SMark Lord 	.softreset		= mv_softreset,
66929d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
670da14265eSMark Lord 
671d16ab3f6SMark Lord 	.sff_check_status	= mv_sff_check_status,
672da14265eSMark Lord 	.sff_irq_clear		= mv_sff_irq_clear,
673da14265eSMark Lord 	.check_atapi_dma	= mv_check_atapi_dma,
674da14265eSMark Lord 	.bmdma_setup		= mv_bmdma_setup,
675da14265eSMark Lord 	.bmdma_start		= mv_bmdma_start,
676da14265eSMark Lord 	.bmdma_stop		= mv_bmdma_stop,
677da14265eSMark Lord 	.bmdma_status		= mv_bmdma_status,
678c6fd2807SJeff Garzik };
679c6fd2807SJeff Garzik 
680029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
681029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
682029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
683c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
684c6fd2807SJeff Garzik };
685c6fd2807SJeff Garzik 
686c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
687c6fd2807SJeff Garzik 	{  /* chip_504x */
68891b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS,
689c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
690bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
691c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
692c6fd2807SJeff Garzik 	},
693c6fd2807SJeff Garzik 	{  /* chip_508x */
69491b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
695c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
696bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
697c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
698c6fd2807SJeff Garzik 	},
699c6fd2807SJeff Garzik 	{  /* chip_5080 */
70091b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
701c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
702bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
703c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
704c6fd2807SJeff Garzik 	},
705c6fd2807SJeff Garzik 	{  /* chip_604x */
70691b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS,
707c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
708bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
709c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
710c6fd2807SJeff Garzik 	},
711c6fd2807SJeff Garzik 	{  /* chip_608x */
71291b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
713c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
714bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
715c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
716c6fd2807SJeff Garzik 	},
717c6fd2807SJeff Garzik 	{  /* chip_6042 */
71891b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
719c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
720bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
721c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
722c6fd2807SJeff Garzik 	},
723c6fd2807SJeff Garzik 	{  /* chip_7042 */
72491b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
725c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
726bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
727c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
728c6fd2807SJeff Garzik 	},
729f351b2d6SSaeed Bishara 	{  /* chip_soc */
73091b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
731f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
732f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
733f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
734f351b2d6SSaeed Bishara 	},
735c6fd2807SJeff Garzik };
736c6fd2807SJeff Garzik 
737c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
7382d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
7392d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
7402d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
7412d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
74246c5784cSMark Lord 	/* RocketRAID 1720/174x have different identifiers */
74346c5784cSMark Lord 	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
7444462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
7454462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
746c6fd2807SJeff Garzik 
7472d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
7482d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
7492d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
7502d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
7512d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
752c6fd2807SJeff Garzik 
7532d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
7542d2744fcSJeff Garzik 
755d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
756d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
757d9f9c6bcSFlorian Attenberger 
75802a121daSMark Lord 	/* Marvell 7042 support */
7596a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
7606a3d586dSMorrison, Tom 
76102a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
76202a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
76302a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
76402a121daSMark Lord 
765c6fd2807SJeff Garzik 	{ }			/* terminate list */
766c6fd2807SJeff Garzik };
767c6fd2807SJeff Garzik 
768c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
769c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
770c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
771c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
772c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
773c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
774c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
775c6fd2807SJeff Garzik };
776c6fd2807SJeff Garzik 
777c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
778c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
779c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
780c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
781c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
782c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
783c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
784c6fd2807SJeff Garzik };
785c6fd2807SJeff Garzik 
786f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
787f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
788f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
789f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
790f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
791f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
792f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
793f351b2d6SSaeed Bishara };
794f351b2d6SSaeed Bishara 
795c6fd2807SJeff Garzik /*
796c6fd2807SJeff Garzik  * Functions
797c6fd2807SJeff Garzik  */
798c6fd2807SJeff Garzik 
799c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
800c6fd2807SJeff Garzik {
801c6fd2807SJeff Garzik 	writel(data, addr);
802c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
803c6fd2807SJeff Garzik }
804c6fd2807SJeff Garzik 
805c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
806c6fd2807SJeff Garzik {
807c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
808c6fd2807SJeff Garzik }
809c6fd2807SJeff Garzik 
810c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
811c6fd2807SJeff Garzik {
812c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
813c6fd2807SJeff Garzik }
814c6fd2807SJeff Garzik 
8151cfd19aeSMark Lord /*
8161cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
8171cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
8181cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
8191cfd19aeSMark Lord  *
8201cfd19aeSMark Lord  * port is the sole input, in range 0..7.
8217368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
8227368f919SMark Lord  * hardport is the other output, in range 0..3.
8231cfd19aeSMark Lord  *
8241cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
8251cfd19aeSMark Lord  */
8261cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
8271cfd19aeSMark Lord {								\
8281cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
8291cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
8301cfd19aeSMark Lord 	shift   += hardport * 2;				\
8311cfd19aeSMark Lord }
8321cfd19aeSMark Lord 
833352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
834352fab70SMark Lord {
835352fab70SMark Lord 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
836352fab70SMark Lord }
837352fab70SMark Lord 
838c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
839c6fd2807SJeff Garzik 						 unsigned int port)
840c6fd2807SJeff Garzik {
841c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
842c6fd2807SJeff Garzik }
843c6fd2807SJeff Garzik 
844c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
845c6fd2807SJeff Garzik {
846c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
847c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
848c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
849c6fd2807SJeff Garzik }
850c6fd2807SJeff Garzik 
851e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
852e12bef50SMark Lord {
853e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
854e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
855e12bef50SMark Lord 
856e12bef50SMark Lord 	return hc_mmio + ofs;
857e12bef50SMark Lord }
858e12bef50SMark Lord 
859f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
860f351b2d6SSaeed Bishara {
861f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
862f351b2d6SSaeed Bishara 	return hpriv->base;
863f351b2d6SSaeed Bishara }
864f351b2d6SSaeed Bishara 
865c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
866c6fd2807SJeff Garzik {
867f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
868c6fd2807SJeff Garzik }
869c6fd2807SJeff Garzik 
870cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
871c6fd2807SJeff Garzik {
872cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
873c6fd2807SJeff Garzik }
874c6fd2807SJeff Garzik 
87508da1759SMark Lord /**
87608da1759SMark Lord  *      mv_save_cached_regs - (re-)initialize cached port registers
87708da1759SMark Lord  *      @ap: the port whose registers we are caching
87808da1759SMark Lord  *
87908da1759SMark Lord  *	Initialize the local cache of port registers,
88008da1759SMark Lord  *	so that reading them over and over again can
88108da1759SMark Lord  *	be avoided on the hotter paths of this driver.
88208da1759SMark Lord  *	This saves a few microseconds each time we switch
88308da1759SMark Lord  *	to/from EDMA mode to perform (eg.) a drive cache flush.
88408da1759SMark Lord  */
88508da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap)
88608da1759SMark Lord {
88708da1759SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
88808da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
88908da1759SMark Lord 
89008da1759SMark Lord 	pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS);
89108da1759SMark Lord 	pp->cached.ltmode = readl(port_mmio + LTMODE_OFS);
89208da1759SMark Lord 	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
893c01e8a23SMark Lord 	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD_OFS);
89408da1759SMark Lord }
89508da1759SMark Lord 
89608da1759SMark Lord /**
89708da1759SMark Lord  *      mv_write_cached_reg - write to a cached port register
89808da1759SMark Lord  *      @addr: hardware address of the register
89908da1759SMark Lord  *      @old: pointer to cached value of the register
90008da1759SMark Lord  *      @new: new value for the register
90108da1759SMark Lord  *
90208da1759SMark Lord  *	Write a new value to a cached register,
90308da1759SMark Lord  *	but only if the value is different from before.
90408da1759SMark Lord  */
90508da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
90608da1759SMark Lord {
90708da1759SMark Lord 	if (new != *old) {
90808da1759SMark Lord 		*old = new;
90908da1759SMark Lord 		writel(new, addr);
91008da1759SMark Lord 	}
91108da1759SMark Lord }
91208da1759SMark Lord 
913c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
914c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
915c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
916c5d3e45aSJeff Garzik {
917bdd4dddeSJeff Garzik 	u32 index;
918bdd4dddeSJeff Garzik 
919c5d3e45aSJeff Garzik 	/*
920c5d3e45aSJeff Garzik 	 * initialize request queue
921c5d3e45aSJeff Garzik 	 */
922fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
923fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
924bdd4dddeSJeff Garzik 
925c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
926c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
927bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
928c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
929bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
930c5d3e45aSJeff Garzik 
931c5d3e45aSJeff Garzik 	/*
932c5d3e45aSJeff Garzik 	 * initialize response queue
933c5d3e45aSJeff Garzik 	 */
934fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
935fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
936bdd4dddeSJeff Garzik 
937c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
938c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
939bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
940bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
941c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
942c5d3e45aSJeff Garzik }
943c5d3e45aSJeff Garzik 
944*2b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
945*2b748a0aSMark Lord {
946*2b748a0aSMark Lord 	/*
947*2b748a0aSMark Lord 	 * When writing to the main_irq_mask in hardware,
948*2b748a0aSMark Lord 	 * we must ensure exclusivity between the interrupt coalescing bits
949*2b748a0aSMark Lord 	 * and the corresponding individual port DONE_IRQ bits.
950*2b748a0aSMark Lord 	 *
951*2b748a0aSMark Lord 	 * Note that this register is really an "IRQ enable" register,
952*2b748a0aSMark Lord 	 * not an "IRQ mask" register as Marvell's naming might suggest.
953*2b748a0aSMark Lord 	 */
954*2b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
955*2b748a0aSMark Lord 		mask &= ~DONE_IRQ_0_3;
956*2b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
957*2b748a0aSMark Lord 		mask &= ~DONE_IRQ_4_7;
958*2b748a0aSMark Lord 	writelfl(mask, hpriv->main_irq_mask_addr);
959*2b748a0aSMark Lord }
960*2b748a0aSMark Lord 
961c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
962c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
963c4de573bSMark Lord {
964c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
965c4de573bSMark Lord 	u32 old_mask, new_mask;
966c4de573bSMark Lord 
96796e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
968c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
96996e2c487SMark Lord 	if (new_mask != old_mask) {
97096e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
971*2b748a0aSMark Lord 		mv_write_main_irq_mask(new_mask, hpriv);
972c4de573bSMark Lord 	}
97396e2c487SMark Lord }
974c4de573bSMark Lord 
975c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
976c4de573bSMark Lord 				     unsigned int port_bits)
977c4de573bSMark Lord {
978c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
979c4de573bSMark Lord 	u32 disable_bits, enable_bits;
980c4de573bSMark Lord 
981c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
982c4de573bSMark Lord 
983c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
984c4de573bSMark Lord 	enable_bits  = port_bits << shift;
985c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
986c4de573bSMark Lord }
987c4de573bSMark Lord 
98800b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
98900b81235SMark Lord 					  void __iomem *port_mmio,
99000b81235SMark Lord 					  unsigned int port_irqs)
991c6fd2807SJeff Garzik {
9920c58912eSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
993352fab70SMark Lord 	int hardport = mv_hardport_from_port(ap->port_no);
9940c58912eSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(
995b0bccb18SMark Lord 				mv_host_base(ap->host), ap->port_no);
996cae6edc3SMark Lord 	u32 hc_irq_cause;
9970c58912eSMark Lord 
998bdd4dddeSJeff Garzik 	/* clear EDMA event indicators, if any */
999f630d562SMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1000bdd4dddeSJeff Garzik 
1001cae6edc3SMark Lord 	/* clear pending irq events */
1002cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1003cae6edc3SMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
10040c58912eSMark Lord 
10050c58912eSMark Lord 	/* clear FIS IRQ Cause */
1006e4006077SMark Lord 	if (IS_GEN_IIE(hpriv))
10070c58912eSMark Lord 		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
10080c58912eSMark Lord 
100900b81235SMark Lord 	mv_enable_port_irqs(ap, port_irqs);
101000b81235SMark Lord }
101100b81235SMark Lord 
1012*2b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host,
1013*2b748a0aSMark Lord 				  unsigned int count, unsigned int usecs)
1014*2b748a0aSMark Lord {
1015*2b748a0aSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1016*2b748a0aSMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
1017*2b748a0aSMark Lord 	u32 coal_enable = 0;
1018*2b748a0aSMark Lord 	unsigned long flags;
1019*2b748a0aSMark Lord 	unsigned int clks;
1020*2b748a0aSMark Lord 	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
1021*2b748a0aSMark Lord 							ALL_PORTS_COAL_DONE;
1022*2b748a0aSMark Lord 
1023*2b748a0aSMark Lord 	/* Disable IRQ coalescing if either threshold is zero */
1024*2b748a0aSMark Lord 	if (!usecs || !count) {
1025*2b748a0aSMark Lord 		clks = count = 0;
1026*2b748a0aSMark Lord 	} else {
1027*2b748a0aSMark Lord 		/* Respect maximum limits of the hardware */
1028*2b748a0aSMark Lord 		clks = usecs * COAL_CLOCKS_PER_USEC;
1029*2b748a0aSMark Lord 		if (clks > MAX_COAL_TIME_THRESHOLD)
1030*2b748a0aSMark Lord 			clks = MAX_COAL_TIME_THRESHOLD;
1031*2b748a0aSMark Lord 		if (count > MAX_COAL_IO_COUNT)
1032*2b748a0aSMark Lord 			count = MAX_COAL_IO_COUNT;
1033*2b748a0aSMark Lord 	}
1034*2b748a0aSMark Lord 
1035*2b748a0aSMark Lord 	spin_lock_irqsave(&host->lock, flags);
1036*2b748a0aSMark Lord 
1037*2b748a0aSMark Lord #if 0 /* disabled pending functional clarification from Marvell */
1038*2b748a0aSMark Lord 	if (!IS_GEN_I(hpriv)) {
1039*2b748a0aSMark Lord 		/*
1040*2b748a0aSMark Lord 		 * GEN_II/GEN_IIE: global thresholds for the entire chip.
1041*2b748a0aSMark Lord 		 */
1042*2b748a0aSMark Lord 		writel(clks,  mmio + MV_IRQ_COAL_TIME_THRESHOLD);
1043*2b748a0aSMark Lord 		writel(count, mmio + MV_IRQ_COAL_IO_THRESHOLD);
1044*2b748a0aSMark Lord 		/* clear leftover coal IRQ bit */
1045*2b748a0aSMark Lord 		writelfl(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);
1046*2b748a0aSMark Lord 		clks = count = 0; /* so as to clear the alternate regs below */
1047*2b748a0aSMark Lord 		coal_enable = ALL_PORTS_COAL_DONE;
1048*2b748a0aSMark Lord 	}
1049*2b748a0aSMark Lord #endif
1050*2b748a0aSMark Lord 	/*
1051*2b748a0aSMark Lord 	 * All chips: independent thresholds for each HC on the chip.
1052*2b748a0aSMark Lord 	 */
1053*2b748a0aSMark Lord 	hc_mmio = mv_hc_base_from_port(mmio, 0);
1054*2b748a0aSMark Lord 	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
1055*2b748a0aSMark Lord 	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
1056*2b748a0aSMark Lord 	coal_enable |= PORTS_0_3_COAL_DONE;
1057*2b748a0aSMark Lord 	if (hpriv->n_ports > 4) {
1058*2b748a0aSMark Lord 		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
1059*2b748a0aSMark Lord 		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD_OFS);
1060*2b748a0aSMark Lord 		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD_OFS);
1061*2b748a0aSMark Lord 		coal_enable |= PORTS_4_7_COAL_DONE;
1062*2b748a0aSMark Lord 	}
1063*2b748a0aSMark Lord 	if (!count)
1064*2b748a0aSMark Lord 		coal_enable = 0;
1065*2b748a0aSMark Lord 	mv_set_main_irq_mask(host, coal_disable, coal_enable);
1066*2b748a0aSMark Lord 
1067*2b748a0aSMark Lord 	spin_unlock_irqrestore(&host->lock, flags);
1068*2b748a0aSMark Lord }
1069*2b748a0aSMark Lord 
107000b81235SMark Lord /**
107100b81235SMark Lord  *      mv_start_edma - Enable eDMA engine
107200b81235SMark Lord  *      @base: port base address
107300b81235SMark Lord  *      @pp: port private data
107400b81235SMark Lord  *
107500b81235SMark Lord  *      Verify the local cache of the eDMA state is accurate with a
107600b81235SMark Lord  *      WARN_ON.
107700b81235SMark Lord  *
107800b81235SMark Lord  *      LOCKING:
107900b81235SMark Lord  *      Inherited from caller.
108000b81235SMark Lord  */
108100b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
108200b81235SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
108300b81235SMark Lord {
108400b81235SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
108500b81235SMark Lord 
108600b81235SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
108700b81235SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
108800b81235SMark Lord 		if (want_ncq != using_ncq)
108900b81235SMark Lord 			mv_stop_edma(ap);
109000b81235SMark Lord 	}
109100b81235SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
109200b81235SMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
109300b81235SMark Lord 
109400b81235SMark Lord 		mv_edma_cfg(ap, want_ncq, 1);
109500b81235SMark Lord 
1096f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
109700b81235SMark Lord 		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1098bdd4dddeSJeff Garzik 
1099f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
1100c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1101c6fd2807SJeff Garzik 	}
1102c6fd2807SJeff Garzik }
1103c6fd2807SJeff Garzik 
11049b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
11059b2c4e0bSMark Lord {
11069b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
11079b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
11089b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
11099b2c4e0bSMark Lord 	int i;
11109b2c4e0bSMark Lord 
11119b2c4e0bSMark Lord 	/*
11129b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
1113c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
1114c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
1115c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
1116c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
11179b2c4e0bSMark Lord 	 */
11189b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
11199b2c4e0bSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
11209b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
11219b2c4e0bSMark Lord 			break;
11229b2c4e0bSMark Lord 		udelay(per_loop);
11239b2c4e0bSMark Lord 	}
11249b2c4e0bSMark Lord 	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
11259b2c4e0bSMark Lord }
11269b2c4e0bSMark Lord 
1127c6fd2807SJeff Garzik /**
1128e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
1129b562468cSMark Lord  *      @port_mmio: io base address
1130c6fd2807SJeff Garzik  *
1131c6fd2807SJeff Garzik  *      LOCKING:
1132c6fd2807SJeff Garzik  *      Inherited from caller.
1133c6fd2807SJeff Garzik  */
1134b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
1135c6fd2807SJeff Garzik {
1136b562468cSMark Lord 	int i;
1137c6fd2807SJeff Garzik 
1138b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
1139c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1140c6fd2807SJeff Garzik 
1141b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
1142b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
1143b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
11444537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
1145b562468cSMark Lord 			return 0;
1146b562468cSMark Lord 		udelay(10);
1147c6fd2807SJeff Garzik 	}
1148b562468cSMark Lord 	return -EIO;
1149c6fd2807SJeff Garzik }
1150c6fd2807SJeff Garzik 
1151e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
1152c6fd2807SJeff Garzik {
1153c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1154c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
115566e57a2cSMark Lord 	int err = 0;
1156c6fd2807SJeff Garzik 
1157b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1158b562468cSMark Lord 		return 0;
1159c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
11609b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
1161b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
1162c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
116366e57a2cSMark Lord 		err = -EIO;
1164c6fd2807SJeff Garzik 	}
116566e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
116666e57a2cSMark Lord 	return err;
11670ea9e179SJeff Garzik }
11680ea9e179SJeff Garzik 
1169c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1170c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
1171c6fd2807SJeff Garzik {
1172c6fd2807SJeff Garzik 	int b, w;
1173c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1174c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
1175c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1176c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
1177c6fd2807SJeff Garzik 			b += sizeof(u32);
1178c6fd2807SJeff Garzik 		}
1179c6fd2807SJeff Garzik 		printk("\n");
1180c6fd2807SJeff Garzik 	}
1181c6fd2807SJeff Garzik }
1182c6fd2807SJeff Garzik #endif
1183c6fd2807SJeff Garzik 
1184c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1185c6fd2807SJeff Garzik {
1186c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1187c6fd2807SJeff Garzik 	int b, w;
1188c6fd2807SJeff Garzik 	u32 dw;
1189c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1190c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1191c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1192c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1193c6fd2807SJeff Garzik 			printk("%08x ", dw);
1194c6fd2807SJeff Garzik 			b += sizeof(u32);
1195c6fd2807SJeff Garzik 		}
1196c6fd2807SJeff Garzik 		printk("\n");
1197c6fd2807SJeff Garzik 	}
1198c6fd2807SJeff Garzik #endif
1199c6fd2807SJeff Garzik }
1200c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1201c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1202c6fd2807SJeff Garzik {
1203c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1204c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1205c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1206c6fd2807SJeff Garzik 	void __iomem *port_base;
1207c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1208c6fd2807SJeff Garzik 
1209c6fd2807SJeff Garzik 	if (0 > port) {
1210c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1211c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1212c6fd2807SJeff Garzik 		num_hcs = 2;
1213c6fd2807SJeff Garzik 	} else {
1214c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1215c6fd2807SJeff Garzik 		start_port = port;
1216c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1217c6fd2807SJeff Garzik 	}
1218c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1219c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1220c6fd2807SJeff Garzik 
1221c6fd2807SJeff Garzik 	if (NULL != pdev) {
1222c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1223c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1224c6fd2807SJeff Garzik 	}
1225c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1226c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1227c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1228c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1229c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1230c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1231c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1232c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1233c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1234c6fd2807SJeff Garzik 	}
1235c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1236c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1237c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1238c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1239c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1240c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1241c6fd2807SJeff Garzik 	}
1242c6fd2807SJeff Garzik #endif
1243c6fd2807SJeff Garzik }
1244c6fd2807SJeff Garzik 
1245c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1246c6fd2807SJeff Garzik {
1247c6fd2807SJeff Garzik 	unsigned int ofs;
1248c6fd2807SJeff Garzik 
1249c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1250c6fd2807SJeff Garzik 	case SCR_STATUS:
1251c6fd2807SJeff Garzik 	case SCR_CONTROL:
1252c6fd2807SJeff Garzik 	case SCR_ERROR:
1253c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1254c6fd2807SJeff Garzik 		break;
1255c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1256c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
1257c6fd2807SJeff Garzik 		break;
1258c6fd2807SJeff Garzik 	default:
1259c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1260c6fd2807SJeff Garzik 		break;
1261c6fd2807SJeff Garzik 	}
1262c6fd2807SJeff Garzik 	return ofs;
1263c6fd2807SJeff Garzik }
1264c6fd2807SJeff Garzik 
126582ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1266c6fd2807SJeff Garzik {
1267c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1268c6fd2807SJeff Garzik 
1269da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
127082ef04fbSTejun Heo 		*val = readl(mv_ap_base(link->ap) + ofs);
1271da3dbb17STejun Heo 		return 0;
1272da3dbb17STejun Heo 	} else
1273da3dbb17STejun Heo 		return -EINVAL;
1274c6fd2807SJeff Garzik }
1275c6fd2807SJeff Garzik 
127682ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1277c6fd2807SJeff Garzik {
1278c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1279c6fd2807SJeff Garzik 
1280da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
128182ef04fbSTejun Heo 		writelfl(val, mv_ap_base(link->ap) + ofs);
1282da3dbb17STejun Heo 		return 0;
1283da3dbb17STejun Heo 	} else
1284da3dbb17STejun Heo 		return -EINVAL;
1285c6fd2807SJeff Garzik }
1286c6fd2807SJeff Garzik 
1287f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1288f273827eSMark Lord {
1289f273827eSMark Lord 	/*
1290e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1291e49856d8SMark Lord 	 *
1292e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1293e49856d8SMark Lord 	 *  (no FIS-based switching).
1294f273827eSMark Lord 	 */
1295e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1296352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1297e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1298352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1299352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1300352fab70SMark Lord 		}
1301f273827eSMark Lord 	}
1302e49856d8SMark Lord }
1303f273827eSMark Lord 
13043e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
13053e4a1391SMark Lord {
13063e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
13073e4a1391SMark Lord 	struct ata_port *ap = link->ap;
13083e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
13093e4a1391SMark Lord 
13103e4a1391SMark Lord 	/*
131129d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
131229d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
131329d187bbSMark Lord 	 */
131429d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
131529d187bbSMark Lord 		return ATA_DEFER_PORT;
131629d187bbSMark Lord 	/*
13173e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
13183e4a1391SMark Lord 	 */
13193e4a1391SMark Lord 	if (ap->nr_active_links == 0)
13203e4a1391SMark Lord 		return 0;
13213e4a1391SMark Lord 
13223e4a1391SMark Lord 	/*
13234bdee6c5STejun Heo 	 * The port is operating in host queuing mode (EDMA) with NCQ
13244bdee6c5STejun Heo 	 * enabled, allow multiple NCQ commands.  EDMA also allows
13254bdee6c5STejun Heo 	 * queueing multiple DMA commands but libata core currently
13264bdee6c5STejun Heo 	 * doesn't allow it.
13273e4a1391SMark Lord 	 */
13284bdee6c5STejun Heo 	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
13294bdee6c5STejun Heo 	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
13303e4a1391SMark Lord 		return 0;
13314bdee6c5STejun Heo 
13323e4a1391SMark Lord 	return ATA_DEFER_PORT;
13333e4a1391SMark Lord }
13343e4a1391SMark Lord 
133508da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1336e49856d8SMark Lord {
133708da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
133808da1759SMark Lord 	void __iomem *port_mmio;
133900f42eabSMark Lord 
134008da1759SMark Lord 	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
134108da1759SMark Lord 	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
134208da1759SMark Lord 	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
134300f42eabSMark Lord 
134408da1759SMark Lord 	ltmode   = *old_ltmode & ~LTMODE_BIT8;
134508da1759SMark Lord 	haltcond = *old_haltcond | EDMA_ERR_DEV;
134600f42eabSMark Lord 
134700f42eabSMark Lord 	if (want_fbs) {
134808da1759SMark Lord 		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
134908da1759SMark Lord 		ltmode = *old_ltmode | LTMODE_BIT8;
13504c299ca3SMark Lord 		if (want_ncq)
135108da1759SMark Lord 			haltcond &= ~EDMA_ERR_DEV;
13524c299ca3SMark Lord 		else
135308da1759SMark Lord 			fiscfg |=  FISCFG_WAIT_DEV_ERR;
135408da1759SMark Lord 	} else {
135508da1759SMark Lord 		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1356e49856d8SMark Lord 	}
135700f42eabSMark Lord 
135808da1759SMark Lord 	port_mmio = mv_ap_base(ap);
135908da1759SMark Lord 	mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg);
136008da1759SMark Lord 	mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode);
136108da1759SMark Lord 	mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond);
1362e49856d8SMark Lord }
1363c6fd2807SJeff Garzik 
1364dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1365dd2890f6SMark Lord {
1366dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1367dd2890f6SMark Lord 	u32 old, new;
1368dd2890f6SMark Lord 
1369dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1370dd2890f6SMark Lord 	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1371dd2890f6SMark Lord 	if (want_ncq)
1372dd2890f6SMark Lord 		new = old | (1 << 22);
1373dd2890f6SMark Lord 	else
1374dd2890f6SMark Lord 		new = old & ~(1 << 22);
1375dd2890f6SMark Lord 	if (new != old)
1376dd2890f6SMark Lord 		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1377dd2890f6SMark Lord }
1378dd2890f6SMark Lord 
1379c01e8a23SMark Lord /**
1380c01e8a23SMark Lord  *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1381c01e8a23SMark Lord  *	@ap: Port being initialized
1382c01e8a23SMark Lord  *
1383c01e8a23SMark Lord  *	There are two DMA modes on these chips:  basic DMA, and EDMA.
1384c01e8a23SMark Lord  *
1385c01e8a23SMark Lord  *	Bit-0 of the "EDMA RESERVED" register enables/disables use
1386c01e8a23SMark Lord  *	of basic DMA on the GEN_IIE versions of the chips.
1387c01e8a23SMark Lord  *
1388c01e8a23SMark Lord  *	This bit survives EDMA resets, and must be set for basic DMA
1389c01e8a23SMark Lord  *	to function, and should be cleared when EDMA is active.
1390c01e8a23SMark Lord  */
1391c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1392c01e8a23SMark Lord {
1393c01e8a23SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1394c01e8a23SMark Lord 	u32 new, *old = &pp->cached.unknown_rsvd;
1395c01e8a23SMark Lord 
1396c01e8a23SMark Lord 	if (enable_bmdma)
1397c01e8a23SMark Lord 		new = *old | 1;
1398c01e8a23SMark Lord 	else
1399c01e8a23SMark Lord 		new = *old & ~1;
1400c01e8a23SMark Lord 	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD_OFS, old, new);
1401c01e8a23SMark Lord }
1402c01e8a23SMark Lord 
140300b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1404c6fd2807SJeff Garzik {
1405c6fd2807SJeff Garzik 	u32 cfg;
1406e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1407e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1408e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1409c6fd2807SJeff Garzik 
1410c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1411c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1412d16ab3f6SMark Lord 	pp->pp_flags &=
1413d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1414c6fd2807SJeff Garzik 
1415c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1416c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1417c6fd2807SJeff Garzik 
1418dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1419c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1420dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1421c6fd2807SJeff Garzik 
1422dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
142300f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
142400f42eabSMark Lord 		/*
142500f42eabSMark Lord 		 * Possible future enhancement:
142600f42eabSMark Lord 		 *
142700f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
142800f42eabSMark Lord 		 * But first we need to have the error handling in place
142900f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
143000f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
143100f42eabSMark Lord 		 */
143200f42eabSMark Lord 		want_fbs &= want_ncq;
143300f42eabSMark Lord 
143408da1759SMark Lord 		mv_config_fbs(ap, want_ncq, want_fbs);
143500f42eabSMark Lord 
143600f42eabSMark Lord 		if (want_fbs) {
143700f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
143800f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
143900f42eabSMark Lord 		}
144000f42eabSMark Lord 
1441e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
144200b81235SMark Lord 		if (want_edma) {
1443e728eabeSJeff Garzik 			cfg |= (1 << 22); /* enab 4-entry host queue cache */
14441f398472SMark Lord 			if (!IS_SOC(hpriv))
1445c6fd2807SJeff Garzik 				cfg |= (1 << 18); /* enab early completion */
144600b81235SMark Lord 		}
1447616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1448616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1449c01e8a23SMark Lord 		mv_bmdma_enable_iie(ap, !want_edma);
1450c6fd2807SJeff Garzik 	}
1451c6fd2807SJeff Garzik 
145272109168SMark Lord 	if (want_ncq) {
145372109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
145472109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
145500b81235SMark Lord 	}
145672109168SMark Lord 
1457c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1458c6fd2807SJeff Garzik }
1459c6fd2807SJeff Garzik 
1460da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1461da2fa9baSMark Lord {
1462da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1463da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1464eb73d558SMark Lord 	int tag;
1465da2fa9baSMark Lord 
1466da2fa9baSMark Lord 	if (pp->crqb) {
1467da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1468da2fa9baSMark Lord 		pp->crqb = NULL;
1469da2fa9baSMark Lord 	}
1470da2fa9baSMark Lord 	if (pp->crpb) {
1471da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1472da2fa9baSMark Lord 		pp->crpb = NULL;
1473da2fa9baSMark Lord 	}
1474eb73d558SMark Lord 	/*
1475eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1476eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1477eb73d558SMark Lord 	 */
1478eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1479eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1480eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1481eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1482eb73d558SMark Lord 					      pp->sg_tbl[tag],
1483eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1484eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1485eb73d558SMark Lord 		}
1486da2fa9baSMark Lord 	}
1487da2fa9baSMark Lord }
1488da2fa9baSMark Lord 
1489c6fd2807SJeff Garzik /**
1490c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1491c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1492c6fd2807SJeff Garzik  *
1493c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1494c6fd2807SJeff Garzik  *      zero indices.
1495c6fd2807SJeff Garzik  *
1496c6fd2807SJeff Garzik  *      LOCKING:
1497c6fd2807SJeff Garzik  *      Inherited from caller.
1498c6fd2807SJeff Garzik  */
1499c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1500c6fd2807SJeff Garzik {
1501cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1502cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1503c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1504dde20207SJames Bottomley 	int tag;
1505c6fd2807SJeff Garzik 
150624dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1507c6fd2807SJeff Garzik 	if (!pp)
150824dc5f33STejun Heo 		return -ENOMEM;
1509da2fa9baSMark Lord 	ap->private_data = pp;
1510c6fd2807SJeff Garzik 
1511da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1512da2fa9baSMark Lord 	if (!pp->crqb)
1513da2fa9baSMark Lord 		return -ENOMEM;
1514da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1515c6fd2807SJeff Garzik 
1516da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1517da2fa9baSMark Lord 	if (!pp->crpb)
1518da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1519da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1520c6fd2807SJeff Garzik 
15213bd0a70eSMark Lord 	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
15223bd0a70eSMark Lord 	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
15233bd0a70eSMark Lord 		ap->flags |= ATA_FLAG_AN;
1524eb73d558SMark Lord 	/*
1525eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1526eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1527eb73d558SMark Lord 	 */
1528eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1529eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1530eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1531eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1532eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1533da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1534eb73d558SMark Lord 		} else {
1535eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1536eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1537eb73d558SMark Lord 		}
1538eb73d558SMark Lord 	}
153908da1759SMark Lord 	mv_save_cached_regs(ap);
154066e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
1541c6fd2807SJeff Garzik 	return 0;
1542da2fa9baSMark Lord 
1543da2fa9baSMark Lord out_port_free_dma_mem:
1544da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1545da2fa9baSMark Lord 	return -ENOMEM;
1546c6fd2807SJeff Garzik }
1547c6fd2807SJeff Garzik 
1548c6fd2807SJeff Garzik /**
1549c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1550c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1551c6fd2807SJeff Garzik  *
1552c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1553c6fd2807SJeff Garzik  *
1554c6fd2807SJeff Garzik  *      LOCKING:
1555cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1556c6fd2807SJeff Garzik  */
1557c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1558c6fd2807SJeff Garzik {
1559e12bef50SMark Lord 	mv_stop_edma(ap);
156088e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1561da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1562c6fd2807SJeff Garzik }
1563c6fd2807SJeff Garzik 
1564c6fd2807SJeff Garzik /**
1565c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1566c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1567c6fd2807SJeff Garzik  *
1568c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1569c6fd2807SJeff Garzik  *
1570c6fd2807SJeff Garzik  *      LOCKING:
1571c6fd2807SJeff Garzik  *      Inherited from caller.
1572c6fd2807SJeff Garzik  */
15736c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1574c6fd2807SJeff Garzik {
1575c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1576c6fd2807SJeff Garzik 	struct scatterlist *sg;
15773be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1578ff2aeb1eSTejun Heo 	unsigned int si;
1579c6fd2807SJeff Garzik 
1580eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1581ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1582d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1583d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1584c6fd2807SJeff Garzik 
15854007b493SOlof Johansson 		while (sg_len) {
15864007b493SOlof Johansson 			u32 offset = addr & 0xffff;
15874007b493SOlof Johansson 			u32 len = sg_len;
15884007b493SOlof Johansson 
158932cd11a6SMark Lord 			if (offset + len > 0x10000)
15904007b493SOlof Johansson 				len = 0x10000 - offset;
15914007b493SOlof Johansson 
1592d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1593d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
15946c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
159532cd11a6SMark Lord 			mv_sg->reserved = 0;
1596c6fd2807SJeff Garzik 
15974007b493SOlof Johansson 			sg_len -= len;
15984007b493SOlof Johansson 			addr += len;
15994007b493SOlof Johansson 
16003be6cbd7SJeff Garzik 			last_sg = mv_sg;
1601d88184fbSJeff Garzik 			mv_sg++;
1602c6fd2807SJeff Garzik 		}
16034007b493SOlof Johansson 	}
16043be6cbd7SJeff Garzik 
16053be6cbd7SJeff Garzik 	if (likely(last_sg))
16063be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
160732cd11a6SMark Lord 	mb(); /* ensure data structure is visible to the chipset */
1608c6fd2807SJeff Garzik }
1609c6fd2807SJeff Garzik 
16105796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1611c6fd2807SJeff Garzik {
1612c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1613c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1614c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1615c6fd2807SJeff Garzik }
1616c6fd2807SJeff Garzik 
1617c6fd2807SJeff Garzik /**
1618da14265eSMark Lord  *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
1619da14265eSMark Lord  *	@ap: Port associated with this ATA transaction.
1620da14265eSMark Lord  *
1621da14265eSMark Lord  *	We need this only for ATAPI bmdma transactions,
1622da14265eSMark Lord  *	as otherwise we experience spurious interrupts
1623da14265eSMark Lord  *	after libata-sff handles the bmdma interrupts.
1624da14265eSMark Lord  */
1625da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap)
1626da14265eSMark Lord {
1627da14265eSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1628da14265eSMark Lord }
1629da14265eSMark Lord 
1630da14265eSMark Lord /**
1631da14265eSMark Lord  *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1632da14265eSMark Lord  *	@qc: queued command to check for chipset/DMA compatibility.
1633da14265eSMark Lord  *
1634da14265eSMark Lord  *	The bmdma engines cannot handle speculative data sizes
1635da14265eSMark Lord  *	(bytecount under/over flow).  So only allow DMA for
1636da14265eSMark Lord  *	data transfer commands with known data sizes.
1637da14265eSMark Lord  *
1638da14265eSMark Lord  *	LOCKING:
1639da14265eSMark Lord  *	Inherited from caller.
1640da14265eSMark Lord  */
1641da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1642da14265eSMark Lord {
1643da14265eSMark Lord 	struct scsi_cmnd *scmd = qc->scsicmd;
1644da14265eSMark Lord 
1645da14265eSMark Lord 	if (scmd) {
1646da14265eSMark Lord 		switch (scmd->cmnd[0]) {
1647da14265eSMark Lord 		case READ_6:
1648da14265eSMark Lord 		case READ_10:
1649da14265eSMark Lord 		case READ_12:
1650da14265eSMark Lord 		case WRITE_6:
1651da14265eSMark Lord 		case WRITE_10:
1652da14265eSMark Lord 		case WRITE_12:
1653da14265eSMark Lord 		case GPCMD_READ_CD:
1654da14265eSMark Lord 		case GPCMD_SEND_DVD_STRUCTURE:
1655da14265eSMark Lord 		case GPCMD_SEND_CUE_SHEET:
1656da14265eSMark Lord 			return 0; /* DMA is safe */
1657da14265eSMark Lord 		}
1658da14265eSMark Lord 	}
1659da14265eSMark Lord 	return -EOPNOTSUPP; /* use PIO instead */
1660da14265eSMark Lord }
1661da14265eSMark Lord 
1662da14265eSMark Lord /**
1663da14265eSMark Lord  *	mv_bmdma_setup - Set up BMDMA transaction
1664da14265eSMark Lord  *	@qc: queued command to prepare DMA for.
1665da14265eSMark Lord  *
1666da14265eSMark Lord  *	LOCKING:
1667da14265eSMark Lord  *	Inherited from caller.
1668da14265eSMark Lord  */
1669da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1670da14265eSMark Lord {
1671da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1672da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1673da14265eSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1674da14265eSMark Lord 
1675da14265eSMark Lord 	mv_fill_sg(qc);
1676da14265eSMark Lord 
1677da14265eSMark Lord 	/* clear all DMA cmd bits */
1678da14265eSMark Lord 	writel(0, port_mmio + BMDMA_CMD_OFS);
1679da14265eSMark Lord 
1680da14265eSMark Lord 	/* load PRD table addr. */
1681da14265eSMark Lord 	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1682da14265eSMark Lord 		port_mmio + BMDMA_PRD_HIGH_OFS);
1683da14265eSMark Lord 	writelfl(pp->sg_tbl_dma[qc->tag],
1684da14265eSMark Lord 		port_mmio + BMDMA_PRD_LOW_OFS);
1685da14265eSMark Lord 
1686da14265eSMark Lord 	/* issue r/w command */
1687da14265eSMark Lord 	ap->ops->sff_exec_command(ap, &qc->tf);
1688da14265eSMark Lord }
1689da14265eSMark Lord 
1690da14265eSMark Lord /**
1691da14265eSMark Lord  *	mv_bmdma_start - Start a BMDMA transaction
1692da14265eSMark Lord  *	@qc: queued command to start DMA on.
1693da14265eSMark Lord  *
1694da14265eSMark Lord  *	LOCKING:
1695da14265eSMark Lord  *	Inherited from caller.
1696da14265eSMark Lord  */
1697da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc)
1698da14265eSMark Lord {
1699da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1700da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1701da14265eSMark Lord 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1702da14265eSMark Lord 	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1703da14265eSMark Lord 
1704da14265eSMark Lord 	/* start host DMA transaction */
1705da14265eSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1706da14265eSMark Lord }
1707da14265eSMark Lord 
1708da14265eSMark Lord /**
1709da14265eSMark Lord  *	mv_bmdma_stop - Stop BMDMA transfer
1710da14265eSMark Lord  *	@qc: queued command to stop DMA on.
1711da14265eSMark Lord  *
1712da14265eSMark Lord  *	Clears the ATA_DMA_START flag in the bmdma control register
1713da14265eSMark Lord  *
1714da14265eSMark Lord  *	LOCKING:
1715da14265eSMark Lord  *	Inherited from caller.
1716da14265eSMark Lord  */
1717da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1718da14265eSMark Lord {
1719da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1720da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1721da14265eSMark Lord 	u32 cmd;
1722da14265eSMark Lord 
1723da14265eSMark Lord 	/* clear start/stop bit */
1724da14265eSMark Lord 	cmd = readl(port_mmio + BMDMA_CMD_OFS);
1725da14265eSMark Lord 	cmd &= ~ATA_DMA_START;
1726da14265eSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1727da14265eSMark Lord 
1728da14265eSMark Lord 	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1729da14265eSMark Lord 	ata_sff_dma_pause(ap);
1730da14265eSMark Lord }
1731da14265eSMark Lord 
1732da14265eSMark Lord /**
1733da14265eSMark Lord  *	mv_bmdma_status - Read BMDMA status
1734da14265eSMark Lord  *	@ap: port for which to retrieve DMA status.
1735da14265eSMark Lord  *
1736da14265eSMark Lord  *	Read and return equivalent of the sff BMDMA status register.
1737da14265eSMark Lord  *
1738da14265eSMark Lord  *	LOCKING:
1739da14265eSMark Lord  *	Inherited from caller.
1740da14265eSMark Lord  */
1741da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap)
1742da14265eSMark Lord {
1743da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1744da14265eSMark Lord 	u32 reg, status;
1745da14265eSMark Lord 
1746da14265eSMark Lord 	/*
1747da14265eSMark Lord 	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1748da14265eSMark Lord 	 * and the ATA_DMA_INTR bit doesn't exist.
1749da14265eSMark Lord 	 */
1750da14265eSMark Lord 	reg = readl(port_mmio + BMDMA_STATUS_OFS);
1751da14265eSMark Lord 	if (reg & ATA_DMA_ACTIVE)
1752da14265eSMark Lord 		status = ATA_DMA_ACTIVE;
1753da14265eSMark Lord 	else
1754da14265eSMark Lord 		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1755da14265eSMark Lord 	return status;
1756da14265eSMark Lord }
1757da14265eSMark Lord 
1758da14265eSMark Lord /**
1759c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1760c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1761c6fd2807SJeff Garzik  *
1762c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1763c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1764c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1765c6fd2807SJeff Garzik  *      the SG load routine.
1766c6fd2807SJeff Garzik  *
1767c6fd2807SJeff Garzik  *      LOCKING:
1768c6fd2807SJeff Garzik  *      Inherited from caller.
1769c6fd2807SJeff Garzik  */
1770c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1771c6fd2807SJeff Garzik {
1772c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1773c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1774c6fd2807SJeff Garzik 	__le16 *cw;
1775c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1776c6fd2807SJeff Garzik 	u16 flags = 0;
1777c6fd2807SJeff Garzik 	unsigned in_index;
1778c6fd2807SJeff Garzik 
1779138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1780138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1781c6fd2807SJeff Garzik 		return;
1782c6fd2807SJeff Garzik 
1783c6fd2807SJeff Garzik 	/* Fill in command request block
1784c6fd2807SJeff Garzik 	 */
1785c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1786c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1787c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1788c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1789e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1790c6fd2807SJeff Garzik 
1791bdd4dddeSJeff Garzik 	/* get current queue index from software */
1792fcfb1f77SMark Lord 	in_index = pp->req_idx;
1793c6fd2807SJeff Garzik 
1794c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1795eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1796c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1797eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1798c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1799c6fd2807SJeff Garzik 
1800c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1801c6fd2807SJeff Garzik 	tf = &qc->tf;
1802c6fd2807SJeff Garzik 
1803c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1804c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1805c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1806c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1807cd12e1f7SMark Lord 	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
1808cd12e1f7SMark Lord 	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
1809c6fd2807SJeff Garzik 	 */
1810c6fd2807SJeff Garzik 	switch (tf->command) {
1811c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1812c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1813c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1814c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1815c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1816c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1817c6fd2807SJeff Garzik 		break;
1818c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1819c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1820c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1821c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1822c6fd2807SJeff Garzik 		break;
1823c6fd2807SJeff Garzik 	default:
1824c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1825c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1826c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1827c6fd2807SJeff Garzik 		 * driver needs work.
1828c6fd2807SJeff Garzik 		 *
1829c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1830c6fd2807SJeff Garzik 		 * return error here.
1831c6fd2807SJeff Garzik 		 */
1832c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1833c6fd2807SJeff Garzik 		break;
1834c6fd2807SJeff Garzik 	}
1835c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1836c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1837c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1838c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1839c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1840c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1841c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1842c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1843c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1844c6fd2807SJeff Garzik 
1845c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1846c6fd2807SJeff Garzik 		return;
1847c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1848c6fd2807SJeff Garzik }
1849c6fd2807SJeff Garzik 
1850c6fd2807SJeff Garzik /**
1851c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1852c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1853c6fd2807SJeff Garzik  *
1854c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1855c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1856c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1857c6fd2807SJeff Garzik  *      the SG load routine.
1858c6fd2807SJeff Garzik  *
1859c6fd2807SJeff Garzik  *      LOCKING:
1860c6fd2807SJeff Garzik  *      Inherited from caller.
1861c6fd2807SJeff Garzik  */
1862c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1863c6fd2807SJeff Garzik {
1864c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1865c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1866c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1867c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1868c6fd2807SJeff Garzik 	unsigned in_index;
1869c6fd2807SJeff Garzik 	u32 flags = 0;
1870c6fd2807SJeff Garzik 
1871138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1872138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1873c6fd2807SJeff Garzik 		return;
1874c6fd2807SJeff Garzik 
1875e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1876c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1877c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1878c6fd2807SJeff Garzik 
1879c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1880c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
18818c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1882e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1883c6fd2807SJeff Garzik 
1884bdd4dddeSJeff Garzik 	/* get current queue index from software */
1885fcfb1f77SMark Lord 	in_index = pp->req_idx;
1886c6fd2807SJeff Garzik 
1887c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1888eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1889eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1890c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1891c6fd2807SJeff Garzik 
1892c6fd2807SJeff Garzik 	tf = &qc->tf;
1893c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1894c6fd2807SJeff Garzik 			(tf->command << 16) |
1895c6fd2807SJeff Garzik 			(tf->feature << 24)
1896c6fd2807SJeff Garzik 		);
1897c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1898c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1899c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1900c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1901c6fd2807SJeff Garzik 			(tf->device << 24)
1902c6fd2807SJeff Garzik 		);
1903c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1904c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1905c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1906c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1907c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1908c6fd2807SJeff Garzik 		);
1909c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1910c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1911c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1912c6fd2807SJeff Garzik 		);
1913c6fd2807SJeff Garzik 
1914c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1915c6fd2807SJeff Garzik 		return;
1916c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1917c6fd2807SJeff Garzik }
1918c6fd2807SJeff Garzik 
1919c6fd2807SJeff Garzik /**
1920d16ab3f6SMark Lord  *	mv_sff_check_status - fetch device status, if valid
1921d16ab3f6SMark Lord  *	@ap: ATA port to fetch status from
1922d16ab3f6SMark Lord  *
1923d16ab3f6SMark Lord  *	When using command issue via mv_qc_issue_fis(),
1924d16ab3f6SMark Lord  *	the initial ATA_BUSY state does not show up in the
1925d16ab3f6SMark Lord  *	ATA status (shadow) register.  This can confuse libata!
1926d16ab3f6SMark Lord  *
1927d16ab3f6SMark Lord  *	So we have a hook here to fake ATA_BUSY for that situation,
1928d16ab3f6SMark Lord  *	until the first time a BUSY, DRQ, or ERR bit is seen.
1929d16ab3f6SMark Lord  *
1930d16ab3f6SMark Lord  *	The rest of the time, it simply returns the ATA status register.
1931d16ab3f6SMark Lord  */
1932d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap)
1933d16ab3f6SMark Lord {
1934d16ab3f6SMark Lord 	u8 stat = ioread8(ap->ioaddr.status_addr);
1935d16ab3f6SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1936d16ab3f6SMark Lord 
1937d16ab3f6SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
1938d16ab3f6SMark Lord 		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
1939d16ab3f6SMark Lord 			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
1940d16ab3f6SMark Lord 		else
1941d16ab3f6SMark Lord 			stat = ATA_BUSY;
1942d16ab3f6SMark Lord 	}
1943d16ab3f6SMark Lord 	return stat;
1944d16ab3f6SMark Lord }
1945d16ab3f6SMark Lord 
1946d16ab3f6SMark Lord /**
194770f8b79cSMark Lord  *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
194870f8b79cSMark Lord  *	@fis: fis to be sent
194970f8b79cSMark Lord  *	@nwords: number of 32-bit words in the fis
195070f8b79cSMark Lord  */
195170f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
195270f8b79cSMark Lord {
195370f8b79cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
195470f8b79cSMark Lord 	u32 ifctl, old_ifctl, ifstat;
195570f8b79cSMark Lord 	int i, timeout = 200, final_word = nwords - 1;
195670f8b79cSMark Lord 
195770f8b79cSMark Lord 	/* Initiate FIS transmission mode */
195870f8b79cSMark Lord 	old_ifctl = readl(port_mmio + SATA_IFCTL_OFS);
195970f8b79cSMark Lord 	ifctl = 0x100 | (old_ifctl & 0xf);
196070f8b79cSMark Lord 	writelfl(ifctl, port_mmio + SATA_IFCTL_OFS);
196170f8b79cSMark Lord 
196270f8b79cSMark Lord 	/* Send all words of the FIS except for the final word */
196370f8b79cSMark Lord 	for (i = 0; i < final_word; ++i)
196470f8b79cSMark Lord 		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS_OFS);
196570f8b79cSMark Lord 
196670f8b79cSMark Lord 	/* Flag end-of-transmission, and then send the final word */
196770f8b79cSMark Lord 	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL_OFS);
196870f8b79cSMark Lord 	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS_OFS);
196970f8b79cSMark Lord 
197070f8b79cSMark Lord 	/*
197170f8b79cSMark Lord 	 * Wait for FIS transmission to complete.
197270f8b79cSMark Lord 	 * This typically takes just a single iteration.
197370f8b79cSMark Lord 	 */
197470f8b79cSMark Lord 	do {
197570f8b79cSMark Lord 		ifstat = readl(port_mmio + SATA_IFSTAT_OFS);
197670f8b79cSMark Lord 	} while (!(ifstat & 0x1000) && --timeout);
197770f8b79cSMark Lord 
197870f8b79cSMark Lord 	/* Restore original port configuration */
197970f8b79cSMark Lord 	writelfl(old_ifctl, port_mmio + SATA_IFCTL_OFS);
198070f8b79cSMark Lord 
198170f8b79cSMark Lord 	/* See if it worked */
198270f8b79cSMark Lord 	if ((ifstat & 0x3000) != 0x1000) {
198370f8b79cSMark Lord 		ata_port_printk(ap, KERN_WARNING,
198470f8b79cSMark Lord 				"%s transmission error, ifstat=%08x\n",
198570f8b79cSMark Lord 				__func__, ifstat);
198670f8b79cSMark Lord 		return AC_ERR_OTHER;
198770f8b79cSMark Lord 	}
198870f8b79cSMark Lord 	return 0;
198970f8b79cSMark Lord }
199070f8b79cSMark Lord 
199170f8b79cSMark Lord /**
199270f8b79cSMark Lord  *	mv_qc_issue_fis - Issue a command directly as a FIS
199370f8b79cSMark Lord  *	@qc: queued command to start
199470f8b79cSMark Lord  *
199570f8b79cSMark Lord  *	Note that the ATA shadow registers are not updated
199670f8b79cSMark Lord  *	after command issue, so the device will appear "READY"
199770f8b79cSMark Lord  *	if polled, even while it is BUSY processing the command.
199870f8b79cSMark Lord  *
199970f8b79cSMark Lord  *	So we use a status hook to fake ATA_BUSY until the drive changes state.
200070f8b79cSMark Lord  *
200170f8b79cSMark Lord  *	Note: we don't get updated shadow regs on *completion*
200270f8b79cSMark Lord  *	of non-data commands. So avoid sending them via this function,
200370f8b79cSMark Lord  *	as they will appear to have completed immediately.
200470f8b79cSMark Lord  *
200570f8b79cSMark Lord  *	GEN_IIE has special registers that we could get the result tf from,
200670f8b79cSMark Lord  *	but earlier chipsets do not.  For now, we ignore those registers.
200770f8b79cSMark Lord  */
200870f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
200970f8b79cSMark Lord {
201070f8b79cSMark Lord 	struct ata_port *ap = qc->ap;
201170f8b79cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
201270f8b79cSMark Lord 	struct ata_link *link = qc->dev->link;
201370f8b79cSMark Lord 	u32 fis[5];
201470f8b79cSMark Lord 	int err = 0;
201570f8b79cSMark Lord 
201670f8b79cSMark Lord 	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
201770f8b79cSMark Lord 	err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0]));
201870f8b79cSMark Lord 	if (err)
201970f8b79cSMark Lord 		return err;
202070f8b79cSMark Lord 
202170f8b79cSMark Lord 	switch (qc->tf.protocol) {
202270f8b79cSMark Lord 	case ATAPI_PROT_PIO:
202370f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
202470f8b79cSMark Lord 		/* fall through */
202570f8b79cSMark Lord 	case ATAPI_PROT_NODATA:
202670f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_FIRST;
202770f8b79cSMark Lord 		break;
202870f8b79cSMark Lord 	case ATA_PROT_PIO:
202970f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
203070f8b79cSMark Lord 		if (qc->tf.flags & ATA_TFLAG_WRITE)
203170f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST_FIRST;
203270f8b79cSMark Lord 		else
203370f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST;
203470f8b79cSMark Lord 		break;
203570f8b79cSMark Lord 	default:
203670f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_LAST;
203770f8b79cSMark Lord 		break;
203870f8b79cSMark Lord 	}
203970f8b79cSMark Lord 
204070f8b79cSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
204170f8b79cSMark Lord 		ata_pio_queue_task(ap, qc, 0);
204270f8b79cSMark Lord 	return 0;
204370f8b79cSMark Lord }
204470f8b79cSMark Lord 
204570f8b79cSMark Lord /**
2046c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
2047c6fd2807SJeff Garzik  *      @qc: queued command to start
2048c6fd2807SJeff Garzik  *
2049c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2050c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
2051c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
2052c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
2053c6fd2807SJeff Garzik  *
2054c6fd2807SJeff Garzik  *      LOCKING:
2055c6fd2807SJeff Garzik  *      Inherited from caller.
2056c6fd2807SJeff Garzik  */
2057c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2058c6fd2807SJeff Garzik {
2059f48765ccSMark Lord 	static int limit_warnings = 10;
2060c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
2061c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2062c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2063bdd4dddeSJeff Garzik 	u32 in_index;
206442ed893dSMark Lord 	unsigned int port_irqs;
2065c6fd2807SJeff Garzik 
2066d16ab3f6SMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2067d16ab3f6SMark Lord 
2068f48765ccSMark Lord 	switch (qc->tf.protocol) {
2069f48765ccSMark Lord 	case ATA_PROT_DMA:
2070f48765ccSMark Lord 	case ATA_PROT_NCQ:
2071f48765ccSMark Lord 		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2072f48765ccSMark Lord 		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2073f48765ccSMark Lord 		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2074f48765ccSMark Lord 
2075f48765ccSMark Lord 		/* Write the request in pointer to kick the EDMA to life */
2076f48765ccSMark Lord 		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
2077f48765ccSMark Lord 					port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
2078f48765ccSMark Lord 		return 0;
2079f48765ccSMark Lord 
2080f48765ccSMark Lord 	case ATA_PROT_PIO:
2081c6112bd8SMark Lord 		/*
2082c6112bd8SMark Lord 		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2083c6112bd8SMark Lord 		 *
2084c6112bd8SMark Lord 		 * Someday, we might implement special polling workarounds
2085c6112bd8SMark Lord 		 * for these, but it all seems rather unnecessary since we
2086c6112bd8SMark Lord 		 * normally use only DMA for commands which transfer more
2087c6112bd8SMark Lord 		 * than a single block of data.
2088c6112bd8SMark Lord 		 *
2089c6112bd8SMark Lord 		 * Much of the time, this could just work regardless.
2090c6112bd8SMark Lord 		 * So for now, just log the incident, and allow the attempt.
2091c6112bd8SMark Lord 		 */
2092c7843e8fSMark Lord 		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2093c6112bd8SMark Lord 			--limit_warnings;
2094c6112bd8SMark Lord 			ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
2095c6112bd8SMark Lord 					": attempting PIO w/multiple DRQ: "
2096c6112bd8SMark Lord 					"this may fail due to h/w errata\n");
2097c6112bd8SMark Lord 		}
2098f48765ccSMark Lord 		/* drop through */
209942ed893dSMark Lord 	case ATA_PROT_NODATA:
2100f48765ccSMark Lord 	case ATAPI_PROT_PIO:
210142ed893dSMark Lord 	case ATAPI_PROT_NODATA:
210242ed893dSMark Lord 		if (ap->flags & ATA_FLAG_PIO_POLLING)
210342ed893dSMark Lord 			qc->tf.flags |= ATA_TFLAG_POLLING;
210442ed893dSMark Lord 		break;
210542ed893dSMark Lord 	}
210642ed893dSMark Lord 
210742ed893dSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
210842ed893dSMark Lord 		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
210942ed893dSMark Lord 	else
211042ed893dSMark Lord 		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */
211142ed893dSMark Lord 
211217c5aab5SMark Lord 	/*
211317c5aab5SMark Lord 	 * We're about to send a non-EDMA capable command to the
2114c6fd2807SJeff Garzik 	 * port.  Turn off EDMA so there won't be problems accessing
2115c6fd2807SJeff Garzik 	 * shadow block, etc registers.
2116c6fd2807SJeff Garzik 	 */
2117b562468cSMark Lord 	mv_stop_edma(ap);
2118f48765ccSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2119e49856d8SMark Lord 	mv_pmp_select(ap, qc->dev->link->pmp);
212070f8b79cSMark Lord 
212170f8b79cSMark Lord 	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
212270f8b79cSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
212370f8b79cSMark Lord 		/*
212470f8b79cSMark Lord 		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
212570f8b79cSMark Lord 		 *
212670f8b79cSMark Lord 		 * After any NCQ error, the READ_LOG_EXT command
212770f8b79cSMark Lord 		 * from libata-eh *must* use mv_qc_issue_fis().
212870f8b79cSMark Lord 		 * Otherwise it might fail, due to chip errata.
212970f8b79cSMark Lord 		 *
213070f8b79cSMark Lord 		 * Rather than special-case it, we'll just *always*
213170f8b79cSMark Lord 		 * use this method here for READ_LOG_EXT, making for
213270f8b79cSMark Lord 		 * easier testing.
213370f8b79cSMark Lord 		 */
213470f8b79cSMark Lord 		if (IS_GEN_II(hpriv))
213570f8b79cSMark Lord 			return mv_qc_issue_fis(qc);
213670f8b79cSMark Lord 	}
21379363c382STejun Heo 	return ata_sff_qc_issue(qc);
2138c6fd2807SJeff Garzik }
2139c6fd2807SJeff Garzik 
21408f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
21418f767f8aSMark Lord {
21428f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
21438f767f8aSMark Lord 	struct ata_queued_cmd *qc;
21448f767f8aSMark Lord 
21458f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
21468f767f8aSMark Lord 		return NULL;
21478f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
214895db5051SMark Lord 	if (qc) {
214995db5051SMark Lord 		if (qc->tf.flags & ATA_TFLAG_POLLING)
215095db5051SMark Lord 			qc = NULL;
215195db5051SMark Lord 		else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
215295db5051SMark Lord 			qc = NULL;
215395db5051SMark Lord 	}
21548f767f8aSMark Lord 	return qc;
21558f767f8aSMark Lord }
21568f767f8aSMark Lord 
215729d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
215829d187bbSMark Lord {
215929d187bbSMark Lord 	unsigned int pmp, pmp_map;
216029d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
216129d187bbSMark Lord 
216229d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
216329d187bbSMark Lord 		/*
216429d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
216529d187bbSMark Lord 		 * before we freeze the port entirely.
216629d187bbSMark Lord 		 *
216729d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
216829d187bbSMark Lord 		 */
216929d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
217029d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
217129d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
217229d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
217329d187bbSMark Lord 			if (pmp_map & this_pmp) {
217429d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
217529d187bbSMark Lord 				pmp_map &= ~this_pmp;
217629d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
217729d187bbSMark Lord 			}
217829d187bbSMark Lord 		}
217929d187bbSMark Lord 		ata_port_freeze(ap);
218029d187bbSMark Lord 	}
218129d187bbSMark Lord 	sata_pmp_error_handler(ap);
218229d187bbSMark Lord }
218329d187bbSMark Lord 
21844c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
21854c299ca3SMark Lord {
21864c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
21874c299ca3SMark Lord 
21884c299ca3SMark Lord 	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
21894c299ca3SMark Lord }
21904c299ca3SMark Lord 
21914c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
21924c299ca3SMark Lord {
21934c299ca3SMark Lord 	struct ata_eh_info *ehi;
21944c299ca3SMark Lord 	unsigned int pmp;
21954c299ca3SMark Lord 
21964c299ca3SMark Lord 	/*
21974c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
21984c299ca3SMark Lord 	 */
21994c299ca3SMark Lord 	ehi = &ap->link.eh_info;
22004c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
22014c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
22024c299ca3SMark Lord 		if (pmp_map & this_pmp) {
22034c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
22044c299ca3SMark Lord 
22054c299ca3SMark Lord 			pmp_map &= ~this_pmp;
22064c299ca3SMark Lord 			ehi = &link->eh_info;
22074c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
22084c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
22094c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
22104c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
22114c299ca3SMark Lord 			ata_link_abort(link);
22124c299ca3SMark Lord 		}
22134c299ca3SMark Lord 	}
22144c299ca3SMark Lord }
22154c299ca3SMark Lord 
221606aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
221706aaca3fSMark Lord {
221806aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
221906aaca3fSMark Lord 	u32 in_ptr, out_ptr;
222006aaca3fSMark Lord 
222106aaca3fSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
222206aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
222306aaca3fSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
222406aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
222506aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
222606aaca3fSMark Lord }
222706aaca3fSMark Lord 
22284c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
22294c299ca3SMark Lord {
22304c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
22314c299ca3SMark Lord 	int failed_links;
22324c299ca3SMark Lord 	unsigned int old_map, new_map;
22334c299ca3SMark Lord 
22344c299ca3SMark Lord 	/*
22354c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
22364c299ca3SMark Lord 	 *
22374c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
22384c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
22394c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
22404c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
22414c299ca3SMark Lord 	 */
22424c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
22434c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
22444c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
22454c299ca3SMark Lord 	}
22464c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
22474c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
22484c299ca3SMark Lord 
22494c299ca3SMark Lord 	if (old_map != new_map) {
22504c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
22514c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
22524c299ca3SMark Lord 	}
2253c46938ccSMark Lord 	failed_links = hweight16(new_map);
22544c299ca3SMark Lord 
22554c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
22564c299ca3SMark Lord 			"failed_links=%d nr_active_links=%d\n",
22574c299ca3SMark Lord 			__func__, pp->delayed_eh_pmp_map,
22584c299ca3SMark Lord 			ap->qc_active, failed_links,
22594c299ca3SMark Lord 			ap->nr_active_links);
22604c299ca3SMark Lord 
226106aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
22624c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
22634c299ca3SMark Lord 		mv_stop_edma(ap);
22644c299ca3SMark Lord 		mv_eh_freeze(ap);
22654c299ca3SMark Lord 		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
22664c299ca3SMark Lord 		return 1;	/* handled */
22674c299ca3SMark Lord 	}
22684c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
22694c299ca3SMark Lord 	return 1;	/* handled */
22704c299ca3SMark Lord }
22714c299ca3SMark Lord 
22724c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
22734c299ca3SMark Lord {
22744c299ca3SMark Lord 	/*
22754c299ca3SMark Lord 	 * Possible future enhancement:
22764c299ca3SMark Lord 	 *
22774c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
22784c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
22794c299ca3SMark Lord 	 *
22804c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
22814c299ca3SMark Lord 	 *
22824c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
22834c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
22844c299ca3SMark Lord 	 */
22854c299ca3SMark Lord 	return 0;	/* not handled */
22864c299ca3SMark Lord }
22874c299ca3SMark Lord 
22884c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
22894c299ca3SMark Lord {
22904c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
22914c299ca3SMark Lord 
22924c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
22934c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
22944c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
22954c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
22964c299ca3SMark Lord 
22974c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
22984c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
22994c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
23004c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
23014c299ca3SMark Lord 		return 0;	/* other problems: not handled */
23024c299ca3SMark Lord 
23034c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
23044c299ca3SMark Lord 		/*
23054c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
23064c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
23074c299ca3SMark Lord 		 * and we cannot handle it here.
23084c299ca3SMark Lord 		 */
23094c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
23104c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
23114c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
23124c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
23134c299ca3SMark Lord 			return 0; /* not handled */
23144c299ca3SMark Lord 		}
23154c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
23164c299ca3SMark Lord 	} else {
23174c299ca3SMark Lord 		/*
23184c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
23194c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
23204c299ca3SMark Lord 		 * and we cannot handle it here.
23214c299ca3SMark Lord 		 */
23224c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
23234c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
23244c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
23254c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
23264c299ca3SMark Lord 			return 0; /* not handled */
23274c299ca3SMark Lord 		}
23284c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
23294c299ca3SMark Lord 	}
23304c299ca3SMark Lord 	return 0;	/* not handled */
23314c299ca3SMark Lord }
23324c299ca3SMark Lord 
2333a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
23348f767f8aSMark Lord {
23358f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
2336a9010329SMark Lord 	char *when = "idle";
23378f767f8aSMark Lord 
23388f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
2339a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2340a9010329SMark Lord 		when = "disabled";
2341a9010329SMark Lord 	} else if (edma_was_enabled) {
2342a9010329SMark Lord 		when = "EDMA enabled";
23438f767f8aSMark Lord 	} else {
23448f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
23458f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
2346a9010329SMark Lord 			when = "polling";
23478f767f8aSMark Lord 	}
2348a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
23498f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
23508f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
23518f767f8aSMark Lord 	ata_port_freeze(ap);
23528f767f8aSMark Lord }
23538f767f8aSMark Lord 
2354c6fd2807SJeff Garzik /**
2355c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
2356c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
2357c6fd2807SJeff Garzik  *
23588d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
23598d07379dSMark Lord  *      which also performs a COMRESET.
23608d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
2361c6fd2807SJeff Garzik  *
2362c6fd2807SJeff Garzik  *      LOCKING:
2363c6fd2807SJeff Garzik  *      Inherited from caller.
2364c6fd2807SJeff Garzik  */
236537b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
2366c6fd2807SJeff Garzik {
2367c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2368bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
2369e4006077SMark Lord 	u32 fis_cause = 0;
2370bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2371bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2372bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
23739af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
237437b9046aSMark Lord 	struct ata_queued_cmd *qc;
237537b9046aSMark Lord 	int abort = 0;
2376c6fd2807SJeff Garzik 
23778d07379dSMark Lord 	/*
237837b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
2379e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2380e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2381bdd4dddeSJeff Garzik 	 */
238237b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
238337b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
238437b9046aSMark Lord 
2385bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2386e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2387e4006077SMark Lord 		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2388e4006077SMark Lord 		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2389e4006077SMark Lord 	}
23908d07379dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2391bdd4dddeSJeff Garzik 
23924c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
23934c299ca3SMark Lord 		/*
23944c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
23954c299ca3SMark Lord 		 * require special handling.
23964c299ca3SMark Lord 		 */
23974c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
23984c299ca3SMark Lord 			return;
23994c299ca3SMark Lord 	}
24004c299ca3SMark Lord 
240137b9046aSMark Lord 	qc = mv_get_active_qc(ap);
240237b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
240337b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
240437b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
2405e4006077SMark Lord 
2406c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2407e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2408c443c500SMark Lord 		if (fis_cause & SATA_FIS_IRQ_AN) {
2409c443c500SMark Lord 			u32 ec = edma_err_cause &
2410c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2411c443c500SMark Lord 			sata_async_notification(ap);
2412c443c500SMark Lord 			if (!ec)
2413c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
2414c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
2415c443c500SMark Lord 		}
2416c443c500SMark Lord 	}
2417bdd4dddeSJeff Garzik 	/*
2418352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
2419bdd4dddeSJeff Garzik 	 */
242037b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
2421bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
242237b9046aSMark Lord 		action |= ATA_EH_RESET;
242337b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
242437b9046aSMark Lord 	}
2425bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
24266c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2427bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
2428bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
2429cf480626STejun Heo 		action |= ATA_EH_RESET;
2430b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
2431bdd4dddeSJeff Garzik 	}
2432bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2433bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
2434bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
2435b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
2436cf480626STejun Heo 		action |= ATA_EH_RESET;
2437bdd4dddeSJeff Garzik 	}
2438bdd4dddeSJeff Garzik 
2439352fab70SMark Lord 	/*
2440352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
2441352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
2442352fab70SMark Lord 	 */
2443ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
2444bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
2445bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
2446c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2447b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2448c6fd2807SJeff Garzik 		}
2449bdd4dddeSJeff Garzik 	} else {
2450bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
2451bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2452bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2453b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2454bdd4dddeSJeff Garzik 		}
2455bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
24568d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
24578d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
2458cf480626STejun Heo 			action |= ATA_EH_RESET;
2459bdd4dddeSJeff Garzik 		}
2460bdd4dddeSJeff Garzik 	}
2461c6fd2807SJeff Garzik 
2462bdd4dddeSJeff Garzik 	if (!err_mask) {
2463bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
2464cf480626STejun Heo 		action |= ATA_EH_RESET;
2465bdd4dddeSJeff Garzik 	}
2466bdd4dddeSJeff Garzik 
2467bdd4dddeSJeff Garzik 	ehi->serror |= serr;
2468bdd4dddeSJeff Garzik 	ehi->action |= action;
2469bdd4dddeSJeff Garzik 
2470bdd4dddeSJeff Garzik 	if (qc)
2471bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
2472bdd4dddeSJeff Garzik 	else
2473bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
2474bdd4dddeSJeff Garzik 
247537b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
247637b9046aSMark Lord 		/*
247737b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
247837b9046aSMark Lord 		 * because it would kill PIO access,
247937b9046aSMark Lord 		 * which is needed for further diagnosis.
248037b9046aSMark Lord 		 */
248137b9046aSMark Lord 		mv_eh_freeze(ap);
248237b9046aSMark Lord 		abort = 1;
248337b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
248437b9046aSMark Lord 		/*
248537b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
248637b9046aSMark Lord 		 */
2487bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
248837b9046aSMark Lord 	} else {
248937b9046aSMark Lord 		abort = 1;
249037b9046aSMark Lord 	}
249137b9046aSMark Lord 
249237b9046aSMark Lord 	if (abort) {
249337b9046aSMark Lord 		if (qc)
249437b9046aSMark Lord 			ata_link_abort(qc->dev->link);
2495bdd4dddeSJeff Garzik 		else
2496bdd4dddeSJeff Garzik 			ata_port_abort(ap);
2497bdd4dddeSJeff Garzik 	}
249837b9046aSMark Lord }
2499bdd4dddeSJeff Garzik 
2500fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap,
2501fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2502fcfb1f77SMark Lord {
2503fcfb1f77SMark Lord 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2504fcfb1f77SMark Lord 
2505fcfb1f77SMark Lord 	if (qc) {
2506fcfb1f77SMark Lord 		u8 ata_status;
2507fcfb1f77SMark Lord 		u16 edma_status = le16_to_cpu(response->flags);
2508fcfb1f77SMark Lord 		/*
2509fcfb1f77SMark Lord 		 * edma_status from a response queue entry:
2510fcfb1f77SMark Lord 		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
2511fcfb1f77SMark Lord 		 *   MSB is saved ATA status from command completion.
2512fcfb1f77SMark Lord 		 */
2513fcfb1f77SMark Lord 		if (!ncq_enabled) {
2514fcfb1f77SMark Lord 			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2515fcfb1f77SMark Lord 			if (err_cause) {
2516fcfb1f77SMark Lord 				/*
2517fcfb1f77SMark Lord 				 * Error will be seen/handled by mv_err_intr().
2518fcfb1f77SMark Lord 				 * So do nothing at all here.
2519fcfb1f77SMark Lord 				 */
2520fcfb1f77SMark Lord 				return;
2521fcfb1f77SMark Lord 			}
2522fcfb1f77SMark Lord 		}
2523fcfb1f77SMark Lord 		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
252437b9046aSMark Lord 		if (!ac_err_mask(ata_status))
2525fcfb1f77SMark Lord 			ata_qc_complete(qc);
252637b9046aSMark Lord 		/* else: leave it for mv_err_intr() */
2527fcfb1f77SMark Lord 	} else {
2528fcfb1f77SMark Lord 		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2529fcfb1f77SMark Lord 				__func__, tag);
2530fcfb1f77SMark Lord 	}
2531fcfb1f77SMark Lord }
2532fcfb1f77SMark Lord 
2533fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2534bdd4dddeSJeff Garzik {
2535bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2536bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2537fcfb1f77SMark Lord 	u32 in_index;
2538bdd4dddeSJeff Garzik 	bool work_done = false;
2539fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2540bdd4dddeSJeff Garzik 
2541fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2542bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2543bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2544bdd4dddeSJeff Garzik 
2545fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2546fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
25476c1153e0SJeff Garzik 		unsigned int tag;
2548fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2549bdd4dddeSJeff Garzik 
2550fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2551bdd4dddeSJeff Garzik 
2552fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2553fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
25549af5c9c9STejun Heo 			tag = ap->link.active_tag;
2555fcfb1f77SMark Lord 		} else {
2556fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2557fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2558bdd4dddeSJeff Garzik 		}
2559fcfb1f77SMark Lord 		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2560bdd4dddeSJeff Garzik 		work_done = true;
2561bdd4dddeSJeff Garzik 	}
2562bdd4dddeSJeff Garzik 
2563352fab70SMark Lord 	/* Update the software queue position index in hardware */
2564bdd4dddeSJeff Garzik 	if (work_done)
2565bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2566fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2567bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2568c6fd2807SJeff Garzik }
2569c6fd2807SJeff Garzik 
2570a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2571a9010329SMark Lord {
2572a9010329SMark Lord 	struct mv_port_priv *pp;
2573a9010329SMark Lord 	int edma_was_enabled;
2574a9010329SMark Lord 
2575a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2576a9010329SMark Lord 		mv_unexpected_intr(ap, 0);
2577a9010329SMark Lord 		return;
2578a9010329SMark Lord 	}
2579a9010329SMark Lord 	/*
2580a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2581a9010329SMark Lord 	 * so that we have a consistent view for this port,
2582a9010329SMark Lord 	 * even if something we call of our routines changes it.
2583a9010329SMark Lord 	 */
2584a9010329SMark Lord 	pp = ap->private_data;
2585a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2586a9010329SMark Lord 	/*
2587a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2588a9010329SMark Lord 	 */
2589a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2590a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
25914c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
25924c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2593a9010329SMark Lord 	}
2594a9010329SMark Lord 	/*
2595a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2596a9010329SMark Lord 	 */
2597a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2598a9010329SMark Lord 		mv_err_intr(ap);
2599a9010329SMark Lord 	} else if (!edma_was_enabled) {
2600a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2601a9010329SMark Lord 		if (qc)
2602a9010329SMark Lord 			ata_sff_host_intr(ap, qc);
2603a9010329SMark Lord 		else
2604a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2605a9010329SMark Lord 	}
2606a9010329SMark Lord }
2607a9010329SMark Lord 
2608c6fd2807SJeff Garzik /**
2609c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2610cca3974eSJeff Garzik  *      @host: host specific structure
26117368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2612c6fd2807SJeff Garzik  *
2613c6fd2807SJeff Garzik  *      LOCKING:
2614c6fd2807SJeff Garzik  *      Inherited from caller.
2615c6fd2807SJeff Garzik  */
26167368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2617c6fd2807SJeff Garzik {
2618f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2619eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2620a3718c1fSMark Lord 	unsigned int handled = 0, port;
2621c6fd2807SJeff Garzik 
2622*2b748a0aSMark Lord 	/* If asserted, clear the "all ports" IRQ coalescing bit */
2623*2b748a0aSMark Lord 	if (main_irq_cause & ALL_PORTS_COAL_DONE)
2624*2b748a0aSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + MV_IRQ_COAL_CAUSE);
2625*2b748a0aSMark Lord 
2626a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2627cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2628eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2629eabd5eb1SMark Lord 
2630a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2631a3718c1fSMark Lord 		/*
2632eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2633eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2634a3718c1fSMark Lord 		 */
2635eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2636eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2637eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2638eabd5eb1SMark Lord 			/*
2639eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2640eabd5eb1SMark Lord 			 */
2641eabd5eb1SMark Lord 			if (!hc_cause) {
2642eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2643eabd5eb1SMark Lord 				continue;
2644eabd5eb1SMark Lord 			}
2645eabd5eb1SMark Lord 			/*
2646eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2647eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2648eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2649eabd5eb1SMark Lord 			 *
2650eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2651eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2652eabd5eb1SMark Lord 			 *
2653eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2654eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2655eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2656eabd5eb1SMark Lord 			 */
2657eabd5eb1SMark Lord 			ack_irqs = 0;
2658*2b748a0aSMark Lord 			if (hc_cause & PORTS_0_3_COAL_DONE)
2659*2b748a0aSMark Lord 				ack_irqs = HC_COAL_IRQ;
2660eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2661eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2662eabd5eb1SMark Lord 					break;
2663eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2664eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2665eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2666eabd5eb1SMark Lord 			}
2667a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2668eabd5eb1SMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2669a3718c1fSMark Lord 			handled = 1;
2670a3718c1fSMark Lord 		}
2671a9010329SMark Lord 		/*
2672a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2673a9010329SMark Lord 		 */
2674eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2675a9010329SMark Lord 		if (port_cause)
2676a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2677eabd5eb1SMark Lord 	}
2678a3718c1fSMark Lord 	return handled;
2679c6fd2807SJeff Garzik }
2680c6fd2807SJeff Garzik 
2681a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2682bdd4dddeSJeff Garzik {
268302a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2684bdd4dddeSJeff Garzik 	struct ata_port *ap;
2685bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2686bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2687bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2688bdd4dddeSJeff Garzik 	u32 err_cause;
2689bdd4dddeSJeff Garzik 
269002a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2691bdd4dddeSJeff Garzik 
2692bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2693bdd4dddeSJeff Garzik 		   err_cause);
2694bdd4dddeSJeff Garzik 
2695bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2696bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2697bdd4dddeSJeff Garzik 
269802a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
2699bdd4dddeSJeff Garzik 
2700bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2701bdd4dddeSJeff Garzik 		ap = host->ports[i];
2702936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
27039af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2704bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2705bdd4dddeSJeff Garzik 			if (!printed++)
2706bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2707bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2708bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2709cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
27109af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2711bdd4dddeSJeff Garzik 			if (qc)
2712bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2713bdd4dddeSJeff Garzik 			else
2714bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2715bdd4dddeSJeff Garzik 
2716bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2717bdd4dddeSJeff Garzik 		}
2718bdd4dddeSJeff Garzik 	}
2719a3718c1fSMark Lord 	return 1;	/* handled */
2720bdd4dddeSJeff Garzik }
2721bdd4dddeSJeff Garzik 
2722c6fd2807SJeff Garzik /**
2723c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2724c6fd2807SJeff Garzik  *      @irq: unused
2725c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2726c6fd2807SJeff Garzik  *
2727c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2728c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2729c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2730c6fd2807SJeff Garzik  *      reported here.
2731c6fd2807SJeff Garzik  *
2732c6fd2807SJeff Garzik  *      LOCKING:
2733cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2734c6fd2807SJeff Garzik  *      interrupts.
2735c6fd2807SJeff Garzik  */
27367d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2737c6fd2807SJeff Garzik {
2738cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2739f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2740a3718c1fSMark Lord 	unsigned int handled = 0;
27416d3c30efSMark Lord 	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
274296e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
2743c6fd2807SJeff Garzik 
2744646a4da5SMark Lord 	spin_lock(&host->lock);
27456d3c30efSMark Lord 
27466d3c30efSMark Lord 	/* for MSI:  block new interrupts while in here */
27476d3c30efSMark Lord 	if (using_msi)
2748*2b748a0aSMark Lord 		mv_write_main_irq_mask(0, hpriv);
27496d3c30efSMark Lord 
27507368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
275196e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
2752352fab70SMark Lord 	/*
2753352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
2754352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
2755c6fd2807SJeff Garzik 	 */
2756a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
27571f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2758a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
2759a3718c1fSMark Lord 		else
2760a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
2761bdd4dddeSJeff Garzik 	}
27626d3c30efSMark Lord 
27636d3c30efSMark Lord 	/* for MSI: unmask; interrupt cause bits will retrigger now */
27646d3c30efSMark Lord 	if (using_msi)
2765*2b748a0aSMark Lord 		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
27666d3c30efSMark Lord 
27679d51af7bSMark Lord 	spin_unlock(&host->lock);
27689d51af7bSMark Lord 
2769c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
2770c6fd2807SJeff Garzik }
2771c6fd2807SJeff Garzik 
2772c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2773c6fd2807SJeff Garzik {
2774c6fd2807SJeff Garzik 	unsigned int ofs;
2775c6fd2807SJeff Garzik 
2776c6fd2807SJeff Garzik 	switch (sc_reg_in) {
2777c6fd2807SJeff Garzik 	case SCR_STATUS:
2778c6fd2807SJeff Garzik 	case SCR_ERROR:
2779c6fd2807SJeff Garzik 	case SCR_CONTROL:
2780c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
2781c6fd2807SJeff Garzik 		break;
2782c6fd2807SJeff Garzik 	default:
2783c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
2784c6fd2807SJeff Garzik 		break;
2785c6fd2807SJeff Garzik 	}
2786c6fd2807SJeff Garzik 	return ofs;
2787c6fd2807SJeff Garzik }
2788c6fd2807SJeff Garzik 
278982ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
2790c6fd2807SJeff Garzik {
279182ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
2792f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
279382ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2794c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2795c6fd2807SJeff Garzik 
2796da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
2797da3dbb17STejun Heo 		*val = readl(addr + ofs);
2798da3dbb17STejun Heo 		return 0;
2799da3dbb17STejun Heo 	} else
2800da3dbb17STejun Heo 		return -EINVAL;
2801c6fd2807SJeff Garzik }
2802c6fd2807SJeff Garzik 
280382ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
2804c6fd2807SJeff Garzik {
280582ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
2806f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
280782ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
2808c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2809c6fd2807SJeff Garzik 
2810da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
28110d5ff566STejun Heo 		writelfl(val, addr + ofs);
2812da3dbb17STejun Heo 		return 0;
2813da3dbb17STejun Heo 	} else
2814da3dbb17STejun Heo 		return -EINVAL;
2815c6fd2807SJeff Garzik }
2816c6fd2807SJeff Garzik 
28177bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2818c6fd2807SJeff Garzik {
28197bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
2820c6fd2807SJeff Garzik 	int early_5080;
2821c6fd2807SJeff Garzik 
282244c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2823c6fd2807SJeff Garzik 
2824c6fd2807SJeff Garzik 	if (!early_5080) {
2825c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2826c6fd2807SJeff Garzik 		tmp |= (1 << 0);
2827c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2828c6fd2807SJeff Garzik 	}
2829c6fd2807SJeff Garzik 
28307bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
2831c6fd2807SJeff Garzik }
2832c6fd2807SJeff Garzik 
2833c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2834c6fd2807SJeff Garzik {
28358e7decdbSMark Lord 	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2836c6fd2807SJeff Garzik }
2837c6fd2807SJeff Garzik 
2838c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
2839c6fd2807SJeff Garzik 			   void __iomem *mmio)
2840c6fd2807SJeff Garzik {
2841c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2842c6fd2807SJeff Garzik 	u32 tmp;
2843c6fd2807SJeff Garzik 
2844c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2845c6fd2807SJeff Garzik 
2846c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
2847c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
2848c6fd2807SJeff Garzik }
2849c6fd2807SJeff Garzik 
2850c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2851c6fd2807SJeff Garzik {
2852c6fd2807SJeff Garzik 	u32 tmp;
2853c6fd2807SJeff Garzik 
28548e7decdbSMark Lord 	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2855c6fd2807SJeff Garzik 
2856c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2857c6fd2807SJeff Garzik 
2858c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2859c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
2860c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2861c6fd2807SJeff Garzik }
2862c6fd2807SJeff Garzik 
2863c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2864c6fd2807SJeff Garzik 			   unsigned int port)
2865c6fd2807SJeff Garzik {
2866c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2867c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2868c6fd2807SJeff Garzik 	u32 tmp;
2869c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2870c6fd2807SJeff Garzik 
2871c6fd2807SJeff Garzik 	if (fix_apm_sq) {
28728e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2873c6fd2807SJeff Garzik 		tmp |= (1 << 19);
28748e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2875c6fd2807SJeff Garzik 
28768e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2877c6fd2807SJeff Garzik 		tmp &= ~0x3;
2878c6fd2807SJeff Garzik 		tmp |= 0x1;
28798e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2880c6fd2807SJeff Garzik 	}
2881c6fd2807SJeff Garzik 
2882c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2883c6fd2807SJeff Garzik 	tmp &= ~mask;
2884c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
2885c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
2886c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
2887c6fd2807SJeff Garzik }
2888c6fd2807SJeff Garzik 
2889c6fd2807SJeff Garzik 
2890c6fd2807SJeff Garzik #undef ZERO
2891c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
2892c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2893c6fd2807SJeff Garzik 			     unsigned int port)
2894c6fd2807SJeff Garzik {
2895c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2896c6fd2807SJeff Garzik 
2897e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2898c6fd2807SJeff Garzik 
2899c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
2900c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
2901c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
2902c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
2903c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
2904c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
2905c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
2906c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
2907c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
2908c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
2909c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
2910c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
29118e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2912c6fd2807SJeff Garzik }
2913c6fd2807SJeff Garzik #undef ZERO
2914c6fd2807SJeff Garzik 
2915c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
2916c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2917c6fd2807SJeff Garzik 			unsigned int hc)
2918c6fd2807SJeff Garzik {
2919c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2920c6fd2807SJeff Garzik 	u32 tmp;
2921c6fd2807SJeff Garzik 
2922c6fd2807SJeff Garzik 	ZERO(0x00c);
2923c6fd2807SJeff Garzik 	ZERO(0x010);
2924c6fd2807SJeff Garzik 	ZERO(0x014);
2925c6fd2807SJeff Garzik 	ZERO(0x018);
2926c6fd2807SJeff Garzik 
2927c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
2928c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
2929c6fd2807SJeff Garzik 	tmp |= 0x03030303;
2930c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
2931c6fd2807SJeff Garzik }
2932c6fd2807SJeff Garzik #undef ZERO
2933c6fd2807SJeff Garzik 
2934c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2935c6fd2807SJeff Garzik 			unsigned int n_hc)
2936c6fd2807SJeff Garzik {
2937c6fd2807SJeff Garzik 	unsigned int hc, port;
2938c6fd2807SJeff Garzik 
2939c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2940c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
2941c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
2942c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
2943c6fd2807SJeff Garzik 
2944c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
2945c6fd2807SJeff Garzik 	}
2946c6fd2807SJeff Garzik 
2947c6fd2807SJeff Garzik 	return 0;
2948c6fd2807SJeff Garzik }
2949c6fd2807SJeff Garzik 
2950c6fd2807SJeff Garzik #undef ZERO
2951c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
29527bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
2953c6fd2807SJeff Garzik {
295402a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2955c6fd2807SJeff Garzik 	u32 tmp;
2956c6fd2807SJeff Garzik 
29578e7decdbSMark Lord 	tmp = readl(mmio + MV_PCI_MODE_OFS);
2958c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
29598e7decdbSMark Lord 	writel(tmp, mmio + MV_PCI_MODE_OFS);
2960c6fd2807SJeff Garzik 
2961c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
2962c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
29638e7decdbSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2964c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
296502a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
296602a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
2967c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
2968c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2969c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
2970c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
2971c6fd2807SJeff Garzik }
2972c6fd2807SJeff Garzik #undef ZERO
2973c6fd2807SJeff Garzik 
2974c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2975c6fd2807SJeff Garzik {
2976c6fd2807SJeff Garzik 	u32 tmp;
2977c6fd2807SJeff Garzik 
2978c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
2979c6fd2807SJeff Garzik 
29808e7decdbSMark Lord 	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
2981c6fd2807SJeff Garzik 	tmp &= 0x3;
2982c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
29838e7decdbSMark Lord 	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
2984c6fd2807SJeff Garzik }
2985c6fd2807SJeff Garzik 
2986c6fd2807SJeff Garzik /**
2987c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2988c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2989c6fd2807SJeff Garzik  *
2990c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2991c6fd2807SJeff Garzik  *
2992c6fd2807SJeff Garzik  *      LOCKING:
2993c6fd2807SJeff Garzik  *      Inherited from caller.
2994c6fd2807SJeff Garzik  */
2995c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2996c6fd2807SJeff Garzik 			unsigned int n_hc)
2997c6fd2807SJeff Garzik {
2998c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2999c6fd2807SJeff Garzik 	int i, rc = 0;
3000c6fd2807SJeff Garzik 	u32 t;
3001c6fd2807SJeff Garzik 
3002c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
3003c6fd2807SJeff Garzik 	 * register" table.
3004c6fd2807SJeff Garzik 	 */
3005c6fd2807SJeff Garzik 	t = readl(reg);
3006c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
3007c6fd2807SJeff Garzik 
3008c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
3009c6fd2807SJeff Garzik 		udelay(1);
3010c6fd2807SJeff Garzik 		t = readl(reg);
30112dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
3012c6fd2807SJeff Garzik 			break;
3013c6fd2807SJeff Garzik 	}
3014c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
3015c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3016c6fd2807SJeff Garzik 		rc = 1;
3017c6fd2807SJeff Garzik 		goto done;
3018c6fd2807SJeff Garzik 	}
3019c6fd2807SJeff Garzik 
3020c6fd2807SJeff Garzik 	/* set reset */
3021c6fd2807SJeff Garzik 	i = 5;
3022c6fd2807SJeff Garzik 	do {
3023c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
3024c6fd2807SJeff Garzik 		t = readl(reg);
3025c6fd2807SJeff Garzik 		udelay(1);
3026c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
3027c6fd2807SJeff Garzik 
3028c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
3029c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3030c6fd2807SJeff Garzik 		rc = 1;
3031c6fd2807SJeff Garzik 		goto done;
3032c6fd2807SJeff Garzik 	}
3033c6fd2807SJeff Garzik 
3034c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
3035c6fd2807SJeff Garzik 	i = 5;
3036c6fd2807SJeff Garzik 	do {
3037c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3038c6fd2807SJeff Garzik 		t = readl(reg);
3039c6fd2807SJeff Garzik 		udelay(1);
3040c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
3041c6fd2807SJeff Garzik 
3042c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
3043c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3044c6fd2807SJeff Garzik 		rc = 1;
3045c6fd2807SJeff Garzik 	}
3046c6fd2807SJeff Garzik done:
3047c6fd2807SJeff Garzik 	return rc;
3048c6fd2807SJeff Garzik }
3049c6fd2807SJeff Garzik 
3050c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
3051c6fd2807SJeff Garzik 			   void __iomem *mmio)
3052c6fd2807SJeff Garzik {
3053c6fd2807SJeff Garzik 	void __iomem *port_mmio;
3054c6fd2807SJeff Garzik 	u32 tmp;
3055c6fd2807SJeff Garzik 
30568e7decdbSMark Lord 	tmp = readl(mmio + MV_RESET_CFG_OFS);
3057c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
3058c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
3059c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
3060c6fd2807SJeff Garzik 		return;
3061c6fd2807SJeff Garzik 	}
3062c6fd2807SJeff Garzik 
3063c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
3064c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
3065c6fd2807SJeff Garzik 
3066c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3067c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3068c6fd2807SJeff Garzik }
3069c6fd2807SJeff Garzik 
3070c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3071c6fd2807SJeff Garzik {
30728e7decdbSMark Lord 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
3073c6fd2807SJeff Garzik }
3074c6fd2807SJeff Garzik 
3075c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3076c6fd2807SJeff Garzik 			   unsigned int port)
3077c6fd2807SJeff Garzik {
3078c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3079c6fd2807SJeff Garzik 
3080c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3081c6fd2807SJeff Garzik 	int fix_phy_mode2 =
3082c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3083c6fd2807SJeff Garzik 	int fix_phy_mode4 =
3084c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
30858c30a8b9SMark Lord 	u32 m2, m3;
3086c6fd2807SJeff Garzik 
3087c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
3088c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3089c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
3090c6fd2807SJeff Garzik 		m2 |= (1 << 31);
3091c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3092c6fd2807SJeff Garzik 
3093c6fd2807SJeff Garzik 		udelay(200);
3094c6fd2807SJeff Garzik 
3095c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3096c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
3097c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3098c6fd2807SJeff Garzik 
3099c6fd2807SJeff Garzik 		udelay(200);
3100c6fd2807SJeff Garzik 	}
3101c6fd2807SJeff Garzik 
31028c30a8b9SMark Lord 	/*
31038c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
31048c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
31058c30a8b9SMark Lord 	 */
31068c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
31078c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3108c6fd2807SJeff Garzik 
31090388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
31100388a8c0SMark Lord 	if (IS_SOC(hpriv))
31110388a8c0SMark Lord 		m3 &= ~0x1c;
31120388a8c0SMark Lord 
3113c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
3114ba069e37SMark Lord 		u32 m4 = readl(port_mmio + PHY_MODE4);
3115ba069e37SMark Lord 		/*
3116ba069e37SMark Lord 		 * Enforce reserved-bit restrictions on GenIIe devices only.
3117ba069e37SMark Lord 		 * For earlier chipsets, force only the internal config field
3118ba069e37SMark Lord 		 *  (workaround for errata FEr SATA#10 part 1).
3119ba069e37SMark Lord 		 */
31208c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
3121ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3122ba069e37SMark Lord 		else
3123ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
31248c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
3125c6fd2807SJeff Garzik 	}
3126b406c7a6SMark Lord 	/*
3127b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
3128b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3129b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3130b406c7a6SMark Lord 	 */
3131b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
3132c6fd2807SJeff Garzik 
3133c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
3134c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
3135c6fd2807SJeff Garzik 
3136c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
3137c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
3138c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
3139c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
3140c6fd2807SJeff Garzik 
3141c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
3142c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
3143c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
3144c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
3145c6fd2807SJeff Garzik 	}
3146c6fd2807SJeff Garzik 
3147c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
3148c6fd2807SJeff Garzik }
3149c6fd2807SJeff Garzik 
3150f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
3151f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
3152f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3153f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3154f351b2d6SSaeed Bishara {
3155f351b2d6SSaeed Bishara 	return;
3156f351b2d6SSaeed Bishara }
3157f351b2d6SSaeed Bishara 
3158f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3159f351b2d6SSaeed Bishara 			   void __iomem *mmio)
3160f351b2d6SSaeed Bishara {
3161f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
3162f351b2d6SSaeed Bishara 	u32 tmp;
3163f351b2d6SSaeed Bishara 
3164f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
3165f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
3166f351b2d6SSaeed Bishara 
3167f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3168f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3169f351b2d6SSaeed Bishara }
3170f351b2d6SSaeed Bishara 
3171f351b2d6SSaeed Bishara #undef ZERO
3172f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
3173f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3174f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
3175f351b2d6SSaeed Bishara {
3176f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
3177f351b2d6SSaeed Bishara 
3178e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3179f351b2d6SSaeed Bishara 
3180f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
3181f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
3182f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
3183f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
3184f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
3185f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
3186f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
3187f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
3188f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
3189f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
3190f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
3191f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
31928e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
3193f351b2d6SSaeed Bishara }
3194f351b2d6SSaeed Bishara 
3195f351b2d6SSaeed Bishara #undef ZERO
3196f351b2d6SSaeed Bishara 
3197f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
3198f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3199f351b2d6SSaeed Bishara 				       void __iomem *mmio)
3200f351b2d6SSaeed Bishara {
3201f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3202f351b2d6SSaeed Bishara 
3203f351b2d6SSaeed Bishara 	ZERO(0x00c);
3204f351b2d6SSaeed Bishara 	ZERO(0x010);
3205f351b2d6SSaeed Bishara 	ZERO(0x014);
3206f351b2d6SSaeed Bishara 
3207f351b2d6SSaeed Bishara }
3208f351b2d6SSaeed Bishara 
3209f351b2d6SSaeed Bishara #undef ZERO
3210f351b2d6SSaeed Bishara 
3211f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3212f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
3213f351b2d6SSaeed Bishara {
3214f351b2d6SSaeed Bishara 	unsigned int port;
3215f351b2d6SSaeed Bishara 
3216f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
3217f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
3218f351b2d6SSaeed Bishara 
3219f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
3220f351b2d6SSaeed Bishara 
3221f351b2d6SSaeed Bishara 	return 0;
3222f351b2d6SSaeed Bishara }
3223f351b2d6SSaeed Bishara 
3224f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3225f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3226f351b2d6SSaeed Bishara {
3227f351b2d6SSaeed Bishara 	return;
3228f351b2d6SSaeed Bishara }
3229f351b2d6SSaeed Bishara 
3230f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3231f351b2d6SSaeed Bishara {
3232f351b2d6SSaeed Bishara 	return;
3233f351b2d6SSaeed Bishara }
3234f351b2d6SSaeed Bishara 
32358e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
3236b67a1064SMark Lord {
32378e7decdbSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
3238b67a1064SMark Lord 
32398e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
3240b67a1064SMark Lord 	if (want_gen2i)
32418e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
32428e7decdbSMark Lord 	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
3243b67a1064SMark Lord }
3244b67a1064SMark Lord 
3245e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3246c6fd2807SJeff Garzik 			     unsigned int port_no)
3247c6fd2807SJeff Garzik {
3248c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
3249c6fd2807SJeff Garzik 
32508e7decdbSMark Lord 	/*
32518e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
32528e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
32538e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
32548e7decdbSMark Lord 	 */
32550d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
32568e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
3257c6fd2807SJeff Garzik 
3258b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
32598e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
32608e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
3261c6fd2807SJeff Garzik 	}
3262b67a1064SMark Lord 	/*
32638e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
3264b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
3265b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
3266c6fd2807SJeff Garzik 	 */
32678e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
3268b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
3269c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
3270c6fd2807SJeff Garzik 
3271c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
3272c6fd2807SJeff Garzik 
3273ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
3274c6fd2807SJeff Garzik 		mdelay(1);
3275c6fd2807SJeff Garzik }
3276c6fd2807SJeff Garzik 
3277e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
3278e49856d8SMark Lord {
3279e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
3280e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
3281e49856d8SMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
3282e49856d8SMark Lord 		int old = reg & 0xf;
3283e49856d8SMark Lord 
3284e49856d8SMark Lord 		if (old != pmp) {
3285e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
3286e49856d8SMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
3287e49856d8SMark Lord 		}
3288e49856d8SMark Lord 	}
3289e49856d8SMark Lord }
3290e49856d8SMark Lord 
3291e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3292bdd4dddeSJeff Garzik 				unsigned long deadline)
3293c6fd2807SJeff Garzik {
3294e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3295e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
3296e49856d8SMark Lord }
3297c6fd2807SJeff Garzik 
3298e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
3299e49856d8SMark Lord 				unsigned long deadline)
3300da3dbb17STejun Heo {
3301e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3302e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
3303bdd4dddeSJeff Garzik }
3304bdd4dddeSJeff Garzik 
3305cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
3306bdd4dddeSJeff Garzik 			unsigned long deadline)
3307bdd4dddeSJeff Garzik {
3308cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
3309bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
3310b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
3311f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
33120d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
33130d8be5cbSMark Lord 	u32 sstatus;
33140d8be5cbSMark Lord 	bool online;
3315bdd4dddeSJeff Garzik 
3316e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
3317b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3318d16ab3f6SMark Lord 	pp->pp_flags &=
3319d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3320bdd4dddeSJeff Garzik 
33210d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
33220d8be5cbSMark Lord 	do {
332317c5aab5SMark Lord 		const unsigned long *timing =
332417c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
3325bdd4dddeSJeff Garzik 
332617c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
332717c5aab5SMark Lord 					 &online, NULL);
33289dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
332917c5aab5SMark Lord 		if (rc)
33300d8be5cbSMark Lord 			return rc;
33310d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
33320d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
33330d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
33348e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
33350d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
33360d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
3337bdd4dddeSJeff Garzik 		}
33380d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
333908da1759SMark Lord 	mv_save_cached_regs(ap);
334066e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
3341bdd4dddeSJeff Garzik 
334217c5aab5SMark Lord 	return rc;
3343bdd4dddeSJeff Garzik }
3344bdd4dddeSJeff Garzik 
3345bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
3346c6fd2807SJeff Garzik {
33471cfd19aeSMark Lord 	mv_stop_edma(ap);
3348c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
3349c6fd2807SJeff Garzik }
3350bdd4dddeSJeff Garzik 
3351bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
3352bdd4dddeSJeff Garzik {
3353f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
3354c4de573bSMark Lord 	unsigned int port = ap->port_no;
3355c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
33561cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3357bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
3358c4de573bSMark Lord 	u32 hc_irq_cause;
3359bdd4dddeSJeff Garzik 
3360bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
3361bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3362bdd4dddeSJeff Garzik 
3363bdd4dddeSJeff Garzik 	/* clear pending irq events */
3364cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
33651cfd19aeSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
3366bdd4dddeSJeff Garzik 
336788e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
3368c6fd2807SJeff Garzik }
3369c6fd2807SJeff Garzik 
3370c6fd2807SJeff Garzik /**
3371c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
3372c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
3373c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
3374c6fd2807SJeff Garzik  *
3375c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
3376c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
3377c6fd2807SJeff Garzik  *      start of the port.
3378c6fd2807SJeff Garzik  *
3379c6fd2807SJeff Garzik  *      LOCKING:
3380c6fd2807SJeff Garzik  *      Inherited from caller.
3381c6fd2807SJeff Garzik  */
3382c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3383c6fd2807SJeff Garzik {
33840d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
3385c6fd2807SJeff Garzik 	unsigned serr_ofs;
3386c6fd2807SJeff Garzik 
3387c6fd2807SJeff Garzik 	/* PIO related setup
3388c6fd2807SJeff Garzik 	 */
3389c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3390c6fd2807SJeff Garzik 	port->error_addr =
3391c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3392c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3393c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3394c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3395c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3396c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3397c6fd2807SJeff Garzik 	port->status_addr =
3398c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3399c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
3400c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
3401c6fd2807SJeff Garzik 
3402c6fd2807SJeff Garzik 	/* unused: */
34038d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
3404c6fd2807SJeff Garzik 
3405c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
3406c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
3407c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
3408c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3409c6fd2807SJeff Garzik 
3410646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
3411646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
3412c6fd2807SJeff Garzik 
3413c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3414c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
3415c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
3416c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
3417c6fd2807SJeff Garzik }
3418c6fd2807SJeff Garzik 
3419616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
3420616d4a98SMark Lord {
3421616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3422616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3423616d4a98SMark Lord 	u32 reg;
3424616d4a98SMark Lord 
34251f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
3426616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
3427616d4a98SMark Lord 	reg = readl(mmio + MV_PCI_MODE_OFS);
3428616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
3429616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
3430616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
3431616d4a98SMark Lord }
3432616d4a98SMark Lord 
3433616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
3434616d4a98SMark Lord {
3435616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3436616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3437616d4a98SMark Lord 	u32 reg;
3438616d4a98SMark Lord 
3439616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
3440616d4a98SMark Lord 		reg = readl(mmio + PCI_COMMAND_OFS);
3441616d4a98SMark Lord 		if (reg & PCI_COMMAND_MRDTRIG)
3442616d4a98SMark Lord 			return 0; /* not okay */
3443616d4a98SMark Lord 	}
3444616d4a98SMark Lord 	return 1; /* okay */
3445616d4a98SMark Lord }
3446616d4a98SMark Lord 
34474447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3448c6fd2807SJeff Garzik {
34494447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
34504447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3451c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3452c6fd2807SJeff Garzik 
3453c6fd2807SJeff Garzik 	switch (board_idx) {
3454c6fd2807SJeff Garzik 	case chip_5080:
3455c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3456ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3457c6fd2807SJeff Garzik 
345844c10138SAuke Kok 		switch (pdev->revision) {
3459c6fd2807SJeff Garzik 		case 0x1:
3460c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3461c6fd2807SJeff Garzik 			break;
3462c6fd2807SJeff Garzik 		case 0x3:
3463c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3464c6fd2807SJeff Garzik 			break;
3465c6fd2807SJeff Garzik 		default:
3466c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3467c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
3468c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3469c6fd2807SJeff Garzik 			break;
3470c6fd2807SJeff Garzik 		}
3471c6fd2807SJeff Garzik 		break;
3472c6fd2807SJeff Garzik 
3473c6fd2807SJeff Garzik 	case chip_504x:
3474c6fd2807SJeff Garzik 	case chip_508x:
3475c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3476ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3477c6fd2807SJeff Garzik 
347844c10138SAuke Kok 		switch (pdev->revision) {
3479c6fd2807SJeff Garzik 		case 0x0:
3480c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3481c6fd2807SJeff Garzik 			break;
3482c6fd2807SJeff Garzik 		case 0x3:
3483c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3484c6fd2807SJeff Garzik 			break;
3485c6fd2807SJeff Garzik 		default:
3486c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3487c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
3488c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3489c6fd2807SJeff Garzik 			break;
3490c6fd2807SJeff Garzik 		}
3491c6fd2807SJeff Garzik 		break;
3492c6fd2807SJeff Garzik 
3493c6fd2807SJeff Garzik 	case chip_604x:
3494c6fd2807SJeff Garzik 	case chip_608x:
3495c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3496ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
3497c6fd2807SJeff Garzik 
349844c10138SAuke Kok 		switch (pdev->revision) {
3499c6fd2807SJeff Garzik 		case 0x7:
3500c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3501c6fd2807SJeff Garzik 			break;
3502c6fd2807SJeff Garzik 		case 0x9:
3503c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3504c6fd2807SJeff Garzik 			break;
3505c6fd2807SJeff Garzik 		default:
3506c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3507c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
3508c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3509c6fd2807SJeff Garzik 			break;
3510c6fd2807SJeff Garzik 		}
3511c6fd2807SJeff Garzik 		break;
3512c6fd2807SJeff Garzik 
3513c6fd2807SJeff Garzik 	case chip_7042:
3514616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3515306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3516306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
3517306b30f7SMark Lord 		{
35184e520033SMark Lord 			/*
35194e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
35204e520033SMark Lord 			 *
35214e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
35224e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
35234e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
35244e520033SMark Lord 			 *
35254e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
35264e520033SMark Lord 			 * alone, but instead overwrite a high numbered
35274e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
35284e520033SMark Lord 			 * be determined exactly, by truncating the physical
35294e520033SMark Lord 			 * drive capacity to a nice even GB value.
35304e520033SMark Lord 			 *
35314e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
35324e520033SMark Lord 			 *
35334e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
35344e520033SMark Lord 			 */
35354e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
35364e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
35374e520033SMark Lord 				" regardless of if/how they are configured."
35384e520033SMark Lord 				" BEWARE!\n");
35394e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
35404e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
35414e520033SMark Lord 				" and avoid the final two gigabytes on"
35424e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
3543306b30f7SMark Lord 		}
35448e7decdbSMark Lord 		/* drop through */
3545c6fd2807SJeff Garzik 	case chip_6042:
3546c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3547c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
3548616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3549616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3550c6fd2807SJeff Garzik 
355144c10138SAuke Kok 		switch (pdev->revision) {
35525cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3553c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3554c6fd2807SJeff Garzik 			break;
3555c6fd2807SJeff Garzik 		default:
3556c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3557c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
3558c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3559c6fd2807SJeff Garzik 			break;
3560c6fd2807SJeff Garzik 		}
3561c6fd2807SJeff Garzik 		break;
3562f351b2d6SSaeed Bishara 	case chip_soc:
3563f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
3564eb3a55a9SSaeed Bishara 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3565eb3a55a9SSaeed Bishara 			MV_HP_ERRATA_60X1C0;
3566f351b2d6SSaeed Bishara 		break;
3567c6fd2807SJeff Garzik 
3568c6fd2807SJeff Garzik 	default:
3569f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
35705796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
3571c6fd2807SJeff Garzik 		return 1;
3572c6fd2807SJeff Garzik 	}
3573c6fd2807SJeff Garzik 
3574c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
357502a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
357602a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
357702a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
357802a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
357902a121daSMark Lord 	} else {
358002a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
358102a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
358202a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
358302a121daSMark Lord 	}
3584c6fd2807SJeff Garzik 
3585c6fd2807SJeff Garzik 	return 0;
3586c6fd2807SJeff Garzik }
3587c6fd2807SJeff Garzik 
3588c6fd2807SJeff Garzik /**
3589c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
35904447d351STejun Heo  *	@host: ATA host to initialize
35914447d351STejun Heo  *      @board_idx: controller index
3592c6fd2807SJeff Garzik  *
3593c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3594c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3595c6fd2807SJeff Garzik  *
3596c6fd2807SJeff Garzik  *      LOCKING:
3597c6fd2807SJeff Garzik  *      Inherited from caller.
3598c6fd2807SJeff Garzik  */
35994447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3600c6fd2807SJeff Garzik {
3601c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
36024447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3603f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3604c6fd2807SJeff Garzik 
36054447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
3606c6fd2807SJeff Garzik 	if (rc)
3607c6fd2807SJeff Garzik 		goto done;
3608c6fd2807SJeff Garzik 
36091f398472SMark Lord 	if (IS_SOC(hpriv)) {
36107368f919SMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
36117368f919SMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
36121f398472SMark Lord 	} else {
36131f398472SMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
36141f398472SMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
3615f351b2d6SSaeed Bishara 	}
3616352fab70SMark Lord 
36175d0fb2e7SThomas Reitmayr 	/* initialize shadow irq mask with register's value */
36185d0fb2e7SThomas Reitmayr 	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
36195d0fb2e7SThomas Reitmayr 
3620352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3621c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3622f351b2d6SSaeed Bishara 
36234447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3624c6fd2807SJeff Garzik 
36254447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
3626c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
3627c6fd2807SJeff Garzik 
3628c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3629c6fd2807SJeff Garzik 	if (rc)
3630c6fd2807SJeff Garzik 		goto done;
3631c6fd2807SJeff Garzik 
3632c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
36337bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3634c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3635c6fd2807SJeff Garzik 
36364447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3637cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3638c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3639cbcdd875STejun Heo 
3640cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3641cbcdd875STejun Heo 
36427bb3c529SSaeed Bishara #ifdef CONFIG_PCI
36431f398472SMark Lord 		if (!IS_SOC(hpriv)) {
3644f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
3645cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3646cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3647f351b2d6SSaeed Bishara 		}
36487bb3c529SSaeed Bishara #endif
3649c6fd2807SJeff Garzik 	}
3650c6fd2807SJeff Garzik 
3651c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3652c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3653c6fd2807SJeff Garzik 
3654c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3655c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3656c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
3657c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3658c6fd2807SJeff Garzik 
3659c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3660c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3661c6fd2807SJeff Garzik 	}
3662c6fd2807SJeff Garzik 
3663c6fd2807SJeff Garzik 	/* Clear any currently outstanding host interrupt conditions */
366402a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
3665c6fd2807SJeff Garzik 
3666c6fd2807SJeff Garzik 	/* and unmask interrupt generation for host regs */
366702a121daSMark Lord 	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
3668c6fd2807SJeff Garzik 
366951de32d2SMark Lord 	/*
367051de32d2SMark Lord 	 * enable only global host interrupts for now.
367151de32d2SMark Lord 	 * The per-port interrupts get done later as ports are set up.
367251de32d2SMark Lord 	 */
3673c4de573bSMark Lord 	mv_set_main_irq_mask(host, 0, PCI_ERR);
3674*2b748a0aSMark Lord 	mv_set_irq_coalescing(host, irq_coalescing_io_count,
3675*2b748a0aSMark Lord 				    irq_coalescing_usecs);
3676c6fd2807SJeff Garzik done:
3677c6fd2807SJeff Garzik 	return rc;
3678c6fd2807SJeff Garzik }
3679c6fd2807SJeff Garzik 
3680fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3681fbf14e2fSByron Bradley {
3682fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3683fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3684fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3685fbf14e2fSByron Bradley 		return -ENOMEM;
3686fbf14e2fSByron Bradley 
3687fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3688fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3689fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3690fbf14e2fSByron Bradley 		return -ENOMEM;
3691fbf14e2fSByron Bradley 
3692fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3693fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3694fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3695fbf14e2fSByron Bradley 		return -ENOMEM;
3696fbf14e2fSByron Bradley 
3697fbf14e2fSByron Bradley 	return 0;
3698fbf14e2fSByron Bradley }
3699fbf14e2fSByron Bradley 
370015a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
370115a32632SLennert Buytenhek 				 struct mbus_dram_target_info *dram)
370215a32632SLennert Buytenhek {
370315a32632SLennert Buytenhek 	int i;
370415a32632SLennert Buytenhek 
370515a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
370615a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
370715a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
370815a32632SLennert Buytenhek 	}
370915a32632SLennert Buytenhek 
371015a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
371115a32632SLennert Buytenhek 		struct mbus_dram_window *cs = dram->cs + i;
371215a32632SLennert Buytenhek 
371315a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
371415a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
371515a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
371615a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
371715a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
371815a32632SLennert Buytenhek 	}
371915a32632SLennert Buytenhek }
372015a32632SLennert Buytenhek 
3721f351b2d6SSaeed Bishara /**
3722f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
3723f351b2d6SSaeed Bishara  *      host
3724f351b2d6SSaeed Bishara  *      @pdev: platform device found
3725f351b2d6SSaeed Bishara  *
3726f351b2d6SSaeed Bishara  *      LOCKING:
3727f351b2d6SSaeed Bishara  *      Inherited from caller.
3728f351b2d6SSaeed Bishara  */
3729f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
3730f351b2d6SSaeed Bishara {
3731f351b2d6SSaeed Bishara 	static int printed_version;
3732f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
3733f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
3734f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
3735f351b2d6SSaeed Bishara 	struct ata_host *host;
3736f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
3737f351b2d6SSaeed Bishara 	struct resource *res;
3738f351b2d6SSaeed Bishara 	int n_ports, rc;
3739f351b2d6SSaeed Bishara 
3740f351b2d6SSaeed Bishara 	if (!printed_version++)
3741f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3742f351b2d6SSaeed Bishara 
3743f351b2d6SSaeed Bishara 	/*
3744f351b2d6SSaeed Bishara 	 * Simple resource validation ..
3745f351b2d6SSaeed Bishara 	 */
3746f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
3747f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
3748f351b2d6SSaeed Bishara 		return -EINVAL;
3749f351b2d6SSaeed Bishara 	}
3750f351b2d6SSaeed Bishara 
3751f351b2d6SSaeed Bishara 	/*
3752f351b2d6SSaeed Bishara 	 * Get the register base first
3753f351b2d6SSaeed Bishara 	 */
3754f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3755f351b2d6SSaeed Bishara 	if (res == NULL)
3756f351b2d6SSaeed Bishara 		return -EINVAL;
3757f351b2d6SSaeed Bishara 
3758f351b2d6SSaeed Bishara 	/* allocate host */
3759f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
3760f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
3761f351b2d6SSaeed Bishara 
3762f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3763f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3764f351b2d6SSaeed Bishara 
3765f351b2d6SSaeed Bishara 	if (!host || !hpriv)
3766f351b2d6SSaeed Bishara 		return -ENOMEM;
3767f351b2d6SSaeed Bishara 	host->private_data = hpriv;
3768f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
3769f351b2d6SSaeed Bishara 
3770f351b2d6SSaeed Bishara 	host->iomap = NULL;
3771f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
3772f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
3773f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
3774f351b2d6SSaeed Bishara 
377515a32632SLennert Buytenhek 	/*
377615a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
377715a32632SLennert Buytenhek 	 */
377815a32632SLennert Buytenhek 	if (mv_platform_data->dram != NULL)
377915a32632SLennert Buytenhek 		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
378015a32632SLennert Buytenhek 
3781fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3782fbf14e2fSByron Bradley 	if (rc)
3783fbf14e2fSByron Bradley 		return rc;
3784fbf14e2fSByron Bradley 
3785f351b2d6SSaeed Bishara 	/* initialize adapter */
3786f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
3787f351b2d6SSaeed Bishara 	if (rc)
3788f351b2d6SSaeed Bishara 		return rc;
3789f351b2d6SSaeed Bishara 
3790f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
3791f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3792f351b2d6SSaeed Bishara 		   host->n_ports);
3793f351b2d6SSaeed Bishara 
3794f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3795f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
3796f351b2d6SSaeed Bishara }
3797f351b2d6SSaeed Bishara 
3798f351b2d6SSaeed Bishara /*
3799f351b2d6SSaeed Bishara  *
3800f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
3801f351b2d6SSaeed Bishara  *      @pdev: platform device
3802f351b2d6SSaeed Bishara  *
3803f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
3804f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
3805f351b2d6SSaeed Bishara  */
3806f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
3807f351b2d6SSaeed Bishara {
3808f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
3809f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
3810f351b2d6SSaeed Bishara 
3811f351b2d6SSaeed Bishara 	ata_host_detach(host);
3812f351b2d6SSaeed Bishara 	return 0;
3813f351b2d6SSaeed Bishara }
3814f351b2d6SSaeed Bishara 
3815f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
3816f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
3817f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
3818f351b2d6SSaeed Bishara 	.driver			= {
3819f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
3820f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
3821f351b2d6SSaeed Bishara 				  },
3822f351b2d6SSaeed Bishara };
3823f351b2d6SSaeed Bishara 
3824f351b2d6SSaeed Bishara 
38257bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3826f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3827f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
3828f351b2d6SSaeed Bishara 
38297bb3c529SSaeed Bishara 
38307bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
38317bb3c529SSaeed Bishara 	.name			= DRV_NAME,
38327bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
3833f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
38347bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
38357bb3c529SSaeed Bishara };
38367bb3c529SSaeed Bishara 
38377bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
38387bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
38397bb3c529SSaeed Bishara {
38407bb3c529SSaeed Bishara 	int rc;
38417bb3c529SSaeed Bishara 
38427bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
38437bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
38447bb3c529SSaeed Bishara 		if (rc) {
38457bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
38467bb3c529SSaeed Bishara 			if (rc) {
38477bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
38487bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
38497bb3c529SSaeed Bishara 				return rc;
38507bb3c529SSaeed Bishara 			}
38517bb3c529SSaeed Bishara 		}
38527bb3c529SSaeed Bishara 	} else {
38537bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
38547bb3c529SSaeed Bishara 		if (rc) {
38557bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
38567bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
38577bb3c529SSaeed Bishara 			return rc;
38587bb3c529SSaeed Bishara 		}
38597bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
38607bb3c529SSaeed Bishara 		if (rc) {
38617bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
38627bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
38637bb3c529SSaeed Bishara 			return rc;
38647bb3c529SSaeed Bishara 		}
38657bb3c529SSaeed Bishara 	}
38667bb3c529SSaeed Bishara 
38677bb3c529SSaeed Bishara 	return rc;
38687bb3c529SSaeed Bishara }
38697bb3c529SSaeed Bishara 
3870c6fd2807SJeff Garzik /**
3871c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
38724447d351STejun Heo  *      @host: ATA host to print info about
3873c6fd2807SJeff Garzik  *
3874c6fd2807SJeff Garzik  *      FIXME: complete this.
3875c6fd2807SJeff Garzik  *
3876c6fd2807SJeff Garzik  *      LOCKING:
3877c6fd2807SJeff Garzik  *      Inherited from caller.
3878c6fd2807SJeff Garzik  */
38794447d351STejun Heo static void mv_print_info(struct ata_host *host)
3880c6fd2807SJeff Garzik {
38814447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
38824447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
388344c10138SAuke Kok 	u8 scc;
3884c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
3885c6fd2807SJeff Garzik 
3886c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
3887c6fd2807SJeff Garzik 	 * what errata to workaround
3888c6fd2807SJeff Garzik 	 */
3889c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3890c6fd2807SJeff Garzik 	if (scc == 0)
3891c6fd2807SJeff Garzik 		scc_s = "SCSI";
3892c6fd2807SJeff Garzik 	else if (scc == 0x01)
3893c6fd2807SJeff Garzik 		scc_s = "RAID";
3894c6fd2807SJeff Garzik 	else
3895c1e4fe71SJeff Garzik 		scc_s = "?";
3896c1e4fe71SJeff Garzik 
3897c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
3898c1e4fe71SJeff Garzik 		gen = "I";
3899c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
3900c1e4fe71SJeff Garzik 		gen = "II";
3901c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
3902c1e4fe71SJeff Garzik 		gen = "IIE";
3903c1e4fe71SJeff Garzik 	else
3904c1e4fe71SJeff Garzik 		gen = "?";
3905c6fd2807SJeff Garzik 
3906c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
3907c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3908c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3909c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3910c6fd2807SJeff Garzik }
3911c6fd2807SJeff Garzik 
3912c6fd2807SJeff Garzik /**
3913f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3914c6fd2807SJeff Garzik  *      @pdev: PCI device found
3915c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
3916c6fd2807SJeff Garzik  *
3917c6fd2807SJeff Garzik  *      LOCKING:
3918c6fd2807SJeff Garzik  *      Inherited from caller.
3919c6fd2807SJeff Garzik  */
3920f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3921f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
3922c6fd2807SJeff Garzik {
39232dcb407eSJeff Garzik 	static int printed_version;
3924c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
39254447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
39264447d351STejun Heo 	struct ata_host *host;
39274447d351STejun Heo 	struct mv_host_priv *hpriv;
39284447d351STejun Heo 	int n_ports, rc;
3929c6fd2807SJeff Garzik 
3930c6fd2807SJeff Garzik 	if (!printed_version++)
3931c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3932c6fd2807SJeff Garzik 
39334447d351STejun Heo 	/* allocate host */
39344447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
39354447d351STejun Heo 
39364447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
39374447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
39384447d351STejun Heo 	if (!host || !hpriv)
39394447d351STejun Heo 		return -ENOMEM;
39404447d351STejun Heo 	host->private_data = hpriv;
3941f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
39424447d351STejun Heo 
39434447d351STejun Heo 	/* acquire resources */
394424dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
394524dc5f33STejun Heo 	if (rc)
3946c6fd2807SJeff Garzik 		return rc;
3947c6fd2807SJeff Garzik 
39480d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
39490d5ff566STejun Heo 	if (rc == -EBUSY)
395024dc5f33STejun Heo 		pcim_pin_device(pdev);
39510d5ff566STejun Heo 	if (rc)
395224dc5f33STejun Heo 		return rc;
39534447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
3954f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3955c6fd2807SJeff Garzik 
3956d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
3957d88184fbSJeff Garzik 	if (rc)
3958d88184fbSJeff Garzik 		return rc;
3959d88184fbSJeff Garzik 
3960da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3961da2fa9baSMark Lord 	if (rc)
3962da2fa9baSMark Lord 		return rc;
3963da2fa9baSMark Lord 
3964c6fd2807SJeff Garzik 	/* initialize adapter */
39654447d351STejun Heo 	rc = mv_init_host(host, board_idx);
396624dc5f33STejun Heo 	if (rc)
396724dc5f33STejun Heo 		return rc;
3968c6fd2807SJeff Garzik 
39696d3c30efSMark Lord 	/* Enable message-switched interrupts, if requested */
39706d3c30efSMark Lord 	if (msi && pci_enable_msi(pdev) == 0)
39716d3c30efSMark Lord 		hpriv->hp_flags |= MV_HP_FLAG_MSI;
3972c6fd2807SJeff Garzik 
3973c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
39744447d351STejun Heo 	mv_print_info(host);
3975c6fd2807SJeff Garzik 
39764447d351STejun Heo 	pci_set_master(pdev);
3977ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
39784447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3979c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3980c6fd2807SJeff Garzik }
39817bb3c529SSaeed Bishara #endif
3982c6fd2807SJeff Garzik 
3983f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
3984f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
3985f351b2d6SSaeed Bishara 
3986c6fd2807SJeff Garzik static int __init mv_init(void)
3987c6fd2807SJeff Garzik {
39887bb3c529SSaeed Bishara 	int rc = -ENODEV;
39897bb3c529SSaeed Bishara #ifdef CONFIG_PCI
39907bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
3991f351b2d6SSaeed Bishara 	if (rc < 0)
3992f351b2d6SSaeed Bishara 		return rc;
3993f351b2d6SSaeed Bishara #endif
3994f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
3995f351b2d6SSaeed Bishara 
3996f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
3997f351b2d6SSaeed Bishara 	if (rc < 0)
3998f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
39997bb3c529SSaeed Bishara #endif
40007bb3c529SSaeed Bishara 	return rc;
4001c6fd2807SJeff Garzik }
4002c6fd2807SJeff Garzik 
4003c6fd2807SJeff Garzik static void __exit mv_exit(void)
4004c6fd2807SJeff Garzik {
40057bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4006c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
40077bb3c529SSaeed Bishara #endif
4008f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
4009c6fd2807SJeff Garzik }
4010c6fd2807SJeff Garzik 
4011c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
4012c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
4013c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
4014c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4015c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
401617c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
4017c6fd2807SJeff Garzik 
4018c6fd2807SJeff Garzik module_init(mv_init);
4019c6fd2807SJeff Garzik module_exit(mv_exit);
4020