1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 440f21b11SMark Lord * Copyright 2008-2009: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 840f21b11SMark Lord * Originally written by Brett Russ. 940f21b11SMark Lord * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>. 1040f21b11SMark Lord * 11c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 14c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 15c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 16c6fd2807SJeff Garzik * 17c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 18c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 19c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20c6fd2807SJeff Garzik * GNU General Public License for more details. 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 23c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 24c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 25c6fd2807SJeff Garzik * 26c6fd2807SJeff Garzik */ 27c6fd2807SJeff Garzik 284a05e209SJeff Garzik /* 2985afb934SMark Lord * sata_mv TODO list: 3085afb934SMark Lord * 3185afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 3285afb934SMark Lord * 332b748a0aSMark Lord * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds. 3485afb934SMark Lord * 3585afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 3685afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 3785afb934SMark Lord * creating LibATA target mode support would be very interesting. 3885afb934SMark Lord * 3985afb934SMark Lord * Target mode, for those without docs, is the ability to directly 4085afb934SMark Lord * connect two SATA ports. 414a05e209SJeff Garzik */ 424a05e209SJeff Garzik 4365ad7fefSMark Lord /* 4465ad7fefSMark Lord * 80x1-B2 errata PCI#11: 4565ad7fefSMark Lord * 4665ad7fefSMark Lord * Users of the 6041/6081 Rev.B2 chips (current is C0) 4765ad7fefSMark Lord * should be careful to insert those cards only onto PCI-X bus #0, 4865ad7fefSMark Lord * and only in device slots 0..7, not higher. The chips may not 4965ad7fefSMark Lord * work correctly otherwise (note: this is a pretty rare condition). 5065ad7fefSMark Lord */ 5165ad7fefSMark Lord 52c6fd2807SJeff Garzik #include <linux/kernel.h> 53c6fd2807SJeff Garzik #include <linux/module.h> 54c6fd2807SJeff Garzik #include <linux/pci.h> 55c6fd2807SJeff Garzik #include <linux/init.h> 56c6fd2807SJeff Garzik #include <linux/blkdev.h> 57c6fd2807SJeff Garzik #include <linux/delay.h> 58c6fd2807SJeff Garzik #include <linux/interrupt.h> 598d8b6004SAndrew Morton #include <linux/dmapool.h> 60c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 61c6fd2807SJeff Garzik #include <linux/device.h> 62f351b2d6SSaeed Bishara #include <linux/platform_device.h> 63f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6415a32632SLennert Buytenhek #include <linux/mbus.h> 65c46938ccSMark Lord #include <linux/bitops.h> 66c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 67c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 686c08772eSJeff Garzik #include <scsi/scsi_device.h> 69c6fd2807SJeff Garzik #include <linux/libata.h> 70c6fd2807SJeff Garzik 71c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 72cae5a29dSMark Lord #define DRV_VERSION "1.28" 73c6fd2807SJeff Garzik 7440f21b11SMark Lord /* 7540f21b11SMark Lord * module options 7640f21b11SMark Lord */ 7740f21b11SMark Lord 7840f21b11SMark Lord static int msi; 7940f21b11SMark Lord #ifdef CONFIG_PCI 8040f21b11SMark Lord module_param(msi, int, S_IRUGO); 8140f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 8240f21b11SMark Lord #endif 8340f21b11SMark Lord 842b748a0aSMark Lord static int irq_coalescing_io_count; 852b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO); 862b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count, 872b748a0aSMark Lord "IRQ coalescing I/O count threshold (0..255)"); 882b748a0aSMark Lord 892b748a0aSMark Lord static int irq_coalescing_usecs; 902b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO); 912b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs, 922b748a0aSMark Lord "IRQ coalescing time threshold in usecs"); 932b748a0aSMark Lord 94c6fd2807SJeff Garzik enum { 95c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 96c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 97c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 98c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 99c6fd2807SJeff Garzik 100c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 101c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 102c6fd2807SJeff Garzik 1032b748a0aSMark Lord /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */ 1042b748a0aSMark Lord COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */ 1052b748a0aSMark Lord MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */ 1062b748a0aSMark Lord MAX_COAL_IO_COUNT = 255, /* completed I/O count */ 1072b748a0aSMark Lord 108c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 109c6fd2807SJeff Garzik 1102b748a0aSMark Lord /* 1112b748a0aSMark Lord * Per-chip ("all ports") interrupt coalescing feature. 1122b748a0aSMark Lord * This is only for GEN_II / GEN_IIE hardware. 1132b748a0aSMark Lord * 1142b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 1152b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 1162b748a0aSMark Lord */ 117cae5a29dSMark Lord COAL_REG_BASE = 0x18000, 118cae5a29dSMark Lord IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08), 1192b748a0aSMark Lord ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */ 1202b748a0aSMark Lord 121cae5a29dSMark Lord IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc), 122cae5a29dSMark Lord IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0), 1232b748a0aSMark Lord 1242b748a0aSMark Lord /* 1252b748a0aSMark Lord * Registers for the (unused here) transaction coalescing feature: 1262b748a0aSMark Lord */ 127cae5a29dSMark Lord TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88), 128cae5a29dSMark Lord TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c), 1292b748a0aSMark Lord 130cae5a29dSMark Lord SATAHC0_REG_BASE = 0x20000, 131cae5a29dSMark Lord FLASH_CTL = 0x1046c, 132cae5a29dSMark Lord GPIO_PORT_CTL = 0x104f0, 133cae5a29dSMark Lord RESET_CFG = 0x180d8, 134c6fd2807SJeff Garzik 135c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 136c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 137c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 138c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 139c6fd2807SJeff Garzik 140c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 141c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 142c6fd2807SJeff Garzik 143c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 144c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 145c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 146c6fd2807SJeff Garzik */ 147c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 148c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 149da2fa9baSMark Lord MV_MAX_SG_CT = 256, 150c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 151c6fd2807SJeff Garzik 152352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 153c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 154352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 155352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 156352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 157c6fd2807SJeff Garzik 158c6fd2807SJeff Garzik /* Host Flags */ 159c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 1607bb3c529SSaeed Bishara 161c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 16291b1a84cSMark Lord ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING, 163ad3aef51SMark Lord 16491b1a84cSMark Lord MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI, 165c6fd2807SJeff Garzik 16640f21b11SMark Lord MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ | 16740f21b11SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA, 16891b1a84cSMark Lord 16991b1a84cSMark Lord MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN, 170ad3aef51SMark Lord 171c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 172c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 173c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 174e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 175c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 176c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 177c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 178c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 179c6fd2807SJeff Garzik 180c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 181c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 182c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 183c6fd2807SJeff Garzik 184c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 185c6fd2807SJeff Garzik 186c6fd2807SJeff Garzik /* PCI interface registers */ 187c6fd2807SJeff Garzik 188cae5a29dSMark Lord MV_PCI_COMMAND = 0xc00, 189cae5a29dSMark Lord MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */ 190cae5a29dSMark Lord MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 191c6fd2807SJeff Garzik 192cae5a29dSMark Lord PCI_MAIN_CMD_STS = 0xd30, 193c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 194c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 195c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 196c6fd2807SJeff Garzik 197cae5a29dSMark Lord MV_PCI_MODE = 0xd00, 1988e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1998e7decdbSMark Lord 200c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 201c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 202c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 203c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 204cae5a29dSMark Lord MV_PCI_XBAR_TMOUT = 0x1d04, 205c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 206c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 207c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 208c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 209c6fd2807SJeff Garzik 210cae5a29dSMark Lord PCI_IRQ_CAUSE = 0x1d58, 211cae5a29dSMark Lord PCI_IRQ_MASK = 0x1d5c, 212c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 213c6fd2807SJeff Garzik 214cae5a29dSMark Lord PCIE_IRQ_CAUSE = 0x1900, 215cae5a29dSMark Lord PCIE_IRQ_MASK = 0x1910, 216646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 21702a121daSMark Lord 2187368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 219cae5a29dSMark Lord PCI_HC_MAIN_IRQ_CAUSE = 0x1d60, 220cae5a29dSMark Lord PCI_HC_MAIN_IRQ_MASK = 0x1d64, 221cae5a29dSMark Lord SOC_HC_MAIN_IRQ_CAUSE = 0x20020, 222cae5a29dSMark Lord SOC_HC_MAIN_IRQ_MASK = 0x20024, 22340f21b11SMark Lord ERR_IRQ = (1 << 0), /* shift by (2 * port #) */ 22440f21b11SMark Lord DONE_IRQ = (1 << 1), /* shift by (2 * port #) */ 225c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 226c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 2272b748a0aSMark Lord DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */ 2282b748a0aSMark Lord DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */ 229c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 23040f21b11SMark Lord TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */ 23140f21b11SMark Lord TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */ 23240f21b11SMark Lord PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */ 23340f21b11SMark Lord PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */ 23440f21b11SMark Lord ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */ 235c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 236c6fd2807SJeff Garzik SELF_INT = (1 << 23), 237c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 238c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 239fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 240f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 241c6fd2807SJeff Garzik 242c6fd2807SJeff Garzik /* SATAHC registers */ 243cae5a29dSMark Lord HC_CFG = 0x00, 244c6fd2807SJeff Garzik 245cae5a29dSMark Lord HC_IRQ_CAUSE = 0x14, 246352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 247352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 248c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 249c6fd2807SJeff Garzik 2502b748a0aSMark Lord /* 2512b748a0aSMark Lord * Per-HC (Host-Controller) interrupt coalescing feature. 2522b748a0aSMark Lord * This is present on all chip generations. 2532b748a0aSMark Lord * 2542b748a0aSMark Lord * Coalescing defers the interrupt until either the IO_THRESHOLD 2552b748a0aSMark Lord * (count of completed I/Os) is met, or the TIME_THRESHOLD is met. 2562b748a0aSMark Lord */ 257cae5a29dSMark Lord HC_IRQ_COAL_IO_THRESHOLD = 0x000c, 258cae5a29dSMark Lord HC_IRQ_COAL_TIME_THRESHOLD = 0x0010, 2592b748a0aSMark Lord 260cae5a29dSMark Lord SOC_LED_CTRL = 0x2c, 261000b344fSMark Lord SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */ 262000b344fSMark Lord SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */ 263000b344fSMark Lord /* with dev activity LED */ 264000b344fSMark Lord 265c6fd2807SJeff Garzik /* Shadow block registers */ 266cae5a29dSMark Lord SHD_BLK = 0x100, 267cae5a29dSMark Lord SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */ 268c6fd2807SJeff Garzik 269c6fd2807SJeff Garzik /* SATA registers */ 270cae5a29dSMark Lord SATA_STATUS = 0x300, /* ctrl, err regs follow status */ 271cae5a29dSMark Lord SATA_ACTIVE = 0x350, 272cae5a29dSMark Lord FIS_IRQ_CAUSE = 0x364, 273cae5a29dSMark Lord FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */ 27417c5aab5SMark Lord 275cae5a29dSMark Lord LTMODE = 0x30c, /* requires read-after-write */ 27617c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 27717c5aab5SMark Lord 278cae5a29dSMark Lord PHY_MODE2 = 0x330, 279c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 280cae5a29dSMark Lord 281cae5a29dSMark Lord PHY_MODE4 = 0x314, /* requires read-after-write */ 282ba069e37SMark Lord PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */ 283ba069e37SMark Lord PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */ 284ba069e37SMark Lord PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */ 285ba069e37SMark Lord PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */ 286ba069e37SMark Lord 287cae5a29dSMark Lord SATA_IFCTL = 0x344, 288cae5a29dSMark Lord SATA_TESTCTL = 0x348, 289cae5a29dSMark Lord SATA_IFSTAT = 0x34c, 290cae5a29dSMark Lord VENDOR_UNIQUE_FIS = 0x35c, 29117c5aab5SMark Lord 292cae5a29dSMark Lord FISCFG = 0x360, 2938e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2948e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 29517c5aab5SMark Lord 296c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 297cae5a29dSMark Lord MV5_LTMODE = 0x30, 298cae5a29dSMark Lord MV5_PHY_CTL = 0x0C, 299cae5a29dSMark Lord SATA_IFCFG = 0x050, 300c6fd2807SJeff Garzik 301c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 302c6fd2807SJeff Garzik 303c6fd2807SJeff Garzik /* Port registers */ 304cae5a29dSMark Lord EDMA_CFG = 0, 3050c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 3060c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 307c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 308c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 309c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 310e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 311e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 312c6fd2807SJeff Garzik 313cae5a29dSMark Lord EDMA_ERR_IRQ_CAUSE = 0x8, 314cae5a29dSMark Lord EDMA_ERR_IRQ_MASK = 0xc, 3156c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 3166c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 3176c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 3186c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 3196c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 3206c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 321c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 322c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 3236c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 324c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 3256c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 3266c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 3276c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 3286c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 329646a4da5SMark Lord 3306c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 331646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 332646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 333646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 334646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 335646a4da5SMark Lord 3366c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 337646a4da5SMark Lord 3386c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 339646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 340646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 341646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 342646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 343646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 344646a4da5SMark Lord 3456c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 346646a4da5SMark Lord 3476c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 348c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 349c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 350646a4da5SMark Lord 351646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 352646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 353646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 35485afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 355646a4da5SMark Lord 356bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 357bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 358bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 359bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 360bdd4dddeSJeff Garzik EDMA_ERR_SERR | 361bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3626c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 363bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 364bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 365bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 366bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 367c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 368c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 369bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 370e12bef50SMark Lord 371bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 372bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 373bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 374bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 375bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 376bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 377bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3786c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 379bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 380bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 381bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 382c6fd2807SJeff Garzik 383cae5a29dSMark Lord EDMA_REQ_Q_BASE_HI = 0x10, 384cae5a29dSMark Lord EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */ 385c6fd2807SJeff Garzik 386cae5a29dSMark Lord EDMA_REQ_Q_OUT_PTR = 0x18, 387c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 388c6fd2807SJeff Garzik 389cae5a29dSMark Lord EDMA_RSP_Q_BASE_HI = 0x1c, 390cae5a29dSMark Lord EDMA_RSP_Q_IN_PTR = 0x20, 391cae5a29dSMark Lord EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */ 392c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 393c6fd2807SJeff Garzik 394cae5a29dSMark Lord EDMA_CMD = 0x28, /* EDMA command register */ 3950ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3960ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3978e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 398c6fd2807SJeff Garzik 399cae5a29dSMark Lord EDMA_STATUS = 0x30, /* EDMA engine status */ 4008e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 4018e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 4028e7decdbSMark Lord 403cae5a29dSMark Lord EDMA_IORDY_TMOUT = 0x34, 404cae5a29dSMark Lord EDMA_ARB_CFG = 0x38, 4058e7decdbSMark Lord 406cae5a29dSMark Lord EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */ 407cae5a29dSMark Lord EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */ 408da14265eSMark Lord 409cae5a29dSMark Lord BMDMA_CMD = 0x224, /* bmdma command register */ 410cae5a29dSMark Lord BMDMA_STATUS = 0x228, /* bmdma status register */ 411cae5a29dSMark Lord BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */ 412cae5a29dSMark Lord BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */ 413da14265eSMark Lord 414c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 415c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 416c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 417c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 418c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 419c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 4200ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 4210ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 4220ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 42302a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 424616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 4251f398472SMark Lord MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ 426000b344fSMark Lord MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */ 427c6fd2807SJeff Garzik 428c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 4290ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 43072109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 43100f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 43229d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 433d16ab3f6SMark Lord MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */ 434c6fd2807SJeff Garzik }; 435c6fd2807SJeff Garzik 436ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 437ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 438c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 4398e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 4401f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) 441c6fd2807SJeff Garzik 44215a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 44315a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 44415a32632SLennert Buytenhek 445c6fd2807SJeff Garzik enum { 446baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 447baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 448baf14aa1SJeff Garzik */ 449baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 450c6fd2807SJeff Garzik 4510ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 4520ea9e179SJeff Garzik * of EDMA request queue DMA address 4530ea9e179SJeff Garzik */ 454c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 455c6fd2807SJeff Garzik 4560ea9e179SJeff Garzik /* ditto, for response queue */ 457c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 458c6fd2807SJeff Garzik }; 459c6fd2807SJeff Garzik 460c6fd2807SJeff Garzik enum chip_type { 461c6fd2807SJeff Garzik chip_504x, 462c6fd2807SJeff Garzik chip_508x, 463c6fd2807SJeff Garzik chip_5080, 464c6fd2807SJeff Garzik chip_604x, 465c6fd2807SJeff Garzik chip_608x, 466c6fd2807SJeff Garzik chip_6042, 467c6fd2807SJeff Garzik chip_7042, 468f351b2d6SSaeed Bishara chip_soc, 469c6fd2807SJeff Garzik }; 470c6fd2807SJeff Garzik 471c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 472c6fd2807SJeff Garzik struct mv_crqb { 473c6fd2807SJeff Garzik __le32 sg_addr; 474c6fd2807SJeff Garzik __le32 sg_addr_hi; 475c6fd2807SJeff Garzik __le16 ctrl_flags; 476c6fd2807SJeff Garzik __le16 ata_cmd[11]; 477c6fd2807SJeff Garzik }; 478c6fd2807SJeff Garzik 479c6fd2807SJeff Garzik struct mv_crqb_iie { 480c6fd2807SJeff Garzik __le32 addr; 481c6fd2807SJeff Garzik __le32 addr_hi; 482c6fd2807SJeff Garzik __le32 flags; 483c6fd2807SJeff Garzik __le32 len; 484c6fd2807SJeff Garzik __le32 ata_cmd[4]; 485c6fd2807SJeff Garzik }; 486c6fd2807SJeff Garzik 487c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 488c6fd2807SJeff Garzik struct mv_crpb { 489c6fd2807SJeff Garzik __le16 id; 490c6fd2807SJeff Garzik __le16 flags; 491c6fd2807SJeff Garzik __le32 tmstmp; 492c6fd2807SJeff Garzik }; 493c6fd2807SJeff Garzik 494c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 495c6fd2807SJeff Garzik struct mv_sg { 496c6fd2807SJeff Garzik __le32 addr; 497c6fd2807SJeff Garzik __le32 flags_size; 498c6fd2807SJeff Garzik __le32 addr_hi; 499c6fd2807SJeff Garzik __le32 reserved; 500c6fd2807SJeff Garzik }; 501c6fd2807SJeff Garzik 50208da1759SMark Lord /* 50308da1759SMark Lord * We keep a local cache of a few frequently accessed port 50408da1759SMark Lord * registers here, to avoid having to read them (very slow) 50508da1759SMark Lord * when switching between EDMA and non-EDMA modes. 50608da1759SMark Lord */ 50708da1759SMark Lord struct mv_cached_regs { 50808da1759SMark Lord u32 fiscfg; 50908da1759SMark Lord u32 ltmode; 51008da1759SMark Lord u32 haltcond; 511c01e8a23SMark Lord u32 unknown_rsvd; 51208da1759SMark Lord }; 51308da1759SMark Lord 514c6fd2807SJeff Garzik struct mv_port_priv { 515c6fd2807SJeff Garzik struct mv_crqb *crqb; 516c6fd2807SJeff Garzik dma_addr_t crqb_dma; 517c6fd2807SJeff Garzik struct mv_crpb *crpb; 518c6fd2807SJeff Garzik dma_addr_t crpb_dma; 519eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 520eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 521bdd4dddeSJeff Garzik 522bdd4dddeSJeff Garzik unsigned int req_idx; 523bdd4dddeSJeff Garzik unsigned int resp_idx; 524bdd4dddeSJeff Garzik 525c6fd2807SJeff Garzik u32 pp_flags; 52608da1759SMark Lord struct mv_cached_regs cached; 52729d187bbSMark Lord unsigned int delayed_eh_pmp_map; 528c6fd2807SJeff Garzik }; 529c6fd2807SJeff Garzik 530c6fd2807SJeff Garzik struct mv_port_signal { 531c6fd2807SJeff Garzik u32 amps; 532c6fd2807SJeff Garzik u32 pre; 533c6fd2807SJeff Garzik }; 534c6fd2807SJeff Garzik 53502a121daSMark Lord struct mv_host_priv { 53602a121daSMark Lord u32 hp_flags; 53796e2c487SMark Lord u32 main_irq_mask; 53802a121daSMark Lord struct mv_port_signal signal[8]; 53902a121daSMark Lord const struct mv_hw_ops *ops; 540f351b2d6SSaeed Bishara int n_ports; 541f351b2d6SSaeed Bishara void __iomem *base; 5427368f919SMark Lord void __iomem *main_irq_cause_addr; 5437368f919SMark Lord void __iomem *main_irq_mask_addr; 544cae5a29dSMark Lord u32 irq_cause_offset; 545cae5a29dSMark Lord u32 irq_mask_offset; 54602a121daSMark Lord u32 unmask_all_irqs; 547da2fa9baSMark Lord /* 548da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 549da2fa9baSMark Lord * alignment for hardware-accessed data structures, 550da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 551da2fa9baSMark Lord */ 552da2fa9baSMark Lord struct dma_pool *crqb_pool; 553da2fa9baSMark Lord struct dma_pool *crpb_pool; 554da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 55502a121daSMark Lord }; 55602a121daSMark Lord 557c6fd2807SJeff Garzik struct mv_hw_ops { 558c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 559c6fd2807SJeff Garzik unsigned int port); 560c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 561c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 562c6fd2807SJeff Garzik void __iomem *mmio); 563c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 564c6fd2807SJeff Garzik unsigned int n_hc); 565c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 5667bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 567c6fd2807SJeff Garzik }; 568c6fd2807SJeff Garzik 56982ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 57082ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 57182ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 57282ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 573c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 574c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 5753e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 576c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 577c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 578c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 579a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 580a1efdabaSTejun Heo unsigned long deadline); 581bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 582bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 583f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 584c6fd2807SJeff Garzik 585c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 586c6fd2807SJeff Garzik unsigned int port); 587c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 588c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 589c6fd2807SJeff Garzik void __iomem *mmio); 590c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 591c6fd2807SJeff Garzik unsigned int n_hc); 592c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5937bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 594c6fd2807SJeff Garzik 595c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 596c6fd2807SJeff Garzik unsigned int port); 597c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 598c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 599c6fd2807SJeff Garzik void __iomem *mmio); 600c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 601c6fd2807SJeff Garzik unsigned int n_hc); 602c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 603f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 604f351b2d6SSaeed Bishara void __iomem *mmio); 605f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 606f351b2d6SSaeed Bishara void __iomem *mmio); 607f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 608f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 609f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 610f351b2d6SSaeed Bishara void __iomem *mmio); 611f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 6127bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 613e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 614c6fd2807SJeff Garzik unsigned int port_no); 615e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 616b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 61700b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma); 618c6fd2807SJeff Garzik 619e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 620e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 621e49856d8SMark Lord unsigned long deadline); 622e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 623e49856d8SMark Lord unsigned long deadline); 62429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 6254c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 6264c299ca3SMark Lord struct mv_port_priv *pp); 627c6fd2807SJeff Garzik 628da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap); 629da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc); 630da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc); 631da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc); 632da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc); 633da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap); 634d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap); 635da14265eSMark Lord 636eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 637eb73d558SMark Lord * because we have to allow room for worst case splitting of 638eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 639eb73d558SMark Lord */ 640c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 64168d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 642baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 643c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 644c5d3e45aSJeff Garzik }; 645c5d3e45aSJeff Garzik 646c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 64768d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 648138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 649baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 650c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 651c6fd2807SJeff Garzik }; 652c6fd2807SJeff Garzik 653029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 654029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 655c6fd2807SJeff Garzik 656c96f1732SAlan Cox .lost_interrupt = ATA_OP_NULL, 657c96f1732SAlan Cox 6583e4a1391SMark Lord .qc_defer = mv_qc_defer, 659c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 660c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 661c6fd2807SJeff Garzik 662bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 663bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 664a1efdabaSTejun Heo .hardreset = mv_hardreset, 665a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 666029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 667bdd4dddeSJeff Garzik 668c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 669c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 670c6fd2807SJeff Garzik 671c6fd2807SJeff Garzik .port_start = mv_port_start, 672c6fd2807SJeff Garzik .port_stop = mv_port_stop, 673c6fd2807SJeff Garzik }; 674c6fd2807SJeff Garzik 675029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 676029cfd6bSTejun Heo .inherits = &mv5_ops, 677f273827eSMark Lord .dev_config = mv6_dev_config, 678c6fd2807SJeff Garzik .scr_read = mv_scr_read, 679c6fd2807SJeff Garzik .scr_write = mv_scr_write, 680c6fd2807SJeff Garzik 681e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 682e49856d8SMark Lord .pmp_softreset = mv_softreset, 683e49856d8SMark Lord .softreset = mv_softreset, 68429d187bbSMark Lord .error_handler = mv_pmp_error_handler, 685da14265eSMark Lord 686d16ab3f6SMark Lord .sff_check_status = mv_sff_check_status, 687da14265eSMark Lord .sff_irq_clear = mv_sff_irq_clear, 688da14265eSMark Lord .check_atapi_dma = mv_check_atapi_dma, 689da14265eSMark Lord .bmdma_setup = mv_bmdma_setup, 690da14265eSMark Lord .bmdma_start = mv_bmdma_start, 691da14265eSMark Lord .bmdma_stop = mv_bmdma_stop, 692da14265eSMark Lord .bmdma_status = mv_bmdma_status, 693c6fd2807SJeff Garzik }; 694c6fd2807SJeff Garzik 695029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 696029cfd6bSTejun Heo .inherits = &mv6_ops, 697029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 698c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 699c6fd2807SJeff Garzik }; 700c6fd2807SJeff Garzik 701c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 702c6fd2807SJeff Garzik { /* chip_504x */ 70391b1a84cSMark Lord .flags = MV_GEN_I_FLAGS, 704c361acbcSMark Lord .pio_mask = ATA_PIO4, 705bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 706c6fd2807SJeff Garzik .port_ops = &mv5_ops, 707c6fd2807SJeff Garzik }, 708c6fd2807SJeff Garzik { /* chip_508x */ 70991b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 710c361acbcSMark Lord .pio_mask = ATA_PIO4, 711bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 712c6fd2807SJeff Garzik .port_ops = &mv5_ops, 713c6fd2807SJeff Garzik }, 714c6fd2807SJeff Garzik { /* chip_5080 */ 71591b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 716c361acbcSMark Lord .pio_mask = ATA_PIO4, 717bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 718c6fd2807SJeff Garzik .port_ops = &mv5_ops, 719c6fd2807SJeff Garzik }, 720c6fd2807SJeff Garzik { /* chip_604x */ 72191b1a84cSMark Lord .flags = MV_GEN_II_FLAGS, 722c361acbcSMark Lord .pio_mask = ATA_PIO4, 723bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 724c6fd2807SJeff Garzik .port_ops = &mv6_ops, 725c6fd2807SJeff Garzik }, 726c6fd2807SJeff Garzik { /* chip_608x */ 72791b1a84cSMark Lord .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC, 728c361acbcSMark Lord .pio_mask = ATA_PIO4, 729bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 730c6fd2807SJeff Garzik .port_ops = &mv6_ops, 731c6fd2807SJeff Garzik }, 732c6fd2807SJeff Garzik { /* chip_6042 */ 73391b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 734c361acbcSMark Lord .pio_mask = ATA_PIO4, 735bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 736c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 737c6fd2807SJeff Garzik }, 738c6fd2807SJeff Garzik { /* chip_7042 */ 73991b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 740c361acbcSMark Lord .pio_mask = ATA_PIO4, 741bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 742c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 743c6fd2807SJeff Garzik }, 744f351b2d6SSaeed Bishara { /* chip_soc */ 74591b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 746c361acbcSMark Lord .pio_mask = ATA_PIO4, 747f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 748f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 749f351b2d6SSaeed Bishara }, 750c6fd2807SJeff Garzik }; 751c6fd2807SJeff Garzik 752c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 7532d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 7542d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 7552d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 7562d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 75746c5784cSMark Lord /* RocketRAID 1720/174x have different identifiers */ 75846c5784cSMark Lord { PCI_VDEVICE(TTI, 0x1720), chip_6042 }, 7594462254aSMark Lord { PCI_VDEVICE(TTI, 0x1740), chip_6042 }, 7604462254aSMark Lord { PCI_VDEVICE(TTI, 0x1742), chip_6042 }, 761c6fd2807SJeff Garzik 7622d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 7632d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 7642d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 7652d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 7662d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 767c6fd2807SJeff Garzik 7682d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 7692d2744fcSJeff Garzik 770d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 771d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 772d9f9c6bcSFlorian Attenberger 77302a121daSMark Lord /* Marvell 7042 support */ 7746a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 7756a3d586dSMorrison, Tom 77602a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 77702a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 77802a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 77902a121daSMark Lord 780c6fd2807SJeff Garzik { } /* terminate list */ 781c6fd2807SJeff Garzik }; 782c6fd2807SJeff Garzik 783c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 784c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 785c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 786c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 787c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 788c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 789c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 790c6fd2807SJeff Garzik }; 791c6fd2807SJeff Garzik 792c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 793c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 794c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 795c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 796c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 797c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 798c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 799c6fd2807SJeff Garzik }; 800c6fd2807SJeff Garzik 801f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 802f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 803f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 804f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 805f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 806f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 807f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 808f351b2d6SSaeed Bishara }; 809f351b2d6SSaeed Bishara 810c6fd2807SJeff Garzik /* 811c6fd2807SJeff Garzik * Functions 812c6fd2807SJeff Garzik */ 813c6fd2807SJeff Garzik 814c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 815c6fd2807SJeff Garzik { 816c6fd2807SJeff Garzik writel(data, addr); 817c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 818c6fd2807SJeff Garzik } 819c6fd2807SJeff Garzik 820c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 821c6fd2807SJeff Garzik { 822c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 823c6fd2807SJeff Garzik } 824c6fd2807SJeff Garzik 825c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 826c6fd2807SJeff Garzik { 827c6fd2807SJeff Garzik return port & MV_PORT_MASK; 828c6fd2807SJeff Garzik } 829c6fd2807SJeff Garzik 8301cfd19aeSMark Lord /* 8311cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 8321cfd19aeSMark Lord * This is hot-path stuff, so not a function. 8331cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 8341cfd19aeSMark Lord * 8351cfd19aeSMark Lord * port is the sole input, in range 0..7. 8367368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 8377368f919SMark Lord * hardport is the other output, in range 0..3. 8381cfd19aeSMark Lord * 8391cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 8401cfd19aeSMark Lord */ 8411cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 8421cfd19aeSMark Lord { \ 8431cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 8441cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 8451cfd19aeSMark Lord shift += hardport * 2; \ 8461cfd19aeSMark Lord } 8471cfd19aeSMark Lord 848352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 849352fab70SMark Lord { 850cae5a29dSMark Lord return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 851352fab70SMark Lord } 852352fab70SMark Lord 853c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 854c6fd2807SJeff Garzik unsigned int port) 855c6fd2807SJeff Garzik { 856c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 857c6fd2807SJeff Garzik } 858c6fd2807SJeff Garzik 859c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 860c6fd2807SJeff Garzik { 861c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 862c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 863c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 864c6fd2807SJeff Garzik } 865c6fd2807SJeff Garzik 866e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 867e12bef50SMark Lord { 868e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 869e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 870e12bef50SMark Lord 871e12bef50SMark Lord return hc_mmio + ofs; 872e12bef50SMark Lord } 873e12bef50SMark Lord 874f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 875f351b2d6SSaeed Bishara { 876f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 877f351b2d6SSaeed Bishara return hpriv->base; 878f351b2d6SSaeed Bishara } 879f351b2d6SSaeed Bishara 880c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 881c6fd2807SJeff Garzik { 882f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 883c6fd2807SJeff Garzik } 884c6fd2807SJeff Garzik 885cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 886c6fd2807SJeff Garzik { 887cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 888c6fd2807SJeff Garzik } 889c6fd2807SJeff Garzik 89008da1759SMark Lord /** 89108da1759SMark Lord * mv_save_cached_regs - (re-)initialize cached port registers 89208da1759SMark Lord * @ap: the port whose registers we are caching 89308da1759SMark Lord * 89408da1759SMark Lord * Initialize the local cache of port registers, 89508da1759SMark Lord * so that reading them over and over again can 89608da1759SMark Lord * be avoided on the hotter paths of this driver. 89708da1759SMark Lord * This saves a few microseconds each time we switch 89808da1759SMark Lord * to/from EDMA mode to perform (eg.) a drive cache flush. 89908da1759SMark Lord */ 90008da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap) 90108da1759SMark Lord { 90208da1759SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 90308da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 90408da1759SMark Lord 905cae5a29dSMark Lord pp->cached.fiscfg = readl(port_mmio + FISCFG); 906cae5a29dSMark Lord pp->cached.ltmode = readl(port_mmio + LTMODE); 907cae5a29dSMark Lord pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND); 908cae5a29dSMark Lord pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD); 90908da1759SMark Lord } 91008da1759SMark Lord 91108da1759SMark Lord /** 91208da1759SMark Lord * mv_write_cached_reg - write to a cached port register 91308da1759SMark Lord * @addr: hardware address of the register 91408da1759SMark Lord * @old: pointer to cached value of the register 91508da1759SMark Lord * @new: new value for the register 91608da1759SMark Lord * 91708da1759SMark Lord * Write a new value to a cached register, 91808da1759SMark Lord * but only if the value is different from before. 91908da1759SMark Lord */ 92008da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new) 92108da1759SMark Lord { 92208da1759SMark Lord if (new != *old) { 92312f3b6d7SMark Lord unsigned long laddr; 92408da1759SMark Lord *old = new; 92512f3b6d7SMark Lord /* 92612f3b6d7SMark Lord * Workaround for 88SX60x1-B2 FEr SATA#13: 92712f3b6d7SMark Lord * Read-after-write is needed to prevent generating 64-bit 92812f3b6d7SMark Lord * write cycles on the PCI bus for SATA interface registers 92912f3b6d7SMark Lord * at offsets ending in 0x4 or 0xc. 93012f3b6d7SMark Lord * 93112f3b6d7SMark Lord * Looks like a lot of fuss, but it avoids an unnecessary 93212f3b6d7SMark Lord * +1 usec read-after-write delay for unaffected registers. 93312f3b6d7SMark Lord */ 93412f3b6d7SMark Lord laddr = (long)addr & 0xffff; 93512f3b6d7SMark Lord if (laddr >= 0x300 && laddr <= 0x33c) { 93612f3b6d7SMark Lord laddr &= 0x000f; 93712f3b6d7SMark Lord if (laddr == 0x4 || laddr == 0xc) { 93812f3b6d7SMark Lord writelfl(new, addr); /* read after write */ 93912f3b6d7SMark Lord return; 94012f3b6d7SMark Lord } 94112f3b6d7SMark Lord } 94212f3b6d7SMark Lord writel(new, addr); /* unaffected by the errata */ 94308da1759SMark Lord } 94408da1759SMark Lord } 94508da1759SMark Lord 946c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 947c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 948c5d3e45aSJeff Garzik struct mv_port_priv *pp) 949c5d3e45aSJeff Garzik { 950bdd4dddeSJeff Garzik u32 index; 951bdd4dddeSJeff Garzik 952c5d3e45aSJeff Garzik /* 953c5d3e45aSJeff Garzik * initialize request queue 954c5d3e45aSJeff Garzik */ 955fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 956fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 957bdd4dddeSJeff Garzik 958c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 959cae5a29dSMark Lord writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI); 960bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 961cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 962cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR); 963c5d3e45aSJeff Garzik 964c5d3e45aSJeff Garzik /* 965c5d3e45aSJeff Garzik * initialize response queue 966c5d3e45aSJeff Garzik */ 967fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 968fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 969bdd4dddeSJeff Garzik 970c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 971cae5a29dSMark Lord writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI); 972cae5a29dSMark Lord writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR); 973bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 974cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 975c5d3e45aSJeff Garzik } 976c5d3e45aSJeff Garzik 9772b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv) 9782b748a0aSMark Lord { 9792b748a0aSMark Lord /* 9802b748a0aSMark Lord * When writing to the main_irq_mask in hardware, 9812b748a0aSMark Lord * we must ensure exclusivity between the interrupt coalescing bits 9822b748a0aSMark Lord * and the corresponding individual port DONE_IRQ bits. 9832b748a0aSMark Lord * 9842b748a0aSMark Lord * Note that this register is really an "IRQ enable" register, 9852b748a0aSMark Lord * not an "IRQ mask" register as Marvell's naming might suggest. 9862b748a0aSMark Lord */ 9872b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE)) 9882b748a0aSMark Lord mask &= ~DONE_IRQ_0_3; 9892b748a0aSMark Lord if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE)) 9902b748a0aSMark Lord mask &= ~DONE_IRQ_4_7; 9912b748a0aSMark Lord writelfl(mask, hpriv->main_irq_mask_addr); 9922b748a0aSMark Lord } 9932b748a0aSMark Lord 994c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host, 995c4de573bSMark Lord u32 disable_bits, u32 enable_bits) 996c4de573bSMark Lord { 997c4de573bSMark Lord struct mv_host_priv *hpriv = host->private_data; 998c4de573bSMark Lord u32 old_mask, new_mask; 999c4de573bSMark Lord 100096e2c487SMark Lord old_mask = hpriv->main_irq_mask; 1001c4de573bSMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 100296e2c487SMark Lord if (new_mask != old_mask) { 100396e2c487SMark Lord hpriv->main_irq_mask = new_mask; 10042b748a0aSMark Lord mv_write_main_irq_mask(new_mask, hpriv); 1005c4de573bSMark Lord } 100696e2c487SMark Lord } 1007c4de573bSMark Lord 1008c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap, 1009c4de573bSMark Lord unsigned int port_bits) 1010c4de573bSMark Lord { 1011c4de573bSMark Lord unsigned int shift, hardport, port = ap->port_no; 1012c4de573bSMark Lord u32 disable_bits, enable_bits; 1013c4de573bSMark Lord 1014c4de573bSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 1015c4de573bSMark Lord 1016c4de573bSMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 1017c4de573bSMark Lord enable_bits = port_bits << shift; 1018c4de573bSMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 1019c4de573bSMark Lord } 1020c4de573bSMark Lord 102100b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap, 102200b81235SMark Lord void __iomem *port_mmio, 102300b81235SMark Lord unsigned int port_irqs) 1024c6fd2807SJeff Garzik { 10250c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1026352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 10270c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 1028b0bccb18SMark Lord mv_host_base(ap->host), ap->port_no); 1029cae6edc3SMark Lord u32 hc_irq_cause; 10300c58912eSMark Lord 1031bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 1032cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 1033bdd4dddeSJeff Garzik 1034cae6edc3SMark Lord /* clear pending irq events */ 1035cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 1036cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 10370c58912eSMark Lord 10380c58912eSMark Lord /* clear FIS IRQ Cause */ 1039e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 1040cae5a29dSMark Lord writelfl(0, port_mmio + FIS_IRQ_CAUSE); 10410c58912eSMark Lord 104200b81235SMark Lord mv_enable_port_irqs(ap, port_irqs); 104300b81235SMark Lord } 104400b81235SMark Lord 10452b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host, 10462b748a0aSMark Lord unsigned int count, unsigned int usecs) 10472b748a0aSMark Lord { 10482b748a0aSMark Lord struct mv_host_priv *hpriv = host->private_data; 10492b748a0aSMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 10502b748a0aSMark Lord u32 coal_enable = 0; 10512b748a0aSMark Lord unsigned long flags; 10526abf4678SMark Lord unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC; 10532b748a0aSMark Lord const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 10542b748a0aSMark Lord ALL_PORTS_COAL_DONE; 10552b748a0aSMark Lord 10562b748a0aSMark Lord /* Disable IRQ coalescing if either threshold is zero */ 10572b748a0aSMark Lord if (!usecs || !count) { 10582b748a0aSMark Lord clks = count = 0; 10592b748a0aSMark Lord } else { 10602b748a0aSMark Lord /* Respect maximum limits of the hardware */ 10612b748a0aSMark Lord clks = usecs * COAL_CLOCKS_PER_USEC; 10622b748a0aSMark Lord if (clks > MAX_COAL_TIME_THRESHOLD) 10632b748a0aSMark Lord clks = MAX_COAL_TIME_THRESHOLD; 10642b748a0aSMark Lord if (count > MAX_COAL_IO_COUNT) 10652b748a0aSMark Lord count = MAX_COAL_IO_COUNT; 10662b748a0aSMark Lord } 10672b748a0aSMark Lord 10682b748a0aSMark Lord spin_lock_irqsave(&host->lock, flags); 10696abf4678SMark Lord mv_set_main_irq_mask(host, coal_disable, 0); 10702b748a0aSMark Lord 10716abf4678SMark Lord if (is_dual_hc && !IS_GEN_I(hpriv)) { 10722b748a0aSMark Lord /* 10736abf4678SMark Lord * GEN_II/GEN_IIE with dual host controllers: 10746abf4678SMark Lord * one set of global thresholds for the entire chip. 10752b748a0aSMark Lord */ 1076cae5a29dSMark Lord writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD); 1077cae5a29dSMark Lord writel(count, mmio + IRQ_COAL_IO_THRESHOLD); 10782b748a0aSMark Lord /* clear leftover coal IRQ bit */ 1079cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 10806abf4678SMark Lord if (count) 10812b748a0aSMark Lord coal_enable = ALL_PORTS_COAL_DONE; 10826abf4678SMark Lord clks = count = 0; /* force clearing of regular regs below */ 10832b748a0aSMark Lord } 10846abf4678SMark Lord 10852b748a0aSMark Lord /* 10862b748a0aSMark Lord * All chips: independent thresholds for each HC on the chip. 10872b748a0aSMark Lord */ 10882b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, 0); 1089cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1090cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1091cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 10926abf4678SMark Lord if (count) 10932b748a0aSMark Lord coal_enable |= PORTS_0_3_COAL_DONE; 10946abf4678SMark Lord if (is_dual_hc) { 10952b748a0aSMark Lord hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC); 1096cae5a29dSMark Lord writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD); 1097cae5a29dSMark Lord writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD); 1098cae5a29dSMark Lord writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE); 10996abf4678SMark Lord if (count) 11002b748a0aSMark Lord coal_enable |= PORTS_4_7_COAL_DONE; 11012b748a0aSMark Lord } 11022b748a0aSMark Lord 11036abf4678SMark Lord mv_set_main_irq_mask(host, 0, coal_enable); 11042b748a0aSMark Lord spin_unlock_irqrestore(&host->lock, flags); 11052b748a0aSMark Lord } 11062b748a0aSMark Lord 110700b81235SMark Lord /** 110800b81235SMark Lord * mv_start_edma - Enable eDMA engine 110900b81235SMark Lord * @base: port base address 111000b81235SMark Lord * @pp: port private data 111100b81235SMark Lord * 111200b81235SMark Lord * Verify the local cache of the eDMA state is accurate with a 111300b81235SMark Lord * WARN_ON. 111400b81235SMark Lord * 111500b81235SMark Lord * LOCKING: 111600b81235SMark Lord * Inherited from caller. 111700b81235SMark Lord */ 111800b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio, 111900b81235SMark Lord struct mv_port_priv *pp, u8 protocol) 112000b81235SMark Lord { 112100b81235SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 112200b81235SMark Lord 112300b81235SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 112400b81235SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 112500b81235SMark Lord if (want_ncq != using_ncq) 112600b81235SMark Lord mv_stop_edma(ap); 112700b81235SMark Lord } 112800b81235SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 112900b81235SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 113000b81235SMark Lord 113100b81235SMark Lord mv_edma_cfg(ap, want_ncq, 1); 113200b81235SMark Lord 1133f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 113400b81235SMark Lord mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ); 1135bdd4dddeSJeff Garzik 1136cae5a29dSMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD); 1137c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 1138c6fd2807SJeff Garzik } 1139c6fd2807SJeff Garzik } 1140c6fd2807SJeff Garzik 11419b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 11429b2c4e0bSMark Lord { 11439b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 11449b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 11459b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 11469b2c4e0bSMark Lord int i; 11479b2c4e0bSMark Lord 11489b2c4e0bSMark Lord /* 11499b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 1150c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 1151c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 1152c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 1153c46938ccSMark Lord * as a rough guess at what even more drives might require. 11549b2c4e0bSMark Lord */ 11559b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 1156cae5a29dSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS); 11579b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 11589b2c4e0bSMark Lord break; 11599b2c4e0bSMark Lord udelay(per_loop); 11609b2c4e0bSMark Lord } 11619b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 11629b2c4e0bSMark Lord } 11639b2c4e0bSMark Lord 1164c6fd2807SJeff Garzik /** 1165e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 1166b562468cSMark Lord * @port_mmio: io base address 1167c6fd2807SJeff Garzik * 1168c6fd2807SJeff Garzik * LOCKING: 1169c6fd2807SJeff Garzik * Inherited from caller. 1170c6fd2807SJeff Garzik */ 1171b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 1172c6fd2807SJeff Garzik { 1173b562468cSMark Lord int i; 1174c6fd2807SJeff Garzik 1175b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 1176cae5a29dSMark Lord writelfl(EDMA_DS, port_mmio + EDMA_CMD); 1177c6fd2807SJeff Garzik 1178b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 1179b562468cSMark Lord for (i = 10000; i > 0; i--) { 1180cae5a29dSMark Lord u32 reg = readl(port_mmio + EDMA_CMD); 11814537deb5SJeff Garzik if (!(reg & EDMA_EN)) 1182b562468cSMark Lord return 0; 1183b562468cSMark Lord udelay(10); 1184c6fd2807SJeff Garzik } 1185b562468cSMark Lord return -EIO; 1186c6fd2807SJeff Garzik } 1187c6fd2807SJeff Garzik 1188e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 1189c6fd2807SJeff Garzik { 1190c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1191c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 119266e57a2cSMark Lord int err = 0; 1193c6fd2807SJeff Garzik 1194b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 1195b562468cSMark Lord return 0; 1196c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 11979b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 1198b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 1199c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 120066e57a2cSMark Lord err = -EIO; 1201c6fd2807SJeff Garzik } 120266e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 120366e57a2cSMark Lord return err; 12040ea9e179SJeff Garzik } 12050ea9e179SJeff Garzik 1206c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1207c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 1208c6fd2807SJeff Garzik { 1209c6fd2807SJeff Garzik int b, w; 1210c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1211c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 1212c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1213c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 1214c6fd2807SJeff Garzik b += sizeof(u32); 1215c6fd2807SJeff Garzik } 1216c6fd2807SJeff Garzik printk("\n"); 1217c6fd2807SJeff Garzik } 1218c6fd2807SJeff Garzik } 1219c6fd2807SJeff Garzik #endif 1220c6fd2807SJeff Garzik 1221c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 1222c6fd2807SJeff Garzik { 1223c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1224c6fd2807SJeff Garzik int b, w; 1225c6fd2807SJeff Garzik u32 dw; 1226c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1227c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 1228c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1229c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 1230c6fd2807SJeff Garzik printk("%08x ", dw); 1231c6fd2807SJeff Garzik b += sizeof(u32); 1232c6fd2807SJeff Garzik } 1233c6fd2807SJeff Garzik printk("\n"); 1234c6fd2807SJeff Garzik } 1235c6fd2807SJeff Garzik #endif 1236c6fd2807SJeff Garzik } 1237c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 1238c6fd2807SJeff Garzik struct pci_dev *pdev) 1239c6fd2807SJeff Garzik { 1240c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1241c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 1242c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 1243c6fd2807SJeff Garzik void __iomem *port_base; 1244c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1245c6fd2807SJeff Garzik 1246c6fd2807SJeff Garzik if (0 > port) { 1247c6fd2807SJeff Garzik start_hc = start_port = 0; 1248c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1249c6fd2807SJeff Garzik num_hcs = 2; 1250c6fd2807SJeff Garzik } else { 1251c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1252c6fd2807SJeff Garzik start_port = port; 1253c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1254c6fd2807SJeff Garzik } 1255c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1256c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1257c6fd2807SJeff Garzik 1258c6fd2807SJeff Garzik if (NULL != pdev) { 1259c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1260c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1261c6fd2807SJeff Garzik } 1262c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1263c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1264c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1265c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1266c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1267c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1268c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1269c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1270c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1271c6fd2807SJeff Garzik } 1272c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1273c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1274c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1275c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1276c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1277c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1278c6fd2807SJeff Garzik } 1279c6fd2807SJeff Garzik #endif 1280c6fd2807SJeff Garzik } 1281c6fd2807SJeff Garzik 1282c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1283c6fd2807SJeff Garzik { 1284c6fd2807SJeff Garzik unsigned int ofs; 1285c6fd2807SJeff Garzik 1286c6fd2807SJeff Garzik switch (sc_reg_in) { 1287c6fd2807SJeff Garzik case SCR_STATUS: 1288c6fd2807SJeff Garzik case SCR_CONTROL: 1289c6fd2807SJeff Garzik case SCR_ERROR: 1290cae5a29dSMark Lord ofs = SATA_STATUS + (sc_reg_in * sizeof(u32)); 1291c6fd2807SJeff Garzik break; 1292c6fd2807SJeff Garzik case SCR_ACTIVE: 1293cae5a29dSMark Lord ofs = SATA_ACTIVE; /* active is not with the others */ 1294c6fd2807SJeff Garzik break; 1295c6fd2807SJeff Garzik default: 1296c6fd2807SJeff Garzik ofs = 0xffffffffU; 1297c6fd2807SJeff Garzik break; 1298c6fd2807SJeff Garzik } 1299c6fd2807SJeff Garzik return ofs; 1300c6fd2807SJeff Garzik } 1301c6fd2807SJeff Garzik 130282ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 1303c6fd2807SJeff Garzik { 1304c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1305c6fd2807SJeff Garzik 1306da3dbb17STejun Heo if (ofs != 0xffffffffU) { 130782ef04fbSTejun Heo *val = readl(mv_ap_base(link->ap) + ofs); 1308da3dbb17STejun Heo return 0; 1309da3dbb17STejun Heo } else 1310da3dbb17STejun Heo return -EINVAL; 1311c6fd2807SJeff Garzik } 1312c6fd2807SJeff Garzik 131382ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 1314c6fd2807SJeff Garzik { 1315c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1316c6fd2807SJeff Garzik 1317da3dbb17STejun Heo if (ofs != 0xffffffffU) { 131820091773SMark Lord void __iomem *addr = mv_ap_base(link->ap) + ofs; 131920091773SMark Lord if (sc_reg_in == SCR_CONTROL) { 132020091773SMark Lord /* 132120091773SMark Lord * Workaround for 88SX60x1 FEr SATA#26: 132220091773SMark Lord * 132320091773SMark Lord * COMRESETs have to take care not to accidently 132420091773SMark Lord * put the drive to sleep when writing SCR_CONTROL. 132520091773SMark Lord * Setting bits 12..15 prevents this problem. 132620091773SMark Lord * 132720091773SMark Lord * So if we see an outbound COMMRESET, set those bits. 132820091773SMark Lord * Ditto for the followup write that clears the reset. 132920091773SMark Lord * 133020091773SMark Lord * The proprietary driver does this for 133120091773SMark Lord * all chip versions, and so do we. 133220091773SMark Lord */ 133320091773SMark Lord if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1) 133420091773SMark Lord val |= 0xf000; 133520091773SMark Lord } 133620091773SMark Lord writelfl(val, addr); 1337da3dbb17STejun Heo return 0; 1338da3dbb17STejun Heo } else 1339da3dbb17STejun Heo return -EINVAL; 1340c6fd2807SJeff Garzik } 1341c6fd2807SJeff Garzik 1342f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1343f273827eSMark Lord { 1344f273827eSMark Lord /* 1345e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1346e49856d8SMark Lord * 1347e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1348e49856d8SMark Lord * (no FIS-based switching). 1349f273827eSMark Lord */ 1350e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1351352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1352e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1353352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1354352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1355352fab70SMark Lord } 1356f273827eSMark Lord } 1357e49856d8SMark Lord } 1358f273827eSMark Lord 13593e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 13603e4a1391SMark Lord { 13613e4a1391SMark Lord struct ata_link *link = qc->dev->link; 13623e4a1391SMark Lord struct ata_port *ap = link->ap; 13633e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 13643e4a1391SMark Lord 13653e4a1391SMark Lord /* 136629d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 136729d187bbSMark Lord * for NCQ and/or FIS-based switching. 136829d187bbSMark Lord */ 136929d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 137029d187bbSMark Lord return ATA_DEFER_PORT; 137129d187bbSMark Lord /* 13723e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 13733e4a1391SMark Lord */ 13743e4a1391SMark Lord if (ap->nr_active_links == 0) 13753e4a1391SMark Lord return 0; 13763e4a1391SMark Lord 13773e4a1391SMark Lord /* 13784bdee6c5STejun Heo * The port is operating in host queuing mode (EDMA) with NCQ 13794bdee6c5STejun Heo * enabled, allow multiple NCQ commands. EDMA also allows 13804bdee6c5STejun Heo * queueing multiple DMA commands but libata core currently 13814bdee6c5STejun Heo * doesn't allow it. 13823e4a1391SMark Lord */ 13834bdee6c5STejun Heo if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) && 13844bdee6c5STejun Heo (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol)) 13853e4a1391SMark Lord return 0; 13864bdee6c5STejun Heo 13873e4a1391SMark Lord return ATA_DEFER_PORT; 13883e4a1391SMark Lord } 13893e4a1391SMark Lord 139008da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs) 1391e49856d8SMark Lord { 139208da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 139308da1759SMark Lord void __iomem *port_mmio; 139400f42eabSMark Lord 139508da1759SMark Lord u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg; 139608da1759SMark Lord u32 ltmode, *old_ltmode = &pp->cached.ltmode; 139708da1759SMark Lord u32 haltcond, *old_haltcond = &pp->cached.haltcond; 139800f42eabSMark Lord 139908da1759SMark Lord ltmode = *old_ltmode & ~LTMODE_BIT8; 140008da1759SMark Lord haltcond = *old_haltcond | EDMA_ERR_DEV; 140100f42eabSMark Lord 140200f42eabSMark Lord if (want_fbs) { 140308da1759SMark Lord fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC; 140408da1759SMark Lord ltmode = *old_ltmode | LTMODE_BIT8; 14054c299ca3SMark Lord if (want_ncq) 140608da1759SMark Lord haltcond &= ~EDMA_ERR_DEV; 14074c299ca3SMark Lord else 140808da1759SMark Lord fiscfg |= FISCFG_WAIT_DEV_ERR; 140908da1759SMark Lord } else { 141008da1759SMark Lord fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 1411e49856d8SMark Lord } 141200f42eabSMark Lord 141308da1759SMark Lord port_mmio = mv_ap_base(ap); 1414cae5a29dSMark Lord mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg); 1415cae5a29dSMark Lord mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode); 1416cae5a29dSMark Lord mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond); 1417e49856d8SMark Lord } 1418c6fd2807SJeff Garzik 1419dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1420dd2890f6SMark Lord { 1421dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1422dd2890f6SMark Lord u32 old, new; 1423dd2890f6SMark Lord 1424dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1425cae5a29dSMark Lord old = readl(hpriv->base + GPIO_PORT_CTL); 1426dd2890f6SMark Lord if (want_ncq) 1427dd2890f6SMark Lord new = old | (1 << 22); 1428dd2890f6SMark Lord else 1429dd2890f6SMark Lord new = old & ~(1 << 22); 1430dd2890f6SMark Lord if (new != old) 1431cae5a29dSMark Lord writel(new, hpriv->base + GPIO_PORT_CTL); 1432dd2890f6SMark Lord } 1433dd2890f6SMark Lord 1434c01e8a23SMark Lord /** 1435c01e8a23SMark Lord * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma 1436c01e8a23SMark Lord * @ap: Port being initialized 1437c01e8a23SMark Lord * 1438c01e8a23SMark Lord * There are two DMA modes on these chips: basic DMA, and EDMA. 1439c01e8a23SMark Lord * 1440c01e8a23SMark Lord * Bit-0 of the "EDMA RESERVED" register enables/disables use 1441c01e8a23SMark Lord * of basic DMA on the GEN_IIE versions of the chips. 1442c01e8a23SMark Lord * 1443c01e8a23SMark Lord * This bit survives EDMA resets, and must be set for basic DMA 1444c01e8a23SMark Lord * to function, and should be cleared when EDMA is active. 1445c01e8a23SMark Lord */ 1446c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma) 1447c01e8a23SMark Lord { 1448c01e8a23SMark Lord struct mv_port_priv *pp = ap->private_data; 1449c01e8a23SMark Lord u32 new, *old = &pp->cached.unknown_rsvd; 1450c01e8a23SMark Lord 1451c01e8a23SMark Lord if (enable_bmdma) 1452c01e8a23SMark Lord new = *old | 1; 1453c01e8a23SMark Lord else 1454c01e8a23SMark Lord new = *old & ~1; 1455cae5a29dSMark Lord mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new); 1456c01e8a23SMark Lord } 1457c01e8a23SMark Lord 1458000b344fSMark Lord /* 1459000b344fSMark Lord * SOC chips have an issue whereby the HDD LEDs don't always blink 1460000b344fSMark Lord * during I/O when NCQ is enabled. Enabling a special "LED blink" mode 1461000b344fSMark Lord * of the SOC takes care of it, generating a steady blink rate when 1462000b344fSMark Lord * any drive on the chip is active. 1463000b344fSMark Lord * 1464000b344fSMark Lord * Unfortunately, the blink mode is a global hardware setting for the SOC, 1465000b344fSMark Lord * so we must use it whenever at least one port on the SOC has NCQ enabled. 1466000b344fSMark Lord * 1467000b344fSMark Lord * We turn "LED blink" off when NCQ is not in use anywhere, because the normal 1468000b344fSMark Lord * LED operation works then, and provides better (more accurate) feedback. 1469000b344fSMark Lord * 1470000b344fSMark Lord * Note that this code assumes that an SOC never has more than one HC onboard. 1471000b344fSMark Lord */ 1472000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap) 1473000b344fSMark Lord { 1474000b344fSMark Lord struct ata_host *host = ap->host; 1475000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1476000b344fSMark Lord void __iomem *hc_mmio; 1477000b344fSMark Lord u32 led_ctrl; 1478000b344fSMark Lord 1479000b344fSMark Lord if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN) 1480000b344fSMark Lord return; 1481000b344fSMark Lord hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN; 1482000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1483cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1484cae5a29dSMark Lord writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1485000b344fSMark Lord } 1486000b344fSMark Lord 1487000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap) 1488000b344fSMark Lord { 1489000b344fSMark Lord struct ata_host *host = ap->host; 1490000b344fSMark Lord struct mv_host_priv *hpriv = host->private_data; 1491000b344fSMark Lord void __iomem *hc_mmio; 1492000b344fSMark Lord u32 led_ctrl; 1493000b344fSMark Lord unsigned int port; 1494000b344fSMark Lord 1495000b344fSMark Lord if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)) 1496000b344fSMark Lord return; 1497000b344fSMark Lord 1498000b344fSMark Lord /* disable led-blink only if no ports are using NCQ */ 1499000b344fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 1500000b344fSMark Lord struct ata_port *this_ap = host->ports[port]; 1501000b344fSMark Lord struct mv_port_priv *pp = this_ap->private_data; 1502000b344fSMark Lord 1503000b344fSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 1504000b344fSMark Lord return; 1505000b344fSMark Lord } 1506000b344fSMark Lord 1507000b344fSMark Lord hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN; 1508000b344fSMark Lord hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no); 1509cae5a29dSMark Lord led_ctrl = readl(hc_mmio + SOC_LED_CTRL); 1510cae5a29dSMark Lord writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL); 1511000b344fSMark Lord } 1512000b344fSMark Lord 151300b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma) 1514c6fd2807SJeff Garzik { 1515c6fd2807SJeff Garzik u32 cfg; 1516e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1517e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1518e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1519c6fd2807SJeff Garzik 1520c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1521c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1522d16ab3f6SMark Lord pp->pp_flags &= 1523d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 1524c6fd2807SJeff Garzik 1525c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1526c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1527c6fd2807SJeff Garzik 1528dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1529c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1530dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1531c6fd2807SJeff Garzik 1532dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 153300f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 153400f42eabSMark Lord /* 153500f42eabSMark Lord * Possible future enhancement: 153600f42eabSMark Lord * 153700f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 153800f42eabSMark Lord * But first we need to have the error handling in place 153900f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 154000f42eabSMark Lord * So disallow non-NCQ FBS for now. 154100f42eabSMark Lord */ 154200f42eabSMark Lord want_fbs &= want_ncq; 154300f42eabSMark Lord 154408da1759SMark Lord mv_config_fbs(ap, want_ncq, want_fbs); 154500f42eabSMark Lord 154600f42eabSMark Lord if (want_fbs) { 154700f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 154800f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 154900f42eabSMark Lord } 155000f42eabSMark Lord 1551e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 155200b81235SMark Lord if (want_edma) { 1553e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 15541f398472SMark Lord if (!IS_SOC(hpriv)) 1555c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 155600b81235SMark Lord } 1557616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1558616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1559c01e8a23SMark Lord mv_bmdma_enable_iie(ap, !want_edma); 1560000b344fSMark Lord 1561000b344fSMark Lord if (IS_SOC(hpriv)) { 1562000b344fSMark Lord if (want_ncq) 1563000b344fSMark Lord mv_soc_led_blink_enable(ap); 1564000b344fSMark Lord else 1565000b344fSMark Lord mv_soc_led_blink_disable(ap); 1566000b344fSMark Lord } 1567c6fd2807SJeff Garzik } 1568c6fd2807SJeff Garzik 156972109168SMark Lord if (want_ncq) { 157072109168SMark Lord cfg |= EDMA_CFG_NCQ; 157172109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 157200b81235SMark Lord } 157372109168SMark Lord 1574cae5a29dSMark Lord writelfl(cfg, port_mmio + EDMA_CFG); 1575c6fd2807SJeff Garzik } 1576c6fd2807SJeff Garzik 1577da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1578da2fa9baSMark Lord { 1579da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1580da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1581eb73d558SMark Lord int tag; 1582da2fa9baSMark Lord 1583da2fa9baSMark Lord if (pp->crqb) { 1584da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1585da2fa9baSMark Lord pp->crqb = NULL; 1586da2fa9baSMark Lord } 1587da2fa9baSMark Lord if (pp->crpb) { 1588da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1589da2fa9baSMark Lord pp->crpb = NULL; 1590da2fa9baSMark Lord } 1591eb73d558SMark Lord /* 1592eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1593eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1594eb73d558SMark Lord */ 1595eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1596eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1597eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1598eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1599eb73d558SMark Lord pp->sg_tbl[tag], 1600eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1601eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1602eb73d558SMark Lord } 1603da2fa9baSMark Lord } 1604da2fa9baSMark Lord } 1605da2fa9baSMark Lord 1606c6fd2807SJeff Garzik /** 1607c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1608c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1609c6fd2807SJeff Garzik * 1610c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1611c6fd2807SJeff Garzik * zero indices. 1612c6fd2807SJeff Garzik * 1613c6fd2807SJeff Garzik * LOCKING: 1614c6fd2807SJeff Garzik * Inherited from caller. 1615c6fd2807SJeff Garzik */ 1616c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1617c6fd2807SJeff Garzik { 1618cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1619cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1620c6fd2807SJeff Garzik struct mv_port_priv *pp; 1621933cb8e5SMark Lord unsigned long flags; 1622dde20207SJames Bottomley int tag; 1623c6fd2807SJeff Garzik 162424dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1625c6fd2807SJeff Garzik if (!pp) 162624dc5f33STejun Heo return -ENOMEM; 1627da2fa9baSMark Lord ap->private_data = pp; 1628c6fd2807SJeff Garzik 1629da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1630da2fa9baSMark Lord if (!pp->crqb) 1631da2fa9baSMark Lord return -ENOMEM; 1632da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1633c6fd2807SJeff Garzik 1634da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1635da2fa9baSMark Lord if (!pp->crpb) 1636da2fa9baSMark Lord goto out_port_free_dma_mem; 1637da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1638c6fd2807SJeff Garzik 16393bd0a70eSMark Lord /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */ 16403bd0a70eSMark Lord if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0) 16413bd0a70eSMark Lord ap->flags |= ATA_FLAG_AN; 1642eb73d558SMark Lord /* 1643eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1644eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1645eb73d558SMark Lord */ 1646eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1647eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1648eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1649eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1650eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1651da2fa9baSMark Lord goto out_port_free_dma_mem; 1652eb73d558SMark Lord } else { 1653eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1654eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1655eb73d558SMark Lord } 1656eb73d558SMark Lord } 1657933cb8e5SMark Lord 1658933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 165908da1759SMark Lord mv_save_cached_regs(ap); 166066e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 1661933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1662933cb8e5SMark Lord 1663c6fd2807SJeff Garzik return 0; 1664da2fa9baSMark Lord 1665da2fa9baSMark Lord out_port_free_dma_mem: 1666da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1667da2fa9baSMark Lord return -ENOMEM; 1668c6fd2807SJeff Garzik } 1669c6fd2807SJeff Garzik 1670c6fd2807SJeff Garzik /** 1671c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1672c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1673c6fd2807SJeff Garzik * 1674c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1675c6fd2807SJeff Garzik * 1676c6fd2807SJeff Garzik * LOCKING: 1677cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1678c6fd2807SJeff Garzik */ 1679c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1680c6fd2807SJeff Garzik { 1681933cb8e5SMark Lord unsigned long flags; 1682933cb8e5SMark Lord 1683933cb8e5SMark Lord spin_lock_irqsave(ap->lock, flags); 1684e12bef50SMark Lord mv_stop_edma(ap); 168588e675e1SMark Lord mv_enable_port_irqs(ap, 0); 1686933cb8e5SMark Lord spin_unlock_irqrestore(ap->lock, flags); 1687da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1688c6fd2807SJeff Garzik } 1689c6fd2807SJeff Garzik 1690c6fd2807SJeff Garzik /** 1691c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1692c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1693c6fd2807SJeff Garzik * 1694c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1695c6fd2807SJeff Garzik * 1696c6fd2807SJeff Garzik * LOCKING: 1697c6fd2807SJeff Garzik * Inherited from caller. 1698c6fd2807SJeff Garzik */ 16996c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1700c6fd2807SJeff Garzik { 1701c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1702c6fd2807SJeff Garzik struct scatterlist *sg; 17033be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1704ff2aeb1eSTejun Heo unsigned int si; 1705c6fd2807SJeff Garzik 1706eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1707ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1708d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1709d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1710c6fd2807SJeff Garzik 17114007b493SOlof Johansson while (sg_len) { 17124007b493SOlof Johansson u32 offset = addr & 0xffff; 17134007b493SOlof Johansson u32 len = sg_len; 17144007b493SOlof Johansson 171532cd11a6SMark Lord if (offset + len > 0x10000) 17164007b493SOlof Johansson len = 0x10000 - offset; 17174007b493SOlof Johansson 1718d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1719d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 17206c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 172132cd11a6SMark Lord mv_sg->reserved = 0; 1722c6fd2807SJeff Garzik 17234007b493SOlof Johansson sg_len -= len; 17244007b493SOlof Johansson addr += len; 17254007b493SOlof Johansson 17263be6cbd7SJeff Garzik last_sg = mv_sg; 1727d88184fbSJeff Garzik mv_sg++; 1728c6fd2807SJeff Garzik } 17294007b493SOlof Johansson } 17303be6cbd7SJeff Garzik 17313be6cbd7SJeff Garzik if (likely(last_sg)) 17323be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 173332cd11a6SMark Lord mb(); /* ensure data structure is visible to the chipset */ 1734c6fd2807SJeff Garzik } 1735c6fd2807SJeff Garzik 17365796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1737c6fd2807SJeff Garzik { 1738c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1739c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1740c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1741c6fd2807SJeff Garzik } 1742c6fd2807SJeff Garzik 1743c6fd2807SJeff Garzik /** 1744da14265eSMark Lord * mv_sff_irq_clear - Clear hardware interrupt after DMA. 1745da14265eSMark Lord * @ap: Port associated with this ATA transaction. 1746da14265eSMark Lord * 1747da14265eSMark Lord * We need this only for ATAPI bmdma transactions, 1748da14265eSMark Lord * as otherwise we experience spurious interrupts 1749da14265eSMark Lord * after libata-sff handles the bmdma interrupts. 1750da14265eSMark Lord */ 1751da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap) 1752da14265eSMark Lord { 1753da14265eSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ); 1754da14265eSMark Lord } 1755da14265eSMark Lord 1756da14265eSMark Lord /** 1757da14265eSMark Lord * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA. 1758da14265eSMark Lord * @qc: queued command to check for chipset/DMA compatibility. 1759da14265eSMark Lord * 1760da14265eSMark Lord * The bmdma engines cannot handle speculative data sizes 1761da14265eSMark Lord * (bytecount under/over flow). So only allow DMA for 1762da14265eSMark Lord * data transfer commands with known data sizes. 1763da14265eSMark Lord * 1764da14265eSMark Lord * LOCKING: 1765da14265eSMark Lord * Inherited from caller. 1766da14265eSMark Lord */ 1767da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc) 1768da14265eSMark Lord { 1769da14265eSMark Lord struct scsi_cmnd *scmd = qc->scsicmd; 1770da14265eSMark Lord 1771da14265eSMark Lord if (scmd) { 1772da14265eSMark Lord switch (scmd->cmnd[0]) { 1773da14265eSMark Lord case READ_6: 1774da14265eSMark Lord case READ_10: 1775da14265eSMark Lord case READ_12: 1776da14265eSMark Lord case WRITE_6: 1777da14265eSMark Lord case WRITE_10: 1778da14265eSMark Lord case WRITE_12: 1779da14265eSMark Lord case GPCMD_READ_CD: 1780da14265eSMark Lord case GPCMD_SEND_DVD_STRUCTURE: 1781da14265eSMark Lord case GPCMD_SEND_CUE_SHEET: 1782da14265eSMark Lord return 0; /* DMA is safe */ 1783da14265eSMark Lord } 1784da14265eSMark Lord } 1785da14265eSMark Lord return -EOPNOTSUPP; /* use PIO instead */ 1786da14265eSMark Lord } 1787da14265eSMark Lord 1788da14265eSMark Lord /** 1789da14265eSMark Lord * mv_bmdma_setup - Set up BMDMA transaction 1790da14265eSMark Lord * @qc: queued command to prepare DMA for. 1791da14265eSMark Lord * 1792da14265eSMark Lord * LOCKING: 1793da14265eSMark Lord * Inherited from caller. 1794da14265eSMark Lord */ 1795da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc) 1796da14265eSMark Lord { 1797da14265eSMark Lord struct ata_port *ap = qc->ap; 1798da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1799da14265eSMark Lord struct mv_port_priv *pp = ap->private_data; 1800da14265eSMark Lord 1801da14265eSMark Lord mv_fill_sg(qc); 1802da14265eSMark Lord 1803da14265eSMark Lord /* clear all DMA cmd bits */ 1804cae5a29dSMark Lord writel(0, port_mmio + BMDMA_CMD); 1805da14265eSMark Lord 1806da14265eSMark Lord /* load PRD table addr. */ 1807da14265eSMark Lord writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16, 1808cae5a29dSMark Lord port_mmio + BMDMA_PRD_HIGH); 1809da14265eSMark Lord writelfl(pp->sg_tbl_dma[qc->tag], 1810cae5a29dSMark Lord port_mmio + BMDMA_PRD_LOW); 1811da14265eSMark Lord 1812da14265eSMark Lord /* issue r/w command */ 1813da14265eSMark Lord ap->ops->sff_exec_command(ap, &qc->tf); 1814da14265eSMark Lord } 1815da14265eSMark Lord 1816da14265eSMark Lord /** 1817da14265eSMark Lord * mv_bmdma_start - Start a BMDMA transaction 1818da14265eSMark Lord * @qc: queued command to start DMA on. 1819da14265eSMark Lord * 1820da14265eSMark Lord * LOCKING: 1821da14265eSMark Lord * Inherited from caller. 1822da14265eSMark Lord */ 1823da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc) 1824da14265eSMark Lord { 1825da14265eSMark Lord struct ata_port *ap = qc->ap; 1826da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1827da14265eSMark Lord unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); 1828da14265eSMark Lord u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START; 1829da14265eSMark Lord 1830da14265eSMark Lord /* start host DMA transaction */ 1831cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1832da14265eSMark Lord } 1833da14265eSMark Lord 1834da14265eSMark Lord /** 1835da14265eSMark Lord * mv_bmdma_stop - Stop BMDMA transfer 1836da14265eSMark Lord * @qc: queued command to stop DMA on. 1837da14265eSMark Lord * 1838da14265eSMark Lord * Clears the ATA_DMA_START flag in the bmdma control register 1839da14265eSMark Lord * 1840da14265eSMark Lord * LOCKING: 1841da14265eSMark Lord * Inherited from caller. 1842da14265eSMark Lord */ 1843da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc) 1844da14265eSMark Lord { 1845da14265eSMark Lord struct ata_port *ap = qc->ap; 1846da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1847da14265eSMark Lord u32 cmd; 1848da14265eSMark Lord 1849da14265eSMark Lord /* clear start/stop bit */ 1850cae5a29dSMark Lord cmd = readl(port_mmio + BMDMA_CMD); 1851da14265eSMark Lord cmd &= ~ATA_DMA_START; 1852cae5a29dSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD); 1853da14265eSMark Lord 1854da14265eSMark Lord /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ 1855da14265eSMark Lord ata_sff_dma_pause(ap); 1856da14265eSMark Lord } 1857da14265eSMark Lord 1858da14265eSMark Lord /** 1859da14265eSMark Lord * mv_bmdma_status - Read BMDMA status 1860da14265eSMark Lord * @ap: port for which to retrieve DMA status. 1861da14265eSMark Lord * 1862da14265eSMark Lord * Read and return equivalent of the sff BMDMA status register. 1863da14265eSMark Lord * 1864da14265eSMark Lord * LOCKING: 1865da14265eSMark Lord * Inherited from caller. 1866da14265eSMark Lord */ 1867da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap) 1868da14265eSMark Lord { 1869da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1870da14265eSMark Lord u32 reg, status; 1871da14265eSMark Lord 1872da14265eSMark Lord /* 1873da14265eSMark Lord * Other bits are valid only if ATA_DMA_ACTIVE==0, 1874da14265eSMark Lord * and the ATA_DMA_INTR bit doesn't exist. 1875da14265eSMark Lord */ 1876cae5a29dSMark Lord reg = readl(port_mmio + BMDMA_STATUS); 1877da14265eSMark Lord if (reg & ATA_DMA_ACTIVE) 1878da14265eSMark Lord status = ATA_DMA_ACTIVE; 1879da14265eSMark Lord else 1880da14265eSMark Lord status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR; 1881da14265eSMark Lord return status; 1882da14265eSMark Lord } 1883da14265eSMark Lord 1884*299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc) 1885*299b3f8dSMark Lord { 1886*299b3f8dSMark Lord struct ata_taskfile *tf = &qc->tf; 1887*299b3f8dSMark Lord /* 1888*299b3f8dSMark Lord * Workaround for 88SX60x1 FEr SATA#24. 1889*299b3f8dSMark Lord * 1890*299b3f8dSMark Lord * Chip may corrupt WRITEs if multi_count >= 4kB. 1891*299b3f8dSMark Lord * Note that READs are unaffected. 1892*299b3f8dSMark Lord * 1893*299b3f8dSMark Lord * It's not clear if this errata really means "4K bytes", 1894*299b3f8dSMark Lord * or if it always happens for multi_count > 7 1895*299b3f8dSMark Lord * regardless of device sector_size. 1896*299b3f8dSMark Lord * 1897*299b3f8dSMark Lord * So, for safety, any write with multi_count > 7 1898*299b3f8dSMark Lord * gets converted here into a regular PIO write instead: 1899*299b3f8dSMark Lord */ 1900*299b3f8dSMark Lord if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) { 1901*299b3f8dSMark Lord if (qc->dev->multi_count > 7) { 1902*299b3f8dSMark Lord switch (tf->command) { 1903*299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI: 1904*299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE; 1905*299b3f8dSMark Lord break; 1906*299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_FUA_EXT: 1907*299b3f8dSMark Lord tf->flags &= ~ATA_TFLAG_FUA; /* ugh */ 1908*299b3f8dSMark Lord /* fall through */ 1909*299b3f8dSMark Lord case ATA_CMD_WRITE_MULTI_EXT: 1910*299b3f8dSMark Lord tf->command = ATA_CMD_PIO_WRITE_EXT; 1911*299b3f8dSMark Lord break; 1912*299b3f8dSMark Lord } 1913*299b3f8dSMark Lord } 1914*299b3f8dSMark Lord } 1915*299b3f8dSMark Lord } 1916*299b3f8dSMark Lord 1917da14265eSMark Lord /** 1918c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1919c6fd2807SJeff Garzik * @qc: queued command to prepare 1920c6fd2807SJeff Garzik * 1921c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1922c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1923c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1924c6fd2807SJeff Garzik * the SG load routine. 1925c6fd2807SJeff Garzik * 1926c6fd2807SJeff Garzik * LOCKING: 1927c6fd2807SJeff Garzik * Inherited from caller. 1928c6fd2807SJeff Garzik */ 1929c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1930c6fd2807SJeff Garzik { 1931c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1932c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1933c6fd2807SJeff Garzik __le16 *cw; 19348d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 1935c6fd2807SJeff Garzik u16 flags = 0; 1936c6fd2807SJeff Garzik unsigned in_index; 1937c6fd2807SJeff Garzik 1938*299b3f8dSMark Lord switch (tf->protocol) { 1939*299b3f8dSMark Lord case ATA_PROT_DMA: 1940*299b3f8dSMark Lord case ATA_PROT_NCQ: 1941*299b3f8dSMark Lord break; /* continue below */ 1942*299b3f8dSMark Lord case ATA_PROT_PIO: 1943*299b3f8dSMark Lord mv_rw_multi_errata_sata24(qc); 1944c6fd2807SJeff Garzik return; 1945*299b3f8dSMark Lord default: 1946*299b3f8dSMark Lord return; 1947*299b3f8dSMark Lord } 1948c6fd2807SJeff Garzik 1949c6fd2807SJeff Garzik /* Fill in command request block 1950c6fd2807SJeff Garzik */ 19518d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 1952c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1953c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1954c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1955e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1956c6fd2807SJeff Garzik 1957bdd4dddeSJeff Garzik /* get current queue index from software */ 1958fcfb1f77SMark Lord in_index = pp->req_idx; 1959c6fd2807SJeff Garzik 1960c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1961eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1962c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1963eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1964c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1965c6fd2807SJeff Garzik 1966c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1967c6fd2807SJeff Garzik 1968c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1969c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1970c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1971c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1972cd12e1f7SMark Lord * NCQ. NCQ will drop hob_nsect, which is not needed there 1973cd12e1f7SMark Lord * (nsect is used only for the tag; feat/hob_feat hold true nsect). 1974c6fd2807SJeff Garzik */ 1975c6fd2807SJeff Garzik switch (tf->command) { 1976c6fd2807SJeff Garzik case ATA_CMD_READ: 1977c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1978c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1979c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1980c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1981c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1982c6fd2807SJeff Garzik break; 1983c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1984c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1985c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1986c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1987c6fd2807SJeff Garzik break; 1988c6fd2807SJeff Garzik default: 1989c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1990c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1991c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1992c6fd2807SJeff Garzik * driver needs work. 1993c6fd2807SJeff Garzik * 1994c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1995c6fd2807SJeff Garzik * return error here. 1996c6fd2807SJeff Garzik */ 1997c6fd2807SJeff Garzik BUG_ON(tf->command); 1998c6fd2807SJeff Garzik break; 1999c6fd2807SJeff Garzik } 2000c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 2001c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 2002c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 2003c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 2004c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 2005c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 2006c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 2007c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 2008c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 2009c6fd2807SJeff Garzik 2010c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 2011c6fd2807SJeff Garzik return; 2012c6fd2807SJeff Garzik mv_fill_sg(qc); 2013c6fd2807SJeff Garzik } 2014c6fd2807SJeff Garzik 2015c6fd2807SJeff Garzik /** 2016c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 2017c6fd2807SJeff Garzik * @qc: queued command to prepare 2018c6fd2807SJeff Garzik * 2019c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2020c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 2021c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 2022c6fd2807SJeff Garzik * the SG load routine. 2023c6fd2807SJeff Garzik * 2024c6fd2807SJeff Garzik * LOCKING: 2025c6fd2807SJeff Garzik * Inherited from caller. 2026c6fd2807SJeff Garzik */ 2027c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 2028c6fd2807SJeff Garzik { 2029c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 2030c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2031c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 20328d2b450dSMark Lord struct ata_taskfile *tf = &qc->tf; 2033c6fd2807SJeff Garzik unsigned in_index; 2034c6fd2807SJeff Garzik u32 flags = 0; 2035c6fd2807SJeff Garzik 20368d2b450dSMark Lord if ((tf->protocol != ATA_PROT_DMA) && 20378d2b450dSMark Lord (tf->protocol != ATA_PROT_NCQ)) 2038c6fd2807SJeff Garzik return; 2039c6fd2807SJeff Garzik 2040e12bef50SMark Lord /* Fill in Gen IIE command request block */ 20418d2b450dSMark Lord if (!(tf->flags & ATA_TFLAG_WRITE)) 2042c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 2043c6fd2807SJeff Garzik 2044c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 2045c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 20468c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 2047e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 2048c6fd2807SJeff Garzik 2049bdd4dddeSJeff Garzik /* get current queue index from software */ 2050fcfb1f77SMark Lord in_index = pp->req_idx; 2051c6fd2807SJeff Garzik 2052c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 2053eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 2054eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 2055c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 2056c6fd2807SJeff Garzik 2057c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 2058c6fd2807SJeff Garzik (tf->command << 16) | 2059c6fd2807SJeff Garzik (tf->feature << 24) 2060c6fd2807SJeff Garzik ); 2061c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 2062c6fd2807SJeff Garzik (tf->lbal << 0) | 2063c6fd2807SJeff Garzik (tf->lbam << 8) | 2064c6fd2807SJeff Garzik (tf->lbah << 16) | 2065c6fd2807SJeff Garzik (tf->device << 24) 2066c6fd2807SJeff Garzik ); 2067c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 2068c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 2069c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 2070c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 2071c6fd2807SJeff Garzik (tf->hob_feature << 24) 2072c6fd2807SJeff Garzik ); 2073c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 2074c6fd2807SJeff Garzik (tf->nsect << 0) | 2075c6fd2807SJeff Garzik (tf->hob_nsect << 8) 2076c6fd2807SJeff Garzik ); 2077c6fd2807SJeff Garzik 2078c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 2079c6fd2807SJeff Garzik return; 2080c6fd2807SJeff Garzik mv_fill_sg(qc); 2081c6fd2807SJeff Garzik } 2082c6fd2807SJeff Garzik 2083c6fd2807SJeff Garzik /** 2084d16ab3f6SMark Lord * mv_sff_check_status - fetch device status, if valid 2085d16ab3f6SMark Lord * @ap: ATA port to fetch status from 2086d16ab3f6SMark Lord * 2087d16ab3f6SMark Lord * When using command issue via mv_qc_issue_fis(), 2088d16ab3f6SMark Lord * the initial ATA_BUSY state does not show up in the 2089d16ab3f6SMark Lord * ATA status (shadow) register. This can confuse libata! 2090d16ab3f6SMark Lord * 2091d16ab3f6SMark Lord * So we have a hook here to fake ATA_BUSY for that situation, 2092d16ab3f6SMark Lord * until the first time a BUSY, DRQ, or ERR bit is seen. 2093d16ab3f6SMark Lord * 2094d16ab3f6SMark Lord * The rest of the time, it simply returns the ATA status register. 2095d16ab3f6SMark Lord */ 2096d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap) 2097d16ab3f6SMark Lord { 2098d16ab3f6SMark Lord u8 stat = ioread8(ap->ioaddr.status_addr); 2099d16ab3f6SMark Lord struct mv_port_priv *pp = ap->private_data; 2100d16ab3f6SMark Lord 2101d16ab3f6SMark Lord if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) { 2102d16ab3f6SMark Lord if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) 2103d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; 2104d16ab3f6SMark Lord else 2105d16ab3f6SMark Lord stat = ATA_BUSY; 2106d16ab3f6SMark Lord } 2107d16ab3f6SMark Lord return stat; 2108d16ab3f6SMark Lord } 2109d16ab3f6SMark Lord 2110d16ab3f6SMark Lord /** 211170f8b79cSMark Lord * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register 211270f8b79cSMark Lord * @fis: fis to be sent 211370f8b79cSMark Lord * @nwords: number of 32-bit words in the fis 211470f8b79cSMark Lord */ 211570f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords) 211670f8b79cSMark Lord { 211770f8b79cSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 211870f8b79cSMark Lord u32 ifctl, old_ifctl, ifstat; 211970f8b79cSMark Lord int i, timeout = 200, final_word = nwords - 1; 212070f8b79cSMark Lord 212170f8b79cSMark Lord /* Initiate FIS transmission mode */ 2122cae5a29dSMark Lord old_ifctl = readl(port_mmio + SATA_IFCTL); 212370f8b79cSMark Lord ifctl = 0x100 | (old_ifctl & 0xf); 2124cae5a29dSMark Lord writelfl(ifctl, port_mmio + SATA_IFCTL); 212570f8b79cSMark Lord 212670f8b79cSMark Lord /* Send all words of the FIS except for the final word */ 212770f8b79cSMark Lord for (i = 0; i < final_word; ++i) 2128cae5a29dSMark Lord writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS); 212970f8b79cSMark Lord 213070f8b79cSMark Lord /* Flag end-of-transmission, and then send the final word */ 2131cae5a29dSMark Lord writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL); 2132cae5a29dSMark Lord writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS); 213370f8b79cSMark Lord 213470f8b79cSMark Lord /* 213570f8b79cSMark Lord * Wait for FIS transmission to complete. 213670f8b79cSMark Lord * This typically takes just a single iteration. 213770f8b79cSMark Lord */ 213870f8b79cSMark Lord do { 2139cae5a29dSMark Lord ifstat = readl(port_mmio + SATA_IFSTAT); 214070f8b79cSMark Lord } while (!(ifstat & 0x1000) && --timeout); 214170f8b79cSMark Lord 214270f8b79cSMark Lord /* Restore original port configuration */ 2143cae5a29dSMark Lord writelfl(old_ifctl, port_mmio + SATA_IFCTL); 214470f8b79cSMark Lord 214570f8b79cSMark Lord /* See if it worked */ 214670f8b79cSMark Lord if ((ifstat & 0x3000) != 0x1000) { 214770f8b79cSMark Lord ata_port_printk(ap, KERN_WARNING, 214870f8b79cSMark Lord "%s transmission error, ifstat=%08x\n", 214970f8b79cSMark Lord __func__, ifstat); 215070f8b79cSMark Lord return AC_ERR_OTHER; 215170f8b79cSMark Lord } 215270f8b79cSMark Lord return 0; 215370f8b79cSMark Lord } 215470f8b79cSMark Lord 215570f8b79cSMark Lord /** 215670f8b79cSMark Lord * mv_qc_issue_fis - Issue a command directly as a FIS 215770f8b79cSMark Lord * @qc: queued command to start 215870f8b79cSMark Lord * 215970f8b79cSMark Lord * Note that the ATA shadow registers are not updated 216070f8b79cSMark Lord * after command issue, so the device will appear "READY" 216170f8b79cSMark Lord * if polled, even while it is BUSY processing the command. 216270f8b79cSMark Lord * 216370f8b79cSMark Lord * So we use a status hook to fake ATA_BUSY until the drive changes state. 216470f8b79cSMark Lord * 216570f8b79cSMark Lord * Note: we don't get updated shadow regs on *completion* 216670f8b79cSMark Lord * of non-data commands. So avoid sending them via this function, 216770f8b79cSMark Lord * as they will appear to have completed immediately. 216870f8b79cSMark Lord * 216970f8b79cSMark Lord * GEN_IIE has special registers that we could get the result tf from, 217070f8b79cSMark Lord * but earlier chipsets do not. For now, we ignore those registers. 217170f8b79cSMark Lord */ 217270f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc) 217370f8b79cSMark Lord { 217470f8b79cSMark Lord struct ata_port *ap = qc->ap; 217570f8b79cSMark Lord struct mv_port_priv *pp = ap->private_data; 217670f8b79cSMark Lord struct ata_link *link = qc->dev->link; 217770f8b79cSMark Lord u32 fis[5]; 217870f8b79cSMark Lord int err = 0; 217970f8b79cSMark Lord 218070f8b79cSMark Lord ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis); 218170f8b79cSMark Lord err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0])); 218270f8b79cSMark Lord if (err) 218370f8b79cSMark Lord return err; 218470f8b79cSMark Lord 218570f8b79cSMark Lord switch (qc->tf.protocol) { 218670f8b79cSMark Lord case ATAPI_PROT_PIO: 218770f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 218870f8b79cSMark Lord /* fall through */ 218970f8b79cSMark Lord case ATAPI_PROT_NODATA: 219070f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 219170f8b79cSMark Lord break; 219270f8b79cSMark Lord case ATA_PROT_PIO: 219370f8b79cSMark Lord pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY; 219470f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_WRITE) 219570f8b79cSMark Lord ap->hsm_task_state = HSM_ST_FIRST; 219670f8b79cSMark Lord else 219770f8b79cSMark Lord ap->hsm_task_state = HSM_ST; 219870f8b79cSMark Lord break; 219970f8b79cSMark Lord default: 220070f8b79cSMark Lord ap->hsm_task_state = HSM_ST_LAST; 220170f8b79cSMark Lord break; 220270f8b79cSMark Lord } 220370f8b79cSMark Lord 220470f8b79cSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 220570f8b79cSMark Lord ata_pio_queue_task(ap, qc, 0); 220670f8b79cSMark Lord return 0; 220770f8b79cSMark Lord } 220870f8b79cSMark Lord 220970f8b79cSMark Lord /** 2210c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 2211c6fd2807SJeff Garzik * @qc: queued command to start 2212c6fd2807SJeff Garzik * 2213c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 2214c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 2215c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 2216c6fd2807SJeff Garzik * DMA and bumps the request producer index. 2217c6fd2807SJeff Garzik * 2218c6fd2807SJeff Garzik * LOCKING: 2219c6fd2807SJeff Garzik * Inherited from caller. 2220c6fd2807SJeff Garzik */ 2221c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 2222c6fd2807SJeff Garzik { 2223f48765ccSMark Lord static int limit_warnings = 10; 2224c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 2225c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2226c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2227bdd4dddeSJeff Garzik u32 in_index; 222842ed893dSMark Lord unsigned int port_irqs; 2229c6fd2807SJeff Garzik 2230d16ab3f6SMark Lord pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */ 2231d16ab3f6SMark Lord 2232f48765ccSMark Lord switch (qc->tf.protocol) { 2233f48765ccSMark Lord case ATA_PROT_DMA: 2234f48765ccSMark Lord case ATA_PROT_NCQ: 2235f48765ccSMark Lord mv_start_edma(ap, port_mmio, pp, qc->tf.protocol); 2236f48765ccSMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2237f48765ccSMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 2238f48765ccSMark Lord 2239f48765ccSMark Lord /* Write the request in pointer to kick the EDMA to life */ 2240f48765ccSMark Lord writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 2241cae5a29dSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR); 2242f48765ccSMark Lord return 0; 2243f48765ccSMark Lord 2244f48765ccSMark Lord case ATA_PROT_PIO: 2245c6112bd8SMark Lord /* 2246c6112bd8SMark Lord * Errata SATA#16, SATA#24: warn if multiple DRQs expected. 2247c6112bd8SMark Lord * 2248c6112bd8SMark Lord * Someday, we might implement special polling workarounds 2249c6112bd8SMark Lord * for these, but it all seems rather unnecessary since we 2250c6112bd8SMark Lord * normally use only DMA for commands which transfer more 2251c6112bd8SMark Lord * than a single block of data. 2252c6112bd8SMark Lord * 2253c6112bd8SMark Lord * Much of the time, this could just work regardless. 2254c6112bd8SMark Lord * So for now, just log the incident, and allow the attempt. 2255c6112bd8SMark Lord */ 2256c7843e8fSMark Lord if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) { 2257c6112bd8SMark Lord --limit_warnings; 2258c6112bd8SMark Lord ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME 2259c6112bd8SMark Lord ": attempting PIO w/multiple DRQ: " 2260c6112bd8SMark Lord "this may fail due to h/w errata\n"); 2261c6112bd8SMark Lord } 2262f48765ccSMark Lord /* drop through */ 226342ed893dSMark Lord case ATA_PROT_NODATA: 2264f48765ccSMark Lord case ATAPI_PROT_PIO: 226542ed893dSMark Lord case ATAPI_PROT_NODATA: 226642ed893dSMark Lord if (ap->flags & ATA_FLAG_PIO_POLLING) 226742ed893dSMark Lord qc->tf.flags |= ATA_TFLAG_POLLING; 226842ed893dSMark Lord break; 226942ed893dSMark Lord } 227042ed893dSMark Lord 227142ed893dSMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 227242ed893dSMark Lord port_irqs = ERR_IRQ; /* mask device interrupt when polling */ 227342ed893dSMark Lord else 227442ed893dSMark Lord port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */ 227542ed893dSMark Lord 227617c5aab5SMark Lord /* 227717c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 2278c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 2279c6fd2807SJeff Garzik * shadow block, etc registers. 2280c6fd2807SJeff Garzik */ 2281b562468cSMark Lord mv_stop_edma(ap); 2282f48765ccSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs); 2283e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 228470f8b79cSMark Lord 228570f8b79cSMark Lord if (qc->tf.command == ATA_CMD_READ_LOG_EXT) { 228670f8b79cSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 228770f8b79cSMark Lord /* 228870f8b79cSMark Lord * Workaround for 88SX60x1 FEr SATA#25 (part 2). 228970f8b79cSMark Lord * 229070f8b79cSMark Lord * After any NCQ error, the READ_LOG_EXT command 229170f8b79cSMark Lord * from libata-eh *must* use mv_qc_issue_fis(). 229270f8b79cSMark Lord * Otherwise it might fail, due to chip errata. 229370f8b79cSMark Lord * 229470f8b79cSMark Lord * Rather than special-case it, we'll just *always* 229570f8b79cSMark Lord * use this method here for READ_LOG_EXT, making for 229670f8b79cSMark Lord * easier testing. 229770f8b79cSMark Lord */ 229870f8b79cSMark Lord if (IS_GEN_II(hpriv)) 229970f8b79cSMark Lord return mv_qc_issue_fis(qc); 230070f8b79cSMark Lord } 23019363c382STejun Heo return ata_sff_qc_issue(qc); 2302c6fd2807SJeff Garzik } 2303c6fd2807SJeff Garzik 23048f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 23058f767f8aSMark Lord { 23068f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 23078f767f8aSMark Lord struct ata_queued_cmd *qc; 23088f767f8aSMark Lord 23098f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 23108f767f8aSMark Lord return NULL; 23118f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 231295db5051SMark Lord if (qc) { 231395db5051SMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 231495db5051SMark Lord qc = NULL; 231595db5051SMark Lord else if (!(qc->flags & ATA_QCFLAG_ACTIVE)) 231695db5051SMark Lord qc = NULL; 231795db5051SMark Lord } 23188f767f8aSMark Lord return qc; 23198f767f8aSMark Lord } 23208f767f8aSMark Lord 232129d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 232229d187bbSMark Lord { 232329d187bbSMark Lord unsigned int pmp, pmp_map; 232429d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 232529d187bbSMark Lord 232629d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 232729d187bbSMark Lord /* 232829d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 232929d187bbSMark Lord * before we freeze the port entirely. 233029d187bbSMark Lord * 233129d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 233229d187bbSMark Lord */ 233329d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 233429d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 233529d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 233629d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 233729d187bbSMark Lord if (pmp_map & this_pmp) { 233829d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 233929d187bbSMark Lord pmp_map &= ~this_pmp; 234029d187bbSMark Lord ata_eh_analyze_ncq_error(link); 234129d187bbSMark Lord } 234229d187bbSMark Lord } 234329d187bbSMark Lord ata_port_freeze(ap); 234429d187bbSMark Lord } 234529d187bbSMark Lord sata_pmp_error_handler(ap); 234629d187bbSMark Lord } 234729d187bbSMark Lord 23484c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 23494c299ca3SMark Lord { 23504c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 23514c299ca3SMark Lord 2352cae5a29dSMark Lord return readl(port_mmio + SATA_TESTCTL) >> 16; 23534c299ca3SMark Lord } 23544c299ca3SMark Lord 23554c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 23564c299ca3SMark Lord { 23574c299ca3SMark Lord struct ata_eh_info *ehi; 23584c299ca3SMark Lord unsigned int pmp; 23594c299ca3SMark Lord 23604c299ca3SMark Lord /* 23614c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 23624c299ca3SMark Lord */ 23634c299ca3SMark Lord ehi = &ap->link.eh_info; 23644c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 23654c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 23664c299ca3SMark Lord if (pmp_map & this_pmp) { 23674c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 23684c299ca3SMark Lord 23694c299ca3SMark Lord pmp_map &= ~this_pmp; 23704c299ca3SMark Lord ehi = &link->eh_info; 23714c299ca3SMark Lord ata_ehi_clear_desc(ehi); 23724c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 23734c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 23744c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 23754c299ca3SMark Lord ata_link_abort(link); 23764c299ca3SMark Lord } 23774c299ca3SMark Lord } 23784c299ca3SMark Lord } 23794c299ca3SMark Lord 238006aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap) 238106aaca3fSMark Lord { 238206aaca3fSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 238306aaca3fSMark Lord u32 in_ptr, out_ptr; 238406aaca3fSMark Lord 2385cae5a29dSMark Lord in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR) 238606aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2387cae5a29dSMark Lord out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR) 238806aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 238906aaca3fSMark Lord return (in_ptr == out_ptr); /* 1 == queue_is_empty */ 239006aaca3fSMark Lord } 239106aaca3fSMark Lord 23924c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 23934c299ca3SMark Lord { 23944c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 23954c299ca3SMark Lord int failed_links; 23964c299ca3SMark Lord unsigned int old_map, new_map; 23974c299ca3SMark Lord 23984c299ca3SMark Lord /* 23994c299ca3SMark Lord * Device error during FBS+NCQ operation: 24004c299ca3SMark Lord * 24014c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 24024c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 24034c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 24044c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 24054c299ca3SMark Lord */ 24064c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 24074c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 24084c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 24094c299ca3SMark Lord } 24104c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 24114c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 24124c299ca3SMark Lord 24134c299ca3SMark Lord if (old_map != new_map) { 24144c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 24154c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 24164c299ca3SMark Lord } 2417c46938ccSMark Lord failed_links = hweight16(new_map); 24184c299ca3SMark Lord 24194c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 24204c299ca3SMark Lord "failed_links=%d nr_active_links=%d\n", 24214c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 24224c299ca3SMark Lord ap->qc_active, failed_links, 24234c299ca3SMark Lord ap->nr_active_links); 24244c299ca3SMark Lord 242506aaca3fSMark Lord if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { 24264c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 24274c299ca3SMark Lord mv_stop_edma(ap); 24284c299ca3SMark Lord mv_eh_freeze(ap); 24294c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 24304c299ca3SMark Lord return 1; /* handled */ 24314c299ca3SMark Lord } 24324c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 24334c299ca3SMark Lord return 1; /* handled */ 24344c299ca3SMark Lord } 24354c299ca3SMark Lord 24364c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 24374c299ca3SMark Lord { 24384c299ca3SMark Lord /* 24394c299ca3SMark Lord * Possible future enhancement: 24404c299ca3SMark Lord * 24414c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 24424c299ca3SMark Lord * See related notes in mv_edma_cfg(). 24434c299ca3SMark Lord * 24444c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 24454c299ca3SMark Lord * 24464c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 24474c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 24484c299ca3SMark Lord */ 24494c299ca3SMark Lord return 0; /* not handled */ 24504c299ca3SMark Lord } 24514c299ca3SMark Lord 24524c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 24534c299ca3SMark Lord { 24544c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 24554c299ca3SMark Lord 24564c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 24574c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 24584c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 24594c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 24604c299ca3SMark Lord 24614c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 24624c299ca3SMark Lord return 0; /* non DEV error: not handled */ 24634c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 24644c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 24654c299ca3SMark Lord return 0; /* other problems: not handled */ 24664c299ca3SMark Lord 24674c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 24684c299ca3SMark Lord /* 24694c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 24704c299ca3SMark Lord * If it did, then something is wrong elsewhere, 24714c299ca3SMark Lord * and we cannot handle it here. 24724c299ca3SMark Lord */ 24734c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 24744c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 24754c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 24764c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 24774c299ca3SMark Lord return 0; /* not handled */ 24784c299ca3SMark Lord } 24794c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 24804c299ca3SMark Lord } else { 24814c299ca3SMark Lord /* 24824c299ca3SMark Lord * EDMA should have self-disabled for this case. 24834c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 24844c299ca3SMark Lord * and we cannot handle it here. 24854c299ca3SMark Lord */ 24864c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 24874c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 24884c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 24894c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 24904c299ca3SMark Lord return 0; /* not handled */ 24914c299ca3SMark Lord } 24924c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 24934c299ca3SMark Lord } 24944c299ca3SMark Lord return 0; /* not handled */ 24954c299ca3SMark Lord } 24964c299ca3SMark Lord 2497a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 24988f767f8aSMark Lord { 24998f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 2500a9010329SMark Lord char *when = "idle"; 25018f767f8aSMark Lord 25028f767f8aSMark Lord ata_ehi_clear_desc(ehi); 2503a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2504a9010329SMark Lord when = "disabled"; 2505a9010329SMark Lord } else if (edma_was_enabled) { 2506a9010329SMark Lord when = "EDMA enabled"; 25078f767f8aSMark Lord } else { 25088f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 25098f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 2510a9010329SMark Lord when = "polling"; 25118f767f8aSMark Lord } 2512a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 25138f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 25148f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 25158f767f8aSMark Lord ata_port_freeze(ap); 25168f767f8aSMark Lord } 25178f767f8aSMark Lord 2518c6fd2807SJeff Garzik /** 2519c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 2520c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2521c6fd2807SJeff Garzik * 25228d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 25238d07379dSMark Lord * which also performs a COMRESET. 25248d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 2525c6fd2807SJeff Garzik * 2526c6fd2807SJeff Garzik * LOCKING: 2527c6fd2807SJeff Garzik * Inherited from caller. 2528c6fd2807SJeff Garzik */ 252937b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 2530c6fd2807SJeff Garzik { 2531c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2532bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 2533e4006077SMark Lord u32 fis_cause = 0; 2534bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2535bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2536bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 25379af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 253837b9046aSMark Lord struct ata_queued_cmd *qc; 253937b9046aSMark Lord int abort = 0; 2540c6fd2807SJeff Garzik 25418d07379dSMark Lord /* 254237b9046aSMark Lord * Read and clear the SError and err_cause bits. 2543e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 2544e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 2545bdd4dddeSJeff Garzik */ 254637b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 254737b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 254837b9046aSMark Lord 2549cae5a29dSMark Lord edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE); 2550e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2551cae5a29dSMark Lord fis_cause = readl(port_mmio + FIS_IRQ_CAUSE); 2552cae5a29dSMark Lord writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE); 2553e4006077SMark Lord } 2554cae5a29dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE); 2555bdd4dddeSJeff Garzik 25564c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 25574c299ca3SMark Lord /* 25584c299ca3SMark Lord * Device errors during FIS-based switching operation 25594c299ca3SMark Lord * require special handling. 25604c299ca3SMark Lord */ 25614c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 25624c299ca3SMark Lord return; 25634c299ca3SMark Lord } 25644c299ca3SMark Lord 256537b9046aSMark Lord qc = mv_get_active_qc(ap); 256637b9046aSMark Lord ata_ehi_clear_desc(ehi); 256737b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 256837b9046aSMark Lord edma_err_cause, pp->pp_flags); 2569e4006077SMark Lord 2570c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2571e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 2572cae5a29dSMark Lord if (fis_cause & FIS_IRQ_CAUSE_AN) { 2573c443c500SMark Lord u32 ec = edma_err_cause & 2574c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 2575c443c500SMark Lord sata_async_notification(ap); 2576c443c500SMark Lord if (!ec) 2577c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 2578c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 2579c443c500SMark Lord } 2580c443c500SMark Lord } 2581bdd4dddeSJeff Garzik /* 2582352fab70SMark Lord * All generations share these EDMA error cause bits: 2583bdd4dddeSJeff Garzik */ 258437b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 2585bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 258637b9046aSMark Lord action |= ATA_EH_RESET; 258737b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 258837b9046aSMark Lord } 2589bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 25906c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 2591bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 2592bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 2593cf480626STejun Heo action |= ATA_EH_RESET; 2594b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 2595bdd4dddeSJeff Garzik } 2596bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 2597bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 2598bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 2599b64bbc39STejun Heo "dev disconnect" : "dev connect"); 2600cf480626STejun Heo action |= ATA_EH_RESET; 2601bdd4dddeSJeff Garzik } 2602bdd4dddeSJeff Garzik 2603352fab70SMark Lord /* 2604352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 2605352fab70SMark Lord * different FREEZE bits, and no SERR bit: 2606352fab70SMark Lord */ 2607ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 2608bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 2609bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 2610c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2611b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2612c6fd2807SJeff Garzik } 2613bdd4dddeSJeff Garzik } else { 2614bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 2615bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 2616bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2617b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2618bdd4dddeSJeff Garzik } 2619bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 26208d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 26218d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 2622cf480626STejun Heo action |= ATA_EH_RESET; 2623bdd4dddeSJeff Garzik } 2624bdd4dddeSJeff Garzik } 2625c6fd2807SJeff Garzik 2626bdd4dddeSJeff Garzik if (!err_mask) { 2627bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 2628cf480626STejun Heo action |= ATA_EH_RESET; 2629bdd4dddeSJeff Garzik } 2630bdd4dddeSJeff Garzik 2631bdd4dddeSJeff Garzik ehi->serror |= serr; 2632bdd4dddeSJeff Garzik ehi->action |= action; 2633bdd4dddeSJeff Garzik 2634bdd4dddeSJeff Garzik if (qc) 2635bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2636bdd4dddeSJeff Garzik else 2637bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2638bdd4dddeSJeff Garzik 263937b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 264037b9046aSMark Lord /* 264137b9046aSMark Lord * Cannot do ata_port_freeze() here, 264237b9046aSMark Lord * because it would kill PIO access, 264337b9046aSMark Lord * which is needed for further diagnosis. 264437b9046aSMark Lord */ 264537b9046aSMark Lord mv_eh_freeze(ap); 264637b9046aSMark Lord abort = 1; 264737b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 264837b9046aSMark Lord /* 264937b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 265037b9046aSMark Lord */ 2651bdd4dddeSJeff Garzik ata_port_freeze(ap); 265237b9046aSMark Lord } else { 265337b9046aSMark Lord abort = 1; 265437b9046aSMark Lord } 265537b9046aSMark Lord 265637b9046aSMark Lord if (abort) { 265737b9046aSMark Lord if (qc) 265837b9046aSMark Lord ata_link_abort(qc->dev->link); 2659bdd4dddeSJeff Garzik else 2660bdd4dddeSJeff Garzik ata_port_abort(ap); 2661bdd4dddeSJeff Garzik } 266237b9046aSMark Lord } 2663bdd4dddeSJeff Garzik 2664fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 2665fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 2666fcfb1f77SMark Lord { 2667fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 2668fcfb1f77SMark Lord 2669fcfb1f77SMark Lord if (qc) { 2670fcfb1f77SMark Lord u8 ata_status; 2671fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 2672fcfb1f77SMark Lord /* 2673fcfb1f77SMark Lord * edma_status from a response queue entry: 2674cae5a29dSMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only). 2675fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 2676fcfb1f77SMark Lord */ 2677fcfb1f77SMark Lord if (!ncq_enabled) { 2678fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 2679fcfb1f77SMark Lord if (err_cause) { 2680fcfb1f77SMark Lord /* 2681fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 2682fcfb1f77SMark Lord * So do nothing at all here. 2683fcfb1f77SMark Lord */ 2684fcfb1f77SMark Lord return; 2685fcfb1f77SMark Lord } 2686fcfb1f77SMark Lord } 2687fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 268837b9046aSMark Lord if (!ac_err_mask(ata_status)) 2689fcfb1f77SMark Lord ata_qc_complete(qc); 269037b9046aSMark Lord /* else: leave it for mv_err_intr() */ 2691fcfb1f77SMark Lord } else { 2692fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 2693fcfb1f77SMark Lord __func__, tag); 2694fcfb1f77SMark Lord } 2695fcfb1f77SMark Lord } 2696fcfb1f77SMark Lord 2697fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2698bdd4dddeSJeff Garzik { 2699bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2700bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2701fcfb1f77SMark Lord u32 in_index; 2702bdd4dddeSJeff Garzik bool work_done = false; 2703fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2704bdd4dddeSJeff Garzik 2705fcfb1f77SMark Lord /* Get the hardware queue position index */ 2706cae5a29dSMark Lord in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR) 2707bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2708bdd4dddeSJeff Garzik 2709fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 2710fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 27116c1153e0SJeff Garzik unsigned int tag; 2712fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2713bdd4dddeSJeff Garzik 2714fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2715bdd4dddeSJeff Garzik 2716fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2717fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 27189af5c9c9STejun Heo tag = ap->link.active_tag; 2719fcfb1f77SMark Lord } else { 2720fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2721fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2722bdd4dddeSJeff Garzik } 2723fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2724bdd4dddeSJeff Garzik work_done = true; 2725bdd4dddeSJeff Garzik } 2726bdd4dddeSJeff Garzik 2727352fab70SMark Lord /* Update the software queue position index in hardware */ 2728bdd4dddeSJeff Garzik if (work_done) 2729bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2730fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2731cae5a29dSMark Lord port_mmio + EDMA_RSP_Q_OUT_PTR); 2732c6fd2807SJeff Garzik } 2733c6fd2807SJeff Garzik 2734a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2735a9010329SMark Lord { 2736a9010329SMark Lord struct mv_port_priv *pp; 2737a9010329SMark Lord int edma_was_enabled; 2738a9010329SMark Lord 2739a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2740a9010329SMark Lord mv_unexpected_intr(ap, 0); 2741a9010329SMark Lord return; 2742a9010329SMark Lord } 2743a9010329SMark Lord /* 2744a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2745a9010329SMark Lord * so that we have a consistent view for this port, 2746a9010329SMark Lord * even if something we call of our routines changes it. 2747a9010329SMark Lord */ 2748a9010329SMark Lord pp = ap->private_data; 2749a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2750a9010329SMark Lord /* 2751a9010329SMark Lord * Process completed CRPB response(s) before other events. 2752a9010329SMark Lord */ 2753a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2754a9010329SMark Lord mv_process_crpb_entries(ap, pp); 27554c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 27564c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2757a9010329SMark Lord } 2758a9010329SMark Lord /* 2759a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2760a9010329SMark Lord */ 2761a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2762a9010329SMark Lord mv_err_intr(ap); 2763a9010329SMark Lord } else if (!edma_was_enabled) { 2764a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2765a9010329SMark Lord if (qc) 2766a9010329SMark Lord ata_sff_host_intr(ap, qc); 2767a9010329SMark Lord else 2768a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2769a9010329SMark Lord } 2770a9010329SMark Lord } 2771a9010329SMark Lord 2772c6fd2807SJeff Garzik /** 2773c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2774cca3974eSJeff Garzik * @host: host specific structure 27757368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2776c6fd2807SJeff Garzik * 2777c6fd2807SJeff Garzik * LOCKING: 2778c6fd2807SJeff Garzik * Inherited from caller. 2779c6fd2807SJeff Garzik */ 27807368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2781c6fd2807SJeff Garzik { 2782f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2783eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2784a3718c1fSMark Lord unsigned int handled = 0, port; 2785c6fd2807SJeff Garzik 27862b748a0aSMark Lord /* If asserted, clear the "all ports" IRQ coalescing bit */ 27872b748a0aSMark Lord if (main_irq_cause & ALL_PORTS_COAL_DONE) 2788cae5a29dSMark Lord writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE); 27892b748a0aSMark Lord 2790a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2791cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2792eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2793eabd5eb1SMark Lord 2794a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2795a3718c1fSMark Lord /* 2796eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2797eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2798a3718c1fSMark Lord */ 2799eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2800eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2801eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2802eabd5eb1SMark Lord /* 2803eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2804eabd5eb1SMark Lord */ 2805eabd5eb1SMark Lord if (!hc_cause) { 2806eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2807eabd5eb1SMark Lord continue; 2808eabd5eb1SMark Lord } 2809eabd5eb1SMark Lord /* 2810eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2811eabd5eb1SMark Lord * because doing so hurts performance, and 2812eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2813eabd5eb1SMark Lord * 2814eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2815eabd5eb1SMark Lord * the ports that we are handling this time through. 2816eabd5eb1SMark Lord * 2817eabd5eb1SMark Lord * This requires that we create a bitmap for those 2818eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2819eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2820eabd5eb1SMark Lord */ 2821eabd5eb1SMark Lord ack_irqs = 0; 28222b748a0aSMark Lord if (hc_cause & PORTS_0_3_COAL_DONE) 28232b748a0aSMark Lord ack_irqs = HC_COAL_IRQ; 2824eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2825eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2826eabd5eb1SMark Lord break; 2827eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2828eabd5eb1SMark Lord if (hc_cause & port_mask) 2829eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2830eabd5eb1SMark Lord } 2831a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2832cae5a29dSMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE); 2833a3718c1fSMark Lord handled = 1; 2834a3718c1fSMark Lord } 2835a9010329SMark Lord /* 2836a9010329SMark Lord * Handle interrupts signalled for this port: 2837a9010329SMark Lord */ 2838eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2839a9010329SMark Lord if (port_cause) 2840a9010329SMark Lord mv_port_intr(ap, port_cause); 2841eabd5eb1SMark Lord } 2842a3718c1fSMark Lord return handled; 2843c6fd2807SJeff Garzik } 2844c6fd2807SJeff Garzik 2845a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2846bdd4dddeSJeff Garzik { 284702a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2848bdd4dddeSJeff Garzik struct ata_port *ap; 2849bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2850bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2851bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2852bdd4dddeSJeff Garzik u32 err_cause; 2853bdd4dddeSJeff Garzik 2854cae5a29dSMark Lord err_cause = readl(mmio + hpriv->irq_cause_offset); 2855bdd4dddeSJeff Garzik 2856bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2857bdd4dddeSJeff Garzik err_cause); 2858bdd4dddeSJeff Garzik 2859bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2860bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2861bdd4dddeSJeff Garzik 2862cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 2863bdd4dddeSJeff Garzik 2864bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2865bdd4dddeSJeff Garzik ap = host->ports[i]; 2866936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 28679af5c9c9STejun Heo ehi = &ap->link.eh_info; 2868bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2869bdd4dddeSJeff Garzik if (!printed++) 2870bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2871bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2872bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2873cf480626STejun Heo ehi->action = ATA_EH_RESET; 28749af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2875bdd4dddeSJeff Garzik if (qc) 2876bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2877bdd4dddeSJeff Garzik else 2878bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2879bdd4dddeSJeff Garzik 2880bdd4dddeSJeff Garzik ata_port_freeze(ap); 2881bdd4dddeSJeff Garzik } 2882bdd4dddeSJeff Garzik } 2883a3718c1fSMark Lord return 1; /* handled */ 2884bdd4dddeSJeff Garzik } 2885bdd4dddeSJeff Garzik 2886c6fd2807SJeff Garzik /** 2887c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2888c6fd2807SJeff Garzik * @irq: unused 2889c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2890c6fd2807SJeff Garzik * 2891c6fd2807SJeff Garzik * Read the read only register to determine if any host 2892c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2893c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2894c6fd2807SJeff Garzik * reported here. 2895c6fd2807SJeff Garzik * 2896c6fd2807SJeff Garzik * LOCKING: 2897cca3974eSJeff Garzik * This routine holds the host lock while processing pending 2898c6fd2807SJeff Garzik * interrupts. 2899c6fd2807SJeff Garzik */ 29007d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 2901c6fd2807SJeff Garzik { 2902cca3974eSJeff Garzik struct ata_host *host = dev_instance; 2903f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2904a3718c1fSMark Lord unsigned int handled = 0; 29056d3c30efSMark Lord int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI; 290696e2c487SMark Lord u32 main_irq_cause, pending_irqs; 2907c6fd2807SJeff Garzik 2908646a4da5SMark Lord spin_lock(&host->lock); 29096d3c30efSMark Lord 29106d3c30efSMark Lord /* for MSI: block new interrupts while in here */ 29116d3c30efSMark Lord if (using_msi) 29122b748a0aSMark Lord mv_write_main_irq_mask(0, hpriv); 29136d3c30efSMark Lord 29147368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 291596e2c487SMark Lord pending_irqs = main_irq_cause & hpriv->main_irq_mask; 2916352fab70SMark Lord /* 2917352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 2918352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 2919c6fd2807SJeff Garzik */ 2920a44253d2SMark Lord if (pending_irqs && main_irq_cause != 0xffffffffU) { 29211f398472SMark Lord if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) 2922a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 2923a3718c1fSMark Lord else 2924a44253d2SMark Lord handled = mv_host_intr(host, pending_irqs); 2925bdd4dddeSJeff Garzik } 29266d3c30efSMark Lord 29276d3c30efSMark Lord /* for MSI: unmask; interrupt cause bits will retrigger now */ 29286d3c30efSMark Lord if (using_msi) 29292b748a0aSMark Lord mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv); 29306d3c30efSMark Lord 29319d51af7bSMark Lord spin_unlock(&host->lock); 29329d51af7bSMark Lord 2933c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 2934c6fd2807SJeff Garzik } 2935c6fd2807SJeff Garzik 2936c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2937c6fd2807SJeff Garzik { 2938c6fd2807SJeff Garzik unsigned int ofs; 2939c6fd2807SJeff Garzik 2940c6fd2807SJeff Garzik switch (sc_reg_in) { 2941c6fd2807SJeff Garzik case SCR_STATUS: 2942c6fd2807SJeff Garzik case SCR_ERROR: 2943c6fd2807SJeff Garzik case SCR_CONTROL: 2944c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 2945c6fd2807SJeff Garzik break; 2946c6fd2807SJeff Garzik default: 2947c6fd2807SJeff Garzik ofs = 0xffffffffU; 2948c6fd2807SJeff Garzik break; 2949c6fd2807SJeff Garzik } 2950c6fd2807SJeff Garzik return ofs; 2951c6fd2807SJeff Garzik } 2952c6fd2807SJeff Garzik 295382ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 2954c6fd2807SJeff Garzik { 295582ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 2956f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 295782ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 2958c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2959c6fd2807SJeff Garzik 2960da3dbb17STejun Heo if (ofs != 0xffffffffU) { 2961da3dbb17STejun Heo *val = readl(addr + ofs); 2962da3dbb17STejun Heo return 0; 2963da3dbb17STejun Heo } else 2964da3dbb17STejun Heo return -EINVAL; 2965c6fd2807SJeff Garzik } 2966c6fd2807SJeff Garzik 296782ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 2968c6fd2807SJeff Garzik { 296982ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 2970f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 297182ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 2972c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2973c6fd2807SJeff Garzik 2974da3dbb17STejun Heo if (ofs != 0xffffffffU) { 29750d5ff566STejun Heo writelfl(val, addr + ofs); 2976da3dbb17STejun Heo return 0; 2977da3dbb17STejun Heo } else 2978da3dbb17STejun Heo return -EINVAL; 2979c6fd2807SJeff Garzik } 2980c6fd2807SJeff Garzik 29817bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2982c6fd2807SJeff Garzik { 29837bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2984c6fd2807SJeff Garzik int early_5080; 2985c6fd2807SJeff Garzik 298644c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2987c6fd2807SJeff Garzik 2988c6fd2807SJeff Garzik if (!early_5080) { 2989c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2990c6fd2807SJeff Garzik tmp |= (1 << 0); 2991c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2992c6fd2807SJeff Garzik } 2993c6fd2807SJeff Garzik 29947bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2995c6fd2807SJeff Garzik } 2996c6fd2807SJeff Garzik 2997c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2998c6fd2807SJeff Garzik { 2999cae5a29dSMark Lord writel(0x0fcfffff, mmio + FLASH_CTL); 3000c6fd2807SJeff Garzik } 3001c6fd2807SJeff Garzik 3002c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 3003c6fd2807SJeff Garzik void __iomem *mmio) 3004c6fd2807SJeff Garzik { 3005c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 3006c6fd2807SJeff Garzik u32 tmp; 3007c6fd2807SJeff Garzik 3008c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3009c6fd2807SJeff Garzik 3010c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 3011c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 3012c6fd2807SJeff Garzik } 3013c6fd2807SJeff Garzik 3014c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3015c6fd2807SJeff Garzik { 3016c6fd2807SJeff Garzik u32 tmp; 3017c6fd2807SJeff Garzik 3018cae5a29dSMark Lord writel(0, mmio + GPIO_PORT_CTL); 3019c6fd2807SJeff Garzik 3020c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 3021c6fd2807SJeff Garzik 3022c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 3023c6fd2807SJeff Garzik tmp |= ~(1 << 0); 3024c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 3025c6fd2807SJeff Garzik } 3026c6fd2807SJeff Garzik 3027c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3028c6fd2807SJeff Garzik unsigned int port) 3029c6fd2807SJeff Garzik { 3030c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 3031c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 3032c6fd2807SJeff Garzik u32 tmp; 3033c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 3034c6fd2807SJeff Garzik 3035c6fd2807SJeff Garzik if (fix_apm_sq) { 3036cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_LTMODE); 3037c6fd2807SJeff Garzik tmp |= (1 << 19); 3038cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_LTMODE); 3039c6fd2807SJeff Garzik 3040cae5a29dSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL); 3041c6fd2807SJeff Garzik tmp &= ~0x3; 3042c6fd2807SJeff Garzik tmp |= 0x1; 3043cae5a29dSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL); 3044c6fd2807SJeff Garzik } 3045c6fd2807SJeff Garzik 3046c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 3047c6fd2807SJeff Garzik tmp &= ~mask; 3048c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 3049c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 3050c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 3051c6fd2807SJeff Garzik } 3052c6fd2807SJeff Garzik 3053c6fd2807SJeff Garzik 3054c6fd2807SJeff Garzik #undef ZERO 3055c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 3056c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 3057c6fd2807SJeff Garzik unsigned int port) 3058c6fd2807SJeff Garzik { 3059c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3060c6fd2807SJeff Garzik 3061e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3062c6fd2807SJeff Garzik 3063c6fd2807SJeff Garzik ZERO(0x028); /* command */ 3064cae5a29dSMark Lord writel(0x11f, port_mmio + EDMA_CFG); 3065c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 3066c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 3067c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 3068c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 3069c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 3070c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 3071c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 3072c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 3073c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 3074c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 3075cae5a29dSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 3076c6fd2807SJeff Garzik } 3077c6fd2807SJeff Garzik #undef ZERO 3078c6fd2807SJeff Garzik 3079c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 3080c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3081c6fd2807SJeff Garzik unsigned int hc) 3082c6fd2807SJeff Garzik { 3083c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3084c6fd2807SJeff Garzik u32 tmp; 3085c6fd2807SJeff Garzik 3086c6fd2807SJeff Garzik ZERO(0x00c); 3087c6fd2807SJeff Garzik ZERO(0x010); 3088c6fd2807SJeff Garzik ZERO(0x014); 3089c6fd2807SJeff Garzik ZERO(0x018); 3090c6fd2807SJeff Garzik 3091c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 3092c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 3093c6fd2807SJeff Garzik tmp |= 0x03030303; 3094c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 3095c6fd2807SJeff Garzik } 3096c6fd2807SJeff Garzik #undef ZERO 3097c6fd2807SJeff Garzik 3098c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3099c6fd2807SJeff Garzik unsigned int n_hc) 3100c6fd2807SJeff Garzik { 3101c6fd2807SJeff Garzik unsigned int hc, port; 3102c6fd2807SJeff Garzik 3103c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3104c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 3105c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 3106c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 3107c6fd2807SJeff Garzik 3108c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 3109c6fd2807SJeff Garzik } 3110c6fd2807SJeff Garzik 3111c6fd2807SJeff Garzik return 0; 3112c6fd2807SJeff Garzik } 3113c6fd2807SJeff Garzik 3114c6fd2807SJeff Garzik #undef ZERO 3115c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 31167bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 3117c6fd2807SJeff Garzik { 311802a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 3119c6fd2807SJeff Garzik u32 tmp; 3120c6fd2807SJeff Garzik 3121cae5a29dSMark Lord tmp = readl(mmio + MV_PCI_MODE); 3122c6fd2807SJeff Garzik tmp &= 0xff00ffff; 3123cae5a29dSMark Lord writel(tmp, mmio + MV_PCI_MODE); 3124c6fd2807SJeff Garzik 3125c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 3126c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 3127cae5a29dSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 3128c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 3129cae5a29dSMark Lord ZERO(hpriv->irq_cause_offset); 3130cae5a29dSMark Lord ZERO(hpriv->irq_mask_offset); 3131c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 3132c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 3133c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 3134c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 3135c6fd2807SJeff Garzik } 3136c6fd2807SJeff Garzik #undef ZERO 3137c6fd2807SJeff Garzik 3138c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 3139c6fd2807SJeff Garzik { 3140c6fd2807SJeff Garzik u32 tmp; 3141c6fd2807SJeff Garzik 3142c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 3143c6fd2807SJeff Garzik 3144cae5a29dSMark Lord tmp = readl(mmio + GPIO_PORT_CTL); 3145c6fd2807SJeff Garzik tmp &= 0x3; 3146c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 3147cae5a29dSMark Lord writel(tmp, mmio + GPIO_PORT_CTL); 3148c6fd2807SJeff Garzik } 3149c6fd2807SJeff Garzik 3150c6fd2807SJeff Garzik /** 3151c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 3152c6fd2807SJeff Garzik * @mmio: base address of the HBA 3153c6fd2807SJeff Garzik * 3154c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 3155c6fd2807SJeff Garzik * 3156c6fd2807SJeff Garzik * LOCKING: 3157c6fd2807SJeff Garzik * Inherited from caller. 3158c6fd2807SJeff Garzik */ 3159c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 3160c6fd2807SJeff Garzik unsigned int n_hc) 3161c6fd2807SJeff Garzik { 3162cae5a29dSMark Lord void __iomem *reg = mmio + PCI_MAIN_CMD_STS; 3163c6fd2807SJeff Garzik int i, rc = 0; 3164c6fd2807SJeff Garzik u32 t; 3165c6fd2807SJeff Garzik 3166c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 3167c6fd2807SJeff Garzik * register" table. 3168c6fd2807SJeff Garzik */ 3169c6fd2807SJeff Garzik t = readl(reg); 3170c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 3171c6fd2807SJeff Garzik 3172c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 3173c6fd2807SJeff Garzik udelay(1); 3174c6fd2807SJeff Garzik t = readl(reg); 31752dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 3176c6fd2807SJeff Garzik break; 3177c6fd2807SJeff Garzik } 3178c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 3179c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 3180c6fd2807SJeff Garzik rc = 1; 3181c6fd2807SJeff Garzik goto done; 3182c6fd2807SJeff Garzik } 3183c6fd2807SJeff Garzik 3184c6fd2807SJeff Garzik /* set reset */ 3185c6fd2807SJeff Garzik i = 5; 3186c6fd2807SJeff Garzik do { 3187c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 3188c6fd2807SJeff Garzik t = readl(reg); 3189c6fd2807SJeff Garzik udelay(1); 3190c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 3191c6fd2807SJeff Garzik 3192c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 3193c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 3194c6fd2807SJeff Garzik rc = 1; 3195c6fd2807SJeff Garzik goto done; 3196c6fd2807SJeff Garzik } 3197c6fd2807SJeff Garzik 3198c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 3199c6fd2807SJeff Garzik i = 5; 3200c6fd2807SJeff Garzik do { 3201c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 3202c6fd2807SJeff Garzik t = readl(reg); 3203c6fd2807SJeff Garzik udelay(1); 3204c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 3205c6fd2807SJeff Garzik 3206c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 3207c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 3208c6fd2807SJeff Garzik rc = 1; 3209c6fd2807SJeff Garzik } 3210c6fd2807SJeff Garzik done: 3211c6fd2807SJeff Garzik return rc; 3212c6fd2807SJeff Garzik } 3213c6fd2807SJeff Garzik 3214c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 3215c6fd2807SJeff Garzik void __iomem *mmio) 3216c6fd2807SJeff Garzik { 3217c6fd2807SJeff Garzik void __iomem *port_mmio; 3218c6fd2807SJeff Garzik u32 tmp; 3219c6fd2807SJeff Garzik 3220cae5a29dSMark Lord tmp = readl(mmio + RESET_CFG); 3221c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 3222c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 3223c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 3224c6fd2807SJeff Garzik return; 3225c6fd2807SJeff Garzik } 3226c6fd2807SJeff Garzik 3227c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 3228c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 3229c6fd2807SJeff Garzik 3230c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3231c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3232c6fd2807SJeff Garzik } 3233c6fd2807SJeff Garzik 3234c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 3235c6fd2807SJeff Garzik { 3236cae5a29dSMark Lord writel(0x00000060, mmio + GPIO_PORT_CTL); 3237c6fd2807SJeff Garzik } 3238c6fd2807SJeff Garzik 3239c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 3240c6fd2807SJeff Garzik unsigned int port) 3241c6fd2807SJeff Garzik { 3242c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3243c6fd2807SJeff Garzik 3244c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3245c6fd2807SJeff Garzik int fix_phy_mode2 = 3246c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 3247c6fd2807SJeff Garzik int fix_phy_mode4 = 3248c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 32498c30a8b9SMark Lord u32 m2, m3; 3250c6fd2807SJeff Garzik 3251c6fd2807SJeff Garzik if (fix_phy_mode2) { 3252c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3253c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3254c6fd2807SJeff Garzik m2 |= (1 << 31); 3255c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3256c6fd2807SJeff Garzik 3257c6fd2807SJeff Garzik udelay(200); 3258c6fd2807SJeff Garzik 3259c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3260c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 3261c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3262c6fd2807SJeff Garzik 3263c6fd2807SJeff Garzik udelay(200); 3264c6fd2807SJeff Garzik } 3265c6fd2807SJeff Garzik 32668c30a8b9SMark Lord /* 32678c30a8b9SMark Lord * Gen-II/IIe PHY_MODE3 errata RM#2: 32688c30a8b9SMark Lord * Achieves better receiver noise performance than the h/w default: 32698c30a8b9SMark Lord */ 32708c30a8b9SMark Lord m3 = readl(port_mmio + PHY_MODE3); 32718c30a8b9SMark Lord m3 = (m3 & 0x1f) | (0x5555601 << 5); 3272c6fd2807SJeff Garzik 32730388a8c0SMark Lord /* Guideline 88F5182 (GL# SATA-S11) */ 32740388a8c0SMark Lord if (IS_SOC(hpriv)) 32750388a8c0SMark Lord m3 &= ~0x1c; 32760388a8c0SMark Lord 3277c6fd2807SJeff Garzik if (fix_phy_mode4) { 3278ba069e37SMark Lord u32 m4 = readl(port_mmio + PHY_MODE4); 3279ba069e37SMark Lord /* 3280ba069e37SMark Lord * Enforce reserved-bit restrictions on GenIIe devices only. 3281ba069e37SMark Lord * For earlier chipsets, force only the internal config field 3282ba069e37SMark Lord * (workaround for errata FEr SATA#10 part 1). 3283ba069e37SMark Lord */ 32848c30a8b9SMark Lord if (IS_GEN_IIE(hpriv)) 3285ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES; 3286ba069e37SMark Lord else 3287ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE; 32888c30a8b9SMark Lord writel(m4, port_mmio + PHY_MODE4); 3289c6fd2807SJeff Garzik } 3290b406c7a6SMark Lord /* 3291b406c7a6SMark Lord * Workaround for 60x1-B2 errata SATA#13: 3292b406c7a6SMark Lord * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3, 3293b406c7a6SMark Lord * so we must always rewrite PHY_MODE3 after PHY_MODE4. 3294ba68460bSMark Lord * Or ensure we use writelfl() when writing PHY_MODE4. 3295b406c7a6SMark Lord */ 3296b406c7a6SMark Lord writel(m3, port_mmio + PHY_MODE3); 3297c6fd2807SJeff Garzik 3298c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 3299c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 3300c6fd2807SJeff Garzik 3301c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 3302c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 3303c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 3304c6fd2807SJeff Garzik m2 &= ~(1 << 16); 3305c6fd2807SJeff Garzik 3306c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 3307c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 3308c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 3309c6fd2807SJeff Garzik m2 |= 0x0000900F; 3310c6fd2807SJeff Garzik } 3311c6fd2807SJeff Garzik 3312c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 3313c6fd2807SJeff Garzik } 3314c6fd2807SJeff Garzik 3315f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 3316f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 3317f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 3318f351b2d6SSaeed Bishara void __iomem *mmio) 3319f351b2d6SSaeed Bishara { 3320f351b2d6SSaeed Bishara return; 3321f351b2d6SSaeed Bishara } 3322f351b2d6SSaeed Bishara 3323f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 3324f351b2d6SSaeed Bishara void __iomem *mmio) 3325f351b2d6SSaeed Bishara { 3326f351b2d6SSaeed Bishara void __iomem *port_mmio; 3327f351b2d6SSaeed Bishara u32 tmp; 3328f351b2d6SSaeed Bishara 3329f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 3330f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 3331f351b2d6SSaeed Bishara 3332f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 3333f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 3334f351b2d6SSaeed Bishara } 3335f351b2d6SSaeed Bishara 3336f351b2d6SSaeed Bishara #undef ZERO 3337f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 3338f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 3339f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 3340f351b2d6SSaeed Bishara { 3341f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 3342f351b2d6SSaeed Bishara 3343e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 3344f351b2d6SSaeed Bishara 3345f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 3346cae5a29dSMark Lord writel(0x101f, port_mmio + EDMA_CFG); 3347f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 3348f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 3349f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 3350f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 3351f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 3352f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 3353f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 3354f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 3355f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 3356f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 3357cae5a29dSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 3358f351b2d6SSaeed Bishara } 3359f351b2d6SSaeed Bishara 3360f351b2d6SSaeed Bishara #undef ZERO 3361f351b2d6SSaeed Bishara 3362f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 3363f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 3364f351b2d6SSaeed Bishara void __iomem *mmio) 3365f351b2d6SSaeed Bishara { 3366f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 3367f351b2d6SSaeed Bishara 3368f351b2d6SSaeed Bishara ZERO(0x00c); 3369f351b2d6SSaeed Bishara ZERO(0x010); 3370f351b2d6SSaeed Bishara ZERO(0x014); 3371f351b2d6SSaeed Bishara 3372f351b2d6SSaeed Bishara } 3373f351b2d6SSaeed Bishara 3374f351b2d6SSaeed Bishara #undef ZERO 3375f351b2d6SSaeed Bishara 3376f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 3377f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 3378f351b2d6SSaeed Bishara { 3379f351b2d6SSaeed Bishara unsigned int port; 3380f351b2d6SSaeed Bishara 3381f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 3382f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 3383f351b2d6SSaeed Bishara 3384f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 3385f351b2d6SSaeed Bishara 3386f351b2d6SSaeed Bishara return 0; 3387f351b2d6SSaeed Bishara } 3388f351b2d6SSaeed Bishara 3389f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 3390f351b2d6SSaeed Bishara void __iomem *mmio) 3391f351b2d6SSaeed Bishara { 3392f351b2d6SSaeed Bishara return; 3393f351b2d6SSaeed Bishara } 3394f351b2d6SSaeed Bishara 3395f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 3396f351b2d6SSaeed Bishara { 3397f351b2d6SSaeed Bishara return; 3398f351b2d6SSaeed Bishara } 3399f351b2d6SSaeed Bishara 34008e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 3401b67a1064SMark Lord { 3402cae5a29dSMark Lord u32 ifcfg = readl(port_mmio + SATA_IFCFG); 3403b67a1064SMark Lord 34048e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 3405b67a1064SMark Lord if (want_gen2i) 34068e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 3407cae5a29dSMark Lord writelfl(ifcfg, port_mmio + SATA_IFCFG); 3408b67a1064SMark Lord } 3409b67a1064SMark Lord 3410e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 3411c6fd2807SJeff Garzik unsigned int port_no) 3412c6fd2807SJeff Garzik { 3413c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 3414c6fd2807SJeff Garzik 34158e7decdbSMark Lord /* 34168e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 34178e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 34188e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 34198e7decdbSMark Lord */ 34200d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 3421cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3422c6fd2807SJeff Garzik 3423b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 34248e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 34258e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 3426c6fd2807SJeff Garzik } 3427b67a1064SMark Lord /* 34288e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 3429b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 3430cae5a29dSMark Lord * (except for SATA_IFCFG), and issues a COMRESET to the dev. 3431c6fd2807SJeff Garzik */ 3432cae5a29dSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD); 3433b67a1064SMark Lord udelay(25); /* allow reset propagation */ 3434cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_CMD); 3435c6fd2807SJeff Garzik 3436c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 3437c6fd2807SJeff Garzik 3438ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 3439c6fd2807SJeff Garzik mdelay(1); 3440c6fd2807SJeff Garzik } 3441c6fd2807SJeff Garzik 3442e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 3443e49856d8SMark Lord { 3444e49856d8SMark Lord if (sata_pmp_supported(ap)) { 3445e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 3446cae5a29dSMark Lord u32 reg = readl(port_mmio + SATA_IFCTL); 3447e49856d8SMark Lord int old = reg & 0xf; 3448e49856d8SMark Lord 3449e49856d8SMark Lord if (old != pmp) { 3450e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 3451cae5a29dSMark Lord writelfl(reg, port_mmio + SATA_IFCTL); 3452e49856d8SMark Lord } 3453e49856d8SMark Lord } 3454e49856d8SMark Lord } 3455e49856d8SMark Lord 3456e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 3457bdd4dddeSJeff Garzik unsigned long deadline) 3458c6fd2807SJeff Garzik { 3459e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3460e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 3461e49856d8SMark Lord } 3462c6fd2807SJeff Garzik 3463e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 3464e49856d8SMark Lord unsigned long deadline) 3465da3dbb17STejun Heo { 3466e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3467e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 3468bdd4dddeSJeff Garzik } 3469bdd4dddeSJeff Garzik 3470cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 3471bdd4dddeSJeff Garzik unsigned long deadline) 3472bdd4dddeSJeff Garzik { 3473cc0680a5STejun Heo struct ata_port *ap = link->ap; 3474bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 3475b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 3476f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 34770d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 34780d8be5cbSMark Lord u32 sstatus; 34790d8be5cbSMark Lord bool online; 3480bdd4dddeSJeff Garzik 3481e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 3482b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 3483d16ab3f6SMark Lord pp->pp_flags &= 3484d16ab3f6SMark Lord ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY); 3485bdd4dddeSJeff Garzik 34860d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 34870d8be5cbSMark Lord do { 348817c5aab5SMark Lord const unsigned long *timing = 348917c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 3490bdd4dddeSJeff Garzik 349117c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 349217c5aab5SMark Lord &online, NULL); 34939dcffd99SMark Lord rc = online ? -EAGAIN : rc; 349417c5aab5SMark Lord if (rc) 34950d8be5cbSMark Lord return rc; 34960d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 34970d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 34980d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 34998e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 35000d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 35010d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 3502bdd4dddeSJeff Garzik } 35030d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 350408da1759SMark Lord mv_save_cached_regs(ap); 350566e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 3506bdd4dddeSJeff Garzik 350717c5aab5SMark Lord return rc; 3508bdd4dddeSJeff Garzik } 3509bdd4dddeSJeff Garzik 3510bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 3511c6fd2807SJeff Garzik { 35121cfd19aeSMark Lord mv_stop_edma(ap); 3513c4de573bSMark Lord mv_enable_port_irqs(ap, 0); 3514c6fd2807SJeff Garzik } 3515bdd4dddeSJeff Garzik 3516bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 3517bdd4dddeSJeff Garzik { 3518f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 3519c4de573bSMark Lord unsigned int port = ap->port_no; 3520c4de573bSMark Lord unsigned int hardport = mv_hardport_from_port(port); 35211cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 3522bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 3523c4de573bSMark Lord u32 hc_irq_cause; 3524bdd4dddeSJeff Garzik 3525bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 3526cae5a29dSMark Lord writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3527bdd4dddeSJeff Garzik 3528bdd4dddeSJeff Garzik /* clear pending irq events */ 3529cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 3530cae5a29dSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE); 3531bdd4dddeSJeff Garzik 353288e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 3533c6fd2807SJeff Garzik } 3534c6fd2807SJeff Garzik 3535c6fd2807SJeff Garzik /** 3536c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 3537c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 3538c6fd2807SJeff Garzik * @port_mmio: base address of the port 3539c6fd2807SJeff Garzik * 3540c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 3541c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 3542c6fd2807SJeff Garzik * start of the port. 3543c6fd2807SJeff Garzik * 3544c6fd2807SJeff Garzik * LOCKING: 3545c6fd2807SJeff Garzik * Inherited from caller. 3546c6fd2807SJeff Garzik */ 3547c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 3548c6fd2807SJeff Garzik { 3549cae5a29dSMark Lord void __iomem *serr, *shd_base = port_mmio + SHD_BLK; 3550c6fd2807SJeff Garzik 3551c6fd2807SJeff Garzik /* PIO related setup 3552c6fd2807SJeff Garzik */ 3553c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 3554c6fd2807SJeff Garzik port->error_addr = 3555c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 3556c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 3557c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 3558c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 3559c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 3560c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 3561c6fd2807SJeff Garzik port->status_addr = 3562c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 3563c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 3564cae5a29dSMark Lord port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST; 3565c6fd2807SJeff Garzik 3566c6fd2807SJeff Garzik /* unused: */ 35678d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 3568c6fd2807SJeff Garzik 3569c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 3570cae5a29dSMark Lord serr = port_mmio + mv_scr_offset(SCR_ERROR); 3571cae5a29dSMark Lord writelfl(readl(serr), serr); 3572cae5a29dSMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE); 3573c6fd2807SJeff Garzik 3574646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 3575cae5a29dSMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK); 3576c6fd2807SJeff Garzik 3577c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 3578cae5a29dSMark Lord readl(port_mmio + EDMA_CFG), 3579cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_CAUSE), 3580cae5a29dSMark Lord readl(port_mmio + EDMA_ERR_IRQ_MASK)); 3581c6fd2807SJeff Garzik } 3582c6fd2807SJeff Garzik 3583616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 3584616d4a98SMark Lord { 3585616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3586616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3587616d4a98SMark Lord u32 reg; 3588616d4a98SMark Lord 35891f398472SMark Lord if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) 3590616d4a98SMark Lord return 0; /* not PCI-X capable */ 3591cae5a29dSMark Lord reg = readl(mmio + MV_PCI_MODE); 3592616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 3593616d4a98SMark Lord return 0; /* conventional PCI mode */ 3594616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 3595616d4a98SMark Lord } 3596616d4a98SMark Lord 3597616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 3598616d4a98SMark Lord { 3599616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3600616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3601616d4a98SMark Lord u32 reg; 3602616d4a98SMark Lord 3603616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 3604cae5a29dSMark Lord reg = readl(mmio + MV_PCI_COMMAND); 3605cae5a29dSMark Lord if (reg & MV_PCI_COMMAND_MRDTRIG) 3606616d4a98SMark Lord return 0; /* not okay */ 3607616d4a98SMark Lord } 3608616d4a98SMark Lord return 1; /* okay */ 3609616d4a98SMark Lord } 3610616d4a98SMark Lord 361165ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host) 361265ad7fefSMark Lord { 361365ad7fefSMark Lord struct mv_host_priv *hpriv = host->private_data; 361465ad7fefSMark Lord void __iomem *mmio = hpriv->base; 361565ad7fefSMark Lord 361665ad7fefSMark Lord /* workaround for 60x1-B2 errata PCI#7 */ 361765ad7fefSMark Lord if (mv_in_pcix_mode(host)) { 3618cae5a29dSMark Lord u32 reg = readl(mmio + MV_PCI_COMMAND); 3619cae5a29dSMark Lord writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND); 362065ad7fefSMark Lord } 362165ad7fefSMark Lord } 362265ad7fefSMark Lord 36234447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 3624c6fd2807SJeff Garzik { 36254447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 36264447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3627c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3628c6fd2807SJeff Garzik 3629c6fd2807SJeff Garzik switch (board_idx) { 3630c6fd2807SJeff Garzik case chip_5080: 3631c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3632ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3633c6fd2807SJeff Garzik 363444c10138SAuke Kok switch (pdev->revision) { 3635c6fd2807SJeff Garzik case 0x1: 3636c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3637c6fd2807SJeff Garzik break; 3638c6fd2807SJeff Garzik case 0x3: 3639c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3640c6fd2807SJeff Garzik break; 3641c6fd2807SJeff Garzik default: 3642c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3643c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 3644c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3645c6fd2807SJeff Garzik break; 3646c6fd2807SJeff Garzik } 3647c6fd2807SJeff Garzik break; 3648c6fd2807SJeff Garzik 3649c6fd2807SJeff Garzik case chip_504x: 3650c6fd2807SJeff Garzik case chip_508x: 3651c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3652ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3653c6fd2807SJeff Garzik 365444c10138SAuke Kok switch (pdev->revision) { 3655c6fd2807SJeff Garzik case 0x0: 3656c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3657c6fd2807SJeff Garzik break; 3658c6fd2807SJeff Garzik case 0x3: 3659c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3660c6fd2807SJeff Garzik break; 3661c6fd2807SJeff Garzik default: 3662c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3663c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3664c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3665c6fd2807SJeff Garzik break; 3666c6fd2807SJeff Garzik } 3667c6fd2807SJeff Garzik break; 3668c6fd2807SJeff Garzik 3669c6fd2807SJeff Garzik case chip_604x: 3670c6fd2807SJeff Garzik case chip_608x: 3671c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3672ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 3673c6fd2807SJeff Garzik 367444c10138SAuke Kok switch (pdev->revision) { 3675c6fd2807SJeff Garzik case 0x7: 367665ad7fefSMark Lord mv_60x1b2_errata_pci7(host); 3677c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3678c6fd2807SJeff Garzik break; 3679c6fd2807SJeff Garzik case 0x9: 3680c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3681c6fd2807SJeff Garzik break; 3682c6fd2807SJeff Garzik default: 3683c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3684c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3685c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3686c6fd2807SJeff Garzik break; 3687c6fd2807SJeff Garzik } 3688c6fd2807SJeff Garzik break; 3689c6fd2807SJeff Garzik 3690c6fd2807SJeff Garzik case chip_7042: 3691616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 3692306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 3693306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 3694306b30f7SMark Lord { 36954e520033SMark Lord /* 36964e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 36974e520033SMark Lord * 36984e520033SMark Lord * Unconfigured drives are treated as "Legacy" 36994e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 37004e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 37014e520033SMark Lord * 37024e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 37034e520033SMark Lord * alone, but instead overwrite a high numbered 37044e520033SMark Lord * sector for the RAID metadata. This sector can 37054e520033SMark Lord * be determined exactly, by truncating the physical 37064e520033SMark Lord * drive capacity to a nice even GB value. 37074e520033SMark Lord * 37084e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 37094e520033SMark Lord * 37104e520033SMark Lord * Warn the user, lest they think we're just buggy. 37114e520033SMark Lord */ 37124e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 37134e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 37144e520033SMark Lord " regardless of if/how they are configured." 37154e520033SMark Lord " BEWARE!\n"); 37164e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 37174e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 37184e520033SMark Lord " and avoid the final two gigabytes on" 37194e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 3720306b30f7SMark Lord } 37218e7decdbSMark Lord /* drop through */ 3722c6fd2807SJeff Garzik case chip_6042: 3723c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3724c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 3725616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 3726616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 3727c6fd2807SJeff Garzik 372844c10138SAuke Kok switch (pdev->revision) { 37295cf73bfbSMark Lord case 0x2: /* Rev.B0: the first/only public release */ 3730c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3731c6fd2807SJeff Garzik break; 3732c6fd2807SJeff Garzik default: 3733c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3734c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3735c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3736c6fd2807SJeff Garzik break; 3737c6fd2807SJeff Garzik } 3738c6fd2807SJeff Garzik break; 3739f351b2d6SSaeed Bishara case chip_soc: 3740f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3741eb3a55a9SSaeed Bishara hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE | 3742eb3a55a9SSaeed Bishara MV_HP_ERRATA_60X1C0; 3743f351b2d6SSaeed Bishara break; 3744c6fd2807SJeff Garzik 3745c6fd2807SJeff Garzik default: 3746f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 37475796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 3748c6fd2807SJeff Garzik return 1; 3749c6fd2807SJeff Garzik } 3750c6fd2807SJeff Garzik 3751c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 375202a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 3753cae5a29dSMark Lord hpriv->irq_cause_offset = PCIE_IRQ_CAUSE; 3754cae5a29dSMark Lord hpriv->irq_mask_offset = PCIE_IRQ_MASK; 375502a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 375602a121daSMark Lord } else { 3757cae5a29dSMark Lord hpriv->irq_cause_offset = PCI_IRQ_CAUSE; 3758cae5a29dSMark Lord hpriv->irq_mask_offset = PCI_IRQ_MASK; 375902a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 376002a121daSMark Lord } 3761c6fd2807SJeff Garzik 3762c6fd2807SJeff Garzik return 0; 3763c6fd2807SJeff Garzik } 3764c6fd2807SJeff Garzik 3765c6fd2807SJeff Garzik /** 3766c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 37674447d351STejun Heo * @host: ATA host to initialize 37684447d351STejun Heo * @board_idx: controller index 3769c6fd2807SJeff Garzik * 3770c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3771c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3772c6fd2807SJeff Garzik * 3773c6fd2807SJeff Garzik * LOCKING: 3774c6fd2807SJeff Garzik * Inherited from caller. 3775c6fd2807SJeff Garzik */ 37764447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 3777c6fd2807SJeff Garzik { 3778c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 37794447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3780f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3781c6fd2807SJeff Garzik 37824447d351STejun Heo rc = mv_chip_id(host, board_idx); 3783c6fd2807SJeff Garzik if (rc) 3784c6fd2807SJeff Garzik goto done; 3785c6fd2807SJeff Garzik 37861f398472SMark Lord if (IS_SOC(hpriv)) { 3787cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE; 3788cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK; 37891f398472SMark Lord } else { 3790cae5a29dSMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE; 3791cae5a29dSMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK; 3792f351b2d6SSaeed Bishara } 3793352fab70SMark Lord 37945d0fb2e7SThomas Reitmayr /* initialize shadow irq mask with register's value */ 37955d0fb2e7SThomas Reitmayr hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr); 37965d0fb2e7SThomas Reitmayr 3797352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 3798c4de573bSMark Lord mv_set_main_irq_mask(host, ~0, 0); 3799f351b2d6SSaeed Bishara 38004447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3801c6fd2807SJeff Garzik 38024447d351STejun Heo for (port = 0; port < host->n_ports; port++) 3803c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3804c6fd2807SJeff Garzik 3805c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3806c6fd2807SJeff Garzik if (rc) 3807c6fd2807SJeff Garzik goto done; 3808c6fd2807SJeff Garzik 3809c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 38107bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3811c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3812c6fd2807SJeff Garzik 38134447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3814cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3815c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3816cbcdd875STejun Heo 3817cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3818cbcdd875STejun Heo 38197bb3c529SSaeed Bishara #ifdef CONFIG_PCI 38201f398472SMark Lord if (!IS_SOC(hpriv)) { 3821f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 3822cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 3823cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 3824f351b2d6SSaeed Bishara } 38257bb3c529SSaeed Bishara #endif 3826c6fd2807SJeff Garzik } 3827c6fd2807SJeff Garzik 3828c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3829c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3830c6fd2807SJeff Garzik 3831c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3832c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3833cae5a29dSMark Lord readl(hc_mmio + HC_CFG), 3834cae5a29dSMark Lord readl(hc_mmio + HC_IRQ_CAUSE)); 3835c6fd2807SJeff Garzik 3836c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3837cae5a29dSMark Lord writelfl(0, hc_mmio + HC_IRQ_CAUSE); 3838c6fd2807SJeff Garzik } 3839c6fd2807SJeff Garzik 384044c65d16SMark Lord if (!IS_SOC(hpriv)) { 3841c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 3842cae5a29dSMark Lord writelfl(0, mmio + hpriv->irq_cause_offset); 3843c6fd2807SJeff Garzik 3844c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 3845cae5a29dSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset); 384644c65d16SMark Lord } 3847c6fd2807SJeff Garzik 384851de32d2SMark Lord /* 384951de32d2SMark Lord * enable only global host interrupts for now. 385051de32d2SMark Lord * The per-port interrupts get done later as ports are set up. 385151de32d2SMark Lord */ 3852c4de573bSMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 38532b748a0aSMark Lord mv_set_irq_coalescing(host, irq_coalescing_io_count, 38542b748a0aSMark Lord irq_coalescing_usecs); 3855c6fd2807SJeff Garzik done: 3856c6fd2807SJeff Garzik return rc; 3857c6fd2807SJeff Garzik } 3858c6fd2807SJeff Garzik 3859fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3860fbf14e2fSByron Bradley { 3861fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3862fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 3863fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 3864fbf14e2fSByron Bradley return -ENOMEM; 3865fbf14e2fSByron Bradley 3866fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3867fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 3868fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 3869fbf14e2fSByron Bradley return -ENOMEM; 3870fbf14e2fSByron Bradley 3871fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3872fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 3873fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 3874fbf14e2fSByron Bradley return -ENOMEM; 3875fbf14e2fSByron Bradley 3876fbf14e2fSByron Bradley return 0; 3877fbf14e2fSByron Bradley } 3878fbf14e2fSByron Bradley 387915a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 388015a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 388115a32632SLennert Buytenhek { 388215a32632SLennert Buytenhek int i; 388315a32632SLennert Buytenhek 388415a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 388515a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 388615a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 388715a32632SLennert Buytenhek } 388815a32632SLennert Buytenhek 388915a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 389015a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 389115a32632SLennert Buytenhek 389215a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 389315a32632SLennert Buytenhek (cs->mbus_attr << 8) | 389415a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 389515a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 389615a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 389715a32632SLennert Buytenhek } 389815a32632SLennert Buytenhek } 389915a32632SLennert Buytenhek 3900f351b2d6SSaeed Bishara /** 3901f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3902f351b2d6SSaeed Bishara * host 3903f351b2d6SSaeed Bishara * @pdev: platform device found 3904f351b2d6SSaeed Bishara * 3905f351b2d6SSaeed Bishara * LOCKING: 3906f351b2d6SSaeed Bishara * Inherited from caller. 3907f351b2d6SSaeed Bishara */ 3908f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 3909f351b2d6SSaeed Bishara { 3910f351b2d6SSaeed Bishara static int printed_version; 3911f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 3912f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 3913f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 3914f351b2d6SSaeed Bishara struct ata_host *host; 3915f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 3916f351b2d6SSaeed Bishara struct resource *res; 3917f351b2d6SSaeed Bishara int n_ports, rc; 3918f351b2d6SSaeed Bishara 3919f351b2d6SSaeed Bishara if (!printed_version++) 3920f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3921f351b2d6SSaeed Bishara 3922f351b2d6SSaeed Bishara /* 3923f351b2d6SSaeed Bishara * Simple resource validation .. 3924f351b2d6SSaeed Bishara */ 3925f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 3926f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 3927f351b2d6SSaeed Bishara return -EINVAL; 3928f351b2d6SSaeed Bishara } 3929f351b2d6SSaeed Bishara 3930f351b2d6SSaeed Bishara /* 3931f351b2d6SSaeed Bishara * Get the register base first 3932f351b2d6SSaeed Bishara */ 3933f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3934f351b2d6SSaeed Bishara if (res == NULL) 3935f351b2d6SSaeed Bishara return -EINVAL; 3936f351b2d6SSaeed Bishara 3937f351b2d6SSaeed Bishara /* allocate host */ 3938f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 3939f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 3940f351b2d6SSaeed Bishara 3941f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 3942f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 3943f351b2d6SSaeed Bishara 3944f351b2d6SSaeed Bishara if (!host || !hpriv) 3945f351b2d6SSaeed Bishara return -ENOMEM; 3946f351b2d6SSaeed Bishara host->private_data = hpriv; 3947f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 3948f351b2d6SSaeed Bishara 3949f351b2d6SSaeed Bishara host->iomap = NULL; 3950f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3951f1cb0ea1SSaeed Bishara res->end - res->start + 1); 3952cae5a29dSMark Lord hpriv->base -= SATAHC0_REG_BASE; 3953f351b2d6SSaeed Bishara 395415a32632SLennert Buytenhek /* 395515a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 395615a32632SLennert Buytenhek */ 395715a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 395815a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 395915a32632SLennert Buytenhek 3960fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3961fbf14e2fSByron Bradley if (rc) 3962fbf14e2fSByron Bradley return rc; 3963fbf14e2fSByron Bradley 3964f351b2d6SSaeed Bishara /* initialize adapter */ 3965f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 3966f351b2d6SSaeed Bishara if (rc) 3967f351b2d6SSaeed Bishara return rc; 3968f351b2d6SSaeed Bishara 3969f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3970f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3971f351b2d6SSaeed Bishara host->n_ports); 3972f351b2d6SSaeed Bishara 3973f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3974f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3975f351b2d6SSaeed Bishara } 3976f351b2d6SSaeed Bishara 3977f351b2d6SSaeed Bishara /* 3978f351b2d6SSaeed Bishara * 3979f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3980f351b2d6SSaeed Bishara * @pdev: platform device 3981f351b2d6SSaeed Bishara * 3982f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3983f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3984f351b2d6SSaeed Bishara */ 3985f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3986f351b2d6SSaeed Bishara { 3987f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3988f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3989f351b2d6SSaeed Bishara 3990f351b2d6SSaeed Bishara ata_host_detach(host); 3991f351b2d6SSaeed Bishara return 0; 3992f351b2d6SSaeed Bishara } 3993f351b2d6SSaeed Bishara 3994f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3995f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3996f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3997f351b2d6SSaeed Bishara .driver = { 3998f351b2d6SSaeed Bishara .name = DRV_NAME, 3999f351b2d6SSaeed Bishara .owner = THIS_MODULE, 4000f351b2d6SSaeed Bishara }, 4001f351b2d6SSaeed Bishara }; 4002f351b2d6SSaeed Bishara 4003f351b2d6SSaeed Bishara 40047bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4005f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4006f351b2d6SSaeed Bishara const struct pci_device_id *ent); 4007f351b2d6SSaeed Bishara 40087bb3c529SSaeed Bishara 40097bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 40107bb3c529SSaeed Bishara .name = DRV_NAME, 40117bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 4012f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 40137bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 40147bb3c529SSaeed Bishara }; 40157bb3c529SSaeed Bishara 40167bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 40177bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 40187bb3c529SSaeed Bishara { 40197bb3c529SSaeed Bishara int rc; 40207bb3c529SSaeed Bishara 40216a35528aSYang Hongyang if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { 40226a35528aSYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); 40237bb3c529SSaeed Bishara if (rc) { 4024284901a9SYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 40257bb3c529SSaeed Bishara if (rc) { 40267bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 40277bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 40287bb3c529SSaeed Bishara return rc; 40297bb3c529SSaeed Bishara } 40307bb3c529SSaeed Bishara } 40317bb3c529SSaeed Bishara } else { 4032284901a9SYang Hongyang rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 40337bb3c529SSaeed Bishara if (rc) { 40347bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 40357bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 40367bb3c529SSaeed Bishara return rc; 40377bb3c529SSaeed Bishara } 4038284901a9SYang Hongyang rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 40397bb3c529SSaeed Bishara if (rc) { 40407bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 40417bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 40427bb3c529SSaeed Bishara return rc; 40437bb3c529SSaeed Bishara } 40447bb3c529SSaeed Bishara } 40457bb3c529SSaeed Bishara 40467bb3c529SSaeed Bishara return rc; 40477bb3c529SSaeed Bishara } 40487bb3c529SSaeed Bishara 4049c6fd2807SJeff Garzik /** 4050c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 40514447d351STejun Heo * @host: ATA host to print info about 4052c6fd2807SJeff Garzik * 4053c6fd2807SJeff Garzik * FIXME: complete this. 4054c6fd2807SJeff Garzik * 4055c6fd2807SJeff Garzik * LOCKING: 4056c6fd2807SJeff Garzik * Inherited from caller. 4057c6fd2807SJeff Garzik */ 40584447d351STejun Heo static void mv_print_info(struct ata_host *host) 4059c6fd2807SJeff Garzik { 40604447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 40614447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 406244c10138SAuke Kok u8 scc; 4063c1e4fe71SJeff Garzik const char *scc_s, *gen; 4064c6fd2807SJeff Garzik 4065c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 4066c6fd2807SJeff Garzik * what errata to workaround 4067c6fd2807SJeff Garzik */ 4068c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 4069c6fd2807SJeff Garzik if (scc == 0) 4070c6fd2807SJeff Garzik scc_s = "SCSI"; 4071c6fd2807SJeff Garzik else if (scc == 0x01) 4072c6fd2807SJeff Garzik scc_s = "RAID"; 4073c6fd2807SJeff Garzik else 4074c1e4fe71SJeff Garzik scc_s = "?"; 4075c1e4fe71SJeff Garzik 4076c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 4077c1e4fe71SJeff Garzik gen = "I"; 4078c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 4079c1e4fe71SJeff Garzik gen = "II"; 4080c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 4081c1e4fe71SJeff Garzik gen = "IIE"; 4082c1e4fe71SJeff Garzik else 4083c1e4fe71SJeff Garzik gen = "?"; 4084c6fd2807SJeff Garzik 4085c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 4086c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 4087c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 4088c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 4089c6fd2807SJeff Garzik } 4090c6fd2807SJeff Garzik 4091c6fd2807SJeff Garzik /** 4092f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 4093c6fd2807SJeff Garzik * @pdev: PCI device found 4094c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 4095c6fd2807SJeff Garzik * 4096c6fd2807SJeff Garzik * LOCKING: 4097c6fd2807SJeff Garzik * Inherited from caller. 4098c6fd2807SJeff Garzik */ 4099f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 4100f351b2d6SSaeed Bishara const struct pci_device_id *ent) 4101c6fd2807SJeff Garzik { 41022dcb407eSJeff Garzik static int printed_version; 4103c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 41044447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 41054447d351STejun Heo struct ata_host *host; 41064447d351STejun Heo struct mv_host_priv *hpriv; 41074447d351STejun Heo int n_ports, rc; 4108c6fd2807SJeff Garzik 4109c6fd2807SJeff Garzik if (!printed_version++) 4110c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 4111c6fd2807SJeff Garzik 41124447d351STejun Heo /* allocate host */ 41134447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 41144447d351STejun Heo 41154447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 41164447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 41174447d351STejun Heo if (!host || !hpriv) 41184447d351STejun Heo return -ENOMEM; 41194447d351STejun Heo host->private_data = hpriv; 4120f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 41214447d351STejun Heo 41224447d351STejun Heo /* acquire resources */ 412324dc5f33STejun Heo rc = pcim_enable_device(pdev); 412424dc5f33STejun Heo if (rc) 4125c6fd2807SJeff Garzik return rc; 4126c6fd2807SJeff Garzik 41270d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 41280d5ff566STejun Heo if (rc == -EBUSY) 412924dc5f33STejun Heo pcim_pin_device(pdev); 41300d5ff566STejun Heo if (rc) 413124dc5f33STejun Heo return rc; 41324447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 4133f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 4134c6fd2807SJeff Garzik 4135d88184fbSJeff Garzik rc = pci_go_64(pdev); 4136d88184fbSJeff Garzik if (rc) 4137d88184fbSJeff Garzik return rc; 4138d88184fbSJeff Garzik 4139da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 4140da2fa9baSMark Lord if (rc) 4141da2fa9baSMark Lord return rc; 4142da2fa9baSMark Lord 4143c6fd2807SJeff Garzik /* initialize adapter */ 41444447d351STejun Heo rc = mv_init_host(host, board_idx); 414524dc5f33STejun Heo if (rc) 414624dc5f33STejun Heo return rc; 4147c6fd2807SJeff Garzik 41486d3c30efSMark Lord /* Enable message-switched interrupts, if requested */ 41496d3c30efSMark Lord if (msi && pci_enable_msi(pdev) == 0) 41506d3c30efSMark Lord hpriv->hp_flags |= MV_HP_FLAG_MSI; 4151c6fd2807SJeff Garzik 4152c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 41534447d351STejun Heo mv_print_info(host); 4154c6fd2807SJeff Garzik 41554447d351STejun Heo pci_set_master(pdev); 4156ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 41574447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 4158c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 4159c6fd2807SJeff Garzik } 41607bb3c529SSaeed Bishara #endif 4161c6fd2807SJeff Garzik 4162f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 4163f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 4164f351b2d6SSaeed Bishara 4165c6fd2807SJeff Garzik static int __init mv_init(void) 4166c6fd2807SJeff Garzik { 41677bb3c529SSaeed Bishara int rc = -ENODEV; 41687bb3c529SSaeed Bishara #ifdef CONFIG_PCI 41697bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 4170f351b2d6SSaeed Bishara if (rc < 0) 4171f351b2d6SSaeed Bishara return rc; 4172f351b2d6SSaeed Bishara #endif 4173f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 4174f351b2d6SSaeed Bishara 4175f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 4176f351b2d6SSaeed Bishara if (rc < 0) 4177f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 41787bb3c529SSaeed Bishara #endif 41797bb3c529SSaeed Bishara return rc; 4180c6fd2807SJeff Garzik } 4181c6fd2807SJeff Garzik 4182c6fd2807SJeff Garzik static void __exit mv_exit(void) 4183c6fd2807SJeff Garzik { 41847bb3c529SSaeed Bishara #ifdef CONFIG_PCI 4185c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 41867bb3c529SSaeed Bishara #endif 4187f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 4188c6fd2807SJeff Garzik } 4189c6fd2807SJeff Garzik 4190c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 4191c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 4192c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 4193c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 4194c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 419517c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 4196c6fd2807SJeff Garzik 4197c6fd2807SJeff Garzik module_init(mv_init); 4198c6fd2807SJeff Garzik module_exit(mv_exit); 4199