1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 2685afb934SMark Lord * sata_mv TODO list: 2785afb934SMark Lord * 2885afb934SMark Lord * --> Errata workaround for NCQ device errors. 2985afb934SMark Lord * 3085afb934SMark Lord * --> More errata workarounds for PCI-X. 3185afb934SMark Lord * 3285afb934SMark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934SMark Lord * 3485afb934SMark Lord * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it). 3585afb934SMark Lord * 3685afb934SMark Lord * --> Investigate problems with PCI Message Signalled Interrupts (MSI). 3785afb934SMark Lord * 3885afb934SMark Lord * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead. 3985afb934SMark Lord * 4085afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 4185afb934SMark Lord * 4285afb934SMark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 4385afb934SMark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 4485afb934SMark Lord * the overhead reduced by interrupt mitigation is quite often not 4585afb934SMark Lord * worth the latency cost. 4685afb934SMark Lord * 4785afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4885afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4985afb934SMark Lord * creating LibATA target mode support would be very interesting. 5085afb934SMark Lord * 5185afb934SMark Lord * Target mode, for those without docs, is the ability to directly 5285afb934SMark Lord * connect two SATA ports. 534a05e209SJeff Garzik */ 544a05e209SJeff Garzik 55c6fd2807SJeff Garzik #include <linux/kernel.h> 56c6fd2807SJeff Garzik #include <linux/module.h> 57c6fd2807SJeff Garzik #include <linux/pci.h> 58c6fd2807SJeff Garzik #include <linux/init.h> 59c6fd2807SJeff Garzik #include <linux/blkdev.h> 60c6fd2807SJeff Garzik #include <linux/delay.h> 61c6fd2807SJeff Garzik #include <linux/interrupt.h> 628d8b6004SAndrew Morton #include <linux/dmapool.h> 63c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 64c6fd2807SJeff Garzik #include <linux/device.h> 65f351b2d6SSaeed Bishara #include <linux/platform_device.h> 66f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6715a32632SLennert Buytenhek #include <linux/mbus.h> 68c46938ccSMark Lord #include <linux/bitops.h> 69c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 70c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 716c08772eSJeff Garzik #include <scsi/scsi_device.h> 72c6fd2807SJeff Garzik #include <linux/libata.h> 73c6fd2807SJeff Garzik 74c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 7506aaca3fSMark Lord #define DRV_VERSION "1.21" 76c6fd2807SJeff Garzik 77c6fd2807SJeff Garzik enum { 78c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 79c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 80c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 81c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 82c6fd2807SJeff Garzik 83c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 84c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 85c6fd2807SJeff Garzik 86c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 87c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 88c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 91c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 92c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 93c6fd2807SJeff Garzik 94c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 958e7decdbSMark Lord MV_FLASH_CTL_OFS = 0x1046c, 968e7decdbSMark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 978e7decdbSMark Lord MV_RESET_CFG_OFS = 0x180d8, 98c6fd2807SJeff Garzik 99c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 100c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 101c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 102c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 103c6fd2807SJeff Garzik 104c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 105c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 106c6fd2807SJeff Garzik 107c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 108c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 109c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 110c6fd2807SJeff Garzik */ 111c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 112c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 113da2fa9baSMark Lord MV_MAX_SG_CT = 256, 114c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 115c6fd2807SJeff Garzik 116352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 117c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 118352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 119352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 120352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 121c6fd2807SJeff Garzik 122c6fd2807SJeff Garzik /* Host Flags */ 123c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 124c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1257bb3c529SSaeed Bishara 126c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 127bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 128bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 129ad3aef51SMark Lord 130c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 131c6fd2807SJeff Garzik 132ad3aef51SMark Lord MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 133ad3aef51SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 134c443c500SMark Lord ATA_FLAG_NCQ | ATA_FLAG_AN, 135ad3aef51SMark Lord 136c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 137c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 138c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 139e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 140c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 141c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 142c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 143c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 146c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 147c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 148c6fd2807SJeff Garzik 149c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 150c6fd2807SJeff Garzik 151c6fd2807SJeff Garzik /* PCI interface registers */ 152c6fd2807SJeff Garzik 153c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 1548e7decdbSMark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 155c6fd2807SJeff Garzik 156c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 157c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 158c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 159c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 160c6fd2807SJeff Garzik 1618e7decdbSMark Lord MV_PCI_MODE_OFS = 0xd00, 1628e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1638e7decdbSMark Lord 164c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 165c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 166c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 167c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 1688e7decdbSMark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 169c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 170c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 171c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 172c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 173c6fd2807SJeff Garzik 174c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 175c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 176c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 177c6fd2807SJeff Garzik 17802a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17902a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 180646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 18102a121daSMark Lord 1827368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1837368f919SMark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1847368f919SMark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1857368f919SMark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1867368f919SMark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 187352fab70SMark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 188352fab70SMark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 189c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 190c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 191c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 192c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 193c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 194fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 195fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 196c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 197c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 198c6fd2807SJeff Garzik SELF_INT = (1 << 23), 199c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 200c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 201fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 202f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 203c6fd2807SJeff Garzik 204c6fd2807SJeff Garzik /* SATAHC registers */ 205c6fd2807SJeff Garzik HC_CFG_OFS = 0, 206c6fd2807SJeff Garzik 207c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 208352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 209352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 210c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 211c6fd2807SJeff Garzik 212c6fd2807SJeff Garzik /* Shadow block registers */ 213c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 214c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 215c6fd2807SJeff Garzik 216c6fd2807SJeff Garzik /* SATA registers */ 217c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 218c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2190c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 220c443c500SMark Lord SATA_FIS_IRQ_AN = (1 << 9), /* async notification */ 22117c5aab5SMark Lord 222e12bef50SMark Lord LTMODE_OFS = 0x30c, 22317c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 22417c5aab5SMark Lord 225c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 226c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 227c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 228e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 2298e7decdbSMark Lord SATA_TESTCTL_OFS = 0x348, 230e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 231e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23217c5aab5SMark Lord 2338e7decdbSMark Lord FISCFG_OFS = 0x360, 2348e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2358e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23617c5aab5SMark Lord 237c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 2388e7decdbSMark Lord MV5_LTMODE_OFS = 0x30, 2398e7decdbSMark Lord MV5_PHY_CTL_OFS = 0x0C, 2408e7decdbSMark Lord SATA_INTERFACE_CFG_OFS = 0x050, 241c6fd2807SJeff Garzik 242c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 243c6fd2807SJeff Garzik 244c6fd2807SJeff Garzik /* Port registers */ 245c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2460c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2470c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 248c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 249c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 250c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 251e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 252e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 253c6fd2807SJeff Garzik 254c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 255c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2566c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2576c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2586c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2596c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2606c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2616c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 262c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 263c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2646c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 265c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2666c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2676c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2686c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2696c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 270646a4da5SMark Lord 2716c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 272646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 273646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 274646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 275646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 276646a4da5SMark Lord 2776c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 278646a4da5SMark Lord 2796c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 280646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 281646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 283646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 284646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 285646a4da5SMark Lord 2866c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 287646a4da5SMark Lord 2886c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 289c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 290c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 291646a4da5SMark Lord 292646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 293646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 294646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29585afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 296646a4da5SMark Lord 297bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 298bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 299bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 300bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 301bdd4dddeSJeff Garzik EDMA_ERR_SERR | 302bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3036c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 304bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 305bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 306bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 307bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 308c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 309c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 310bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 311e12bef50SMark Lord 312bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 313bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 314bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 315bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 316bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 317bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 318bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3196c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 320bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 321bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 322bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 323c6fd2807SJeff Garzik 324c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 325c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 326c6fd2807SJeff Garzik 327c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 328c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 329c6fd2807SJeff Garzik 330c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 331c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 332c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 333c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 334c6fd2807SJeff Garzik 3350ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3360ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3370ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3388e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 339c6fd2807SJeff Garzik 3408e7decdbSMark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3418e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3428e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 3438e7decdbSMark Lord 3448e7decdbSMark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3458e7decdbSMark Lord EDMA_ARB_CFG_OFS = 0x38, 3468e7decdbSMark Lord 3478e7decdbSMark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 348c6fd2807SJeff Garzik 349352fab70SMark Lord GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */ 350352fab70SMark Lord 351c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 352c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 353c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 354c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 355c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 356c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 357c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3580ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3590ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3600ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36102a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 362616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 363*1f398472SMark Lord MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ 364c6fd2807SJeff Garzik 365c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3660ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 36772109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 36800f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 36929d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 370c6fd2807SJeff Garzik }; 371c6fd2807SJeff Garzik 372ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 373ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 374c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3758e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 376*1f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) 377c6fd2807SJeff Garzik 37815a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 37915a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38015a32632SLennert Buytenhek 381c6fd2807SJeff Garzik enum { 382baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 383baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 384baf14aa1SJeff Garzik */ 385baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 386c6fd2807SJeff Garzik 3870ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3880ea9e179SJeff Garzik * of EDMA request queue DMA address 3890ea9e179SJeff Garzik */ 390c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 391c6fd2807SJeff Garzik 3920ea9e179SJeff Garzik /* ditto, for response queue */ 393c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 394c6fd2807SJeff Garzik }; 395c6fd2807SJeff Garzik 396c6fd2807SJeff Garzik enum chip_type { 397c6fd2807SJeff Garzik chip_504x, 398c6fd2807SJeff Garzik chip_508x, 399c6fd2807SJeff Garzik chip_5080, 400c6fd2807SJeff Garzik chip_604x, 401c6fd2807SJeff Garzik chip_608x, 402c6fd2807SJeff Garzik chip_6042, 403c6fd2807SJeff Garzik chip_7042, 404f351b2d6SSaeed Bishara chip_soc, 405c6fd2807SJeff Garzik }; 406c6fd2807SJeff Garzik 407c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 408c6fd2807SJeff Garzik struct mv_crqb { 409c6fd2807SJeff Garzik __le32 sg_addr; 410c6fd2807SJeff Garzik __le32 sg_addr_hi; 411c6fd2807SJeff Garzik __le16 ctrl_flags; 412c6fd2807SJeff Garzik __le16 ata_cmd[11]; 413c6fd2807SJeff Garzik }; 414c6fd2807SJeff Garzik 415c6fd2807SJeff Garzik struct mv_crqb_iie { 416c6fd2807SJeff Garzik __le32 addr; 417c6fd2807SJeff Garzik __le32 addr_hi; 418c6fd2807SJeff Garzik __le32 flags; 419c6fd2807SJeff Garzik __le32 len; 420c6fd2807SJeff Garzik __le32 ata_cmd[4]; 421c6fd2807SJeff Garzik }; 422c6fd2807SJeff Garzik 423c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 424c6fd2807SJeff Garzik struct mv_crpb { 425c6fd2807SJeff Garzik __le16 id; 426c6fd2807SJeff Garzik __le16 flags; 427c6fd2807SJeff Garzik __le32 tmstmp; 428c6fd2807SJeff Garzik }; 429c6fd2807SJeff Garzik 430c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 431c6fd2807SJeff Garzik struct mv_sg { 432c6fd2807SJeff Garzik __le32 addr; 433c6fd2807SJeff Garzik __le32 flags_size; 434c6fd2807SJeff Garzik __le32 addr_hi; 435c6fd2807SJeff Garzik __le32 reserved; 436c6fd2807SJeff Garzik }; 437c6fd2807SJeff Garzik 438c6fd2807SJeff Garzik struct mv_port_priv { 439c6fd2807SJeff Garzik struct mv_crqb *crqb; 440c6fd2807SJeff Garzik dma_addr_t crqb_dma; 441c6fd2807SJeff Garzik struct mv_crpb *crpb; 442c6fd2807SJeff Garzik dma_addr_t crpb_dma; 443eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 444eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 445bdd4dddeSJeff Garzik 446bdd4dddeSJeff Garzik unsigned int req_idx; 447bdd4dddeSJeff Garzik unsigned int resp_idx; 448bdd4dddeSJeff Garzik 449c6fd2807SJeff Garzik u32 pp_flags; 45029d187bbSMark Lord unsigned int delayed_eh_pmp_map; 451c6fd2807SJeff Garzik }; 452c6fd2807SJeff Garzik 453c6fd2807SJeff Garzik struct mv_port_signal { 454c6fd2807SJeff Garzik u32 amps; 455c6fd2807SJeff Garzik u32 pre; 456c6fd2807SJeff Garzik }; 457c6fd2807SJeff Garzik 45802a121daSMark Lord struct mv_host_priv { 45902a121daSMark Lord u32 hp_flags; 46096e2c487SMark Lord u32 main_irq_mask; 46102a121daSMark Lord struct mv_port_signal signal[8]; 46202a121daSMark Lord const struct mv_hw_ops *ops; 463f351b2d6SSaeed Bishara int n_ports; 464f351b2d6SSaeed Bishara void __iomem *base; 4657368f919SMark Lord void __iomem *main_irq_cause_addr; 4667368f919SMark Lord void __iomem *main_irq_mask_addr; 46702a121daSMark Lord u32 irq_cause_ofs; 46802a121daSMark Lord u32 irq_mask_ofs; 46902a121daSMark Lord u32 unmask_all_irqs; 470da2fa9baSMark Lord /* 471da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 472da2fa9baSMark Lord * alignment for hardware-accessed data structures, 473da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 474da2fa9baSMark Lord */ 475da2fa9baSMark Lord struct dma_pool *crqb_pool; 476da2fa9baSMark Lord struct dma_pool *crpb_pool; 477da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 47802a121daSMark Lord }; 47902a121daSMark Lord 480c6fd2807SJeff Garzik struct mv_hw_ops { 481c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 482c6fd2807SJeff Garzik unsigned int port); 483c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 484c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 485c6fd2807SJeff Garzik void __iomem *mmio); 486c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 487c6fd2807SJeff Garzik unsigned int n_hc); 488c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4897bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 490c6fd2807SJeff Garzik }; 491c6fd2807SJeff Garzik 492da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 493da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 494da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 495da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 496c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 497c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 4983e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 499c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 500c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 501c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 502a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 503a1efdabaSTejun Heo unsigned long deadline); 504bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 505bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 506f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 507c6fd2807SJeff Garzik 508c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 509c6fd2807SJeff Garzik unsigned int port); 510c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 511c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 512c6fd2807SJeff Garzik void __iomem *mmio); 513c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 514c6fd2807SJeff Garzik unsigned int n_hc); 515c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5167bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 517c6fd2807SJeff Garzik 518c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 519c6fd2807SJeff Garzik unsigned int port); 520c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 521c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 522c6fd2807SJeff Garzik void __iomem *mmio); 523c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 524c6fd2807SJeff Garzik unsigned int n_hc); 525c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 526f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 527f351b2d6SSaeed Bishara void __iomem *mmio); 528f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 529f351b2d6SSaeed Bishara void __iomem *mmio); 530f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 531f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 532f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 533f351b2d6SSaeed Bishara void __iomem *mmio); 534f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5357bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 536e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 537c6fd2807SJeff Garzik unsigned int port_no); 538e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 539b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 540e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq); 541c6fd2807SJeff Garzik 542e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 543e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 544e49856d8SMark Lord unsigned long deadline); 545e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 546e49856d8SMark Lord unsigned long deadline); 54729d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 5484c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 5494c299ca3SMark Lord struct mv_port_priv *pp); 550c6fd2807SJeff Garzik 551eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 552eb73d558SMark Lord * because we have to allow room for worst case splitting of 553eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 554eb73d558SMark Lord */ 555c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 55668d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 557baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 558c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 559c5d3e45aSJeff Garzik }; 560c5d3e45aSJeff Garzik 561c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 56268d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 563138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 564baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 565c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 566c6fd2807SJeff Garzik }; 567c6fd2807SJeff Garzik 568029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 569029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 570c6fd2807SJeff Garzik 5713e4a1391SMark Lord .qc_defer = mv_qc_defer, 572c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 573c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 574c6fd2807SJeff Garzik 575bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 576bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 577a1efdabaSTejun Heo .hardreset = mv_hardreset, 578a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 579029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 580bdd4dddeSJeff Garzik 581c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 582c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 583c6fd2807SJeff Garzik 584c6fd2807SJeff Garzik .port_start = mv_port_start, 585c6fd2807SJeff Garzik .port_stop = mv_port_stop, 586c6fd2807SJeff Garzik }; 587c6fd2807SJeff Garzik 588029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 589029cfd6bSTejun Heo .inherits = &mv5_ops, 590f273827eSMark Lord .dev_config = mv6_dev_config, 591c6fd2807SJeff Garzik .scr_read = mv_scr_read, 592c6fd2807SJeff Garzik .scr_write = mv_scr_write, 593c6fd2807SJeff Garzik 594e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 595e49856d8SMark Lord .pmp_softreset = mv_softreset, 596e49856d8SMark Lord .softreset = mv_softreset, 59729d187bbSMark Lord .error_handler = mv_pmp_error_handler, 598c6fd2807SJeff Garzik }; 599c6fd2807SJeff Garzik 600029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 601029cfd6bSTejun Heo .inherits = &mv6_ops, 602029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 603c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 604c6fd2807SJeff Garzik }; 605c6fd2807SJeff Garzik 606c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 607c6fd2807SJeff Garzik { /* chip_504x */ 608cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 609c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 610bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 611c6fd2807SJeff Garzik .port_ops = &mv5_ops, 612c6fd2807SJeff Garzik }, 613c6fd2807SJeff Garzik { /* chip_508x */ 614c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 615c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 616bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 617c6fd2807SJeff Garzik .port_ops = &mv5_ops, 618c6fd2807SJeff Garzik }, 619c6fd2807SJeff Garzik { /* chip_5080 */ 620c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 621c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 622bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 623c6fd2807SJeff Garzik .port_ops = &mv5_ops, 624c6fd2807SJeff Garzik }, 625c6fd2807SJeff Garzik { /* chip_604x */ 626138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 627e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 628138bfdd0SMark Lord ATA_FLAG_NCQ, 629c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 630bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 631c6fd2807SJeff Garzik .port_ops = &mv6_ops, 632c6fd2807SJeff Garzik }, 633c6fd2807SJeff Garzik { /* chip_608x */ 634c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 635e49856d8SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 636138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 637c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 638bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 639c6fd2807SJeff Garzik .port_ops = &mv6_ops, 640c6fd2807SJeff Garzik }, 641c6fd2807SJeff Garzik { /* chip_6042 */ 642ad3aef51SMark Lord .flags = MV_GENIIE_FLAGS, 643c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 644bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 645c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 646c6fd2807SJeff Garzik }, 647c6fd2807SJeff Garzik { /* chip_7042 */ 648ad3aef51SMark Lord .flags = MV_GENIIE_FLAGS, 649c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 650bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 651c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 652c6fd2807SJeff Garzik }, 653f351b2d6SSaeed Bishara { /* chip_soc */ 654*1f398472SMark Lord .flags = MV_GENIIE_FLAGS, 655f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 656f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 657f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 658f351b2d6SSaeed Bishara }, 659c6fd2807SJeff Garzik }; 660c6fd2807SJeff Garzik 661c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6622d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6632d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6642d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6652d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 666cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 667cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 668cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 669c6fd2807SJeff Garzik 6702d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6712d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6722d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6732d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6742d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 675c6fd2807SJeff Garzik 6762d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6772d2744fcSJeff Garzik 678d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 679d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 680d9f9c6bcSFlorian Attenberger 68102a121daSMark Lord /* Marvell 7042 support */ 6826a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6836a3d586dSMorrison, Tom 68402a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 68502a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68602a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68702a121daSMark Lord 688c6fd2807SJeff Garzik { } /* terminate list */ 689c6fd2807SJeff Garzik }; 690c6fd2807SJeff Garzik 691c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 692c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 693c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 694c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 695c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 696c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 697c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 698c6fd2807SJeff Garzik }; 699c6fd2807SJeff Garzik 700c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 701c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 702c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 703c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 704c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 705c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 706c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 707c6fd2807SJeff Garzik }; 708c6fd2807SJeff Garzik 709f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 710f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 711f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 712f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 713f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 714f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 715f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 716f351b2d6SSaeed Bishara }; 717f351b2d6SSaeed Bishara 718c6fd2807SJeff Garzik /* 719c6fd2807SJeff Garzik * Functions 720c6fd2807SJeff Garzik */ 721c6fd2807SJeff Garzik 722c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 723c6fd2807SJeff Garzik { 724c6fd2807SJeff Garzik writel(data, addr); 725c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 726c6fd2807SJeff Garzik } 727c6fd2807SJeff Garzik 728c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 729c6fd2807SJeff Garzik { 730c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 731c6fd2807SJeff Garzik } 732c6fd2807SJeff Garzik 733c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 734c6fd2807SJeff Garzik { 735c6fd2807SJeff Garzik return port & MV_PORT_MASK; 736c6fd2807SJeff Garzik } 737c6fd2807SJeff Garzik 7381cfd19aeSMark Lord /* 7391cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 7401cfd19aeSMark Lord * This is hot-path stuff, so not a function. 7411cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 7421cfd19aeSMark Lord * 7431cfd19aeSMark Lord * port is the sole input, in range 0..7. 7447368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7457368f919SMark Lord * hardport is the other output, in range 0..3. 7461cfd19aeSMark Lord * 7471cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 7481cfd19aeSMark Lord */ 7491cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7501cfd19aeSMark Lord { \ 7511cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7521cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 7531cfd19aeSMark Lord shift += hardport * 2; \ 7541cfd19aeSMark Lord } 7551cfd19aeSMark Lord 756352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 757352fab70SMark Lord { 758352fab70SMark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 759352fab70SMark Lord } 760352fab70SMark Lord 761c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 762c6fd2807SJeff Garzik unsigned int port) 763c6fd2807SJeff Garzik { 764c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 765c6fd2807SJeff Garzik } 766c6fd2807SJeff Garzik 767c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 768c6fd2807SJeff Garzik { 769c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 770c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 771c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 772c6fd2807SJeff Garzik } 773c6fd2807SJeff Garzik 774e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 775e12bef50SMark Lord { 776e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 777e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 778e12bef50SMark Lord 779e12bef50SMark Lord return hc_mmio + ofs; 780e12bef50SMark Lord } 781e12bef50SMark Lord 782f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 783f351b2d6SSaeed Bishara { 784f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 785f351b2d6SSaeed Bishara return hpriv->base; 786f351b2d6SSaeed Bishara } 787f351b2d6SSaeed Bishara 788c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 789c6fd2807SJeff Garzik { 790f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 791c6fd2807SJeff Garzik } 792c6fd2807SJeff Garzik 793cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 794c6fd2807SJeff Garzik { 795cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 796c6fd2807SJeff Garzik } 797c6fd2807SJeff Garzik 798c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 799c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 800c5d3e45aSJeff Garzik struct mv_port_priv *pp) 801c5d3e45aSJeff Garzik { 802bdd4dddeSJeff Garzik u32 index; 803bdd4dddeSJeff Garzik 804c5d3e45aSJeff Garzik /* 805c5d3e45aSJeff Garzik * initialize request queue 806c5d3e45aSJeff Garzik */ 807fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 808fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 809bdd4dddeSJeff Garzik 810c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 811c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 812bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 813c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 814c5d3e45aSJeff Garzik 815c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 816bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 817c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 818c5d3e45aSJeff Garzik else 819bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 820c5d3e45aSJeff Garzik 821c5d3e45aSJeff Garzik /* 822c5d3e45aSJeff Garzik * initialize response queue 823c5d3e45aSJeff Garzik */ 824fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 825fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 826bdd4dddeSJeff Garzik 827c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 828c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 829c5d3e45aSJeff Garzik 830c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 831bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 832c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 833c5d3e45aSJeff Garzik else 834bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 835c5d3e45aSJeff Garzik 836bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 837c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 838c5d3e45aSJeff Garzik } 839c5d3e45aSJeff Garzik 840c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host, 841c4de573bSMark Lord u32 disable_bits, u32 enable_bits) 842c4de573bSMark Lord { 843c4de573bSMark Lord struct mv_host_priv *hpriv = host->private_data; 844c4de573bSMark Lord u32 old_mask, new_mask; 845c4de573bSMark Lord 84696e2c487SMark Lord old_mask = hpriv->main_irq_mask; 847c4de573bSMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 84896e2c487SMark Lord if (new_mask != old_mask) { 84996e2c487SMark Lord hpriv->main_irq_mask = new_mask; 850c4de573bSMark Lord writelfl(new_mask, hpriv->main_irq_mask_addr); 851c4de573bSMark Lord } 85296e2c487SMark Lord } 853c4de573bSMark Lord 854c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap, 855c4de573bSMark Lord unsigned int port_bits) 856c4de573bSMark Lord { 857c4de573bSMark Lord unsigned int shift, hardport, port = ap->port_no; 858c4de573bSMark Lord u32 disable_bits, enable_bits; 859c4de573bSMark Lord 860c4de573bSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 861c4de573bSMark Lord 862c4de573bSMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 863c4de573bSMark Lord enable_bits = port_bits << shift; 864c4de573bSMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 865c4de573bSMark Lord } 866c4de573bSMark Lord 867c6fd2807SJeff Garzik /** 868c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 869c6fd2807SJeff Garzik * @base: port base address 870c6fd2807SJeff Garzik * @pp: port private data 871c6fd2807SJeff Garzik * 872c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 873c6fd2807SJeff Garzik * WARN_ON. 874c6fd2807SJeff Garzik * 875c6fd2807SJeff Garzik * LOCKING: 876c6fd2807SJeff Garzik * Inherited from caller. 877c6fd2807SJeff Garzik */ 8780c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 87972109168SMark Lord struct mv_port_priv *pp, u8 protocol) 880c6fd2807SJeff Garzik { 88172109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 88272109168SMark Lord 88372109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 88472109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 88572109168SMark Lord if (want_ncq != using_ncq) 886b562468cSMark Lord mv_stop_edma(ap); 88772109168SMark Lord } 888c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8890c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 890352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 8910c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 892352fab70SMark Lord mv_host_base(ap->host), hardport); 8930c58912eSMark Lord u32 hc_irq_cause, ipending; 8940c58912eSMark Lord 895bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 896f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 897bdd4dddeSJeff Garzik 8980c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8990c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 900352fab70SMark Lord ipending = (DEV_IRQ | DMA_IRQ) << hardport; 9010c58912eSMark Lord if (hc_irq_cause & ipending) { 9020c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 9030c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 9040c58912eSMark Lord } 9050c58912eSMark Lord 906e12bef50SMark Lord mv_edma_cfg(ap, want_ncq); 9070c58912eSMark Lord 9080c58912eSMark Lord /* clear FIS IRQ Cause */ 909e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 9100c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 9110c58912eSMark Lord 912f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 91388e675e1SMark Lord mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ); 914bdd4dddeSJeff Garzik 915f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 916c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 917c6fd2807SJeff Garzik } 918c6fd2807SJeff Garzik } 919c6fd2807SJeff Garzik 9209b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 9219b2c4e0bSMark Lord { 9229b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 9239b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 9249b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 9259b2c4e0bSMark Lord int i; 9269b2c4e0bSMark Lord 9279b2c4e0bSMark Lord /* 9289b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 929c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 930c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 931c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 932c46938ccSMark Lord * as a rough guess at what even more drives might require. 9339b2c4e0bSMark Lord */ 9349b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 9359b2c4e0bSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9369b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 9379b2c4e0bSMark Lord break; 9389b2c4e0bSMark Lord udelay(per_loop); 9399b2c4e0bSMark Lord } 9409b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 9419b2c4e0bSMark Lord } 9429b2c4e0bSMark Lord 943c6fd2807SJeff Garzik /** 944e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 945b562468cSMark Lord * @port_mmio: io base address 946c6fd2807SJeff Garzik * 947c6fd2807SJeff Garzik * LOCKING: 948c6fd2807SJeff Garzik * Inherited from caller. 949c6fd2807SJeff Garzik */ 950b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 951c6fd2807SJeff Garzik { 952b562468cSMark Lord int i; 953c6fd2807SJeff Garzik 954b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 955c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 956c6fd2807SJeff Garzik 957b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 958b562468cSMark Lord for (i = 10000; i > 0; i--) { 959b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 9604537deb5SJeff Garzik if (!(reg & EDMA_EN)) 961b562468cSMark Lord return 0; 962b562468cSMark Lord udelay(10); 963c6fd2807SJeff Garzik } 964b562468cSMark Lord return -EIO; 965c6fd2807SJeff Garzik } 966c6fd2807SJeff Garzik 967e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 968c6fd2807SJeff Garzik { 969c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 970c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 971c6fd2807SJeff Garzik 972b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 973b562468cSMark Lord return 0; 974c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 9759b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 976b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 977c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 978b562468cSMark Lord return -EIO; 979c6fd2807SJeff Garzik } 980b562468cSMark Lord return 0; 9810ea9e179SJeff Garzik } 9820ea9e179SJeff Garzik 983c6fd2807SJeff Garzik #ifdef ATA_DEBUG 984c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 985c6fd2807SJeff Garzik { 986c6fd2807SJeff Garzik int b, w; 987c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 988c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 989c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 990c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 991c6fd2807SJeff Garzik b += sizeof(u32); 992c6fd2807SJeff Garzik } 993c6fd2807SJeff Garzik printk("\n"); 994c6fd2807SJeff Garzik } 995c6fd2807SJeff Garzik } 996c6fd2807SJeff Garzik #endif 997c6fd2807SJeff Garzik 998c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 999c6fd2807SJeff Garzik { 1000c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1001c6fd2807SJeff Garzik int b, w; 1002c6fd2807SJeff Garzik u32 dw; 1003c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1004c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 1005c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1006c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 1007c6fd2807SJeff Garzik printk("%08x ", dw); 1008c6fd2807SJeff Garzik b += sizeof(u32); 1009c6fd2807SJeff Garzik } 1010c6fd2807SJeff Garzik printk("\n"); 1011c6fd2807SJeff Garzik } 1012c6fd2807SJeff Garzik #endif 1013c6fd2807SJeff Garzik } 1014c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 1015c6fd2807SJeff Garzik struct pci_dev *pdev) 1016c6fd2807SJeff Garzik { 1017c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1018c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 1019c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 1020c6fd2807SJeff Garzik void __iomem *port_base; 1021c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1022c6fd2807SJeff Garzik 1023c6fd2807SJeff Garzik if (0 > port) { 1024c6fd2807SJeff Garzik start_hc = start_port = 0; 1025c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1026c6fd2807SJeff Garzik num_hcs = 2; 1027c6fd2807SJeff Garzik } else { 1028c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1029c6fd2807SJeff Garzik start_port = port; 1030c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1031c6fd2807SJeff Garzik } 1032c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1033c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1034c6fd2807SJeff Garzik 1035c6fd2807SJeff Garzik if (NULL != pdev) { 1036c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1037c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1038c6fd2807SJeff Garzik } 1039c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1040c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1041c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1042c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1043c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1044c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1045c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1046c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1047c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1048c6fd2807SJeff Garzik } 1049c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1050c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1051c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1052c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1053c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1054c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1055c6fd2807SJeff Garzik } 1056c6fd2807SJeff Garzik #endif 1057c6fd2807SJeff Garzik } 1058c6fd2807SJeff Garzik 1059c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1060c6fd2807SJeff Garzik { 1061c6fd2807SJeff Garzik unsigned int ofs; 1062c6fd2807SJeff Garzik 1063c6fd2807SJeff Garzik switch (sc_reg_in) { 1064c6fd2807SJeff Garzik case SCR_STATUS: 1065c6fd2807SJeff Garzik case SCR_CONTROL: 1066c6fd2807SJeff Garzik case SCR_ERROR: 1067c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1068c6fd2807SJeff Garzik break; 1069c6fd2807SJeff Garzik case SCR_ACTIVE: 1070c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1071c6fd2807SJeff Garzik break; 1072c6fd2807SJeff Garzik default: 1073c6fd2807SJeff Garzik ofs = 0xffffffffU; 1074c6fd2807SJeff Garzik break; 1075c6fd2807SJeff Garzik } 1076c6fd2807SJeff Garzik return ofs; 1077c6fd2807SJeff Garzik } 1078c6fd2807SJeff Garzik 1079da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1080c6fd2807SJeff Garzik { 1081c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1082c6fd2807SJeff Garzik 1083da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1084da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1085da3dbb17STejun Heo return 0; 1086da3dbb17STejun Heo } else 1087da3dbb17STejun Heo return -EINVAL; 1088c6fd2807SJeff Garzik } 1089c6fd2807SJeff Garzik 1090da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1091c6fd2807SJeff Garzik { 1092c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1093c6fd2807SJeff Garzik 1094da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1095c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1096da3dbb17STejun Heo return 0; 1097da3dbb17STejun Heo } else 1098da3dbb17STejun Heo return -EINVAL; 1099c6fd2807SJeff Garzik } 1100c6fd2807SJeff Garzik 1101f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1102f273827eSMark Lord { 1103f273827eSMark Lord /* 1104e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1105e49856d8SMark Lord * 1106e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1107e49856d8SMark Lord * (no FIS-based switching). 1108e49856d8SMark Lord * 1109f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1110f273827eSMark Lord * See mv_qc_prep() for more info. 1111f273827eSMark Lord */ 1112e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1113352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1114e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1115352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1116352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1117352fab70SMark Lord } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) { 1118352fab70SMark Lord adev->max_sectors = GEN_II_NCQ_MAX_SECTORS; 1119352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1120352fab70SMark Lord "max_sectors limited to %u for NCQ\n", 1121352fab70SMark Lord adev->max_sectors); 1122352fab70SMark Lord } 1123f273827eSMark Lord } 1124e49856d8SMark Lord } 1125f273827eSMark Lord 11263e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 11273e4a1391SMark Lord { 11283e4a1391SMark Lord struct ata_link *link = qc->dev->link; 11293e4a1391SMark Lord struct ata_port *ap = link->ap; 11303e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 11313e4a1391SMark Lord 11323e4a1391SMark Lord /* 113329d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 113429d187bbSMark Lord * for NCQ and/or FIS-based switching. 113529d187bbSMark Lord */ 113629d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 113729d187bbSMark Lord return ATA_DEFER_PORT; 113829d187bbSMark Lord /* 11393e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 11403e4a1391SMark Lord */ 11413e4a1391SMark Lord if (ap->nr_active_links == 0) 11423e4a1391SMark Lord return 0; 11433e4a1391SMark Lord 11443e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 11453e4a1391SMark Lord /* 11463e4a1391SMark Lord * The port is operating in host queuing mode (EDMA). 11473e4a1391SMark Lord * It can accomodate a new qc if the qc protocol 11483e4a1391SMark Lord * is compatible with the current host queue mode. 11493e4a1391SMark Lord */ 11503e4a1391SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 11513e4a1391SMark Lord /* 11523e4a1391SMark Lord * The host queue (EDMA) is in NCQ mode. 11533e4a1391SMark Lord * If the new qc is also an NCQ command, 11543e4a1391SMark Lord * then allow the new qc. 11553e4a1391SMark Lord */ 11563e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_NCQ) 11573e4a1391SMark Lord return 0; 11583e4a1391SMark Lord } else { 11593e4a1391SMark Lord /* 11603e4a1391SMark Lord * The host queue (EDMA) is in non-NCQ, DMA mode. 11613e4a1391SMark Lord * If the new qc is also a non-NCQ, DMA command, 11623e4a1391SMark Lord * then allow the new qc. 11633e4a1391SMark Lord */ 11643e4a1391SMark Lord if (qc->tf.protocol == ATA_PROT_DMA) 11653e4a1391SMark Lord return 0; 11663e4a1391SMark Lord } 11673e4a1391SMark Lord } 11683e4a1391SMark Lord return ATA_DEFER_PORT; 11693e4a1391SMark Lord } 11703e4a1391SMark Lord 117100f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs) 1172e49856d8SMark Lord { 117300f42eabSMark Lord u32 new_fiscfg, old_fiscfg; 117400f42eabSMark Lord u32 new_ltmode, old_ltmode; 117500f42eabSMark Lord u32 new_haltcond, old_haltcond; 117600f42eabSMark Lord 11778e7decdbSMark Lord old_fiscfg = readl(port_mmio + FISCFG_OFS); 1178e49856d8SMark Lord old_ltmode = readl(port_mmio + LTMODE_OFS); 117900f42eabSMark Lord old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 118000f42eabSMark Lord 118100f42eabSMark Lord new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 118200f42eabSMark Lord new_ltmode = old_ltmode & ~LTMODE_BIT8; 118300f42eabSMark Lord new_haltcond = old_haltcond | EDMA_ERR_DEV; 118400f42eabSMark Lord 118500f42eabSMark Lord if (want_fbs) { 11868e7decdbSMark Lord new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC; 1187e49856d8SMark Lord new_ltmode = old_ltmode | LTMODE_BIT8; 11884c299ca3SMark Lord if (want_ncq) 11894c299ca3SMark Lord new_haltcond &= ~EDMA_ERR_DEV; 11904c299ca3SMark Lord else 11914c299ca3SMark Lord new_fiscfg |= FISCFG_WAIT_DEV_ERR; 1192e49856d8SMark Lord } 119300f42eabSMark Lord 11948e7decdbSMark Lord if (new_fiscfg != old_fiscfg) 11958e7decdbSMark Lord writelfl(new_fiscfg, port_mmio + FISCFG_OFS); 1196e49856d8SMark Lord if (new_ltmode != old_ltmode) 1197e49856d8SMark Lord writelfl(new_ltmode, port_mmio + LTMODE_OFS); 119800f42eabSMark Lord if (new_haltcond != old_haltcond) 119900f42eabSMark Lord writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS); 1200e49856d8SMark Lord } 1201c6fd2807SJeff Garzik 1202dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1203dd2890f6SMark Lord { 1204dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1205dd2890f6SMark Lord u32 old, new; 1206dd2890f6SMark Lord 1207dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1208dd2890f6SMark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1209dd2890f6SMark Lord if (want_ncq) 1210dd2890f6SMark Lord new = old | (1 << 22); 1211dd2890f6SMark Lord else 1212dd2890f6SMark Lord new = old & ~(1 << 22); 1213dd2890f6SMark Lord if (new != old) 1214dd2890f6SMark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1215dd2890f6SMark Lord } 1216dd2890f6SMark Lord 1217e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1218c6fd2807SJeff Garzik { 1219c6fd2807SJeff Garzik u32 cfg; 1220e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1221e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1222e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1223c6fd2807SJeff Garzik 1224c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1225c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 122600f42eabSMark Lord pp->pp_flags &= ~MV_PP_FLAG_FBS_EN; 1227c6fd2807SJeff Garzik 1228c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1229c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1230c6fd2807SJeff Garzik 1231dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1232c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1233dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1234c6fd2807SJeff Garzik 1235dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 123600f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 123700f42eabSMark Lord /* 123800f42eabSMark Lord * Possible future enhancement: 123900f42eabSMark Lord * 124000f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 124100f42eabSMark Lord * But first we need to have the error handling in place 124200f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 124300f42eabSMark Lord * So disallow non-NCQ FBS for now. 124400f42eabSMark Lord */ 124500f42eabSMark Lord want_fbs &= want_ncq; 124600f42eabSMark Lord 124700f42eabSMark Lord mv_config_fbs(port_mmio, want_ncq, want_fbs); 124800f42eabSMark Lord 124900f42eabSMark Lord if (want_fbs) { 125000f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 125100f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 125200f42eabSMark Lord } 125300f42eabSMark Lord 1254e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1255e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1256*1f398472SMark Lord if (!IS_SOC(hpriv)) 1257c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1258616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1259616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1260c6fd2807SJeff Garzik } 1261c6fd2807SJeff Garzik 126272109168SMark Lord if (want_ncq) { 126372109168SMark Lord cfg |= EDMA_CFG_NCQ; 126472109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 126572109168SMark Lord } else 126672109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 126772109168SMark Lord 1268c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1269c6fd2807SJeff Garzik } 1270c6fd2807SJeff Garzik 1271da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1272da2fa9baSMark Lord { 1273da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1274da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1275eb73d558SMark Lord int tag; 1276da2fa9baSMark Lord 1277da2fa9baSMark Lord if (pp->crqb) { 1278da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1279da2fa9baSMark Lord pp->crqb = NULL; 1280da2fa9baSMark Lord } 1281da2fa9baSMark Lord if (pp->crpb) { 1282da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1283da2fa9baSMark Lord pp->crpb = NULL; 1284da2fa9baSMark Lord } 1285eb73d558SMark Lord /* 1286eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1287eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1288eb73d558SMark Lord */ 1289eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1290eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1291eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1292eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1293eb73d558SMark Lord pp->sg_tbl[tag], 1294eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1295eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1296eb73d558SMark Lord } 1297da2fa9baSMark Lord } 1298da2fa9baSMark Lord } 1299da2fa9baSMark Lord 1300c6fd2807SJeff Garzik /** 1301c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1302c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1303c6fd2807SJeff Garzik * 1304c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1305c6fd2807SJeff Garzik * zero indices. 1306c6fd2807SJeff Garzik * 1307c6fd2807SJeff Garzik * LOCKING: 1308c6fd2807SJeff Garzik * Inherited from caller. 1309c6fd2807SJeff Garzik */ 1310c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1311c6fd2807SJeff Garzik { 1312cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1313cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1314c6fd2807SJeff Garzik struct mv_port_priv *pp; 1315dde20207SJames Bottomley int tag; 1316c6fd2807SJeff Garzik 131724dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1318c6fd2807SJeff Garzik if (!pp) 131924dc5f33STejun Heo return -ENOMEM; 1320da2fa9baSMark Lord ap->private_data = pp; 1321c6fd2807SJeff Garzik 1322da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1323da2fa9baSMark Lord if (!pp->crqb) 1324da2fa9baSMark Lord return -ENOMEM; 1325da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1326c6fd2807SJeff Garzik 1327da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1328da2fa9baSMark Lord if (!pp->crpb) 1329da2fa9baSMark Lord goto out_port_free_dma_mem; 1330da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1331c6fd2807SJeff Garzik 1332eb73d558SMark Lord /* 1333eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1334eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1335eb73d558SMark Lord */ 1336eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1337eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1338eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1339eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1340eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1341da2fa9baSMark Lord goto out_port_free_dma_mem; 1342eb73d558SMark Lord } else { 1343eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1344eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1345eb73d558SMark Lord } 1346eb73d558SMark Lord } 1347c6fd2807SJeff Garzik return 0; 1348da2fa9baSMark Lord 1349da2fa9baSMark Lord out_port_free_dma_mem: 1350da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1351da2fa9baSMark Lord return -ENOMEM; 1352c6fd2807SJeff Garzik } 1353c6fd2807SJeff Garzik 1354c6fd2807SJeff Garzik /** 1355c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1356c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1357c6fd2807SJeff Garzik * 1358c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1359c6fd2807SJeff Garzik * 1360c6fd2807SJeff Garzik * LOCKING: 1361cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1362c6fd2807SJeff Garzik */ 1363c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1364c6fd2807SJeff Garzik { 1365e12bef50SMark Lord mv_stop_edma(ap); 136688e675e1SMark Lord mv_enable_port_irqs(ap, 0); 1367da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1368c6fd2807SJeff Garzik } 1369c6fd2807SJeff Garzik 1370c6fd2807SJeff Garzik /** 1371c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1372c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1373c6fd2807SJeff Garzik * 1374c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1375c6fd2807SJeff Garzik * 1376c6fd2807SJeff Garzik * LOCKING: 1377c6fd2807SJeff Garzik * Inherited from caller. 1378c6fd2807SJeff Garzik */ 13796c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1380c6fd2807SJeff Garzik { 1381c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1382c6fd2807SJeff Garzik struct scatterlist *sg; 13833be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1384ff2aeb1eSTejun Heo unsigned int si; 1385c6fd2807SJeff Garzik 1386eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1387ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1388d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1389d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1390c6fd2807SJeff Garzik 13914007b493SOlof Johansson while (sg_len) { 13924007b493SOlof Johansson u32 offset = addr & 0xffff; 13934007b493SOlof Johansson u32 len = sg_len; 13944007b493SOlof Johansson 13954007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 13964007b493SOlof Johansson len = 0x10000 - offset; 13974007b493SOlof Johansson 1398d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1399d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 14006c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1401c6fd2807SJeff Garzik 14024007b493SOlof Johansson sg_len -= len; 14034007b493SOlof Johansson addr += len; 14044007b493SOlof Johansson 14053be6cbd7SJeff Garzik last_sg = mv_sg; 1406d88184fbSJeff Garzik mv_sg++; 1407c6fd2807SJeff Garzik } 14084007b493SOlof Johansson } 14093be6cbd7SJeff Garzik 14103be6cbd7SJeff Garzik if (likely(last_sg)) 14113be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1412c6fd2807SJeff Garzik } 1413c6fd2807SJeff Garzik 14145796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1415c6fd2807SJeff Garzik { 1416c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1417c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1418c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1419c6fd2807SJeff Garzik } 1420c6fd2807SJeff Garzik 1421c6fd2807SJeff Garzik /** 1422c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1423c6fd2807SJeff Garzik * @qc: queued command to prepare 1424c6fd2807SJeff Garzik * 1425c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1426c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1427c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1428c6fd2807SJeff Garzik * the SG load routine. 1429c6fd2807SJeff Garzik * 1430c6fd2807SJeff Garzik * LOCKING: 1431c6fd2807SJeff Garzik * Inherited from caller. 1432c6fd2807SJeff Garzik */ 1433c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1434c6fd2807SJeff Garzik { 1435c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1436c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1437c6fd2807SJeff Garzik __le16 *cw; 1438c6fd2807SJeff Garzik struct ata_taskfile *tf; 1439c6fd2807SJeff Garzik u16 flags = 0; 1440c6fd2807SJeff Garzik unsigned in_index; 1441c6fd2807SJeff Garzik 1442138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1443138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1444c6fd2807SJeff Garzik return; 1445c6fd2807SJeff Garzik 1446c6fd2807SJeff Garzik /* Fill in command request block 1447c6fd2807SJeff Garzik */ 1448c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1449c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1450c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1451c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1452e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1453c6fd2807SJeff Garzik 1454bdd4dddeSJeff Garzik /* get current queue index from software */ 1455fcfb1f77SMark Lord in_index = pp->req_idx; 1456c6fd2807SJeff Garzik 1457c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1458eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1459c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1460eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1461c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1462c6fd2807SJeff Garzik 1463c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1464c6fd2807SJeff Garzik tf = &qc->tf; 1465c6fd2807SJeff Garzik 1466c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1467c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1468c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1469c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1470c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1471c6fd2807SJeff Garzik */ 1472c6fd2807SJeff Garzik switch (tf->command) { 1473c6fd2807SJeff Garzik case ATA_CMD_READ: 1474c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1475c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1476c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1477c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1478c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1479c6fd2807SJeff Garzik break; 1480c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1481c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1482c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1483c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1484c6fd2807SJeff Garzik break; 1485c6fd2807SJeff Garzik default: 1486c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1487c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1488c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1489c6fd2807SJeff Garzik * driver needs work. 1490c6fd2807SJeff Garzik * 1491c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1492c6fd2807SJeff Garzik * return error here. 1493c6fd2807SJeff Garzik */ 1494c6fd2807SJeff Garzik BUG_ON(tf->command); 1495c6fd2807SJeff Garzik break; 1496c6fd2807SJeff Garzik } 1497c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1498c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1499c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1500c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1501c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1502c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1503c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1504c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1505c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1506c6fd2807SJeff Garzik 1507c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1508c6fd2807SJeff Garzik return; 1509c6fd2807SJeff Garzik mv_fill_sg(qc); 1510c6fd2807SJeff Garzik } 1511c6fd2807SJeff Garzik 1512c6fd2807SJeff Garzik /** 1513c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1514c6fd2807SJeff Garzik * @qc: queued command to prepare 1515c6fd2807SJeff Garzik * 1516c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1517c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1518c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1519c6fd2807SJeff Garzik * the SG load routine. 1520c6fd2807SJeff Garzik * 1521c6fd2807SJeff Garzik * LOCKING: 1522c6fd2807SJeff Garzik * Inherited from caller. 1523c6fd2807SJeff Garzik */ 1524c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1525c6fd2807SJeff Garzik { 1526c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1527c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1528c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1529c6fd2807SJeff Garzik struct ata_taskfile *tf; 1530c6fd2807SJeff Garzik unsigned in_index; 1531c6fd2807SJeff Garzik u32 flags = 0; 1532c6fd2807SJeff Garzik 1533138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1534138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1535c6fd2807SJeff Garzik return; 1536c6fd2807SJeff Garzik 1537e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1538c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1539c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1540c6fd2807SJeff Garzik 1541c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1542c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 15438c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1544e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1545c6fd2807SJeff Garzik 1546bdd4dddeSJeff Garzik /* get current queue index from software */ 1547fcfb1f77SMark Lord in_index = pp->req_idx; 1548c6fd2807SJeff Garzik 1549c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1550eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1551eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1552c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1553c6fd2807SJeff Garzik 1554c6fd2807SJeff Garzik tf = &qc->tf; 1555c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1556c6fd2807SJeff Garzik (tf->command << 16) | 1557c6fd2807SJeff Garzik (tf->feature << 24) 1558c6fd2807SJeff Garzik ); 1559c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1560c6fd2807SJeff Garzik (tf->lbal << 0) | 1561c6fd2807SJeff Garzik (tf->lbam << 8) | 1562c6fd2807SJeff Garzik (tf->lbah << 16) | 1563c6fd2807SJeff Garzik (tf->device << 24) 1564c6fd2807SJeff Garzik ); 1565c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1566c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1567c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1568c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1569c6fd2807SJeff Garzik (tf->hob_feature << 24) 1570c6fd2807SJeff Garzik ); 1571c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1572c6fd2807SJeff Garzik (tf->nsect << 0) | 1573c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1574c6fd2807SJeff Garzik ); 1575c6fd2807SJeff Garzik 1576c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1577c6fd2807SJeff Garzik return; 1578c6fd2807SJeff Garzik mv_fill_sg(qc); 1579c6fd2807SJeff Garzik } 1580c6fd2807SJeff Garzik 1581c6fd2807SJeff Garzik /** 1582c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1583c6fd2807SJeff Garzik * @qc: queued command to start 1584c6fd2807SJeff Garzik * 1585c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1586c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1587c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1588c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1589c6fd2807SJeff Garzik * 1590c6fd2807SJeff Garzik * LOCKING: 1591c6fd2807SJeff Garzik * Inherited from caller. 1592c6fd2807SJeff Garzik */ 1593c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1594c6fd2807SJeff Garzik { 1595c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1596c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1597c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1598bdd4dddeSJeff Garzik u32 in_index; 1599c6fd2807SJeff Garzik 1600138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1601138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 160217c5aab5SMark Lord /* 160317c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 1604c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1605c6fd2807SJeff Garzik * shadow block, etc registers. 1606c6fd2807SJeff Garzik */ 1607b562468cSMark Lord mv_stop_edma(ap); 160888e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 1609e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 16109363c382STejun Heo return ata_sff_qc_issue(qc); 1611c6fd2807SJeff Garzik } 1612c6fd2807SJeff Garzik 161372109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1614bdd4dddeSJeff Garzik 1615fcfb1f77SMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1616fcfb1f77SMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 1617c6fd2807SJeff Garzik 1618c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1619bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1620bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1621c6fd2807SJeff Garzik 1622c6fd2807SJeff Garzik return 0; 1623c6fd2807SJeff Garzik } 1624c6fd2807SJeff Garzik 16258f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 16268f767f8aSMark Lord { 16278f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 16288f767f8aSMark Lord struct ata_queued_cmd *qc; 16298f767f8aSMark Lord 16308f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 16318f767f8aSMark Lord return NULL; 16328f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 16338f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 16348f767f8aSMark Lord qc = NULL; 16358f767f8aSMark Lord return qc; 16368f767f8aSMark Lord } 16378f767f8aSMark Lord 163829d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 163929d187bbSMark Lord { 164029d187bbSMark Lord unsigned int pmp, pmp_map; 164129d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 164229d187bbSMark Lord 164329d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 164429d187bbSMark Lord /* 164529d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 164629d187bbSMark Lord * before we freeze the port entirely. 164729d187bbSMark Lord * 164829d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 164929d187bbSMark Lord */ 165029d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 165129d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 165229d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 165329d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 165429d187bbSMark Lord if (pmp_map & this_pmp) { 165529d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 165629d187bbSMark Lord pmp_map &= ~this_pmp; 165729d187bbSMark Lord ata_eh_analyze_ncq_error(link); 165829d187bbSMark Lord } 165929d187bbSMark Lord } 166029d187bbSMark Lord ata_port_freeze(ap); 166129d187bbSMark Lord } 166229d187bbSMark Lord sata_pmp_error_handler(ap); 166329d187bbSMark Lord } 166429d187bbSMark Lord 16654c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 16664c299ca3SMark Lord { 16674c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 16684c299ca3SMark Lord 16694c299ca3SMark Lord return readl(port_mmio + SATA_TESTCTL_OFS) >> 16; 16704c299ca3SMark Lord } 16714c299ca3SMark Lord 16724c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 16734c299ca3SMark Lord { 16744c299ca3SMark Lord struct ata_eh_info *ehi; 16754c299ca3SMark Lord unsigned int pmp; 16764c299ca3SMark Lord 16774c299ca3SMark Lord /* 16784c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 16794c299ca3SMark Lord */ 16804c299ca3SMark Lord ehi = &ap->link.eh_info; 16814c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 16824c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 16834c299ca3SMark Lord if (pmp_map & this_pmp) { 16844c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 16854c299ca3SMark Lord 16864c299ca3SMark Lord pmp_map &= ~this_pmp; 16874c299ca3SMark Lord ehi = &link->eh_info; 16884c299ca3SMark Lord ata_ehi_clear_desc(ehi); 16894c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 16904c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 16914c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 16924c299ca3SMark Lord ata_link_abort(link); 16934c299ca3SMark Lord } 16944c299ca3SMark Lord } 16954c299ca3SMark Lord } 16964c299ca3SMark Lord 169706aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap) 169806aaca3fSMark Lord { 169906aaca3fSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 170006aaca3fSMark Lord u32 in_ptr, out_ptr; 170106aaca3fSMark Lord 170206aaca3fSMark Lord in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS) 170306aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 170406aaca3fSMark Lord out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) 170506aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 170606aaca3fSMark Lord return (in_ptr == out_ptr); /* 1 == queue_is_empty */ 170706aaca3fSMark Lord } 170806aaca3fSMark Lord 17094c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 17104c299ca3SMark Lord { 17114c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 17124c299ca3SMark Lord int failed_links; 17134c299ca3SMark Lord unsigned int old_map, new_map; 17144c299ca3SMark Lord 17154c299ca3SMark Lord /* 17164c299ca3SMark Lord * Device error during FBS+NCQ operation: 17174c299ca3SMark Lord * 17184c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 17194c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 17204c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 17214c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 17224c299ca3SMark Lord */ 17234c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 17244c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 17254c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 17264c299ca3SMark Lord } 17274c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 17284c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 17294c299ca3SMark Lord 17304c299ca3SMark Lord if (old_map != new_map) { 17314c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 17324c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 17334c299ca3SMark Lord } 1734c46938ccSMark Lord failed_links = hweight16(new_map); 17354c299ca3SMark Lord 17364c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 17374c299ca3SMark Lord "failed_links=%d nr_active_links=%d\n", 17384c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 17394c299ca3SMark Lord ap->qc_active, failed_links, 17404c299ca3SMark Lord ap->nr_active_links); 17414c299ca3SMark Lord 174206aaca3fSMark Lord if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { 17434c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 17444c299ca3SMark Lord mv_stop_edma(ap); 17454c299ca3SMark Lord mv_eh_freeze(ap); 17464c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 17474c299ca3SMark Lord return 1; /* handled */ 17484c299ca3SMark Lord } 17494c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 17504c299ca3SMark Lord return 1; /* handled */ 17514c299ca3SMark Lord } 17524c299ca3SMark Lord 17534c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 17544c299ca3SMark Lord { 17554c299ca3SMark Lord /* 17564c299ca3SMark Lord * Possible future enhancement: 17574c299ca3SMark Lord * 17584c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 17594c299ca3SMark Lord * See related notes in mv_edma_cfg(). 17604c299ca3SMark Lord * 17614c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 17624c299ca3SMark Lord * 17634c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 17644c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 17654c299ca3SMark Lord */ 17664c299ca3SMark Lord return 0; /* not handled */ 17674c299ca3SMark Lord } 17684c299ca3SMark Lord 17694c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 17704c299ca3SMark Lord { 17714c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 17724c299ca3SMark Lord 17734c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 17744c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 17754c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 17764c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 17774c299ca3SMark Lord 17784c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 17794c299ca3SMark Lord return 0; /* non DEV error: not handled */ 17804c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 17814c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 17824c299ca3SMark Lord return 0; /* other problems: not handled */ 17834c299ca3SMark Lord 17844c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 17854c299ca3SMark Lord /* 17864c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 17874c299ca3SMark Lord * If it did, then something is wrong elsewhere, 17884c299ca3SMark Lord * and we cannot handle it here. 17894c299ca3SMark Lord */ 17904c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 17914c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 17924c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 17934c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 17944c299ca3SMark Lord return 0; /* not handled */ 17954c299ca3SMark Lord } 17964c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 17974c299ca3SMark Lord } else { 17984c299ca3SMark Lord /* 17994c299ca3SMark Lord * EDMA should have self-disabled for this case. 18004c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 18014c299ca3SMark Lord * and we cannot handle it here. 18024c299ca3SMark Lord */ 18034c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 18044c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 18054c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 18064c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 18074c299ca3SMark Lord return 0; /* not handled */ 18084c299ca3SMark Lord } 18094c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 18104c299ca3SMark Lord } 18114c299ca3SMark Lord return 0; /* not handled */ 18124c299ca3SMark Lord } 18134c299ca3SMark Lord 1814a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 18158f767f8aSMark Lord { 18168f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 1817a9010329SMark Lord char *when = "idle"; 18188f767f8aSMark Lord 18198f767f8aSMark Lord ata_ehi_clear_desc(ehi); 1820a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 1821a9010329SMark Lord when = "disabled"; 1822a9010329SMark Lord } else if (edma_was_enabled) { 1823a9010329SMark Lord when = "EDMA enabled"; 18248f767f8aSMark Lord } else { 18258f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 18268f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1827a9010329SMark Lord when = "polling"; 18288f767f8aSMark Lord } 1829a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 18308f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 18318f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 18328f767f8aSMark Lord ata_port_freeze(ap); 18338f767f8aSMark Lord } 18348f767f8aSMark Lord 1835c6fd2807SJeff Garzik /** 1836c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1837c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 18388d07379dSMark Lord * @qc: affected command (non-NCQ), or NULL 1839c6fd2807SJeff Garzik * 18408d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 18418d07379dSMark Lord * which also performs a COMRESET. 18428d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 1843c6fd2807SJeff Garzik * 1844c6fd2807SJeff Garzik * LOCKING: 1845c6fd2807SJeff Garzik * Inherited from caller. 1846c6fd2807SJeff Garzik */ 184737b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 1848c6fd2807SJeff Garzik { 1849c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1850bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1851e4006077SMark Lord u32 fis_cause = 0; 1852bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1853bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1854bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 18559af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 185637b9046aSMark Lord struct ata_queued_cmd *qc; 185737b9046aSMark Lord int abort = 0; 1858c6fd2807SJeff Garzik 18598d07379dSMark Lord /* 186037b9046aSMark Lord * Read and clear the SError and err_cause bits. 1861e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 1862e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 1863bdd4dddeSJeff Garzik */ 186437b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 186537b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 186637b9046aSMark Lord 1867bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1868e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1869e4006077SMark Lord fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1870e4006077SMark Lord writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 1871e4006077SMark Lord } 18728d07379dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1873bdd4dddeSJeff Garzik 18744c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 18754c299ca3SMark Lord /* 18764c299ca3SMark Lord * Device errors during FIS-based switching operation 18774c299ca3SMark Lord * require special handling. 18784c299ca3SMark Lord */ 18794c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 18804c299ca3SMark Lord return; 18814c299ca3SMark Lord } 18824c299ca3SMark Lord 188337b9046aSMark Lord qc = mv_get_active_qc(ap); 188437b9046aSMark Lord ata_ehi_clear_desc(ehi); 188537b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 188637b9046aSMark Lord edma_err_cause, pp->pp_flags); 1887e4006077SMark Lord 1888c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 1889e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 1890c443c500SMark Lord if (fis_cause & SATA_FIS_IRQ_AN) { 1891c443c500SMark Lord u32 ec = edma_err_cause & 1892c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 1893c443c500SMark Lord sata_async_notification(ap); 1894c443c500SMark Lord if (!ec) 1895c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 1896c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 1897c443c500SMark Lord } 1898c443c500SMark Lord } 1899bdd4dddeSJeff Garzik /* 1900352fab70SMark Lord * All generations share these EDMA error cause bits: 1901bdd4dddeSJeff Garzik */ 190237b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 1903bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 190437b9046aSMark Lord action |= ATA_EH_RESET; 190537b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 190637b9046aSMark Lord } 1907bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 19086c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1909bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1910bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1911cf480626STejun Heo action |= ATA_EH_RESET; 1912b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1913bdd4dddeSJeff Garzik } 1914bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1915bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1916bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1917b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1918cf480626STejun Heo action |= ATA_EH_RESET; 1919bdd4dddeSJeff Garzik } 1920bdd4dddeSJeff Garzik 1921352fab70SMark Lord /* 1922352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 1923352fab70SMark Lord * different FREEZE bits, and no SERR bit: 1924352fab70SMark Lord */ 1925ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1926bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1927bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1928c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1929b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1930c6fd2807SJeff Garzik } 1931bdd4dddeSJeff Garzik } else { 1932bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1933bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1934bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1935b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1936bdd4dddeSJeff Garzik } 1937bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 19388d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 19398d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 1940cf480626STejun Heo action |= ATA_EH_RESET; 1941bdd4dddeSJeff Garzik } 1942bdd4dddeSJeff Garzik } 1943c6fd2807SJeff Garzik 1944bdd4dddeSJeff Garzik if (!err_mask) { 1945bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1946cf480626STejun Heo action |= ATA_EH_RESET; 1947bdd4dddeSJeff Garzik } 1948bdd4dddeSJeff Garzik 1949bdd4dddeSJeff Garzik ehi->serror |= serr; 1950bdd4dddeSJeff Garzik ehi->action |= action; 1951bdd4dddeSJeff Garzik 1952bdd4dddeSJeff Garzik if (qc) 1953bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1954bdd4dddeSJeff Garzik else 1955bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1956bdd4dddeSJeff Garzik 195737b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 195837b9046aSMark Lord /* 195937b9046aSMark Lord * Cannot do ata_port_freeze() here, 196037b9046aSMark Lord * because it would kill PIO access, 196137b9046aSMark Lord * which is needed for further diagnosis. 196237b9046aSMark Lord */ 196337b9046aSMark Lord mv_eh_freeze(ap); 196437b9046aSMark Lord abort = 1; 196537b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 196637b9046aSMark Lord /* 196737b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 196837b9046aSMark Lord */ 1969bdd4dddeSJeff Garzik ata_port_freeze(ap); 197037b9046aSMark Lord } else { 197137b9046aSMark Lord abort = 1; 197237b9046aSMark Lord } 197337b9046aSMark Lord 197437b9046aSMark Lord if (abort) { 197537b9046aSMark Lord if (qc) 197637b9046aSMark Lord ata_link_abort(qc->dev->link); 1977bdd4dddeSJeff Garzik else 1978bdd4dddeSJeff Garzik ata_port_abort(ap); 1979bdd4dddeSJeff Garzik } 198037b9046aSMark Lord } 1981bdd4dddeSJeff Garzik 1982fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 1983fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 1984fcfb1f77SMark Lord { 1985fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 1986fcfb1f77SMark Lord 1987fcfb1f77SMark Lord if (qc) { 1988fcfb1f77SMark Lord u8 ata_status; 1989fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 1990fcfb1f77SMark Lord /* 1991fcfb1f77SMark Lord * edma_status from a response queue entry: 1992fcfb1f77SMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 1993fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 1994fcfb1f77SMark Lord */ 1995fcfb1f77SMark Lord if (!ncq_enabled) { 1996fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 1997fcfb1f77SMark Lord if (err_cause) { 1998fcfb1f77SMark Lord /* 1999fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 2000fcfb1f77SMark Lord * So do nothing at all here. 2001fcfb1f77SMark Lord */ 2002fcfb1f77SMark Lord return; 2003fcfb1f77SMark Lord } 2004fcfb1f77SMark Lord } 2005fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 200637b9046aSMark Lord if (!ac_err_mask(ata_status)) 2007fcfb1f77SMark Lord ata_qc_complete(qc); 200837b9046aSMark Lord /* else: leave it for mv_err_intr() */ 2009fcfb1f77SMark Lord } else { 2010fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 2011fcfb1f77SMark Lord __func__, tag); 2012fcfb1f77SMark Lord } 2013fcfb1f77SMark Lord } 2014fcfb1f77SMark Lord 2015fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2016bdd4dddeSJeff Garzik { 2017bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2018bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2019fcfb1f77SMark Lord u32 in_index; 2020bdd4dddeSJeff Garzik bool work_done = false; 2021fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2022bdd4dddeSJeff Garzik 2023fcfb1f77SMark Lord /* Get the hardware queue position index */ 2024bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 2025bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2026bdd4dddeSJeff Garzik 2027fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 2028fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 20296c1153e0SJeff Garzik unsigned int tag; 2030fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2031bdd4dddeSJeff Garzik 2032fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2033bdd4dddeSJeff Garzik 2034fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2035fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 20369af5c9c9STejun Heo tag = ap->link.active_tag; 2037fcfb1f77SMark Lord } else { 2038fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2039fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2040bdd4dddeSJeff Garzik } 2041fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2042bdd4dddeSJeff Garzik work_done = true; 2043bdd4dddeSJeff Garzik } 2044bdd4dddeSJeff Garzik 2045352fab70SMark Lord /* Update the software queue position index in hardware */ 2046bdd4dddeSJeff Garzik if (work_done) 2047bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2048fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2049bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 2050c6fd2807SJeff Garzik } 2051c6fd2807SJeff Garzik 2052a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2053a9010329SMark Lord { 2054a9010329SMark Lord struct mv_port_priv *pp; 2055a9010329SMark Lord int edma_was_enabled; 2056a9010329SMark Lord 2057a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2058a9010329SMark Lord mv_unexpected_intr(ap, 0); 2059a9010329SMark Lord return; 2060a9010329SMark Lord } 2061a9010329SMark Lord /* 2062a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2063a9010329SMark Lord * so that we have a consistent view for this port, 2064a9010329SMark Lord * even if something we call of our routines changes it. 2065a9010329SMark Lord */ 2066a9010329SMark Lord pp = ap->private_data; 2067a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2068a9010329SMark Lord /* 2069a9010329SMark Lord * Process completed CRPB response(s) before other events. 2070a9010329SMark Lord */ 2071a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2072a9010329SMark Lord mv_process_crpb_entries(ap, pp); 20734c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 20744c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2075a9010329SMark Lord } 2076a9010329SMark Lord /* 2077a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2078a9010329SMark Lord */ 2079a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2080a9010329SMark Lord mv_err_intr(ap); 2081a9010329SMark Lord } else if (!edma_was_enabled) { 2082a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2083a9010329SMark Lord if (qc) 2084a9010329SMark Lord ata_sff_host_intr(ap, qc); 2085a9010329SMark Lord else 2086a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2087a9010329SMark Lord } 2088a9010329SMark Lord } 2089a9010329SMark Lord 2090c6fd2807SJeff Garzik /** 2091c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2092cca3974eSJeff Garzik * @host: host specific structure 20937368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2094c6fd2807SJeff Garzik * 2095c6fd2807SJeff Garzik * LOCKING: 2096c6fd2807SJeff Garzik * Inherited from caller. 2097c6fd2807SJeff Garzik */ 20987368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2099c6fd2807SJeff Garzik { 2100f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2101eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2102a3718c1fSMark Lord unsigned int handled = 0, port; 2103c6fd2807SJeff Garzik 2104a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2105cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2106eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2107eabd5eb1SMark Lord 2108a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2109a3718c1fSMark Lord /* 2110eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2111eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2112a3718c1fSMark Lord */ 2113eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2114eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2115eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2116eabd5eb1SMark Lord /* 2117eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2118eabd5eb1SMark Lord */ 2119eabd5eb1SMark Lord if (!hc_cause) { 2120eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2121eabd5eb1SMark Lord continue; 2122eabd5eb1SMark Lord } 2123eabd5eb1SMark Lord /* 2124eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2125eabd5eb1SMark Lord * because doing so hurts performance, and 2126eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2127eabd5eb1SMark Lord * 2128eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2129eabd5eb1SMark Lord * the ports that we are handling this time through. 2130eabd5eb1SMark Lord * 2131eabd5eb1SMark Lord * This requires that we create a bitmap for those 2132eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2133eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2134eabd5eb1SMark Lord */ 2135eabd5eb1SMark Lord ack_irqs = 0; 2136eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2137eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2138eabd5eb1SMark Lord break; 2139eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2140eabd5eb1SMark Lord if (hc_cause & port_mask) 2141eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2142eabd5eb1SMark Lord } 2143a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2144eabd5eb1SMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS); 2145a3718c1fSMark Lord handled = 1; 2146a3718c1fSMark Lord } 2147a9010329SMark Lord /* 2148a9010329SMark Lord * Handle interrupts signalled for this port: 2149a9010329SMark Lord */ 2150eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2151a9010329SMark Lord if (port_cause) 2152a9010329SMark Lord mv_port_intr(ap, port_cause); 2153eabd5eb1SMark Lord } 2154a3718c1fSMark Lord return handled; 2155c6fd2807SJeff Garzik } 2156c6fd2807SJeff Garzik 2157a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2158bdd4dddeSJeff Garzik { 215902a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2160bdd4dddeSJeff Garzik struct ata_port *ap; 2161bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2162bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2163bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2164bdd4dddeSJeff Garzik u32 err_cause; 2165bdd4dddeSJeff Garzik 216602a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 2167bdd4dddeSJeff Garzik 2168bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2169bdd4dddeSJeff Garzik err_cause); 2170bdd4dddeSJeff Garzik 2171bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2172bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2173bdd4dddeSJeff Garzik 217402a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2175bdd4dddeSJeff Garzik 2176bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2177bdd4dddeSJeff Garzik ap = host->ports[i]; 2178936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 21799af5c9c9STejun Heo ehi = &ap->link.eh_info; 2180bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2181bdd4dddeSJeff Garzik if (!printed++) 2182bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2183bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2184bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2185cf480626STejun Heo ehi->action = ATA_EH_RESET; 21869af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2187bdd4dddeSJeff Garzik if (qc) 2188bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2189bdd4dddeSJeff Garzik else 2190bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2191bdd4dddeSJeff Garzik 2192bdd4dddeSJeff Garzik ata_port_freeze(ap); 2193bdd4dddeSJeff Garzik } 2194bdd4dddeSJeff Garzik } 2195a3718c1fSMark Lord return 1; /* handled */ 2196bdd4dddeSJeff Garzik } 2197bdd4dddeSJeff Garzik 2198c6fd2807SJeff Garzik /** 2199c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2200c6fd2807SJeff Garzik * @irq: unused 2201c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2202c6fd2807SJeff Garzik * 2203c6fd2807SJeff Garzik * Read the read only register to determine if any host 2204c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2205c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2206c6fd2807SJeff Garzik * reported here. 2207c6fd2807SJeff Garzik * 2208c6fd2807SJeff Garzik * LOCKING: 2209cca3974eSJeff Garzik * This routine holds the host lock while processing pending 2210c6fd2807SJeff Garzik * interrupts. 2211c6fd2807SJeff Garzik */ 22127d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 2213c6fd2807SJeff Garzik { 2214cca3974eSJeff Garzik struct ata_host *host = dev_instance; 2215f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2216a3718c1fSMark Lord unsigned int handled = 0; 221796e2c487SMark Lord u32 main_irq_cause, pending_irqs; 2218c6fd2807SJeff Garzik 2219646a4da5SMark Lord spin_lock(&host->lock); 22207368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 222196e2c487SMark Lord pending_irqs = main_irq_cause & hpriv->main_irq_mask; 2222352fab70SMark Lord /* 2223352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 2224352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 2225c6fd2807SJeff Garzik */ 2226a44253d2SMark Lord if (pending_irqs && main_irq_cause != 0xffffffffU) { 2227*1f398472SMark Lord if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) 2228a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 2229a3718c1fSMark Lord else 2230a44253d2SMark Lord handled = mv_host_intr(host, pending_irqs); 2231bdd4dddeSJeff Garzik } 2232cca3974eSJeff Garzik spin_unlock(&host->lock); 2233c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 2234c6fd2807SJeff Garzik } 2235c6fd2807SJeff Garzik 2236c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2237c6fd2807SJeff Garzik { 2238c6fd2807SJeff Garzik unsigned int ofs; 2239c6fd2807SJeff Garzik 2240c6fd2807SJeff Garzik switch (sc_reg_in) { 2241c6fd2807SJeff Garzik case SCR_STATUS: 2242c6fd2807SJeff Garzik case SCR_ERROR: 2243c6fd2807SJeff Garzik case SCR_CONTROL: 2244c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 2245c6fd2807SJeff Garzik break; 2246c6fd2807SJeff Garzik default: 2247c6fd2807SJeff Garzik ofs = 0xffffffffU; 2248c6fd2807SJeff Garzik break; 2249c6fd2807SJeff Garzik } 2250c6fd2807SJeff Garzik return ofs; 2251c6fd2807SJeff Garzik } 2252c6fd2807SJeff Garzik 2253da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 2254c6fd2807SJeff Garzik { 2255f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2256f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 22570d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2258c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2259c6fd2807SJeff Garzik 2260da3dbb17STejun Heo if (ofs != 0xffffffffU) { 2261da3dbb17STejun Heo *val = readl(addr + ofs); 2262da3dbb17STejun Heo return 0; 2263da3dbb17STejun Heo } else 2264da3dbb17STejun Heo return -EINVAL; 2265c6fd2807SJeff Garzik } 2266c6fd2807SJeff Garzik 2267da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 2268c6fd2807SJeff Garzik { 2269f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2270f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 22710d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 2272c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2273c6fd2807SJeff Garzik 2274da3dbb17STejun Heo if (ofs != 0xffffffffU) { 22750d5ff566STejun Heo writelfl(val, addr + ofs); 2276da3dbb17STejun Heo return 0; 2277da3dbb17STejun Heo } else 2278da3dbb17STejun Heo return -EINVAL; 2279c6fd2807SJeff Garzik } 2280c6fd2807SJeff Garzik 22817bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2282c6fd2807SJeff Garzik { 22837bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2284c6fd2807SJeff Garzik int early_5080; 2285c6fd2807SJeff Garzik 228644c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2287c6fd2807SJeff Garzik 2288c6fd2807SJeff Garzik if (!early_5080) { 2289c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2290c6fd2807SJeff Garzik tmp |= (1 << 0); 2291c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2292c6fd2807SJeff Garzik } 2293c6fd2807SJeff Garzik 22947bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2295c6fd2807SJeff Garzik } 2296c6fd2807SJeff Garzik 2297c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2298c6fd2807SJeff Garzik { 22998e7decdbSMark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2300c6fd2807SJeff Garzik } 2301c6fd2807SJeff Garzik 2302c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2303c6fd2807SJeff Garzik void __iomem *mmio) 2304c6fd2807SJeff Garzik { 2305c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2306c6fd2807SJeff Garzik u32 tmp; 2307c6fd2807SJeff Garzik 2308c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2309c6fd2807SJeff Garzik 2310c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2311c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2312c6fd2807SJeff Garzik } 2313c6fd2807SJeff Garzik 2314c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2315c6fd2807SJeff Garzik { 2316c6fd2807SJeff Garzik u32 tmp; 2317c6fd2807SJeff Garzik 23188e7decdbSMark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2319c6fd2807SJeff Garzik 2320c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2321c6fd2807SJeff Garzik 2322c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2323c6fd2807SJeff Garzik tmp |= ~(1 << 0); 2324c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2325c6fd2807SJeff Garzik } 2326c6fd2807SJeff Garzik 2327c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2328c6fd2807SJeff Garzik unsigned int port) 2329c6fd2807SJeff Garzik { 2330c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2331c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2332c6fd2807SJeff Garzik u32 tmp; 2333c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2334c6fd2807SJeff Garzik 2335c6fd2807SJeff Garzik if (fix_apm_sq) { 23368e7decdbSMark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2337c6fd2807SJeff Garzik tmp |= (1 << 19); 23388e7decdbSMark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2339c6fd2807SJeff Garzik 23408e7decdbSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2341c6fd2807SJeff Garzik tmp &= ~0x3; 2342c6fd2807SJeff Garzik tmp |= 0x1; 23438e7decdbSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2344c6fd2807SJeff Garzik } 2345c6fd2807SJeff Garzik 2346c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2347c6fd2807SJeff Garzik tmp &= ~mask; 2348c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 2349c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 2350c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2351c6fd2807SJeff Garzik } 2352c6fd2807SJeff Garzik 2353c6fd2807SJeff Garzik 2354c6fd2807SJeff Garzik #undef ZERO 2355c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 2356c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2357c6fd2807SJeff Garzik unsigned int port) 2358c6fd2807SJeff Garzik { 2359c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2360c6fd2807SJeff Garzik 2361e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2362c6fd2807SJeff Garzik 2363c6fd2807SJeff Garzik ZERO(0x028); /* command */ 2364c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2365c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 2366c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 2367c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 2368c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 2369c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 2370c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 2371c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 2372c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 2373c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 2374c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 23758e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2376c6fd2807SJeff Garzik } 2377c6fd2807SJeff Garzik #undef ZERO 2378c6fd2807SJeff Garzik 2379c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 2380c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2381c6fd2807SJeff Garzik unsigned int hc) 2382c6fd2807SJeff Garzik { 2383c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2384c6fd2807SJeff Garzik u32 tmp; 2385c6fd2807SJeff Garzik 2386c6fd2807SJeff Garzik ZERO(0x00c); 2387c6fd2807SJeff Garzik ZERO(0x010); 2388c6fd2807SJeff Garzik ZERO(0x014); 2389c6fd2807SJeff Garzik ZERO(0x018); 2390c6fd2807SJeff Garzik 2391c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2392c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2393c6fd2807SJeff Garzik tmp |= 0x03030303; 2394c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2395c6fd2807SJeff Garzik } 2396c6fd2807SJeff Garzik #undef ZERO 2397c6fd2807SJeff Garzik 2398c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2399c6fd2807SJeff Garzik unsigned int n_hc) 2400c6fd2807SJeff Garzik { 2401c6fd2807SJeff Garzik unsigned int hc, port; 2402c6fd2807SJeff Garzik 2403c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2404c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2405c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2406c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2407c6fd2807SJeff Garzik 2408c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2409c6fd2807SJeff Garzik } 2410c6fd2807SJeff Garzik 2411c6fd2807SJeff Garzik return 0; 2412c6fd2807SJeff Garzik } 2413c6fd2807SJeff Garzik 2414c6fd2807SJeff Garzik #undef ZERO 2415c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 24167bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2417c6fd2807SJeff Garzik { 241802a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2419c6fd2807SJeff Garzik u32 tmp; 2420c6fd2807SJeff Garzik 24218e7decdbSMark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2422c6fd2807SJeff Garzik tmp &= 0xff00ffff; 24238e7decdbSMark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2424c6fd2807SJeff Garzik 2425c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2426c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 24278e7decdbSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 2428c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 242902a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 243002a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2431c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2432c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2433c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2434c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2435c6fd2807SJeff Garzik } 2436c6fd2807SJeff Garzik #undef ZERO 2437c6fd2807SJeff Garzik 2438c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2439c6fd2807SJeff Garzik { 2440c6fd2807SJeff Garzik u32 tmp; 2441c6fd2807SJeff Garzik 2442c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2443c6fd2807SJeff Garzik 24448e7decdbSMark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2445c6fd2807SJeff Garzik tmp &= 0x3; 2446c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 24478e7decdbSMark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2448c6fd2807SJeff Garzik } 2449c6fd2807SJeff Garzik 2450c6fd2807SJeff Garzik /** 2451c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2452c6fd2807SJeff Garzik * @mmio: base address of the HBA 2453c6fd2807SJeff Garzik * 2454c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2455c6fd2807SJeff Garzik * 2456c6fd2807SJeff Garzik * LOCKING: 2457c6fd2807SJeff Garzik * Inherited from caller. 2458c6fd2807SJeff Garzik */ 2459c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2460c6fd2807SJeff Garzik unsigned int n_hc) 2461c6fd2807SJeff Garzik { 2462c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2463c6fd2807SJeff Garzik int i, rc = 0; 2464c6fd2807SJeff Garzik u32 t; 2465c6fd2807SJeff Garzik 2466c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2467c6fd2807SJeff Garzik * register" table. 2468c6fd2807SJeff Garzik */ 2469c6fd2807SJeff Garzik t = readl(reg); 2470c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2471c6fd2807SJeff Garzik 2472c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2473c6fd2807SJeff Garzik udelay(1); 2474c6fd2807SJeff Garzik t = readl(reg); 24752dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2476c6fd2807SJeff Garzik break; 2477c6fd2807SJeff Garzik } 2478c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2479c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2480c6fd2807SJeff Garzik rc = 1; 2481c6fd2807SJeff Garzik goto done; 2482c6fd2807SJeff Garzik } 2483c6fd2807SJeff Garzik 2484c6fd2807SJeff Garzik /* set reset */ 2485c6fd2807SJeff Garzik i = 5; 2486c6fd2807SJeff Garzik do { 2487c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2488c6fd2807SJeff Garzik t = readl(reg); 2489c6fd2807SJeff Garzik udelay(1); 2490c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2491c6fd2807SJeff Garzik 2492c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2493c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2494c6fd2807SJeff Garzik rc = 1; 2495c6fd2807SJeff Garzik goto done; 2496c6fd2807SJeff Garzik } 2497c6fd2807SJeff Garzik 2498c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2499c6fd2807SJeff Garzik i = 5; 2500c6fd2807SJeff Garzik do { 2501c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2502c6fd2807SJeff Garzik t = readl(reg); 2503c6fd2807SJeff Garzik udelay(1); 2504c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2505c6fd2807SJeff Garzik 2506c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2507c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2508c6fd2807SJeff Garzik rc = 1; 2509c6fd2807SJeff Garzik } 2510c6fd2807SJeff Garzik done: 2511c6fd2807SJeff Garzik return rc; 2512c6fd2807SJeff Garzik } 2513c6fd2807SJeff Garzik 2514c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2515c6fd2807SJeff Garzik void __iomem *mmio) 2516c6fd2807SJeff Garzik { 2517c6fd2807SJeff Garzik void __iomem *port_mmio; 2518c6fd2807SJeff Garzik u32 tmp; 2519c6fd2807SJeff Garzik 25208e7decdbSMark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2521c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2522c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2523c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2524c6fd2807SJeff Garzik return; 2525c6fd2807SJeff Garzik } 2526c6fd2807SJeff Garzik 2527c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2528c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2529c6fd2807SJeff Garzik 2530c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2531c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2532c6fd2807SJeff Garzik } 2533c6fd2807SJeff Garzik 2534c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2535c6fd2807SJeff Garzik { 25368e7decdbSMark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2537c6fd2807SJeff Garzik } 2538c6fd2807SJeff Garzik 2539c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2540c6fd2807SJeff Garzik unsigned int port) 2541c6fd2807SJeff Garzik { 2542c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2543c6fd2807SJeff Garzik 2544c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2545c6fd2807SJeff Garzik int fix_phy_mode2 = 2546c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2547c6fd2807SJeff Garzik int fix_phy_mode4 = 2548c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2549c6fd2807SJeff Garzik u32 m2, tmp; 2550c6fd2807SJeff Garzik 2551c6fd2807SJeff Garzik if (fix_phy_mode2) { 2552c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2553c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2554c6fd2807SJeff Garzik m2 |= (1 << 31); 2555c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2556c6fd2807SJeff Garzik 2557c6fd2807SJeff Garzik udelay(200); 2558c6fd2807SJeff Garzik 2559c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2560c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2561c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2562c6fd2807SJeff Garzik 2563c6fd2807SJeff Garzik udelay(200); 2564c6fd2807SJeff Garzik } 2565c6fd2807SJeff Garzik 2566c6fd2807SJeff Garzik /* who knows what this magic does */ 2567c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2568c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2569c6fd2807SJeff Garzik tmp |= 0x2A800000; 2570c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2571c6fd2807SJeff Garzik 2572c6fd2807SJeff Garzik if (fix_phy_mode4) { 2573c6fd2807SJeff Garzik u32 m4; 2574c6fd2807SJeff Garzik 2575c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2576c6fd2807SJeff Garzik 2577c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2578e12bef50SMark Lord tmp = readl(port_mmio + PHY_MODE3); 2579c6fd2807SJeff Garzik 2580e12bef50SMark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2581c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2582c6fd2807SJeff Garzik 2583c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2584c6fd2807SJeff Garzik 2585c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2586e12bef50SMark Lord writel(tmp, port_mmio + PHY_MODE3); 2587c6fd2807SJeff Garzik } 2588c6fd2807SJeff Garzik 2589c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2590c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2591c6fd2807SJeff Garzik 2592c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2593c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2594c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2595c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2596c6fd2807SJeff Garzik 2597c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2598c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2599c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2600c6fd2807SJeff Garzik m2 |= 0x0000900F; 2601c6fd2807SJeff Garzik } 2602c6fd2807SJeff Garzik 2603c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2604c6fd2807SJeff Garzik } 2605c6fd2807SJeff Garzik 2606f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2607f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2608f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2609f351b2d6SSaeed Bishara void __iomem *mmio) 2610f351b2d6SSaeed Bishara { 2611f351b2d6SSaeed Bishara return; 2612f351b2d6SSaeed Bishara } 2613f351b2d6SSaeed Bishara 2614f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2615f351b2d6SSaeed Bishara void __iomem *mmio) 2616f351b2d6SSaeed Bishara { 2617f351b2d6SSaeed Bishara void __iomem *port_mmio; 2618f351b2d6SSaeed Bishara u32 tmp; 2619f351b2d6SSaeed Bishara 2620f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2621f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2622f351b2d6SSaeed Bishara 2623f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2624f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2625f351b2d6SSaeed Bishara } 2626f351b2d6SSaeed Bishara 2627f351b2d6SSaeed Bishara #undef ZERO 2628f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2629f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2630f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2631f351b2d6SSaeed Bishara { 2632f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2633f351b2d6SSaeed Bishara 2634e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2635f351b2d6SSaeed Bishara 2636f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2637f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2638f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2639f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2640f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2641f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2642f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2643f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2644f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2645f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2646f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2647f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 26488e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2649f351b2d6SSaeed Bishara } 2650f351b2d6SSaeed Bishara 2651f351b2d6SSaeed Bishara #undef ZERO 2652f351b2d6SSaeed Bishara 2653f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2654f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2655f351b2d6SSaeed Bishara void __iomem *mmio) 2656f351b2d6SSaeed Bishara { 2657f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2658f351b2d6SSaeed Bishara 2659f351b2d6SSaeed Bishara ZERO(0x00c); 2660f351b2d6SSaeed Bishara ZERO(0x010); 2661f351b2d6SSaeed Bishara ZERO(0x014); 2662f351b2d6SSaeed Bishara 2663f351b2d6SSaeed Bishara } 2664f351b2d6SSaeed Bishara 2665f351b2d6SSaeed Bishara #undef ZERO 2666f351b2d6SSaeed Bishara 2667f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2668f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2669f351b2d6SSaeed Bishara { 2670f351b2d6SSaeed Bishara unsigned int port; 2671f351b2d6SSaeed Bishara 2672f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2673f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2674f351b2d6SSaeed Bishara 2675f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2676f351b2d6SSaeed Bishara 2677f351b2d6SSaeed Bishara return 0; 2678f351b2d6SSaeed Bishara } 2679f351b2d6SSaeed Bishara 2680f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2681f351b2d6SSaeed Bishara void __iomem *mmio) 2682f351b2d6SSaeed Bishara { 2683f351b2d6SSaeed Bishara return; 2684f351b2d6SSaeed Bishara } 2685f351b2d6SSaeed Bishara 2686f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2687f351b2d6SSaeed Bishara { 2688f351b2d6SSaeed Bishara return; 2689f351b2d6SSaeed Bishara } 2690f351b2d6SSaeed Bishara 26918e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2692b67a1064SMark Lord { 26938e7decdbSMark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2694b67a1064SMark Lord 26958e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2696b67a1064SMark Lord if (want_gen2i) 26978e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 26988e7decdbSMark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2699b67a1064SMark Lord } 2700b67a1064SMark Lord 2701e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2702c6fd2807SJeff Garzik unsigned int port_no) 2703c6fd2807SJeff Garzik { 2704c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2705c6fd2807SJeff Garzik 27068e7decdbSMark Lord /* 27078e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 27088e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 27098e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 27108e7decdbSMark Lord */ 27110d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 27128e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2713c6fd2807SJeff Garzik 2714b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 27158e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 27168e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 2717c6fd2807SJeff Garzik } 2718b67a1064SMark Lord /* 27198e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2720b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2721b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2722c6fd2807SJeff Garzik */ 27238e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2724b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2725c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2726c6fd2807SJeff Garzik 2727c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2728c6fd2807SJeff Garzik 2729ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2730c6fd2807SJeff Garzik mdelay(1); 2731c6fd2807SJeff Garzik } 2732c6fd2807SJeff Garzik 2733e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 2734e49856d8SMark Lord { 2735e49856d8SMark Lord if (sata_pmp_supported(ap)) { 2736e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 2737e49856d8SMark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2738e49856d8SMark Lord int old = reg & 0xf; 2739e49856d8SMark Lord 2740e49856d8SMark Lord if (old != pmp) { 2741e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 2742e49856d8SMark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2743e49856d8SMark Lord } 2744e49856d8SMark Lord } 2745e49856d8SMark Lord } 2746e49856d8SMark Lord 2747e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 2748bdd4dddeSJeff Garzik unsigned long deadline) 2749c6fd2807SJeff Garzik { 2750e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2751e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 2752e49856d8SMark Lord } 2753c6fd2807SJeff Garzik 2754e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 2755e49856d8SMark Lord unsigned long deadline) 2756da3dbb17STejun Heo { 2757e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 2758e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 2759bdd4dddeSJeff Garzik } 2760bdd4dddeSJeff Garzik 2761cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2762bdd4dddeSJeff Garzik unsigned long deadline) 2763bdd4dddeSJeff Garzik { 2764cc0680a5STejun Heo struct ata_port *ap = link->ap; 2765bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2766b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 2767f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 27680d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 27690d8be5cbSMark Lord u32 sstatus; 27700d8be5cbSMark Lord bool online; 2771bdd4dddeSJeff Garzik 2772e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2773b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2774bdd4dddeSJeff Garzik 27750d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 27760d8be5cbSMark Lord do { 277717c5aab5SMark Lord const unsigned long *timing = 277817c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 2779bdd4dddeSJeff Garzik 278017c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 278117c5aab5SMark Lord &online, NULL); 27829dcffd99SMark Lord rc = online ? -EAGAIN : rc; 278317c5aab5SMark Lord if (rc) 27840d8be5cbSMark Lord return rc; 27850d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 27860d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 27870d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 27888e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 27890d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 27900d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 2791bdd4dddeSJeff Garzik } 27920d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2793bdd4dddeSJeff Garzik 279417c5aab5SMark Lord return rc; 2795bdd4dddeSJeff Garzik } 2796bdd4dddeSJeff Garzik 2797bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2798c6fd2807SJeff Garzik { 27991cfd19aeSMark Lord mv_stop_edma(ap); 2800c4de573bSMark Lord mv_enable_port_irqs(ap, 0); 2801c6fd2807SJeff Garzik } 2802bdd4dddeSJeff Garzik 2803bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2804bdd4dddeSJeff Garzik { 2805f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2806c4de573bSMark Lord unsigned int port = ap->port_no; 2807c4de573bSMark Lord unsigned int hardport = mv_hardport_from_port(port); 28081cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 2809bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2810c4de573bSMark Lord u32 hc_irq_cause; 2811bdd4dddeSJeff Garzik 2812bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2813bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2814bdd4dddeSJeff Garzik 2815bdd4dddeSJeff Garzik /* clear pending irq events */ 2816bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 28171cfd19aeSMark Lord hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport); 28181cfd19aeSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2819bdd4dddeSJeff Garzik 282088e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 2821c6fd2807SJeff Garzik } 2822c6fd2807SJeff Garzik 2823c6fd2807SJeff Garzik /** 2824c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2825c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2826c6fd2807SJeff Garzik * @port_mmio: base address of the port 2827c6fd2807SJeff Garzik * 2828c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2829c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2830c6fd2807SJeff Garzik * start of the port. 2831c6fd2807SJeff Garzik * 2832c6fd2807SJeff Garzik * LOCKING: 2833c6fd2807SJeff Garzik * Inherited from caller. 2834c6fd2807SJeff Garzik */ 2835c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2836c6fd2807SJeff Garzik { 28370d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2838c6fd2807SJeff Garzik unsigned serr_ofs; 2839c6fd2807SJeff Garzik 2840c6fd2807SJeff Garzik /* PIO related setup 2841c6fd2807SJeff Garzik */ 2842c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2843c6fd2807SJeff Garzik port->error_addr = 2844c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2845c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2846c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2847c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2848c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2849c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2850c6fd2807SJeff Garzik port->status_addr = 2851c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2852c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2853c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2854c6fd2807SJeff Garzik 2855c6fd2807SJeff Garzik /* unused: */ 28568d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2857c6fd2807SJeff Garzik 2858c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2859c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2860c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2861c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2862c6fd2807SJeff Garzik 2863646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2864646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2865c6fd2807SJeff Garzik 2866c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2867c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2868c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2869c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2870c6fd2807SJeff Garzik } 2871c6fd2807SJeff Garzik 2872616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 2873616d4a98SMark Lord { 2874616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2875616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2876616d4a98SMark Lord u32 reg; 2877616d4a98SMark Lord 2878*1f398472SMark Lord if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) 2879616d4a98SMark Lord return 0; /* not PCI-X capable */ 2880616d4a98SMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 2881616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 2882616d4a98SMark Lord return 0; /* conventional PCI mode */ 2883616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 2884616d4a98SMark Lord } 2885616d4a98SMark Lord 2886616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 2887616d4a98SMark Lord { 2888616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 2889616d4a98SMark Lord void __iomem *mmio = hpriv->base; 2890616d4a98SMark Lord u32 reg; 2891616d4a98SMark Lord 2892616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 2893616d4a98SMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 2894616d4a98SMark Lord if (reg & PCI_COMMAND_MRDTRIG) 2895616d4a98SMark Lord return 0; /* not okay */ 2896616d4a98SMark Lord } 2897616d4a98SMark Lord return 1; /* okay */ 2898616d4a98SMark Lord } 2899616d4a98SMark Lord 29004447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2901c6fd2807SJeff Garzik { 29024447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 29034447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2904c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2905c6fd2807SJeff Garzik 2906c6fd2807SJeff Garzik switch (board_idx) { 2907c6fd2807SJeff Garzik case chip_5080: 2908c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2909ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2910c6fd2807SJeff Garzik 291144c10138SAuke Kok switch (pdev->revision) { 2912c6fd2807SJeff Garzik case 0x1: 2913c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2914c6fd2807SJeff Garzik break; 2915c6fd2807SJeff Garzik case 0x3: 2916c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2917c6fd2807SJeff Garzik break; 2918c6fd2807SJeff Garzik default: 2919c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2920c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2921c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2922c6fd2807SJeff Garzik break; 2923c6fd2807SJeff Garzik } 2924c6fd2807SJeff Garzik break; 2925c6fd2807SJeff Garzik 2926c6fd2807SJeff Garzik case chip_504x: 2927c6fd2807SJeff Garzik case chip_508x: 2928c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2929ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2930c6fd2807SJeff Garzik 293144c10138SAuke Kok switch (pdev->revision) { 2932c6fd2807SJeff Garzik case 0x0: 2933c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2934c6fd2807SJeff Garzik break; 2935c6fd2807SJeff Garzik case 0x3: 2936c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2937c6fd2807SJeff Garzik break; 2938c6fd2807SJeff Garzik default: 2939c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2940c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2941c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2942c6fd2807SJeff Garzik break; 2943c6fd2807SJeff Garzik } 2944c6fd2807SJeff Garzik break; 2945c6fd2807SJeff Garzik 2946c6fd2807SJeff Garzik case chip_604x: 2947c6fd2807SJeff Garzik case chip_608x: 2948c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2949ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2950c6fd2807SJeff Garzik 295144c10138SAuke Kok switch (pdev->revision) { 2952c6fd2807SJeff Garzik case 0x7: 2953c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2954c6fd2807SJeff Garzik break; 2955c6fd2807SJeff Garzik case 0x9: 2956c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2957c6fd2807SJeff Garzik break; 2958c6fd2807SJeff Garzik default: 2959c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2960c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2961c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2962c6fd2807SJeff Garzik break; 2963c6fd2807SJeff Garzik } 2964c6fd2807SJeff Garzik break; 2965c6fd2807SJeff Garzik 2966c6fd2807SJeff Garzik case chip_7042: 2967616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 2968306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2969306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2970306b30f7SMark Lord { 29714e520033SMark Lord /* 29724e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 29734e520033SMark Lord * 29744e520033SMark Lord * Unconfigured drives are treated as "Legacy" 29754e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 29764e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 29774e520033SMark Lord * 29784e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 29794e520033SMark Lord * alone, but instead overwrite a high numbered 29804e520033SMark Lord * sector for the RAID metadata. This sector can 29814e520033SMark Lord * be determined exactly, by truncating the physical 29824e520033SMark Lord * drive capacity to a nice even GB value. 29834e520033SMark Lord * 29844e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 29854e520033SMark Lord * 29864e520033SMark Lord * Warn the user, lest they think we're just buggy. 29874e520033SMark Lord */ 29884e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 29894e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 29904e520033SMark Lord " regardless of if/how they are configured." 29914e520033SMark Lord " BEWARE!\n"); 29924e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 29934e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 29944e520033SMark Lord " and avoid the final two gigabytes on" 29954e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2996306b30f7SMark Lord } 29978e7decdbSMark Lord /* drop through */ 2998c6fd2807SJeff Garzik case chip_6042: 2999c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3000c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 3001616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 3002616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 3003c6fd2807SJeff Garzik 300444c10138SAuke Kok switch (pdev->revision) { 3005c6fd2807SJeff Garzik case 0x0: 3006c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 3007c6fd2807SJeff Garzik break; 3008c6fd2807SJeff Garzik case 0x1: 3009c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3010c6fd2807SJeff Garzik break; 3011c6fd2807SJeff Garzik default: 3012c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3013c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3014c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3015c6fd2807SJeff Garzik break; 3016c6fd2807SJeff Garzik } 3017c6fd2807SJeff Garzik break; 3018f351b2d6SSaeed Bishara case chip_soc: 3019f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3020*1f398472SMark Lord hp_flags |= MV_HP_FLAG_SOC | MV_HP_ERRATA_60X1C0; 3021f351b2d6SSaeed Bishara break; 3022c6fd2807SJeff Garzik 3023c6fd2807SJeff Garzik default: 3024f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 30255796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 3026c6fd2807SJeff Garzik return 1; 3027c6fd2807SJeff Garzik } 3028c6fd2807SJeff Garzik 3029c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 303002a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 303102a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 303202a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 303302a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 303402a121daSMark Lord } else { 303502a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 303602a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 303702a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 303802a121daSMark Lord } 3039c6fd2807SJeff Garzik 3040c6fd2807SJeff Garzik return 0; 3041c6fd2807SJeff Garzik } 3042c6fd2807SJeff Garzik 3043c6fd2807SJeff Garzik /** 3044c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 30454447d351STejun Heo * @host: ATA host to initialize 30464447d351STejun Heo * @board_idx: controller index 3047c6fd2807SJeff Garzik * 3048c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3049c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3050c6fd2807SJeff Garzik * 3051c6fd2807SJeff Garzik * LOCKING: 3052c6fd2807SJeff Garzik * Inherited from caller. 3053c6fd2807SJeff Garzik */ 30544447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 3055c6fd2807SJeff Garzik { 3056c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 30574447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3058f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3059c6fd2807SJeff Garzik 30604447d351STejun Heo rc = mv_chip_id(host, board_idx); 3061c6fd2807SJeff Garzik if (rc) 3062c6fd2807SJeff Garzik goto done; 3063c6fd2807SJeff Garzik 3064*1f398472SMark Lord if (IS_SOC(hpriv)) { 30657368f919SMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 30667368f919SMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 3067*1f398472SMark Lord } else { 3068*1f398472SMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 3069*1f398472SMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 3070f351b2d6SSaeed Bishara } 3071352fab70SMark Lord 3072352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 3073c4de573bSMark Lord mv_set_main_irq_mask(host, ~0, 0); 3074f351b2d6SSaeed Bishara 30754447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3076c6fd2807SJeff Garzik 30774447d351STejun Heo for (port = 0; port < host->n_ports; port++) 3078c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3079c6fd2807SJeff Garzik 3080c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3081c6fd2807SJeff Garzik if (rc) 3082c6fd2807SJeff Garzik goto done; 3083c6fd2807SJeff Garzik 3084c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 30857bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3086c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3087c6fd2807SJeff Garzik 30884447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3089cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3090c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3091cbcdd875STejun Heo 3092cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3093cbcdd875STejun Heo 30947bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3095*1f398472SMark Lord if (!IS_SOC(hpriv)) { 3096f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 3097cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 3098cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 3099f351b2d6SSaeed Bishara } 31007bb3c529SSaeed Bishara #endif 3101c6fd2807SJeff Garzik } 3102c6fd2807SJeff Garzik 3103c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3104c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3105c6fd2807SJeff Garzik 3106c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3107c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3108c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 3109c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 3110c6fd2807SJeff Garzik 3111c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3112c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 3113c6fd2807SJeff Garzik } 3114c6fd2807SJeff Garzik 3115*1f398472SMark Lord if (!IS_SOC(hpriv)) { 3116c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 311702a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 3118c6fd2807SJeff Garzik 3119c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 312002a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 3121c6fd2807SJeff Garzik 312251de32d2SMark Lord /* 312351de32d2SMark Lord * enable only global host interrupts for now. 312451de32d2SMark Lord * The per-port interrupts get done later as ports are set up. 312551de32d2SMark Lord */ 3126c4de573bSMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 3127f351b2d6SSaeed Bishara } 3128c6fd2807SJeff Garzik done: 3129c6fd2807SJeff Garzik return rc; 3130c6fd2807SJeff Garzik } 3131c6fd2807SJeff Garzik 3132fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3133fbf14e2fSByron Bradley { 3134fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3135fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 3136fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 3137fbf14e2fSByron Bradley return -ENOMEM; 3138fbf14e2fSByron Bradley 3139fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3140fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 3141fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 3142fbf14e2fSByron Bradley return -ENOMEM; 3143fbf14e2fSByron Bradley 3144fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3145fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 3146fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 3147fbf14e2fSByron Bradley return -ENOMEM; 3148fbf14e2fSByron Bradley 3149fbf14e2fSByron Bradley return 0; 3150fbf14e2fSByron Bradley } 3151fbf14e2fSByron Bradley 315215a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 315315a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 315415a32632SLennert Buytenhek { 315515a32632SLennert Buytenhek int i; 315615a32632SLennert Buytenhek 315715a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 315815a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 315915a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 316015a32632SLennert Buytenhek } 316115a32632SLennert Buytenhek 316215a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 316315a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 316415a32632SLennert Buytenhek 316515a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 316615a32632SLennert Buytenhek (cs->mbus_attr << 8) | 316715a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 316815a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 316915a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 317015a32632SLennert Buytenhek } 317115a32632SLennert Buytenhek } 317215a32632SLennert Buytenhek 3173f351b2d6SSaeed Bishara /** 3174f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3175f351b2d6SSaeed Bishara * host 3176f351b2d6SSaeed Bishara * @pdev: platform device found 3177f351b2d6SSaeed Bishara * 3178f351b2d6SSaeed Bishara * LOCKING: 3179f351b2d6SSaeed Bishara * Inherited from caller. 3180f351b2d6SSaeed Bishara */ 3181f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 3182f351b2d6SSaeed Bishara { 3183f351b2d6SSaeed Bishara static int printed_version; 3184f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 3185f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 3186f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 3187f351b2d6SSaeed Bishara struct ata_host *host; 3188f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 3189f351b2d6SSaeed Bishara struct resource *res; 3190f351b2d6SSaeed Bishara int n_ports, rc; 3191f351b2d6SSaeed Bishara 3192f351b2d6SSaeed Bishara if (!printed_version++) 3193f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3194f351b2d6SSaeed Bishara 3195f351b2d6SSaeed Bishara /* 3196f351b2d6SSaeed Bishara * Simple resource validation .. 3197f351b2d6SSaeed Bishara */ 3198f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 3199f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 3200f351b2d6SSaeed Bishara return -EINVAL; 3201f351b2d6SSaeed Bishara } 3202f351b2d6SSaeed Bishara 3203f351b2d6SSaeed Bishara /* 3204f351b2d6SSaeed Bishara * Get the register base first 3205f351b2d6SSaeed Bishara */ 3206f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3207f351b2d6SSaeed Bishara if (res == NULL) 3208f351b2d6SSaeed Bishara return -EINVAL; 3209f351b2d6SSaeed Bishara 3210f351b2d6SSaeed Bishara /* allocate host */ 3211f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 3212f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 3213f351b2d6SSaeed Bishara 3214f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 3215f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 3216f351b2d6SSaeed Bishara 3217f351b2d6SSaeed Bishara if (!host || !hpriv) 3218f351b2d6SSaeed Bishara return -ENOMEM; 3219f351b2d6SSaeed Bishara host->private_data = hpriv; 3220f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 3221f351b2d6SSaeed Bishara 3222f351b2d6SSaeed Bishara host->iomap = NULL; 3223f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3224f1cb0ea1SSaeed Bishara res->end - res->start + 1); 3225f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 3226f351b2d6SSaeed Bishara 322715a32632SLennert Buytenhek /* 322815a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 322915a32632SLennert Buytenhek */ 323015a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 323115a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 323215a32632SLennert Buytenhek 3233fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3234fbf14e2fSByron Bradley if (rc) 3235fbf14e2fSByron Bradley return rc; 3236fbf14e2fSByron Bradley 3237f351b2d6SSaeed Bishara /* initialize adapter */ 3238f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 3239f351b2d6SSaeed Bishara if (rc) 3240f351b2d6SSaeed Bishara return rc; 3241f351b2d6SSaeed Bishara 3242f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3243f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3244f351b2d6SSaeed Bishara host->n_ports); 3245f351b2d6SSaeed Bishara 3246f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3247f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3248f351b2d6SSaeed Bishara } 3249f351b2d6SSaeed Bishara 3250f351b2d6SSaeed Bishara /* 3251f351b2d6SSaeed Bishara * 3252f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3253f351b2d6SSaeed Bishara * @pdev: platform device 3254f351b2d6SSaeed Bishara * 3255f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3256f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3257f351b2d6SSaeed Bishara */ 3258f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3259f351b2d6SSaeed Bishara { 3260f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3261f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3262f351b2d6SSaeed Bishara 3263f351b2d6SSaeed Bishara ata_host_detach(host); 3264f351b2d6SSaeed Bishara return 0; 3265f351b2d6SSaeed Bishara } 3266f351b2d6SSaeed Bishara 3267f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3268f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3269f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3270f351b2d6SSaeed Bishara .driver = { 3271f351b2d6SSaeed Bishara .name = DRV_NAME, 3272f351b2d6SSaeed Bishara .owner = THIS_MODULE, 3273f351b2d6SSaeed Bishara }, 3274f351b2d6SSaeed Bishara }; 3275f351b2d6SSaeed Bishara 3276f351b2d6SSaeed Bishara 32777bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3278f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3279f351b2d6SSaeed Bishara const struct pci_device_id *ent); 3280f351b2d6SSaeed Bishara 32817bb3c529SSaeed Bishara 32827bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 32837bb3c529SSaeed Bishara .name = DRV_NAME, 32847bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 3285f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 32867bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 32877bb3c529SSaeed Bishara }; 32887bb3c529SSaeed Bishara 32897bb3c529SSaeed Bishara /* 32907bb3c529SSaeed Bishara * module options 32917bb3c529SSaeed Bishara */ 32927bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 32937bb3c529SSaeed Bishara 32947bb3c529SSaeed Bishara 32957bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 32967bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 32977bb3c529SSaeed Bishara { 32987bb3c529SSaeed Bishara int rc; 32997bb3c529SSaeed Bishara 33007bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 33017bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 33027bb3c529SSaeed Bishara if (rc) { 33037bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 33047bb3c529SSaeed Bishara if (rc) { 33057bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33067bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 33077bb3c529SSaeed Bishara return rc; 33087bb3c529SSaeed Bishara } 33097bb3c529SSaeed Bishara } 33107bb3c529SSaeed Bishara } else { 33117bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 33127bb3c529SSaeed Bishara if (rc) { 33137bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33147bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 33157bb3c529SSaeed Bishara return rc; 33167bb3c529SSaeed Bishara } 33177bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 33187bb3c529SSaeed Bishara if (rc) { 33197bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 33207bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 33217bb3c529SSaeed Bishara return rc; 33227bb3c529SSaeed Bishara } 33237bb3c529SSaeed Bishara } 33247bb3c529SSaeed Bishara 33257bb3c529SSaeed Bishara return rc; 33267bb3c529SSaeed Bishara } 33277bb3c529SSaeed Bishara 3328c6fd2807SJeff Garzik /** 3329c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 33304447d351STejun Heo * @host: ATA host to print info about 3331c6fd2807SJeff Garzik * 3332c6fd2807SJeff Garzik * FIXME: complete this. 3333c6fd2807SJeff Garzik * 3334c6fd2807SJeff Garzik * LOCKING: 3335c6fd2807SJeff Garzik * Inherited from caller. 3336c6fd2807SJeff Garzik */ 33374447d351STejun Heo static void mv_print_info(struct ata_host *host) 3338c6fd2807SJeff Garzik { 33394447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 33404447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 334144c10138SAuke Kok u8 scc; 3342c1e4fe71SJeff Garzik const char *scc_s, *gen; 3343c6fd2807SJeff Garzik 3344c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 3345c6fd2807SJeff Garzik * what errata to workaround 3346c6fd2807SJeff Garzik */ 3347c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 3348c6fd2807SJeff Garzik if (scc == 0) 3349c6fd2807SJeff Garzik scc_s = "SCSI"; 3350c6fd2807SJeff Garzik else if (scc == 0x01) 3351c6fd2807SJeff Garzik scc_s = "RAID"; 3352c6fd2807SJeff Garzik else 3353c1e4fe71SJeff Garzik scc_s = "?"; 3354c1e4fe71SJeff Garzik 3355c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 3356c1e4fe71SJeff Garzik gen = "I"; 3357c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 3358c1e4fe71SJeff Garzik gen = "II"; 3359c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 3360c1e4fe71SJeff Garzik gen = "IIE"; 3361c1e4fe71SJeff Garzik else 3362c1e4fe71SJeff Garzik gen = "?"; 3363c6fd2807SJeff Garzik 3364c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3365c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3366c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 3367c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 3368c6fd2807SJeff Garzik } 3369c6fd2807SJeff Garzik 3370c6fd2807SJeff Garzik /** 3371f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 3372c6fd2807SJeff Garzik * @pdev: PCI device found 3373c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 3374c6fd2807SJeff Garzik * 3375c6fd2807SJeff Garzik * LOCKING: 3376c6fd2807SJeff Garzik * Inherited from caller. 3377c6fd2807SJeff Garzik */ 3378f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3379f351b2d6SSaeed Bishara const struct pci_device_id *ent) 3380c6fd2807SJeff Garzik { 33812dcb407eSJeff Garzik static int printed_version; 3382c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 33834447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 33844447d351STejun Heo struct ata_host *host; 33854447d351STejun Heo struct mv_host_priv *hpriv; 33864447d351STejun Heo int n_ports, rc; 3387c6fd2807SJeff Garzik 3388c6fd2807SJeff Garzik if (!printed_version++) 3389c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3390c6fd2807SJeff Garzik 33914447d351STejun Heo /* allocate host */ 33924447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 33934447d351STejun Heo 33944447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 33954447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 33964447d351STejun Heo if (!host || !hpriv) 33974447d351STejun Heo return -ENOMEM; 33984447d351STejun Heo host->private_data = hpriv; 3399f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 34004447d351STejun Heo 34014447d351STejun Heo /* acquire resources */ 340224dc5f33STejun Heo rc = pcim_enable_device(pdev); 340324dc5f33STejun Heo if (rc) 3404c6fd2807SJeff Garzik return rc; 3405c6fd2807SJeff Garzik 34060d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 34070d5ff566STejun Heo if (rc == -EBUSY) 340824dc5f33STejun Heo pcim_pin_device(pdev); 34090d5ff566STejun Heo if (rc) 341024dc5f33STejun Heo return rc; 34114447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 3412f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 3413c6fd2807SJeff Garzik 3414d88184fbSJeff Garzik rc = pci_go_64(pdev); 3415d88184fbSJeff Garzik if (rc) 3416d88184fbSJeff Garzik return rc; 3417d88184fbSJeff Garzik 3418da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3419da2fa9baSMark Lord if (rc) 3420da2fa9baSMark Lord return rc; 3421da2fa9baSMark Lord 3422c6fd2807SJeff Garzik /* initialize adapter */ 34234447d351STejun Heo rc = mv_init_host(host, board_idx); 342424dc5f33STejun Heo if (rc) 342524dc5f33STejun Heo return rc; 3426c6fd2807SJeff Garzik 3427c6fd2807SJeff Garzik /* Enable interrupts */ 34286a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 3429c6fd2807SJeff Garzik pci_intx(pdev, 1); 3430c6fd2807SJeff Garzik 3431c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 34324447d351STejun Heo mv_print_info(host); 3433c6fd2807SJeff Garzik 34344447d351STejun Heo pci_set_master(pdev); 3435ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 34364447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3437c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 3438c6fd2807SJeff Garzik } 34397bb3c529SSaeed Bishara #endif 3440c6fd2807SJeff Garzik 3441f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 3442f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 3443f351b2d6SSaeed Bishara 3444c6fd2807SJeff Garzik static int __init mv_init(void) 3445c6fd2807SJeff Garzik { 34467bb3c529SSaeed Bishara int rc = -ENODEV; 34477bb3c529SSaeed Bishara #ifdef CONFIG_PCI 34487bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 3449f351b2d6SSaeed Bishara if (rc < 0) 3450f351b2d6SSaeed Bishara return rc; 3451f351b2d6SSaeed Bishara #endif 3452f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3453f351b2d6SSaeed Bishara 3454f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 3455f351b2d6SSaeed Bishara if (rc < 0) 3456f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 34577bb3c529SSaeed Bishara #endif 34587bb3c529SSaeed Bishara return rc; 3459c6fd2807SJeff Garzik } 3460c6fd2807SJeff Garzik 3461c6fd2807SJeff Garzik static void __exit mv_exit(void) 3462c6fd2807SJeff Garzik { 34637bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3464c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 34657bb3c529SSaeed Bishara #endif 3466f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 3467c6fd2807SJeff Garzik } 3468c6fd2807SJeff Garzik 3469c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 3470c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 3471c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 3472c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 3473c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 347417c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 3475c6fd2807SJeff Garzik 34767bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3477c6fd2807SJeff Garzik module_param(msi, int, 0444); 3478c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 34797bb3c529SSaeed Bishara #endif 3480c6fd2807SJeff Garzik 3481c6fd2807SJeff Garzik module_init(mv_init); 3482c6fd2807SJeff Garzik module_exit(mv_exit); 3483