1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 6c6fd2807SJeff Garzik * 7c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 8c6fd2807SJeff Garzik * 9c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 10c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 11c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 12c6fd2807SJeff Garzik * 13c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 14c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c6fd2807SJeff Garzik * GNU General Public License for more details. 17c6fd2807SJeff Garzik * 18c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 19c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 20c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 21c6fd2807SJeff Garzik * 22c6fd2807SJeff Garzik */ 23c6fd2807SJeff Garzik 244a05e209SJeff Garzik /* 254a05e209SJeff Garzik sata_mv TODO list: 264a05e209SJeff Garzik 274a05e209SJeff Garzik 1) Needs a full errata audit for all chipsets. I implemented most 284a05e209SJeff Garzik of the errata workarounds found in the Marvell vendor driver, but 294a05e209SJeff Garzik I distinctly remember a couple workarounds (one related to PCI-X) 304a05e209SJeff Garzik are still needed. 314a05e209SJeff Garzik 324a05e209SJeff Garzik 4) Add NCQ support (easy to intermediate, once new-EH support appears) 334a05e209SJeff Garzik 344a05e209SJeff Garzik 5) Investigate problems with PCI Message Signalled Interrupts (MSI). 354a05e209SJeff Garzik 364a05e209SJeff Garzik 6) Add port multiplier support (intermediate) 374a05e209SJeff Garzik 384a05e209SJeff Garzik 8) Develop a low-power-consumption strategy, and implement it. 394a05e209SJeff Garzik 404a05e209SJeff Garzik 9) [Experiment, low priority] See if ATAPI can be supported using 414a05e209SJeff Garzik "unknown FIS" or "vendor-specific FIS" support, or something creative 424a05e209SJeff Garzik like that. 434a05e209SJeff Garzik 444a05e209SJeff Garzik 10) [Experiment, low priority] Investigate interrupt coalescing. 454a05e209SJeff Garzik Quite often, especially with PCI Message Signalled Interrupts (MSI), 464a05e209SJeff Garzik the overhead reduced by interrupt mitigation is quite often not 474a05e209SJeff Garzik worth the latency cost. 484a05e209SJeff Garzik 494a05e209SJeff Garzik 11) [Experiment, Marvell value added] Is it possible to use target 504a05e209SJeff Garzik mode to cross-connect two Linux boxes with Marvell cards? If so, 514a05e209SJeff Garzik creating LibATA target mode support would be very interesting. 524a05e209SJeff Garzik 534a05e209SJeff Garzik Target mode, for those without docs, is the ability to directly 544a05e209SJeff Garzik connect two SATA controllers. 554a05e209SJeff Garzik 564a05e209SJeff Garzik 13) Verify that 7042 is fully supported. I only have a 6042. 574a05e209SJeff Garzik 584a05e209SJeff Garzik */ 594a05e209SJeff Garzik 604a05e209SJeff Garzik 61c6fd2807SJeff Garzik #include <linux/kernel.h> 62c6fd2807SJeff Garzik #include <linux/module.h> 63c6fd2807SJeff Garzik #include <linux/pci.h> 64c6fd2807SJeff Garzik #include <linux/init.h> 65c6fd2807SJeff Garzik #include <linux/blkdev.h> 66c6fd2807SJeff Garzik #include <linux/delay.h> 67c6fd2807SJeff Garzik #include <linux/interrupt.h> 68c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 69c6fd2807SJeff Garzik #include <linux/device.h> 70c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 71c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 726c08772eSJeff Garzik #include <scsi/scsi_device.h> 73c6fd2807SJeff Garzik #include <linux/libata.h> 74c6fd2807SJeff Garzik 75c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 766c08772eSJeff Garzik #define DRV_VERSION "1.01" 77c6fd2807SJeff Garzik 78c6fd2807SJeff Garzik enum { 79c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 80c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 81c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 82c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 83c6fd2807SJeff Garzik 84c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 85c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 86c6fd2807SJeff Garzik 87c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 88c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 89c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 90c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 91c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 92c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 93c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 94c6fd2807SJeff Garzik 95c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 96c6fd2807SJeff Garzik MV_FLASH_CTL = 0x1046c, 97c6fd2807SJeff Garzik MV_GPIO_PORT_CTL = 0x104f0, 98c6fd2807SJeff Garzik MV_RESET_CFG = 0x180d8, 99c6fd2807SJeff Garzik 100c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 101c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 102c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 103c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 104c6fd2807SJeff Garzik 105c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 106c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 107c6fd2807SJeff Garzik 108c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 109c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 110c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 111c6fd2807SJeff Garzik */ 112c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 113c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 114da2fa9baSMark Lord MV_MAX_SG_CT = 256, 115c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 116c6fd2807SJeff Garzik 117c6fd2807SJeff Garzik MV_PORTS_PER_HC = 4, 118c6fd2807SJeff Garzik /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ 119c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 120c6fd2807SJeff Garzik /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ 121c6fd2807SJeff Garzik MV_PORT_MASK = 3, 122c6fd2807SJeff Garzik 123c6fd2807SJeff Garzik /* Host Flags */ 124c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 125c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 126c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 127bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 128bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 129c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 130c6fd2807SJeff Garzik 131c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 132c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 133c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 134c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 135c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 136c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 137c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 138c6fd2807SJeff Garzik 139c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 140c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 141c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 142c6fd2807SJeff Garzik 143c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 144c6fd2807SJeff Garzik 145c6fd2807SJeff Garzik /* PCI interface registers */ 146c6fd2807SJeff Garzik 147c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 148c6fd2807SJeff Garzik 149c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 150c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 151c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 152c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 153c6fd2807SJeff Garzik 154c6fd2807SJeff Garzik MV_PCI_MODE = 0xd00, 155c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 156c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 157c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 158c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 159c6fd2807SJeff Garzik MV_PCI_XBAR_TMOUT = 0x1d04, 160c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 161c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 162c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 163c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 164c6fd2807SJeff Garzik 165c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 166c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 167c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 168c6fd2807SJeff Garzik 16902a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17002a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 171646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17202a121daSMark Lord 173c6fd2807SJeff Garzik HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 174c6fd2807SJeff Garzik HC_MAIN_IRQ_MASK_OFS = 0x1d64, 175c6fd2807SJeff Garzik PORT0_ERR = (1 << 0), /* shift by port # */ 176c6fd2807SJeff Garzik PORT0_DONE = (1 << 1), /* shift by port # */ 177c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 178c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 179c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 180c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 181c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 182fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 183fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 184c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 185c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 186c6fd2807SJeff Garzik SELF_INT = (1 << 23), 187c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 188c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 189fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 190c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 191c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 192c6fd2807SJeff Garzik HC_MAIN_RSVD), 193fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 194fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 195c6fd2807SJeff Garzik 196c6fd2807SJeff Garzik /* SATAHC registers */ 197c6fd2807SJeff Garzik HC_CFG_OFS = 0, 198c6fd2807SJeff Garzik 199c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 200c6fd2807SJeff Garzik CRPB_DMA_DONE = (1 << 0), /* shift by port # */ 201c6fd2807SJeff Garzik HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ 202c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 203c6fd2807SJeff Garzik 204c6fd2807SJeff Garzik /* Shadow block registers */ 205c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 206c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 207c6fd2807SJeff Garzik 208c6fd2807SJeff Garzik /* SATA registers */ 209c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 210c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2110c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 212c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 213c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 214c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 215c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 216c6fd2807SJeff Garzik MV5_LT_MODE = 0x30, 217c6fd2807SJeff Garzik MV5_PHY_CTL = 0x0C, 218c6fd2807SJeff Garzik SATA_INTERFACE_CTL = 0x050, 219c6fd2807SJeff Garzik 220c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 221c6fd2807SJeff Garzik 222c6fd2807SJeff Garzik /* Port registers */ 223c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2240c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2250c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 226c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 227c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 228c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 229c6fd2807SJeff Garzik 230c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 231c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2326c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2336c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2346c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2356c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2366c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2376c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 238c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 239c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2406c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 241c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2426c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2436c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2446c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2456c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 246646a4da5SMark Lord 2476c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 248646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 249646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 250646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 251646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 252646a4da5SMark Lord 2536c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 254646a4da5SMark Lord 2556c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 256646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 257646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 258646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 259646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 260646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 261646a4da5SMark Lord 2626c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 263646a4da5SMark Lord 2646c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 265c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 266c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 267646a4da5SMark Lord 268646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 269646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 270646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 271646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX, 272646a4da5SMark Lord 273bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 274bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 275bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 276bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 277bdd4dddeSJeff Garzik EDMA_ERR_SERR | 278bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 2796c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 280bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 281bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 282bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 283bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 284c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 285c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 286bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 287bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 288bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 289bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 290bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 291bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 292bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 293bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 2946c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 295bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 296bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 297bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 298c6fd2807SJeff Garzik 299c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 300c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 301c6fd2807SJeff Garzik 302c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 303c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 304c6fd2807SJeff Garzik 305c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 306c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 307c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 308c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 309c6fd2807SJeff Garzik 3100ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3110ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3120ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3130ea9e179SJeff Garzik ATA_RST = (1 << 2), /* reset trans/link/phy */ 314c6fd2807SJeff Garzik 315c6fd2807SJeff Garzik EDMA_IORDY_TMOUT = 0x34, 316c6fd2807SJeff Garzik EDMA_ARB_CFG = 0x38, 317c6fd2807SJeff Garzik 318c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 319c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 320c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 321c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 322c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 323c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 324c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3250ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3260ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3270ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 32802a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 329c6fd2807SJeff Garzik 330c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3310ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 33272109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 3330ea9e179SJeff Garzik MV_PP_FLAG_HAD_A_RESET = (1 << 2), /* 1st hard reset complete? */ 334c6fd2807SJeff Garzik }; 335c6fd2807SJeff Garzik 336ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 337ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 338c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 339c6fd2807SJeff Garzik 340c6fd2807SJeff Garzik enum { 341baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 342baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 343baf14aa1SJeff Garzik */ 344baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 345c6fd2807SJeff Garzik 3460ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3470ea9e179SJeff Garzik * of EDMA request queue DMA address 3480ea9e179SJeff Garzik */ 349c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 350c6fd2807SJeff Garzik 3510ea9e179SJeff Garzik /* ditto, for response queue */ 352c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 353c6fd2807SJeff Garzik }; 354c6fd2807SJeff Garzik 355c6fd2807SJeff Garzik enum chip_type { 356c6fd2807SJeff Garzik chip_504x, 357c6fd2807SJeff Garzik chip_508x, 358c6fd2807SJeff Garzik chip_5080, 359c6fd2807SJeff Garzik chip_604x, 360c6fd2807SJeff Garzik chip_608x, 361c6fd2807SJeff Garzik chip_6042, 362c6fd2807SJeff Garzik chip_7042, 363c6fd2807SJeff Garzik }; 364c6fd2807SJeff Garzik 365c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 366c6fd2807SJeff Garzik struct mv_crqb { 367c6fd2807SJeff Garzik __le32 sg_addr; 368c6fd2807SJeff Garzik __le32 sg_addr_hi; 369c6fd2807SJeff Garzik __le16 ctrl_flags; 370c6fd2807SJeff Garzik __le16 ata_cmd[11]; 371c6fd2807SJeff Garzik }; 372c6fd2807SJeff Garzik 373c6fd2807SJeff Garzik struct mv_crqb_iie { 374c6fd2807SJeff Garzik __le32 addr; 375c6fd2807SJeff Garzik __le32 addr_hi; 376c6fd2807SJeff Garzik __le32 flags; 377c6fd2807SJeff Garzik __le32 len; 378c6fd2807SJeff Garzik __le32 ata_cmd[4]; 379c6fd2807SJeff Garzik }; 380c6fd2807SJeff Garzik 381c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 382c6fd2807SJeff Garzik struct mv_crpb { 383c6fd2807SJeff Garzik __le16 id; 384c6fd2807SJeff Garzik __le16 flags; 385c6fd2807SJeff Garzik __le32 tmstmp; 386c6fd2807SJeff Garzik }; 387c6fd2807SJeff Garzik 388c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 389c6fd2807SJeff Garzik struct mv_sg { 390c6fd2807SJeff Garzik __le32 addr; 391c6fd2807SJeff Garzik __le32 flags_size; 392c6fd2807SJeff Garzik __le32 addr_hi; 393c6fd2807SJeff Garzik __le32 reserved; 394c6fd2807SJeff Garzik }; 395c6fd2807SJeff Garzik 396c6fd2807SJeff Garzik struct mv_port_priv { 397c6fd2807SJeff Garzik struct mv_crqb *crqb; 398c6fd2807SJeff Garzik dma_addr_t crqb_dma; 399c6fd2807SJeff Garzik struct mv_crpb *crpb; 400c6fd2807SJeff Garzik dma_addr_t crpb_dma; 401eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 402eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 403bdd4dddeSJeff Garzik 404bdd4dddeSJeff Garzik unsigned int req_idx; 405bdd4dddeSJeff Garzik unsigned int resp_idx; 406bdd4dddeSJeff Garzik 407c6fd2807SJeff Garzik u32 pp_flags; 408c6fd2807SJeff Garzik }; 409c6fd2807SJeff Garzik 410c6fd2807SJeff Garzik struct mv_port_signal { 411c6fd2807SJeff Garzik u32 amps; 412c6fd2807SJeff Garzik u32 pre; 413c6fd2807SJeff Garzik }; 414c6fd2807SJeff Garzik 41502a121daSMark Lord struct mv_host_priv { 41602a121daSMark Lord u32 hp_flags; 41702a121daSMark Lord struct mv_port_signal signal[8]; 41802a121daSMark Lord const struct mv_hw_ops *ops; 41902a121daSMark Lord u32 irq_cause_ofs; 42002a121daSMark Lord u32 irq_mask_ofs; 42102a121daSMark Lord u32 unmask_all_irqs; 422da2fa9baSMark Lord /* 423da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 424da2fa9baSMark Lord * alignment for hardware-accessed data structures, 425da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 426da2fa9baSMark Lord */ 427da2fa9baSMark Lord struct dma_pool *crqb_pool; 428da2fa9baSMark Lord struct dma_pool *crpb_pool; 429da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 43002a121daSMark Lord }; 43102a121daSMark Lord 432c6fd2807SJeff Garzik struct mv_hw_ops { 433c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 434c6fd2807SJeff Garzik unsigned int port); 435c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 436c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 437c6fd2807SJeff Garzik void __iomem *mmio); 438c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 439c6fd2807SJeff Garzik unsigned int n_hc); 440c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 441c6fd2807SJeff Garzik void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio); 442c6fd2807SJeff Garzik }; 443c6fd2807SJeff Garzik 444c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap); 445da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 446da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 447da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 448da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 449c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 450c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 451c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 452c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 453c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 454bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap); 455bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc); 456bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 457bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 458f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 459c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); 460c6fd2807SJeff Garzik 461c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 462c6fd2807SJeff Garzik unsigned int port); 463c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 464c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 465c6fd2807SJeff Garzik void __iomem *mmio); 466c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 467c6fd2807SJeff Garzik unsigned int n_hc); 468c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 469c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio); 470c6fd2807SJeff Garzik 471c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 472c6fd2807SJeff Garzik unsigned int port); 473c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 474c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 475c6fd2807SJeff Garzik void __iomem *mmio); 476c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 477c6fd2807SJeff Garzik unsigned int n_hc); 478c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 479c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio); 480c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 481c6fd2807SJeff Garzik unsigned int port_no); 48272109168SMark Lord static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv, 48372109168SMark Lord void __iomem *port_mmio, int want_ncq); 48472109168SMark Lord static int __mv_stop_dma(struct ata_port *ap); 485c6fd2807SJeff Garzik 486eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 487eb73d558SMark Lord * because we have to allow room for worst case splitting of 488eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 489eb73d558SMark Lord */ 490c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 491c6fd2807SJeff Garzik .module = THIS_MODULE, 492c6fd2807SJeff Garzik .name = DRV_NAME, 493c6fd2807SJeff Garzik .ioctl = ata_scsi_ioctl, 494c6fd2807SJeff Garzik .queuecommand = ata_scsi_queuecmd, 495c5d3e45aSJeff Garzik .can_queue = ATA_DEF_QUEUE, 496c5d3e45aSJeff Garzik .this_id = ATA_SHT_THIS_ID, 497baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 498c5d3e45aSJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 499c5d3e45aSJeff Garzik .emulated = ATA_SHT_EMULATED, 500c5d3e45aSJeff Garzik .use_clustering = 1, 501c5d3e45aSJeff Garzik .proc_name = DRV_NAME, 502c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 5033be6cbd7SJeff Garzik .slave_configure = ata_scsi_slave_config, 504c5d3e45aSJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 505c5d3e45aSJeff Garzik .bios_param = ata_std_bios_param, 506c5d3e45aSJeff Garzik }; 507c5d3e45aSJeff Garzik 508c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 509c5d3e45aSJeff Garzik .module = THIS_MODULE, 510c5d3e45aSJeff Garzik .name = DRV_NAME, 511c5d3e45aSJeff Garzik .ioctl = ata_scsi_ioctl, 512c5d3e45aSJeff Garzik .queuecommand = ata_scsi_queuecmd, 513*138bfdd0SMark Lord .change_queue_depth = ata_scsi_change_queue_depth, 514*138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 515c6fd2807SJeff Garzik .this_id = ATA_SHT_THIS_ID, 516baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 517c6fd2807SJeff Garzik .cmd_per_lun = ATA_SHT_CMD_PER_LUN, 518c6fd2807SJeff Garzik .emulated = ATA_SHT_EMULATED, 519d88184fbSJeff Garzik .use_clustering = 1, 520c6fd2807SJeff Garzik .proc_name = DRV_NAME, 521c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 5223be6cbd7SJeff Garzik .slave_configure = ata_scsi_slave_config, 523c6fd2807SJeff Garzik .slave_destroy = ata_scsi_slave_destroy, 524c6fd2807SJeff Garzik .bios_param = ata_std_bios_param, 525c6fd2807SJeff Garzik }; 526c6fd2807SJeff Garzik 527c6fd2807SJeff Garzik static const struct ata_port_operations mv5_ops = { 528c6fd2807SJeff Garzik .tf_load = ata_tf_load, 529c6fd2807SJeff Garzik .tf_read = ata_tf_read, 530c6fd2807SJeff Garzik .check_status = ata_check_status, 531c6fd2807SJeff Garzik .exec_command = ata_exec_command, 532c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 533c6fd2807SJeff Garzik 534cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 535c6fd2807SJeff Garzik 536c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 537c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5380d5ff566STejun Heo .data_xfer = ata_data_xfer, 539c6fd2807SJeff Garzik 540c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 541246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 542c6fd2807SJeff Garzik 543bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 544bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 545bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 546bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 547bdd4dddeSJeff Garzik 548c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 549c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 550c6fd2807SJeff Garzik 551c6fd2807SJeff Garzik .port_start = mv_port_start, 552c6fd2807SJeff Garzik .port_stop = mv_port_stop, 553c6fd2807SJeff Garzik }; 554c6fd2807SJeff Garzik 555c6fd2807SJeff Garzik static const struct ata_port_operations mv6_ops = { 556f273827eSMark Lord .dev_config = mv6_dev_config, 557c6fd2807SJeff Garzik .tf_load = ata_tf_load, 558c6fd2807SJeff Garzik .tf_read = ata_tf_read, 559c6fd2807SJeff Garzik .check_status = ata_check_status, 560c6fd2807SJeff Garzik .exec_command = ata_exec_command, 561c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 562c6fd2807SJeff Garzik 563cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 564c6fd2807SJeff Garzik 565c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 566c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5670d5ff566STejun Heo .data_xfer = ata_data_xfer, 568c6fd2807SJeff Garzik 569c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 570246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 571c6fd2807SJeff Garzik 572bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 573bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 574bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 575bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 576*138bfdd0SMark Lord .qc_defer = ata_std_qc_defer, 577bdd4dddeSJeff Garzik 578c6fd2807SJeff Garzik .scr_read = mv_scr_read, 579c6fd2807SJeff Garzik .scr_write = mv_scr_write, 580c6fd2807SJeff Garzik 581c6fd2807SJeff Garzik .port_start = mv_port_start, 582c6fd2807SJeff Garzik .port_stop = mv_port_stop, 583c6fd2807SJeff Garzik }; 584c6fd2807SJeff Garzik 585c6fd2807SJeff Garzik static const struct ata_port_operations mv_iie_ops = { 586c6fd2807SJeff Garzik .tf_load = ata_tf_load, 587c6fd2807SJeff Garzik .tf_read = ata_tf_read, 588c6fd2807SJeff Garzik .check_status = ata_check_status, 589c6fd2807SJeff Garzik .exec_command = ata_exec_command, 590c6fd2807SJeff Garzik .dev_select = ata_std_dev_select, 591c6fd2807SJeff Garzik 592cffacd85SJeff Garzik .cable_detect = ata_cable_sata, 593c6fd2807SJeff Garzik 594c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 595c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 5960d5ff566STejun Heo .data_xfer = ata_data_xfer, 597c6fd2807SJeff Garzik 598c6fd2807SJeff Garzik .irq_clear = mv_irq_clear, 599246ce3b6SAkira Iguchi .irq_on = ata_irq_on, 600c6fd2807SJeff Garzik 601bdd4dddeSJeff Garzik .error_handler = mv_error_handler, 602bdd4dddeSJeff Garzik .post_internal_cmd = mv_post_int_cmd, 603bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 604bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 605*138bfdd0SMark Lord .qc_defer = ata_std_qc_defer, 606bdd4dddeSJeff Garzik 607c6fd2807SJeff Garzik .scr_read = mv_scr_read, 608c6fd2807SJeff Garzik .scr_write = mv_scr_write, 609c6fd2807SJeff Garzik 610c6fd2807SJeff Garzik .port_start = mv_port_start, 611c6fd2807SJeff Garzik .port_stop = mv_port_stop, 612c6fd2807SJeff Garzik }; 613c6fd2807SJeff Garzik 614c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 615c6fd2807SJeff Garzik { /* chip_504x */ 616cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 617c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 618bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 619c6fd2807SJeff Garzik .port_ops = &mv5_ops, 620c6fd2807SJeff Garzik }, 621c6fd2807SJeff Garzik { /* chip_508x */ 622c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 623c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 624bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 625c6fd2807SJeff Garzik .port_ops = &mv5_ops, 626c6fd2807SJeff Garzik }, 627c6fd2807SJeff Garzik { /* chip_5080 */ 628c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 629c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 630bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 631c6fd2807SJeff Garzik .port_ops = &mv5_ops, 632c6fd2807SJeff Garzik }, 633c6fd2807SJeff Garzik { /* chip_604x */ 634*138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 635*138bfdd0SMark Lord ATA_FLAG_NCQ, 636c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 637bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 638c6fd2807SJeff Garzik .port_ops = &mv6_ops, 639c6fd2807SJeff Garzik }, 640c6fd2807SJeff Garzik { /* chip_608x */ 641c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 642*138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 643c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 644bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 645c6fd2807SJeff Garzik .port_ops = &mv6_ops, 646c6fd2807SJeff Garzik }, 647c6fd2807SJeff Garzik { /* chip_6042 */ 648*138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 649*138bfdd0SMark Lord ATA_FLAG_NCQ, 650c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 651bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 652c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 653c6fd2807SJeff Garzik }, 654c6fd2807SJeff Garzik { /* chip_7042 */ 655*138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 656*138bfdd0SMark Lord ATA_FLAG_NCQ, 657c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 658bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 659c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 660c6fd2807SJeff Garzik }, 661c6fd2807SJeff Garzik }; 662c6fd2807SJeff Garzik 663c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6642d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6652d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6662d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6672d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 668cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 669cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 670cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 671c6fd2807SJeff Garzik 6722d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6732d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6742d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6752d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6762d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 677c6fd2807SJeff Garzik 6782d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6792d2744fcSJeff Garzik 680d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 681d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 682d9f9c6bcSFlorian Attenberger 68302a121daSMark Lord /* Marvell 7042 support */ 6846a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6856a3d586dSMorrison, Tom 68602a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 68702a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 68802a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 68902a121daSMark Lord 690c6fd2807SJeff Garzik { } /* terminate list */ 691c6fd2807SJeff Garzik }; 692c6fd2807SJeff Garzik 693c6fd2807SJeff Garzik static struct pci_driver mv_pci_driver = { 694c6fd2807SJeff Garzik .name = DRV_NAME, 695c6fd2807SJeff Garzik .id_table = mv_pci_tbl, 696c6fd2807SJeff Garzik .probe = mv_init_one, 697c6fd2807SJeff Garzik .remove = ata_pci_remove_one, 698c6fd2807SJeff Garzik }; 699c6fd2807SJeff Garzik 700c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 701c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 702c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 703c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 704c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 705c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 706c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 707c6fd2807SJeff Garzik }; 708c6fd2807SJeff Garzik 709c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 710c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 711c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 712c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 713c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 714c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 715c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 716c6fd2807SJeff Garzik }; 717c6fd2807SJeff Garzik 718c6fd2807SJeff Garzik /* 719c6fd2807SJeff Garzik * module options 720c6fd2807SJeff Garzik */ 721c6fd2807SJeff Garzik static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 722c6fd2807SJeff Garzik 723c6fd2807SJeff Garzik 724d88184fbSJeff Garzik /* move to PCI layer or libata core? */ 725d88184fbSJeff Garzik static int pci_go_64(struct pci_dev *pdev) 726d88184fbSJeff Garzik { 727d88184fbSJeff Garzik int rc; 728d88184fbSJeff Garzik 729d88184fbSJeff Garzik if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 730d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 731d88184fbSJeff Garzik if (rc) { 732d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 733d88184fbSJeff Garzik if (rc) { 734d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 735d88184fbSJeff Garzik "64-bit DMA enable failed\n"); 736d88184fbSJeff Garzik return rc; 737d88184fbSJeff Garzik } 738d88184fbSJeff Garzik } 739d88184fbSJeff Garzik } else { 740d88184fbSJeff Garzik rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 741d88184fbSJeff Garzik if (rc) { 742d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 743d88184fbSJeff Garzik "32-bit DMA enable failed\n"); 744d88184fbSJeff Garzik return rc; 745d88184fbSJeff Garzik } 746d88184fbSJeff Garzik rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 747d88184fbSJeff Garzik if (rc) { 748d88184fbSJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 749d88184fbSJeff Garzik "32-bit consistent DMA enable failed\n"); 750d88184fbSJeff Garzik return rc; 751d88184fbSJeff Garzik } 752d88184fbSJeff Garzik } 753d88184fbSJeff Garzik 754d88184fbSJeff Garzik return rc; 755d88184fbSJeff Garzik } 756d88184fbSJeff Garzik 757c6fd2807SJeff Garzik /* 758c6fd2807SJeff Garzik * Functions 759c6fd2807SJeff Garzik */ 760c6fd2807SJeff Garzik 761c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 762c6fd2807SJeff Garzik { 763c6fd2807SJeff Garzik writel(data, addr); 764c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 765c6fd2807SJeff Garzik } 766c6fd2807SJeff Garzik 767c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 768c6fd2807SJeff Garzik { 769c6fd2807SJeff Garzik return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 770c6fd2807SJeff Garzik } 771c6fd2807SJeff Garzik 772c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 773c6fd2807SJeff Garzik { 774c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 775c6fd2807SJeff Garzik } 776c6fd2807SJeff Garzik 777c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 778c6fd2807SJeff Garzik { 779c6fd2807SJeff Garzik return port & MV_PORT_MASK; 780c6fd2807SJeff Garzik } 781c6fd2807SJeff Garzik 782c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 783c6fd2807SJeff Garzik unsigned int port) 784c6fd2807SJeff Garzik { 785c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 786c6fd2807SJeff Garzik } 787c6fd2807SJeff Garzik 788c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 789c6fd2807SJeff Garzik { 790c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 791c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 792c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 793c6fd2807SJeff Garzik } 794c6fd2807SJeff Garzik 795c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 796c6fd2807SJeff Garzik { 7970d5ff566STejun Heo return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no); 798c6fd2807SJeff Garzik } 799c6fd2807SJeff Garzik 800cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 801c6fd2807SJeff Garzik { 802cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 803c6fd2807SJeff Garzik } 804c6fd2807SJeff Garzik 805c6fd2807SJeff Garzik static void mv_irq_clear(struct ata_port *ap) 806c6fd2807SJeff Garzik { 807c6fd2807SJeff Garzik } 808c6fd2807SJeff Garzik 809c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 810c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 811c5d3e45aSJeff Garzik struct mv_port_priv *pp) 812c5d3e45aSJeff Garzik { 813bdd4dddeSJeff Garzik u32 index; 814bdd4dddeSJeff Garzik 815c5d3e45aSJeff Garzik /* 816c5d3e45aSJeff Garzik * initialize request queue 817c5d3e45aSJeff Garzik */ 818bdd4dddeSJeff Garzik index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 819bdd4dddeSJeff Garzik 820c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 821c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 822bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 823c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 824c5d3e45aSJeff Garzik 825c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 826bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 827c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 828c5d3e45aSJeff Garzik else 829bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 830c5d3e45aSJeff Garzik 831c5d3e45aSJeff Garzik /* 832c5d3e45aSJeff Garzik * initialize response queue 833c5d3e45aSJeff Garzik */ 834bdd4dddeSJeff Garzik index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; 835bdd4dddeSJeff Garzik 836c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 837c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 838c5d3e45aSJeff Garzik 839c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 840bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 841c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 842c5d3e45aSJeff Garzik else 843bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 844c5d3e45aSJeff Garzik 845bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 846c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 847c5d3e45aSJeff Garzik } 848c5d3e45aSJeff Garzik 849c6fd2807SJeff Garzik /** 850c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 851c6fd2807SJeff Garzik * @base: port base address 852c6fd2807SJeff Garzik * @pp: port private data 853c6fd2807SJeff Garzik * 854c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 855c6fd2807SJeff Garzik * WARN_ON. 856c6fd2807SJeff Garzik * 857c6fd2807SJeff Garzik * LOCKING: 858c6fd2807SJeff Garzik * Inherited from caller. 859c6fd2807SJeff Garzik */ 8600c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 86172109168SMark Lord struct mv_port_priv *pp, u8 protocol) 862c6fd2807SJeff Garzik { 86372109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 86472109168SMark Lord 86572109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 86672109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 86772109168SMark Lord if (want_ncq != using_ncq) 86872109168SMark Lord __mv_stop_dma(ap); 86972109168SMark Lord } 870c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8710c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 8720c58912eSMark Lord int hard_port = mv_hardport_from_port(ap->port_no); 8730c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 8740c58912eSMark Lord ap->host->iomap[MV_PRIMARY_BAR], hard_port); 8750c58912eSMark Lord u32 hc_irq_cause, ipending; 8760c58912eSMark Lord 877bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 878f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 879bdd4dddeSJeff Garzik 8800c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8810c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 8820c58912eSMark Lord ipending = (DEV_IRQ << hard_port) | 8830c58912eSMark Lord (CRPB_DMA_DONE << hard_port); 8840c58912eSMark Lord if (hc_irq_cause & ipending) { 8850c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8860c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8870c58912eSMark Lord } 8880c58912eSMark Lord 88972109168SMark Lord mv_edma_cfg(pp, hpriv, port_mmio, want_ncq); 8900c58912eSMark Lord 8910c58912eSMark Lord /* clear FIS IRQ Cause */ 8920c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8930c58912eSMark Lord 894f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 895bdd4dddeSJeff Garzik 896f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 897c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 898c6fd2807SJeff Garzik } 899f630d562SMark Lord WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS))); 900c6fd2807SJeff Garzik } 901c6fd2807SJeff Garzik 902c6fd2807SJeff Garzik /** 9030ea9e179SJeff Garzik * __mv_stop_dma - Disable eDMA engine 904c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 905c6fd2807SJeff Garzik * 906c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 907c6fd2807SJeff Garzik * WARN_ON. 908c6fd2807SJeff Garzik * 909c6fd2807SJeff Garzik * LOCKING: 910c6fd2807SJeff Garzik * Inherited from caller. 911c6fd2807SJeff Garzik */ 9120ea9e179SJeff Garzik static int __mv_stop_dma(struct ata_port *ap) 913c6fd2807SJeff Garzik { 914c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 915c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 916c6fd2807SJeff Garzik u32 reg; 917c5d3e45aSJeff Garzik int i, err = 0; 918c6fd2807SJeff Garzik 9194537deb5SJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 920c6fd2807SJeff Garzik /* Disable EDMA if active. The disable bit auto clears. 921c6fd2807SJeff Garzik */ 922c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 923c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 924c6fd2807SJeff Garzik } else { 925c6fd2807SJeff Garzik WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)); 926c6fd2807SJeff Garzik } 927c6fd2807SJeff Garzik 928c6fd2807SJeff Garzik /* now properly wait for the eDMA to stop */ 929c6fd2807SJeff Garzik for (i = 1000; i > 0; i--) { 930c6fd2807SJeff Garzik reg = readl(port_mmio + EDMA_CMD_OFS); 9314537deb5SJeff Garzik if (!(reg & EDMA_EN)) 932c6fd2807SJeff Garzik break; 9334537deb5SJeff Garzik 934c6fd2807SJeff Garzik udelay(100); 935c6fd2807SJeff Garzik } 936c6fd2807SJeff Garzik 937c5d3e45aSJeff Garzik if (reg & EDMA_EN) { 938c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 939c5d3e45aSJeff Garzik err = -EIO; 940c6fd2807SJeff Garzik } 941c5d3e45aSJeff Garzik 942c5d3e45aSJeff Garzik return err; 943c6fd2807SJeff Garzik } 944c6fd2807SJeff Garzik 9450ea9e179SJeff Garzik static int mv_stop_dma(struct ata_port *ap) 9460ea9e179SJeff Garzik { 9470ea9e179SJeff Garzik unsigned long flags; 9480ea9e179SJeff Garzik int rc; 9490ea9e179SJeff Garzik 9500ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 9510ea9e179SJeff Garzik rc = __mv_stop_dma(ap); 9520ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 9530ea9e179SJeff Garzik 9540ea9e179SJeff Garzik return rc; 9550ea9e179SJeff Garzik } 9560ea9e179SJeff Garzik 957c6fd2807SJeff Garzik #ifdef ATA_DEBUG 958c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 959c6fd2807SJeff Garzik { 960c6fd2807SJeff Garzik int b, w; 961c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 962c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 963c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 964c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 965c6fd2807SJeff Garzik b += sizeof(u32); 966c6fd2807SJeff Garzik } 967c6fd2807SJeff Garzik printk("\n"); 968c6fd2807SJeff Garzik } 969c6fd2807SJeff Garzik } 970c6fd2807SJeff Garzik #endif 971c6fd2807SJeff Garzik 972c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 973c6fd2807SJeff Garzik { 974c6fd2807SJeff Garzik #ifdef ATA_DEBUG 975c6fd2807SJeff Garzik int b, w; 976c6fd2807SJeff Garzik u32 dw; 977c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 978c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 979c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 980c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 981c6fd2807SJeff Garzik printk("%08x ", dw); 982c6fd2807SJeff Garzik b += sizeof(u32); 983c6fd2807SJeff Garzik } 984c6fd2807SJeff Garzik printk("\n"); 985c6fd2807SJeff Garzik } 986c6fd2807SJeff Garzik #endif 987c6fd2807SJeff Garzik } 988c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 989c6fd2807SJeff Garzik struct pci_dev *pdev) 990c6fd2807SJeff Garzik { 991c6fd2807SJeff Garzik #ifdef ATA_DEBUG 992c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 993c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 994c6fd2807SJeff Garzik void __iomem *port_base; 995c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 996c6fd2807SJeff Garzik 997c6fd2807SJeff Garzik if (0 > port) { 998c6fd2807SJeff Garzik start_hc = start_port = 0; 999c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1000c6fd2807SJeff Garzik num_hcs = 2; 1001c6fd2807SJeff Garzik } else { 1002c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1003c6fd2807SJeff Garzik start_port = port; 1004c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1005c6fd2807SJeff Garzik } 1006c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1007c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1008c6fd2807SJeff Garzik 1009c6fd2807SJeff Garzik if (NULL != pdev) { 1010c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1011c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1012c6fd2807SJeff Garzik } 1013c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1014c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1015c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1016c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1017c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1018c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1019c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1020c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1021c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1022c6fd2807SJeff Garzik } 1023c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1024c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1025c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1026c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1027c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1028c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1029c6fd2807SJeff Garzik } 1030c6fd2807SJeff Garzik #endif 1031c6fd2807SJeff Garzik } 1032c6fd2807SJeff Garzik 1033c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1034c6fd2807SJeff Garzik { 1035c6fd2807SJeff Garzik unsigned int ofs; 1036c6fd2807SJeff Garzik 1037c6fd2807SJeff Garzik switch (sc_reg_in) { 1038c6fd2807SJeff Garzik case SCR_STATUS: 1039c6fd2807SJeff Garzik case SCR_CONTROL: 1040c6fd2807SJeff Garzik case SCR_ERROR: 1041c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1042c6fd2807SJeff Garzik break; 1043c6fd2807SJeff Garzik case SCR_ACTIVE: 1044c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1045c6fd2807SJeff Garzik break; 1046c6fd2807SJeff Garzik default: 1047c6fd2807SJeff Garzik ofs = 0xffffffffU; 1048c6fd2807SJeff Garzik break; 1049c6fd2807SJeff Garzik } 1050c6fd2807SJeff Garzik return ofs; 1051c6fd2807SJeff Garzik } 1052c6fd2807SJeff Garzik 1053da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1054c6fd2807SJeff Garzik { 1055c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1056c6fd2807SJeff Garzik 1057da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1058da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 1059da3dbb17STejun Heo return 0; 1060da3dbb17STejun Heo } else 1061da3dbb17STejun Heo return -EINVAL; 1062c6fd2807SJeff Garzik } 1063c6fd2807SJeff Garzik 1064da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1065c6fd2807SJeff Garzik { 1066c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1067c6fd2807SJeff Garzik 1068da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1069c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 1070da3dbb17STejun Heo return 0; 1071da3dbb17STejun Heo } else 1072da3dbb17STejun Heo return -EINVAL; 1073c6fd2807SJeff Garzik } 1074c6fd2807SJeff Garzik 1075f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1076f273827eSMark Lord { 1077f273827eSMark Lord /* 1078f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 1079f273827eSMark Lord * See mv_qc_prep() for more info. 1080f273827eSMark Lord */ 1081f273827eSMark Lord if (adev->flags & ATA_DFLAG_NCQ) 1082f273827eSMark Lord if (adev->max_sectors > ATA_MAX_SECTORS) 1083f273827eSMark Lord adev->max_sectors = ATA_MAX_SECTORS; 1084f273827eSMark Lord } 1085f273827eSMark Lord 108672109168SMark Lord static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv, 108772109168SMark Lord void __iomem *port_mmio, int want_ncq) 1088c6fd2807SJeff Garzik { 10890c58912eSMark Lord u32 cfg; 1090c6fd2807SJeff Garzik 1091c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 10920c58912eSMark Lord cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1093c6fd2807SJeff Garzik 10940c58912eSMark Lord if (IS_GEN_I(hpriv)) 1095c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1096c6fd2807SJeff Garzik 10970c58912eSMark Lord else if (IS_GEN_II(hpriv)) 1098c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1099c6fd2807SJeff Garzik 1100c6fd2807SJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1101e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1102e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1103c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1104e728eabeSJeff Garzik cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ 1105c6fd2807SJeff Garzik } 1106c6fd2807SJeff Garzik 110772109168SMark Lord if (want_ncq) { 110872109168SMark Lord cfg |= EDMA_CFG_NCQ; 110972109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 111072109168SMark Lord } else 111172109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 111272109168SMark Lord 1113c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1114c6fd2807SJeff Garzik } 1115c6fd2807SJeff Garzik 1116da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1117da2fa9baSMark Lord { 1118da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1119da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1120eb73d558SMark Lord int tag; 1121da2fa9baSMark Lord 1122da2fa9baSMark Lord if (pp->crqb) { 1123da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1124da2fa9baSMark Lord pp->crqb = NULL; 1125da2fa9baSMark Lord } 1126da2fa9baSMark Lord if (pp->crpb) { 1127da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1128da2fa9baSMark Lord pp->crpb = NULL; 1129da2fa9baSMark Lord } 1130eb73d558SMark Lord /* 1131eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1132eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1133eb73d558SMark Lord */ 1134eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1135eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1136eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1137eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1138eb73d558SMark Lord pp->sg_tbl[tag], 1139eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1140eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1141eb73d558SMark Lord } 1142da2fa9baSMark Lord } 1143da2fa9baSMark Lord } 1144da2fa9baSMark Lord 1145c6fd2807SJeff Garzik /** 1146c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1147c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1148c6fd2807SJeff Garzik * 1149c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1150c6fd2807SJeff Garzik * zero indices. 1151c6fd2807SJeff Garzik * 1152c6fd2807SJeff Garzik * LOCKING: 1153c6fd2807SJeff Garzik * Inherited from caller. 1154c6fd2807SJeff Garzik */ 1155c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1156c6fd2807SJeff Garzik { 1157cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1158cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1159c6fd2807SJeff Garzik struct mv_port_priv *pp; 1160c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 11610ea9e179SJeff Garzik unsigned long flags; 1162eb73d558SMark Lord int tag, rc; 1163c6fd2807SJeff Garzik 116424dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1165c6fd2807SJeff Garzik if (!pp) 116624dc5f33STejun Heo return -ENOMEM; 1167da2fa9baSMark Lord ap->private_data = pp; 1168c6fd2807SJeff Garzik 1169c6fd2807SJeff Garzik rc = ata_pad_alloc(ap, dev); 1170c6fd2807SJeff Garzik if (rc) 117124dc5f33STejun Heo return rc; 1172c6fd2807SJeff Garzik 1173da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1174da2fa9baSMark Lord if (!pp->crqb) 1175da2fa9baSMark Lord return -ENOMEM; 1176da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1177c6fd2807SJeff Garzik 1178da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1179da2fa9baSMark Lord if (!pp->crpb) 1180da2fa9baSMark Lord goto out_port_free_dma_mem; 1181da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1182c6fd2807SJeff Garzik 1183eb73d558SMark Lord /* 1184eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1185eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1186eb73d558SMark Lord */ 1187eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1188eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1189eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1190eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1191eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1192da2fa9baSMark Lord goto out_port_free_dma_mem; 1193eb73d558SMark Lord } else { 1194eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1195eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1196eb73d558SMark Lord } 1197eb73d558SMark Lord } 1198c6fd2807SJeff Garzik 11990ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 12000ea9e179SJeff Garzik 120172109168SMark Lord mv_edma_cfg(pp, hpriv, port_mmio, 0); 1202c5d3e45aSJeff Garzik mv_set_edma_ptrs(port_mmio, hpriv, pp); 1203c6fd2807SJeff Garzik 12040ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 12050ea9e179SJeff Garzik 1206c6fd2807SJeff Garzik /* Don't turn on EDMA here...do it before DMA commands only. Else 1207c6fd2807SJeff Garzik * we'll be unable to send non-data, PIO, etc due to restricted access 1208c6fd2807SJeff Garzik * to shadow regs. 1209c6fd2807SJeff Garzik */ 1210c6fd2807SJeff Garzik return 0; 1211da2fa9baSMark Lord 1212da2fa9baSMark Lord out_port_free_dma_mem: 1213da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1214da2fa9baSMark Lord return -ENOMEM; 1215c6fd2807SJeff Garzik } 1216c6fd2807SJeff Garzik 1217c6fd2807SJeff Garzik /** 1218c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1219c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1220c6fd2807SJeff Garzik * 1221c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1222c6fd2807SJeff Garzik * 1223c6fd2807SJeff Garzik * LOCKING: 1224cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1225c6fd2807SJeff Garzik */ 1226c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1227c6fd2807SJeff Garzik { 1228c6fd2807SJeff Garzik mv_stop_dma(ap); 1229da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1230c6fd2807SJeff Garzik } 1231c6fd2807SJeff Garzik 1232c6fd2807SJeff Garzik /** 1233c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1234c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1235c6fd2807SJeff Garzik * 1236c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1237c6fd2807SJeff Garzik * 1238c6fd2807SJeff Garzik * LOCKING: 1239c6fd2807SJeff Garzik * Inherited from caller. 1240c6fd2807SJeff Garzik */ 12416c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1242c6fd2807SJeff Garzik { 1243c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1244c6fd2807SJeff Garzik struct scatterlist *sg; 12453be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1246ff2aeb1eSTejun Heo unsigned int si; 1247c6fd2807SJeff Garzik 1248eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1249ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1250d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1251d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1252c6fd2807SJeff Garzik 12534007b493SOlof Johansson while (sg_len) { 12544007b493SOlof Johansson u32 offset = addr & 0xffff; 12554007b493SOlof Johansson u32 len = sg_len; 12564007b493SOlof Johansson 12574007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 12584007b493SOlof Johansson len = 0x10000 - offset; 12594007b493SOlof Johansson 1260d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1261d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 12626c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1263c6fd2807SJeff Garzik 12644007b493SOlof Johansson sg_len -= len; 12654007b493SOlof Johansson addr += len; 12664007b493SOlof Johansson 12673be6cbd7SJeff Garzik last_sg = mv_sg; 1268d88184fbSJeff Garzik mv_sg++; 1269c6fd2807SJeff Garzik } 12704007b493SOlof Johansson } 12713be6cbd7SJeff Garzik 12723be6cbd7SJeff Garzik if (likely(last_sg)) 12733be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1274c6fd2807SJeff Garzik } 1275c6fd2807SJeff Garzik 12765796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1277c6fd2807SJeff Garzik { 1278c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1279c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1280c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1281c6fd2807SJeff Garzik } 1282c6fd2807SJeff Garzik 1283c6fd2807SJeff Garzik /** 1284c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1285c6fd2807SJeff Garzik * @qc: queued command to prepare 1286c6fd2807SJeff Garzik * 1287c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1288c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1289c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1290c6fd2807SJeff Garzik * the SG load routine. 1291c6fd2807SJeff Garzik * 1292c6fd2807SJeff Garzik * LOCKING: 1293c6fd2807SJeff Garzik * Inherited from caller. 1294c6fd2807SJeff Garzik */ 1295c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1296c6fd2807SJeff Garzik { 1297c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1298c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1299c6fd2807SJeff Garzik __le16 *cw; 1300c6fd2807SJeff Garzik struct ata_taskfile *tf; 1301c6fd2807SJeff Garzik u16 flags = 0; 1302c6fd2807SJeff Garzik unsigned in_index; 1303c6fd2807SJeff Garzik 1304*138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1305*138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1306c6fd2807SJeff Garzik return; 1307c6fd2807SJeff Garzik 1308c6fd2807SJeff Garzik /* Fill in command request block 1309c6fd2807SJeff Garzik */ 1310c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1311c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1312c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1313c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1314c6fd2807SJeff Garzik 1315bdd4dddeSJeff Garzik /* get current queue index from software */ 1316bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1317c6fd2807SJeff Garzik 1318c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1319eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1320c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1321eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1322c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1323c6fd2807SJeff Garzik 1324c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1325c6fd2807SJeff Garzik tf = &qc->tf; 1326c6fd2807SJeff Garzik 1327c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1328c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1329c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1330c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1331c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1332c6fd2807SJeff Garzik */ 1333c6fd2807SJeff Garzik switch (tf->command) { 1334c6fd2807SJeff Garzik case ATA_CMD_READ: 1335c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1336c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1337c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1338c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1339c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1340c6fd2807SJeff Garzik break; 1341c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1342c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1343c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1344c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1345c6fd2807SJeff Garzik break; 1346c6fd2807SJeff Garzik default: 1347c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1348c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1349c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1350c6fd2807SJeff Garzik * driver needs work. 1351c6fd2807SJeff Garzik * 1352c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1353c6fd2807SJeff Garzik * return error here. 1354c6fd2807SJeff Garzik */ 1355c6fd2807SJeff Garzik BUG_ON(tf->command); 1356c6fd2807SJeff Garzik break; 1357c6fd2807SJeff Garzik } 1358c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1359c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1360c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1361c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1362c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1363c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1364c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1365c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1366c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1367c6fd2807SJeff Garzik 1368c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1369c6fd2807SJeff Garzik return; 1370c6fd2807SJeff Garzik mv_fill_sg(qc); 1371c6fd2807SJeff Garzik } 1372c6fd2807SJeff Garzik 1373c6fd2807SJeff Garzik /** 1374c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1375c6fd2807SJeff Garzik * @qc: queued command to prepare 1376c6fd2807SJeff Garzik * 1377c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1378c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1379c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1380c6fd2807SJeff Garzik * the SG load routine. 1381c6fd2807SJeff Garzik * 1382c6fd2807SJeff Garzik * LOCKING: 1383c6fd2807SJeff Garzik * Inherited from caller. 1384c6fd2807SJeff Garzik */ 1385c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1386c6fd2807SJeff Garzik { 1387c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1388c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1389c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1390c6fd2807SJeff Garzik struct ata_taskfile *tf; 1391c6fd2807SJeff Garzik unsigned in_index; 1392c6fd2807SJeff Garzik u32 flags = 0; 1393c6fd2807SJeff Garzik 1394*138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1395*138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1396c6fd2807SJeff Garzik return; 1397c6fd2807SJeff Garzik 1398c6fd2807SJeff Garzik /* Fill in Gen IIE command request block 1399c6fd2807SJeff Garzik */ 1400c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1401c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1402c6fd2807SJeff Garzik 1403c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1404c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 14058c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1406c6fd2807SJeff Garzik 1407bdd4dddeSJeff Garzik /* get current queue index from software */ 1408bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1409c6fd2807SJeff Garzik 1410c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1411eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1412eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1413c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1414c6fd2807SJeff Garzik 1415c6fd2807SJeff Garzik tf = &qc->tf; 1416c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1417c6fd2807SJeff Garzik (tf->command << 16) | 1418c6fd2807SJeff Garzik (tf->feature << 24) 1419c6fd2807SJeff Garzik ); 1420c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1421c6fd2807SJeff Garzik (tf->lbal << 0) | 1422c6fd2807SJeff Garzik (tf->lbam << 8) | 1423c6fd2807SJeff Garzik (tf->lbah << 16) | 1424c6fd2807SJeff Garzik (tf->device << 24) 1425c6fd2807SJeff Garzik ); 1426c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1427c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1428c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1429c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1430c6fd2807SJeff Garzik (tf->hob_feature << 24) 1431c6fd2807SJeff Garzik ); 1432c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1433c6fd2807SJeff Garzik (tf->nsect << 0) | 1434c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1435c6fd2807SJeff Garzik ); 1436c6fd2807SJeff Garzik 1437c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1438c6fd2807SJeff Garzik return; 1439c6fd2807SJeff Garzik mv_fill_sg(qc); 1440c6fd2807SJeff Garzik } 1441c6fd2807SJeff Garzik 1442c6fd2807SJeff Garzik /** 1443c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1444c6fd2807SJeff Garzik * @qc: queued command to start 1445c6fd2807SJeff Garzik * 1446c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1447c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1448c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1449c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1450c6fd2807SJeff Garzik * 1451c6fd2807SJeff Garzik * LOCKING: 1452c6fd2807SJeff Garzik * Inherited from caller. 1453c6fd2807SJeff Garzik */ 1454c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1455c6fd2807SJeff Garzik { 1456c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1457c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1458c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1459bdd4dddeSJeff Garzik u32 in_index; 1460c6fd2807SJeff Garzik 1461*138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1462*138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 1463c6fd2807SJeff Garzik /* We're about to send a non-EDMA capable command to the 1464c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1465c6fd2807SJeff Garzik * shadow block, etc registers. 1466c6fd2807SJeff Garzik */ 14670ea9e179SJeff Garzik __mv_stop_dma(ap); 1468c6fd2807SJeff Garzik return ata_qc_issue_prot(qc); 1469c6fd2807SJeff Garzik } 1470c6fd2807SJeff Garzik 147172109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1472bdd4dddeSJeff Garzik 1473bdd4dddeSJeff Garzik pp->req_idx++; 1474c6fd2807SJeff Garzik 1475bdd4dddeSJeff Garzik in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 1476c6fd2807SJeff Garzik 1477c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1478bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1479bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1480c6fd2807SJeff Garzik 1481c6fd2807SJeff Garzik return 0; 1482c6fd2807SJeff Garzik } 1483c6fd2807SJeff Garzik 1484c6fd2807SJeff Garzik /** 1485c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1486c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1487c6fd2807SJeff Garzik * @reset_allowed: bool: 0 == don't trigger from reset here 1488c6fd2807SJeff Garzik * 1489c6fd2807SJeff Garzik * In most cases, just clear the interrupt and move on. However, 1490c6fd2807SJeff Garzik * some cases require an eDMA reset, which is done right before 1491c6fd2807SJeff Garzik * the COMRESET in mv_phy_reset(). The SERR case requires a 1492c6fd2807SJeff Garzik * clear of pending errors in the SATA SERROR register. Finally, 1493c6fd2807SJeff Garzik * if the port disabled DMA, update our cached copy to match. 1494c6fd2807SJeff Garzik * 1495c6fd2807SJeff Garzik * LOCKING: 1496c6fd2807SJeff Garzik * Inherited from caller. 1497c6fd2807SJeff Garzik */ 1498bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 1499c6fd2807SJeff Garzik { 1500c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1501bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1502bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1503bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1504bdd4dddeSJeff Garzik unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1505bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 15069af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 1507c6fd2807SJeff Garzik 1508bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1509c6fd2807SJeff Garzik 1510bdd4dddeSJeff Garzik if (!edma_enabled) { 1511bdd4dddeSJeff Garzik /* just a guess: do we need to do this? should we 1512bdd4dddeSJeff Garzik * expand this, and do it in all cases? 1513bdd4dddeSJeff Garzik */ 1514936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1515936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1516c6fd2807SJeff Garzik } 1517bdd4dddeSJeff Garzik 1518bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1519bdd4dddeSJeff Garzik 1520bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); 1521bdd4dddeSJeff Garzik 1522bdd4dddeSJeff Garzik /* 1523bdd4dddeSJeff Garzik * all generations share these EDMA error cause bits 1524bdd4dddeSJeff Garzik */ 1525bdd4dddeSJeff Garzik 1526bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1527bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1528bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 15296c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1530bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1531bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1532bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1533b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1534bdd4dddeSJeff Garzik } 1535bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1536bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1537bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1538b64bbc39STejun Heo "dev disconnect" : "dev connect"); 15393606a380SMark Lord action |= ATA_EH_HARDRESET; 1540bdd4dddeSJeff Garzik } 1541bdd4dddeSJeff Garzik 1542ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1543bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1544bdd4dddeSJeff Garzik 1545bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 1546c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1547c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1548b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1549c6fd2807SJeff Garzik } 1550bdd4dddeSJeff Garzik } else { 1551bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1552bdd4dddeSJeff Garzik 1553bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 1554bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1555bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1556b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1557bdd4dddeSJeff Garzik } 1558bdd4dddeSJeff Garzik 1559bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 1560936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1561936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1562bdd4dddeSJeff Garzik err_mask = AC_ERR_ATA_BUS; 1563bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1564bdd4dddeSJeff Garzik } 1565bdd4dddeSJeff Garzik } 1566c6fd2807SJeff Garzik 1567c6fd2807SJeff Garzik /* Clear EDMA now that SERR cleanup done */ 15683606a380SMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1569c6fd2807SJeff Garzik 1570bdd4dddeSJeff Garzik if (!err_mask) { 1571bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1572bdd4dddeSJeff Garzik action |= ATA_EH_HARDRESET; 1573bdd4dddeSJeff Garzik } 1574bdd4dddeSJeff Garzik 1575bdd4dddeSJeff Garzik ehi->serror |= serr; 1576bdd4dddeSJeff Garzik ehi->action |= action; 1577bdd4dddeSJeff Garzik 1578bdd4dddeSJeff Garzik if (qc) 1579bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1580bdd4dddeSJeff Garzik else 1581bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1582bdd4dddeSJeff Garzik 1583bdd4dddeSJeff Garzik if (edma_err_cause & eh_freeze_mask) 1584bdd4dddeSJeff Garzik ata_port_freeze(ap); 1585bdd4dddeSJeff Garzik else 1586bdd4dddeSJeff Garzik ata_port_abort(ap); 1587bdd4dddeSJeff Garzik } 1588bdd4dddeSJeff Garzik 1589bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap) 1590bdd4dddeSJeff Garzik { 1591bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1592bdd4dddeSJeff Garzik u8 ata_status; 1593bdd4dddeSJeff Garzik 1594bdd4dddeSJeff Garzik /* ignore spurious intr if drive still BUSY */ 1595bdd4dddeSJeff Garzik ata_status = readb(ap->ioaddr.status_addr); 1596bdd4dddeSJeff Garzik if (unlikely(ata_status & ATA_BUSY)) 1597bdd4dddeSJeff Garzik return; 1598bdd4dddeSJeff Garzik 1599bdd4dddeSJeff Garzik /* get active ATA command */ 16009af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1601bdd4dddeSJeff Garzik if (unlikely(!qc)) /* no active tag */ 1602bdd4dddeSJeff Garzik return; 1603bdd4dddeSJeff Garzik if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ 1604bdd4dddeSJeff Garzik return; 1605bdd4dddeSJeff Garzik 1606bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1607bdd4dddeSJeff Garzik qc->err_mask |= ac_err_mask(ata_status); 1608bdd4dddeSJeff Garzik ata_qc_complete(qc); 1609bdd4dddeSJeff Garzik } 1610bdd4dddeSJeff Garzik 1611bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap) 1612bdd4dddeSJeff Garzik { 1613bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1614bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1615bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1616bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1617bdd4dddeSJeff Garzik u32 out_index, in_index; 1618bdd4dddeSJeff Garzik bool work_done = false; 1619bdd4dddeSJeff Garzik 1620bdd4dddeSJeff Garzik /* get h/w response queue pointer */ 1621bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1622bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1623bdd4dddeSJeff Garzik 1624bdd4dddeSJeff Garzik while (1) { 1625bdd4dddeSJeff Garzik u16 status; 16266c1153e0SJeff Garzik unsigned int tag; 1627bdd4dddeSJeff Garzik 1628bdd4dddeSJeff Garzik /* get s/w response queue last-read pointer, and compare */ 1629bdd4dddeSJeff Garzik out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; 1630bdd4dddeSJeff Garzik if (in_index == out_index) 1631bdd4dddeSJeff Garzik break; 1632bdd4dddeSJeff Garzik 1633bdd4dddeSJeff Garzik /* 50xx: get active ATA command */ 1634bdd4dddeSJeff Garzik if (IS_GEN_I(hpriv)) 16359af5c9c9STejun Heo tag = ap->link.active_tag; 1636bdd4dddeSJeff Garzik 16376c1153e0SJeff Garzik /* Gen II/IIE: get active ATA command via tag, to enable 16386c1153e0SJeff Garzik * support for queueing. this works transparently for 16396c1153e0SJeff Garzik * queued and non-queued modes. 1640bdd4dddeSJeff Garzik */ 16418c0aeb4aSMark Lord else 16428c0aeb4aSMark Lord tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f; 1643bdd4dddeSJeff Garzik 1644bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, tag); 1645bdd4dddeSJeff Garzik 1646cb924419SMark Lord /* For non-NCQ mode, the lower 8 bits of status 1647cb924419SMark Lord * are from EDMA_ERR_IRQ_CAUSE_OFS, 1648cb924419SMark Lord * which should be zero if all went well. 1649bdd4dddeSJeff Garzik */ 1650bdd4dddeSJeff Garzik status = le16_to_cpu(pp->crpb[out_index].flags); 1651cb924419SMark Lord if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) { 1652bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1653bdd4dddeSJeff Garzik return; 1654bdd4dddeSJeff Garzik } 1655bdd4dddeSJeff Garzik 1656bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1657bdd4dddeSJeff Garzik if (qc) { 1658bdd4dddeSJeff Garzik qc->err_mask |= 1659bdd4dddeSJeff Garzik ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); 1660bdd4dddeSJeff Garzik ata_qc_complete(qc); 1661bdd4dddeSJeff Garzik } 1662bdd4dddeSJeff Garzik 1663bdd4dddeSJeff Garzik /* advance software response queue pointer, to 1664bdd4dddeSJeff Garzik * indicate (after the loop completes) to hardware 1665bdd4dddeSJeff Garzik * that we have consumed a response queue entry. 1666bdd4dddeSJeff Garzik */ 1667bdd4dddeSJeff Garzik work_done = true; 1668bdd4dddeSJeff Garzik pp->resp_idx++; 1669bdd4dddeSJeff Garzik } 1670bdd4dddeSJeff Garzik 1671bdd4dddeSJeff Garzik if (work_done) 1672bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1673bdd4dddeSJeff Garzik (out_index << EDMA_RSP_Q_PTR_SHIFT), 1674bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1675c6fd2807SJeff Garzik } 1676c6fd2807SJeff Garzik 1677c6fd2807SJeff Garzik /** 1678c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1679cca3974eSJeff Garzik * @host: host specific structure 1680c6fd2807SJeff Garzik * @relevant: port error bits relevant to this host controller 1681c6fd2807SJeff Garzik * @hc: which host controller we're to look at 1682c6fd2807SJeff Garzik * 1683c6fd2807SJeff Garzik * Read then write clear the HC interrupt status then walk each 1684c6fd2807SJeff Garzik * port connected to the HC and see if it needs servicing. Port 1685c6fd2807SJeff Garzik * success ints are reported in the HC interrupt status reg, the 1686c6fd2807SJeff Garzik * port error ints are reported in the higher level main 1687c6fd2807SJeff Garzik * interrupt status register and thus are passed in via the 1688c6fd2807SJeff Garzik * 'relevant' argument. 1689c6fd2807SJeff Garzik * 1690c6fd2807SJeff Garzik * LOCKING: 1691c6fd2807SJeff Garzik * Inherited from caller. 1692c6fd2807SJeff Garzik */ 1693cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) 1694c6fd2807SJeff Garzik { 16950d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1696c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1697c6fd2807SJeff Garzik u32 hc_irq_cause; 1698c5d3e45aSJeff Garzik int port, port0; 1699c6fd2807SJeff Garzik 170035177265SJeff Garzik if (hc == 0) 1701c6fd2807SJeff Garzik port0 = 0; 170235177265SJeff Garzik else 1703c6fd2807SJeff Garzik port0 = MV_PORTS_PER_HC; 1704c6fd2807SJeff Garzik 1705c6fd2807SJeff Garzik /* we'll need the HC success int register in most cases */ 1706c6fd2807SJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1707bdd4dddeSJeff Garzik if (!hc_irq_cause) 1708bdd4dddeSJeff Garzik return; 1709bdd4dddeSJeff Garzik 1710c6fd2807SJeff Garzik writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1711c6fd2807SJeff Garzik 1712c6fd2807SJeff Garzik VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", 1713c6fd2807SJeff Garzik hc, relevant, hc_irq_cause); 1714c6fd2807SJeff Garzik 1715c6fd2807SJeff Garzik for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) { 1716cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 1717c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1718bdd4dddeSJeff Garzik int have_err_bits, hard_port, shift; 1719c6fd2807SJeff Garzik 1720bdd4dddeSJeff Garzik if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) 1721c6fd2807SJeff Garzik continue; 1722c6fd2807SJeff Garzik 1723c6fd2807SJeff Garzik shift = port << 1; /* (port * 2) */ 1724c6fd2807SJeff Garzik if (port >= MV_PORTS_PER_HC) { 1725c6fd2807SJeff Garzik shift++; /* skip bit 8 in the HC Main IRQ reg */ 1726c6fd2807SJeff Garzik } 1727bdd4dddeSJeff Garzik have_err_bits = ((PORT0_ERR << shift) & relevant); 1728bdd4dddeSJeff Garzik 1729bdd4dddeSJeff Garzik if (unlikely(have_err_bits)) { 1730bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1731bdd4dddeSJeff Garzik 17329af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1733bdd4dddeSJeff Garzik if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1734bdd4dddeSJeff Garzik continue; 1735bdd4dddeSJeff Garzik 1736bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1737bdd4dddeSJeff Garzik continue; 1738c6fd2807SJeff Garzik } 1739c6fd2807SJeff Garzik 1740bdd4dddeSJeff Garzik hard_port = mv_hardport_from_port(port); /* range 0..3 */ 1741bdd4dddeSJeff Garzik 1742bdd4dddeSJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 1743bdd4dddeSJeff Garzik if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) 1744bdd4dddeSJeff Garzik mv_intr_edma(ap); 1745bdd4dddeSJeff Garzik } else { 1746bdd4dddeSJeff Garzik if ((DEV_IRQ << hard_port) & hc_irq_cause) 1747bdd4dddeSJeff Garzik mv_intr_pio(ap); 1748c6fd2807SJeff Garzik } 1749c6fd2807SJeff Garzik } 1750c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 1751c6fd2807SJeff Garzik } 1752c6fd2807SJeff Garzik 1753bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio) 1754bdd4dddeSJeff Garzik { 175502a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1756bdd4dddeSJeff Garzik struct ata_port *ap; 1757bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1758bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1759bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1760bdd4dddeSJeff Garzik u32 err_cause; 1761bdd4dddeSJeff Garzik 176202a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1763bdd4dddeSJeff Garzik 1764bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1765bdd4dddeSJeff Garzik err_cause); 1766bdd4dddeSJeff Garzik 1767bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1768bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1769bdd4dddeSJeff Garzik 177002a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1771bdd4dddeSJeff Garzik 1772bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1773bdd4dddeSJeff Garzik ap = host->ports[i]; 1774936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 17759af5c9c9STejun Heo ehi = &ap->link.eh_info; 1776bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1777bdd4dddeSJeff Garzik if (!printed++) 1778bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1779bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1780bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1781bdd4dddeSJeff Garzik ehi->action = ATA_EH_HARDRESET; 17829af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1783bdd4dddeSJeff Garzik if (qc) 1784bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1785bdd4dddeSJeff Garzik else 1786bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1787bdd4dddeSJeff Garzik 1788bdd4dddeSJeff Garzik ata_port_freeze(ap); 1789bdd4dddeSJeff Garzik } 1790bdd4dddeSJeff Garzik } 1791bdd4dddeSJeff Garzik } 1792bdd4dddeSJeff Garzik 1793c6fd2807SJeff Garzik /** 1794c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1795c6fd2807SJeff Garzik * @irq: unused 1796c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1797c6fd2807SJeff Garzik * 1798c6fd2807SJeff Garzik * Read the read only register to determine if any host 1799c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1800c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1801c6fd2807SJeff Garzik * reported here. 1802c6fd2807SJeff Garzik * 1803c6fd2807SJeff Garzik * LOCKING: 1804cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1805c6fd2807SJeff Garzik * interrupts. 1806c6fd2807SJeff Garzik */ 18077d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1808c6fd2807SJeff Garzik { 1809cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1810c6fd2807SJeff Garzik unsigned int hc, handled = 0, n_hcs; 18110d5ff566STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 1812646a4da5SMark Lord u32 irq_stat, irq_mask; 1813c6fd2807SJeff Garzik 1814646a4da5SMark Lord spin_lock(&host->lock); 1815c6fd2807SJeff Garzik irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS); 1816646a4da5SMark Lord irq_mask = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 1817c6fd2807SJeff Garzik 1818c6fd2807SJeff Garzik /* check the cases where we either have nothing pending or have read 1819c6fd2807SJeff Garzik * a bogus register value which can indicate HW removal or PCI fault 1820c6fd2807SJeff Garzik */ 1821646a4da5SMark Lord if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat)) 1822646a4da5SMark Lord goto out_unlock; 1823c6fd2807SJeff Garzik 1824cca3974eSJeff Garzik n_hcs = mv_get_hc_count(host->ports[0]->flags); 1825c6fd2807SJeff Garzik 1826bdd4dddeSJeff Garzik if (unlikely(irq_stat & PCI_ERR)) { 1827bdd4dddeSJeff Garzik mv_pci_error(host, mmio); 1828bdd4dddeSJeff Garzik handled = 1; 1829bdd4dddeSJeff Garzik goto out_unlock; /* skip all other HC irq handling */ 1830bdd4dddeSJeff Garzik } 1831bdd4dddeSJeff Garzik 1832c6fd2807SJeff Garzik for (hc = 0; hc < n_hcs; hc++) { 1833c6fd2807SJeff Garzik u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); 1834c6fd2807SJeff Garzik if (relevant) { 1835cca3974eSJeff Garzik mv_host_intr(host, relevant, hc); 1836bdd4dddeSJeff Garzik handled = 1; 1837c6fd2807SJeff Garzik } 1838c6fd2807SJeff Garzik } 1839c6fd2807SJeff Garzik 1840bdd4dddeSJeff Garzik out_unlock: 1841cca3974eSJeff Garzik spin_unlock(&host->lock); 1842c6fd2807SJeff Garzik 1843c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1844c6fd2807SJeff Garzik } 1845c6fd2807SJeff Garzik 1846c6fd2807SJeff Garzik static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 1847c6fd2807SJeff Garzik { 1848c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 1849c6fd2807SJeff Garzik unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 1850c6fd2807SJeff Garzik 1851c6fd2807SJeff Garzik return hc_mmio + ofs; 1852c6fd2807SJeff Garzik } 1853c6fd2807SJeff Garzik 1854c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1855c6fd2807SJeff Garzik { 1856c6fd2807SJeff Garzik unsigned int ofs; 1857c6fd2807SJeff Garzik 1858c6fd2807SJeff Garzik switch (sc_reg_in) { 1859c6fd2807SJeff Garzik case SCR_STATUS: 1860c6fd2807SJeff Garzik case SCR_ERROR: 1861c6fd2807SJeff Garzik case SCR_CONTROL: 1862c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1863c6fd2807SJeff Garzik break; 1864c6fd2807SJeff Garzik default: 1865c6fd2807SJeff Garzik ofs = 0xffffffffU; 1866c6fd2807SJeff Garzik break; 1867c6fd2807SJeff Garzik } 1868c6fd2807SJeff Garzik return ofs; 1869c6fd2807SJeff Garzik } 1870c6fd2807SJeff Garzik 1871da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1872c6fd2807SJeff Garzik { 18730d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 18740d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1875c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1876c6fd2807SJeff Garzik 1877da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1878da3dbb17STejun Heo *val = readl(addr + ofs); 1879da3dbb17STejun Heo return 0; 1880da3dbb17STejun Heo } else 1881da3dbb17STejun Heo return -EINVAL; 1882c6fd2807SJeff Garzik } 1883c6fd2807SJeff Garzik 1884da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1885c6fd2807SJeff Garzik { 18860d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 18870d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1888c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1889c6fd2807SJeff Garzik 1890da3dbb17STejun Heo if (ofs != 0xffffffffU) { 18910d5ff566STejun Heo writelfl(val, addr + ofs); 1892da3dbb17STejun Heo return 0; 1893da3dbb17STejun Heo } else 1894da3dbb17STejun Heo return -EINVAL; 1895c6fd2807SJeff Garzik } 1896c6fd2807SJeff Garzik 1897c6fd2807SJeff Garzik static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio) 1898c6fd2807SJeff Garzik { 1899c6fd2807SJeff Garzik int early_5080; 1900c6fd2807SJeff Garzik 190144c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 1902c6fd2807SJeff Garzik 1903c6fd2807SJeff Garzik if (!early_5080) { 1904c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1905c6fd2807SJeff Garzik tmp |= (1 << 0); 1906c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1907c6fd2807SJeff Garzik } 1908c6fd2807SJeff Garzik 1909c6fd2807SJeff Garzik mv_reset_pci_bus(pdev, mmio); 1910c6fd2807SJeff Garzik } 1911c6fd2807SJeff Garzik 1912c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1913c6fd2807SJeff Garzik { 1914c6fd2807SJeff Garzik writel(0x0fcfffff, mmio + MV_FLASH_CTL); 1915c6fd2807SJeff Garzik } 1916c6fd2807SJeff Garzik 1917c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1918c6fd2807SJeff Garzik void __iomem *mmio) 1919c6fd2807SJeff Garzik { 1920c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1921c6fd2807SJeff Garzik u32 tmp; 1922c6fd2807SJeff Garzik 1923c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1924c6fd2807SJeff Garzik 1925c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1926c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1927c6fd2807SJeff Garzik } 1928c6fd2807SJeff Garzik 1929c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1930c6fd2807SJeff Garzik { 1931c6fd2807SJeff Garzik u32 tmp; 1932c6fd2807SJeff Garzik 1933c6fd2807SJeff Garzik writel(0, mmio + MV_GPIO_PORT_CTL); 1934c6fd2807SJeff Garzik 1935c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1936c6fd2807SJeff Garzik 1937c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1938c6fd2807SJeff Garzik tmp |= ~(1 << 0); 1939c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1940c6fd2807SJeff Garzik } 1941c6fd2807SJeff Garzik 1942c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 1943c6fd2807SJeff Garzik unsigned int port) 1944c6fd2807SJeff Garzik { 1945c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 1946c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 1947c6fd2807SJeff Garzik u32 tmp; 1948c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 1949c6fd2807SJeff Garzik 1950c6fd2807SJeff Garzik if (fix_apm_sq) { 1951c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_LT_MODE); 1952c6fd2807SJeff Garzik tmp |= (1 << 19); 1953c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_LT_MODE); 1954c6fd2807SJeff Garzik 1955c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_CTL); 1956c6fd2807SJeff Garzik tmp &= ~0x3; 1957c6fd2807SJeff Garzik tmp |= 0x1; 1958c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_CTL); 1959c6fd2807SJeff Garzik } 1960c6fd2807SJeff Garzik 1961c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1962c6fd2807SJeff Garzik tmp &= ~mask; 1963c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 1964c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 1965c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 1966c6fd2807SJeff Garzik } 1967c6fd2807SJeff Garzik 1968c6fd2807SJeff Garzik 1969c6fd2807SJeff Garzik #undef ZERO 1970c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 1971c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 1972c6fd2807SJeff Garzik unsigned int port) 1973c6fd2807SJeff Garzik { 1974c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 1975c6fd2807SJeff Garzik 1976c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 1977c6fd2807SJeff Garzik 1978c6fd2807SJeff Garzik mv_channel_reset(hpriv, mmio, port); 1979c6fd2807SJeff Garzik 1980c6fd2807SJeff Garzik ZERO(0x028); /* command */ 1981c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 1982c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 1983c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 1984c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 1985c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 1986c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 1987c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 1988c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 1989c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 1990c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 1991c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 1992c6fd2807SJeff Garzik writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 1993c6fd2807SJeff Garzik } 1994c6fd2807SJeff Garzik #undef ZERO 1995c6fd2807SJeff Garzik 1996c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 1997c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1998c6fd2807SJeff Garzik unsigned int hc) 1999c6fd2807SJeff Garzik { 2000c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2001c6fd2807SJeff Garzik u32 tmp; 2002c6fd2807SJeff Garzik 2003c6fd2807SJeff Garzik ZERO(0x00c); 2004c6fd2807SJeff Garzik ZERO(0x010); 2005c6fd2807SJeff Garzik ZERO(0x014); 2006c6fd2807SJeff Garzik ZERO(0x018); 2007c6fd2807SJeff Garzik 2008c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2009c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2010c6fd2807SJeff Garzik tmp |= 0x03030303; 2011c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2012c6fd2807SJeff Garzik } 2013c6fd2807SJeff Garzik #undef ZERO 2014c6fd2807SJeff Garzik 2015c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2016c6fd2807SJeff Garzik unsigned int n_hc) 2017c6fd2807SJeff Garzik { 2018c6fd2807SJeff Garzik unsigned int hc, port; 2019c6fd2807SJeff Garzik 2020c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2021c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2022c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2023c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2024c6fd2807SJeff Garzik 2025c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2026c6fd2807SJeff Garzik } 2027c6fd2807SJeff Garzik 2028c6fd2807SJeff Garzik return 0; 2029c6fd2807SJeff Garzik } 2030c6fd2807SJeff Garzik 2031c6fd2807SJeff Garzik #undef ZERO 2032c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 2033c6fd2807SJeff Garzik static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio) 2034c6fd2807SJeff Garzik { 203502a121daSMark Lord struct ata_host *host = dev_get_drvdata(&pdev->dev); 203602a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2037c6fd2807SJeff Garzik u32 tmp; 2038c6fd2807SJeff Garzik 2039c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_MODE); 2040c6fd2807SJeff Garzik tmp &= 0xff00ffff; 2041c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_MODE); 2042c6fd2807SJeff Garzik 2043c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2044c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 2045c6fd2807SJeff Garzik writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 2046c6fd2807SJeff Garzik ZERO(HC_MAIN_IRQ_MASK_OFS); 2047c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 204802a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 204902a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2050c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2051c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2052c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2053c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2054c6fd2807SJeff Garzik } 2055c6fd2807SJeff Garzik #undef ZERO 2056c6fd2807SJeff Garzik 2057c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2058c6fd2807SJeff Garzik { 2059c6fd2807SJeff Garzik u32 tmp; 2060c6fd2807SJeff Garzik 2061c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik tmp = readl(mmio + MV_GPIO_PORT_CTL); 2064c6fd2807SJeff Garzik tmp &= 0x3; 2065c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 2066c6fd2807SJeff Garzik writel(tmp, mmio + MV_GPIO_PORT_CTL); 2067c6fd2807SJeff Garzik } 2068c6fd2807SJeff Garzik 2069c6fd2807SJeff Garzik /** 2070c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2071c6fd2807SJeff Garzik * @mmio: base address of the HBA 2072c6fd2807SJeff Garzik * 2073c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2074c6fd2807SJeff Garzik * 2075c6fd2807SJeff Garzik * LOCKING: 2076c6fd2807SJeff Garzik * Inherited from caller. 2077c6fd2807SJeff Garzik */ 2078c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2079c6fd2807SJeff Garzik unsigned int n_hc) 2080c6fd2807SJeff Garzik { 2081c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2082c6fd2807SJeff Garzik int i, rc = 0; 2083c6fd2807SJeff Garzik u32 t; 2084c6fd2807SJeff Garzik 2085c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2086c6fd2807SJeff Garzik * register" table. 2087c6fd2807SJeff Garzik */ 2088c6fd2807SJeff Garzik t = readl(reg); 2089c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2090c6fd2807SJeff Garzik 2091c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2092c6fd2807SJeff Garzik udelay(1); 2093c6fd2807SJeff Garzik t = readl(reg); 20942dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2095c6fd2807SJeff Garzik break; 2096c6fd2807SJeff Garzik } 2097c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2098c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2099c6fd2807SJeff Garzik rc = 1; 2100c6fd2807SJeff Garzik goto done; 2101c6fd2807SJeff Garzik } 2102c6fd2807SJeff Garzik 2103c6fd2807SJeff Garzik /* set reset */ 2104c6fd2807SJeff Garzik i = 5; 2105c6fd2807SJeff Garzik do { 2106c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2107c6fd2807SJeff Garzik t = readl(reg); 2108c6fd2807SJeff Garzik udelay(1); 2109c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2110c6fd2807SJeff Garzik 2111c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2112c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2113c6fd2807SJeff Garzik rc = 1; 2114c6fd2807SJeff Garzik goto done; 2115c6fd2807SJeff Garzik } 2116c6fd2807SJeff Garzik 2117c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2118c6fd2807SJeff Garzik i = 5; 2119c6fd2807SJeff Garzik do { 2120c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2121c6fd2807SJeff Garzik t = readl(reg); 2122c6fd2807SJeff Garzik udelay(1); 2123c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2124c6fd2807SJeff Garzik 2125c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2126c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2127c6fd2807SJeff Garzik rc = 1; 2128c6fd2807SJeff Garzik } 2129c6fd2807SJeff Garzik done: 2130c6fd2807SJeff Garzik return rc; 2131c6fd2807SJeff Garzik } 2132c6fd2807SJeff Garzik 2133c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2134c6fd2807SJeff Garzik void __iomem *mmio) 2135c6fd2807SJeff Garzik { 2136c6fd2807SJeff Garzik void __iomem *port_mmio; 2137c6fd2807SJeff Garzik u32 tmp; 2138c6fd2807SJeff Garzik 2139c6fd2807SJeff Garzik tmp = readl(mmio + MV_RESET_CFG); 2140c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2141c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2142c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2143c6fd2807SJeff Garzik return; 2144c6fd2807SJeff Garzik } 2145c6fd2807SJeff Garzik 2146c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2147c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2148c6fd2807SJeff Garzik 2149c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2150c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2151c6fd2807SJeff Garzik } 2152c6fd2807SJeff Garzik 2153c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2154c6fd2807SJeff Garzik { 2155c6fd2807SJeff Garzik writel(0x00000060, mmio + MV_GPIO_PORT_CTL); 2156c6fd2807SJeff Garzik } 2157c6fd2807SJeff Garzik 2158c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2159c6fd2807SJeff Garzik unsigned int port) 2160c6fd2807SJeff Garzik { 2161c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2162c6fd2807SJeff Garzik 2163c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2164c6fd2807SJeff Garzik int fix_phy_mode2 = 2165c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2166c6fd2807SJeff Garzik int fix_phy_mode4 = 2167c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2168c6fd2807SJeff Garzik u32 m2, tmp; 2169c6fd2807SJeff Garzik 2170c6fd2807SJeff Garzik if (fix_phy_mode2) { 2171c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2172c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2173c6fd2807SJeff Garzik m2 |= (1 << 31); 2174c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2175c6fd2807SJeff Garzik 2176c6fd2807SJeff Garzik udelay(200); 2177c6fd2807SJeff Garzik 2178c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2179c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2180c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2181c6fd2807SJeff Garzik 2182c6fd2807SJeff Garzik udelay(200); 2183c6fd2807SJeff Garzik } 2184c6fd2807SJeff Garzik 2185c6fd2807SJeff Garzik /* who knows what this magic does */ 2186c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2187c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2188c6fd2807SJeff Garzik tmp |= 0x2A800000; 2189c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2190c6fd2807SJeff Garzik 2191c6fd2807SJeff Garzik if (fix_phy_mode4) { 2192c6fd2807SJeff Garzik u32 m4; 2193c6fd2807SJeff Garzik 2194c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2195c6fd2807SJeff Garzik 2196c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2197c6fd2807SJeff Garzik tmp = readl(port_mmio + 0x310); 2198c6fd2807SJeff Garzik 2199c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2200c6fd2807SJeff Garzik 2201c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2202c6fd2807SJeff Garzik 2203c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2204c6fd2807SJeff Garzik writel(tmp, port_mmio + 0x310); 2205c6fd2807SJeff Garzik } 2206c6fd2807SJeff Garzik 2207c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2208c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2209c6fd2807SJeff Garzik 2210c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2211c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2212c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2213c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2214c6fd2807SJeff Garzik 2215c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2216c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2217c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2218c6fd2807SJeff Garzik m2 |= 0x0000900F; 2219c6fd2807SJeff Garzik } 2220c6fd2807SJeff Garzik 2221c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2222c6fd2807SJeff Garzik } 2223c6fd2807SJeff Garzik 2224c6fd2807SJeff Garzik static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio, 2225c6fd2807SJeff Garzik unsigned int port_no) 2226c6fd2807SJeff Garzik { 2227c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2228c6fd2807SJeff Garzik 2229c6fd2807SJeff Garzik writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2230c6fd2807SJeff Garzik 2231ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2232c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2233c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2234c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2235c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2236c6fd2807SJeff Garzik } 2237c6fd2807SJeff Garzik 2238c6fd2807SJeff Garzik udelay(25); /* allow reset propagation */ 2239c6fd2807SJeff Garzik 2240c6fd2807SJeff Garzik /* Spec never mentions clearing the bit. Marvell's driver does 2241c6fd2807SJeff Garzik * clear the bit, however. 2242c6fd2807SJeff Garzik */ 2243c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2244c6fd2807SJeff Garzik 2245c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2246c6fd2807SJeff Garzik 2247ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2248c6fd2807SJeff Garzik mdelay(1); 2249c6fd2807SJeff Garzik } 2250c6fd2807SJeff Garzik 2251c6fd2807SJeff Garzik /** 2252bdd4dddeSJeff Garzik * mv_phy_reset - Perform eDMA reset followed by COMRESET 2253c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2254c6fd2807SJeff Garzik * 2255c6fd2807SJeff Garzik * Part of this is taken from __sata_phy_reset and modified to 2256c6fd2807SJeff Garzik * not sleep since this routine gets called from interrupt level. 2257c6fd2807SJeff Garzik * 2258c6fd2807SJeff Garzik * LOCKING: 2259c6fd2807SJeff Garzik * Inherited from caller. This is coded to safe to call at 2260c6fd2807SJeff Garzik * interrupt level, i.e. it does not sleep. 2261c6fd2807SJeff Garzik */ 2262bdd4dddeSJeff Garzik static void mv_phy_reset(struct ata_port *ap, unsigned int *class, 2263bdd4dddeSJeff Garzik unsigned long deadline) 2264c6fd2807SJeff Garzik { 2265c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 2266cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2267c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2268c6fd2807SJeff Garzik int retry = 5; 2269c6fd2807SJeff Garzik u32 sstatus; 2270c6fd2807SJeff Garzik 2271c6fd2807SJeff Garzik VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio); 2272c6fd2807SJeff Garzik 2273da3dbb17STejun Heo #ifdef DEBUG 2274da3dbb17STejun Heo { 2275da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2276da3dbb17STejun Heo 2277da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2278da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2279da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2280c6fd2807SJeff Garzik DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x " 22812d79ab8fSSaeed Bishara "SCtrl 0x%08x\n", sstatus, serror, scontrol); 2282da3dbb17STejun Heo } 2283da3dbb17STejun Heo #endif 2284c6fd2807SJeff Garzik 2285c6fd2807SJeff Garzik /* Issue COMRESET via SControl */ 2286c6fd2807SJeff Garzik comreset_retry: 2287936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301); 2288bdd4dddeSJeff Garzik msleep(1); 2289c6fd2807SJeff Garzik 2290936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300); 2291bdd4dddeSJeff Garzik msleep(20); 2292c6fd2807SJeff Garzik 2293c6fd2807SJeff Garzik do { 2294936fd732STejun Heo sata_scr_read(&ap->link, SCR_STATUS, &sstatus); 2295dd1dc802SJeff Garzik if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0)) 2296c6fd2807SJeff Garzik break; 2297c6fd2807SJeff Garzik 2298bdd4dddeSJeff Garzik msleep(1); 2299c5d3e45aSJeff Garzik } while (time_before(jiffies, deadline)); 2300c6fd2807SJeff Garzik 2301c6fd2807SJeff Garzik /* work around errata */ 2302ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv) && 2303c6fd2807SJeff Garzik (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) && 2304c6fd2807SJeff Garzik (retry-- > 0)) 2305c6fd2807SJeff Garzik goto comreset_retry; 2306c6fd2807SJeff Garzik 2307da3dbb17STejun Heo #ifdef DEBUG 2308da3dbb17STejun Heo { 2309da3dbb17STejun Heo u32 sstatus, serror, scontrol; 2310da3dbb17STejun Heo 2311da3dbb17STejun Heo mv_scr_read(ap, SCR_STATUS, &sstatus); 2312da3dbb17STejun Heo mv_scr_read(ap, SCR_ERROR, &serror); 2313da3dbb17STejun Heo mv_scr_read(ap, SCR_CONTROL, &scontrol); 2314c6fd2807SJeff Garzik DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x " 2315da3dbb17STejun Heo "SCtrl 0x%08x\n", sstatus, serror, scontrol); 2316da3dbb17STejun Heo } 2317da3dbb17STejun Heo #endif 2318c6fd2807SJeff Garzik 2319936fd732STejun Heo if (ata_link_offline(&ap->link)) { 2320bdd4dddeSJeff Garzik *class = ATA_DEV_NONE; 2321c6fd2807SJeff Garzik return; 2322c6fd2807SJeff Garzik } 2323c6fd2807SJeff Garzik 2324c6fd2807SJeff Garzik /* even after SStatus reflects that device is ready, 2325c6fd2807SJeff Garzik * it seems to take a while for link to be fully 2326c6fd2807SJeff Garzik * established (and thus Status no longer 0x80/0x7F), 2327c6fd2807SJeff Garzik * so we poll a bit for that, here. 2328c6fd2807SJeff Garzik */ 2329c6fd2807SJeff Garzik retry = 20; 2330c6fd2807SJeff Garzik while (1) { 2331c6fd2807SJeff Garzik u8 drv_stat = ata_check_status(ap); 2332c6fd2807SJeff Garzik if ((drv_stat != 0x80) && (drv_stat != 0x7f)) 2333c6fd2807SJeff Garzik break; 2334bdd4dddeSJeff Garzik msleep(500); 2335c6fd2807SJeff Garzik if (retry-- <= 0) 2336c6fd2807SJeff Garzik break; 2337bdd4dddeSJeff Garzik if (time_after(jiffies, deadline)) 2338bdd4dddeSJeff Garzik break; 2339c6fd2807SJeff Garzik } 2340c6fd2807SJeff Garzik 2341bdd4dddeSJeff Garzik /* FIXME: if we passed the deadline, the following 2342bdd4dddeSJeff Garzik * code probably produces an invalid result 2343bdd4dddeSJeff Garzik */ 2344c6fd2807SJeff Garzik 2345bdd4dddeSJeff Garzik /* finally, read device signature from TF registers */ 23463f19859eSTejun Heo *class = ata_dev_try_classify(ap->link.device, 1, NULL); 2347c6fd2807SJeff Garzik 2348c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2349c6fd2807SJeff Garzik 2350bdd4dddeSJeff Garzik WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2351c6fd2807SJeff Garzik 2352c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 2353c6fd2807SJeff Garzik } 2354c6fd2807SJeff Garzik 2355cc0680a5STejun Heo static int mv_prereset(struct ata_link *link, unsigned long deadline) 2356c6fd2807SJeff Garzik { 2357cc0680a5STejun Heo struct ata_port *ap = link->ap; 2358bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2359cc0680a5STejun Heo struct ata_eh_context *ehc = &link->eh_context; 2360bdd4dddeSJeff Garzik int rc; 2361bdd4dddeSJeff Garzik 2362bdd4dddeSJeff Garzik rc = mv_stop_dma(ap); 2363bdd4dddeSJeff Garzik if (rc) 2364bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2365bdd4dddeSJeff Garzik 2366bdd4dddeSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) { 2367bdd4dddeSJeff Garzik pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET; 2368bdd4dddeSJeff Garzik ehc->i.action |= ATA_EH_HARDRESET; 2369c6fd2807SJeff Garzik } 2370c6fd2807SJeff Garzik 2371bdd4dddeSJeff Garzik /* if we're about to do hardreset, nothing more to do */ 2372bdd4dddeSJeff Garzik if (ehc->i.action & ATA_EH_HARDRESET) 2373bdd4dddeSJeff Garzik return 0; 2374bdd4dddeSJeff Garzik 2375cc0680a5STejun Heo if (ata_link_online(link)) 2376bdd4dddeSJeff Garzik rc = ata_wait_ready(ap, deadline); 2377bdd4dddeSJeff Garzik else 2378bdd4dddeSJeff Garzik rc = -ENODEV; 2379bdd4dddeSJeff Garzik 2380bdd4dddeSJeff Garzik return rc; 2381bdd4dddeSJeff Garzik } 2382bdd4dddeSJeff Garzik 2383cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2384bdd4dddeSJeff Garzik unsigned long deadline) 2385bdd4dddeSJeff Garzik { 2386cc0680a5STejun Heo struct ata_port *ap = link->ap; 2387bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2388bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2389bdd4dddeSJeff Garzik 2390bdd4dddeSJeff Garzik mv_stop_dma(ap); 2391bdd4dddeSJeff Garzik 2392bdd4dddeSJeff Garzik mv_channel_reset(hpriv, mmio, ap->port_no); 2393bdd4dddeSJeff Garzik 2394bdd4dddeSJeff Garzik mv_phy_reset(ap, class, deadline); 2395bdd4dddeSJeff Garzik 2396bdd4dddeSJeff Garzik return 0; 2397bdd4dddeSJeff Garzik } 2398bdd4dddeSJeff Garzik 2399cc0680a5STejun Heo static void mv_postreset(struct ata_link *link, unsigned int *classes) 2400bdd4dddeSJeff Garzik { 2401cc0680a5STejun Heo struct ata_port *ap = link->ap; 2402bdd4dddeSJeff Garzik u32 serr; 2403bdd4dddeSJeff Garzik 2404bdd4dddeSJeff Garzik /* print link status */ 2405cc0680a5STejun Heo sata_print_link_status(link); 2406bdd4dddeSJeff Garzik 2407bdd4dddeSJeff Garzik /* clear SError */ 2408cc0680a5STejun Heo sata_scr_read(link, SCR_ERROR, &serr); 2409cc0680a5STejun Heo sata_scr_write_flush(link, SCR_ERROR, serr); 2410bdd4dddeSJeff Garzik 2411bdd4dddeSJeff Garzik /* bail out if no device is present */ 2412bdd4dddeSJeff Garzik if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) { 2413bdd4dddeSJeff Garzik DPRINTK("EXIT, no device\n"); 2414bdd4dddeSJeff Garzik return; 2415bdd4dddeSJeff Garzik } 2416bdd4dddeSJeff Garzik 2417bdd4dddeSJeff Garzik /* set up device control */ 2418bdd4dddeSJeff Garzik iowrite8(ap->ctl, ap->ioaddr.ctl_addr); 2419bdd4dddeSJeff Garzik } 2420bdd4dddeSJeff Garzik 2421bdd4dddeSJeff Garzik static void mv_error_handler(struct ata_port *ap) 2422bdd4dddeSJeff Garzik { 2423bdd4dddeSJeff Garzik ata_do_eh(ap, mv_prereset, ata_std_softreset, 2424bdd4dddeSJeff Garzik mv_hardreset, mv_postreset); 2425bdd4dddeSJeff Garzik } 2426bdd4dddeSJeff Garzik 2427bdd4dddeSJeff Garzik static void mv_post_int_cmd(struct ata_queued_cmd *qc) 2428bdd4dddeSJeff Garzik { 2429bdd4dddeSJeff Garzik mv_stop_dma(qc->ap); 2430bdd4dddeSJeff Garzik } 2431bdd4dddeSJeff Garzik 2432bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2433c6fd2807SJeff Garzik { 24340d5ff566STejun Heo void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2435bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2436bdd4dddeSJeff Garzik u32 tmp, mask; 2437bdd4dddeSJeff Garzik unsigned int shift; 2438c6fd2807SJeff Garzik 2439bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2440c6fd2807SJeff Garzik 2441bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2442bdd4dddeSJeff Garzik if (hc > 0) 2443bdd4dddeSJeff Garzik shift++; 2444c6fd2807SJeff Garzik 2445bdd4dddeSJeff Garzik mask = 0x3 << shift; 2446c6fd2807SJeff Garzik 2447bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 2448bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2449bdd4dddeSJeff Garzik writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2450c6fd2807SJeff Garzik } 2451bdd4dddeSJeff Garzik 2452bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2453bdd4dddeSJeff Garzik { 2454bdd4dddeSJeff Garzik void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR]; 2455bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2456bdd4dddeSJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2457bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2458bdd4dddeSJeff Garzik u32 tmp, mask, hc_irq_cause; 2459bdd4dddeSJeff Garzik unsigned int shift, hc_port_no = ap->port_no; 2460bdd4dddeSJeff Garzik 2461bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2462bdd4dddeSJeff Garzik 2463bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2464bdd4dddeSJeff Garzik if (hc > 0) { 2465bdd4dddeSJeff Garzik shift++; 2466bdd4dddeSJeff Garzik hc_port_no -= 4; 2467bdd4dddeSJeff Garzik } 2468bdd4dddeSJeff Garzik 2469bdd4dddeSJeff Garzik mask = 0x3 << shift; 2470bdd4dddeSJeff Garzik 2471bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2472bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2473bdd4dddeSJeff Garzik 2474bdd4dddeSJeff Garzik /* clear pending irq events */ 2475bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 2476bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ 2477bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ 2478bdd4dddeSJeff Garzik writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2479bdd4dddeSJeff Garzik 2480bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 2481bdd4dddeSJeff Garzik tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS); 2482bdd4dddeSJeff Garzik writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS); 2483c6fd2807SJeff Garzik } 2484c6fd2807SJeff Garzik 2485c6fd2807SJeff Garzik /** 2486c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2487c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2488c6fd2807SJeff Garzik * @port_mmio: base address of the port 2489c6fd2807SJeff Garzik * 2490c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2491c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2492c6fd2807SJeff Garzik * start of the port. 2493c6fd2807SJeff Garzik * 2494c6fd2807SJeff Garzik * LOCKING: 2495c6fd2807SJeff Garzik * Inherited from caller. 2496c6fd2807SJeff Garzik */ 2497c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2498c6fd2807SJeff Garzik { 24990d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2500c6fd2807SJeff Garzik unsigned serr_ofs; 2501c6fd2807SJeff Garzik 2502c6fd2807SJeff Garzik /* PIO related setup 2503c6fd2807SJeff Garzik */ 2504c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2505c6fd2807SJeff Garzik port->error_addr = 2506c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2507c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2508c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2509c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2510c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2511c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2512c6fd2807SJeff Garzik port->status_addr = 2513c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2514c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2515c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2516c6fd2807SJeff Garzik 2517c6fd2807SJeff Garzik /* unused: */ 25188d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2519c6fd2807SJeff Garzik 2520c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2521c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2522c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2523c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2524c6fd2807SJeff Garzik 2525646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2526646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2527c6fd2807SJeff Garzik 2528c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2529c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2530c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2531c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2532c6fd2807SJeff Garzik } 2533c6fd2807SJeff Garzik 25344447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2535c6fd2807SJeff Garzik { 25364447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 25374447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2538c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2539c6fd2807SJeff Garzik 2540c6fd2807SJeff Garzik switch (board_idx) { 2541c6fd2807SJeff Garzik case chip_5080: 2542c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2543ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2544c6fd2807SJeff Garzik 254544c10138SAuke Kok switch (pdev->revision) { 2546c6fd2807SJeff Garzik case 0x1: 2547c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2548c6fd2807SJeff Garzik break; 2549c6fd2807SJeff Garzik case 0x3: 2550c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2551c6fd2807SJeff Garzik break; 2552c6fd2807SJeff Garzik default: 2553c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2554c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2555c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2556c6fd2807SJeff Garzik break; 2557c6fd2807SJeff Garzik } 2558c6fd2807SJeff Garzik break; 2559c6fd2807SJeff Garzik 2560c6fd2807SJeff Garzik case chip_504x: 2561c6fd2807SJeff Garzik case chip_508x: 2562c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2563ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2564c6fd2807SJeff Garzik 256544c10138SAuke Kok switch (pdev->revision) { 2566c6fd2807SJeff Garzik case 0x0: 2567c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2568c6fd2807SJeff Garzik break; 2569c6fd2807SJeff Garzik case 0x3: 2570c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2571c6fd2807SJeff Garzik break; 2572c6fd2807SJeff Garzik default: 2573c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2574c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2575c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2576c6fd2807SJeff Garzik break; 2577c6fd2807SJeff Garzik } 2578c6fd2807SJeff Garzik break; 2579c6fd2807SJeff Garzik 2580c6fd2807SJeff Garzik case chip_604x: 2581c6fd2807SJeff Garzik case chip_608x: 2582c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2583ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2584c6fd2807SJeff Garzik 258544c10138SAuke Kok switch (pdev->revision) { 2586c6fd2807SJeff Garzik case 0x7: 2587c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2588c6fd2807SJeff Garzik break; 2589c6fd2807SJeff Garzik case 0x9: 2590c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2591c6fd2807SJeff Garzik break; 2592c6fd2807SJeff Garzik default: 2593c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2594c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2595c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2596c6fd2807SJeff Garzik break; 2597c6fd2807SJeff Garzik } 2598c6fd2807SJeff Garzik break; 2599c6fd2807SJeff Garzik 2600c6fd2807SJeff Garzik case chip_7042: 260102a121daSMark Lord hp_flags |= MV_HP_PCIE; 2602306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2603306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2604306b30f7SMark Lord { 26054e520033SMark Lord /* 26064e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 26074e520033SMark Lord * 26084e520033SMark Lord * Unconfigured drives are treated as "Legacy" 26094e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 26104e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 26114e520033SMark Lord * 26124e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 26134e520033SMark Lord * alone, but instead overwrite a high numbered 26144e520033SMark Lord * sector for the RAID metadata. This sector can 26154e520033SMark Lord * be determined exactly, by truncating the physical 26164e520033SMark Lord * drive capacity to a nice even GB value. 26174e520033SMark Lord * 26184e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 26194e520033SMark Lord * 26204e520033SMark Lord * Warn the user, lest they think we're just buggy. 26214e520033SMark Lord */ 26224e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 26234e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 26244e520033SMark Lord " regardless of if/how they are configured." 26254e520033SMark Lord " BEWARE!\n"); 26264e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 26274e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 26284e520033SMark Lord " and avoid the final two gigabytes on" 26294e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2630306b30f7SMark Lord } 2631c6fd2807SJeff Garzik case chip_6042: 2632c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2633c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2634c6fd2807SJeff Garzik 263544c10138SAuke Kok switch (pdev->revision) { 2636c6fd2807SJeff Garzik case 0x0: 2637c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2638c6fd2807SJeff Garzik break; 2639c6fd2807SJeff Garzik case 0x1: 2640c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2641c6fd2807SJeff Garzik break; 2642c6fd2807SJeff Garzik default: 2643c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2644c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2645c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2646c6fd2807SJeff Garzik break; 2647c6fd2807SJeff Garzik } 2648c6fd2807SJeff Garzik break; 2649c6fd2807SJeff Garzik 2650c6fd2807SJeff Garzik default: 26515796d1c4SJeff Garzik dev_printk(KERN_ERR, &pdev->dev, 26525796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 2653c6fd2807SJeff Garzik return 1; 2654c6fd2807SJeff Garzik } 2655c6fd2807SJeff Garzik 2656c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 265702a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 265802a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 265902a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 266002a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 266102a121daSMark Lord } else { 266202a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 266302a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 266402a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 266502a121daSMark Lord } 2666c6fd2807SJeff Garzik 2667c6fd2807SJeff Garzik return 0; 2668c6fd2807SJeff Garzik } 2669c6fd2807SJeff Garzik 2670c6fd2807SJeff Garzik /** 2671c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 26724447d351STejun Heo * @host: ATA host to initialize 26734447d351STejun Heo * @board_idx: controller index 2674c6fd2807SJeff Garzik * 2675c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2676c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2677c6fd2807SJeff Garzik * 2678c6fd2807SJeff Garzik * LOCKING: 2679c6fd2807SJeff Garzik * Inherited from caller. 2680c6fd2807SJeff Garzik */ 26814447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2682c6fd2807SJeff Garzik { 2683c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 26844447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 26854447d351STejun Heo void __iomem *mmio = host->iomap[MV_PRIMARY_BAR]; 26864447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2687c6fd2807SJeff Garzik 2688c6fd2807SJeff Garzik /* global interrupt mask */ 2689c6fd2807SJeff Garzik writel(0, mmio + HC_MAIN_IRQ_MASK_OFS); 2690c6fd2807SJeff Garzik 26914447d351STejun Heo rc = mv_chip_id(host, board_idx); 2692c6fd2807SJeff Garzik if (rc) 2693c6fd2807SJeff Garzik goto done; 2694c6fd2807SJeff Garzik 26954447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2696c6fd2807SJeff Garzik 26974447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2698c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2699c6fd2807SJeff Garzik 2700c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2701c6fd2807SJeff Garzik if (rc) 2702c6fd2807SJeff Garzik goto done; 2703c6fd2807SJeff Garzik 2704c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 2705c6fd2807SJeff Garzik hpriv->ops->reset_bus(pdev, mmio); 2706c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2707c6fd2807SJeff Garzik 27084447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2709ee9ccdf7SJeff Garzik if (IS_GEN_II(hpriv)) { 2710c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2711c6fd2807SJeff Garzik 2712c6fd2807SJeff Garzik u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL); 2713c6fd2807SJeff Garzik ifctl |= (1 << 7); /* enable gen2i speed */ 2714c6fd2807SJeff Garzik ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */ 2715c6fd2807SJeff Garzik writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL); 2716c6fd2807SJeff Garzik } 2717c6fd2807SJeff Garzik 2718c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port); 2719c6fd2807SJeff Garzik } 2720c6fd2807SJeff Garzik 27214447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2722cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 2723c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2724cbcdd875STejun Heo unsigned int offset = port_mmio - mmio; 2725cbcdd875STejun Heo 2726cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2727cbcdd875STejun Heo 2728cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2729cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2730c6fd2807SJeff Garzik } 2731c6fd2807SJeff Garzik 2732c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2733c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2734c6fd2807SJeff Garzik 2735c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2736c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2737c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2738c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2739c6fd2807SJeff Garzik 2740c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2741c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2742c6fd2807SJeff Garzik } 2743c6fd2807SJeff Garzik 2744c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 274502a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2746c6fd2807SJeff Garzik 2747c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 274802a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2749fb621e2fSJeff Garzik 2750ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2751fb621e2fSJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS); 2752fb621e2fSJeff Garzik else 2753c6fd2807SJeff Garzik writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS); 2754c6fd2807SJeff Garzik 2755c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2756c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 2757c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_CAUSE_OFS), 2758c6fd2807SJeff Garzik readl(mmio + HC_MAIN_IRQ_MASK_OFS), 275902a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 276002a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 2761c6fd2807SJeff Garzik 2762c6fd2807SJeff Garzik done: 2763c6fd2807SJeff Garzik return rc; 2764c6fd2807SJeff Garzik } 2765c6fd2807SJeff Garzik 2766c6fd2807SJeff Garzik /** 2767c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 27684447d351STejun Heo * @host: ATA host to print info about 2769c6fd2807SJeff Garzik * 2770c6fd2807SJeff Garzik * FIXME: complete this. 2771c6fd2807SJeff Garzik * 2772c6fd2807SJeff Garzik * LOCKING: 2773c6fd2807SJeff Garzik * Inherited from caller. 2774c6fd2807SJeff Garzik */ 27754447d351STejun Heo static void mv_print_info(struct ata_host *host) 2776c6fd2807SJeff Garzik { 27774447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 27784447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 277944c10138SAuke Kok u8 scc; 2780c1e4fe71SJeff Garzik const char *scc_s, *gen; 2781c6fd2807SJeff Garzik 2782c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 2783c6fd2807SJeff Garzik * what errata to workaround 2784c6fd2807SJeff Garzik */ 2785c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 2786c6fd2807SJeff Garzik if (scc == 0) 2787c6fd2807SJeff Garzik scc_s = "SCSI"; 2788c6fd2807SJeff Garzik else if (scc == 0x01) 2789c6fd2807SJeff Garzik scc_s = "RAID"; 2790c6fd2807SJeff Garzik else 2791c1e4fe71SJeff Garzik scc_s = "?"; 2792c1e4fe71SJeff Garzik 2793c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 2794c1e4fe71SJeff Garzik gen = "I"; 2795c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 2796c1e4fe71SJeff Garzik gen = "II"; 2797c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 2798c1e4fe71SJeff Garzik gen = "IIE"; 2799c1e4fe71SJeff Garzik else 2800c1e4fe71SJeff Garzik gen = "?"; 2801c6fd2807SJeff Garzik 2802c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 2803c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 2804c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 2805c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 2806c6fd2807SJeff Garzik } 2807c6fd2807SJeff Garzik 2808da2fa9baSMark Lord static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 2809da2fa9baSMark Lord { 2810da2fa9baSMark Lord hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 2811da2fa9baSMark Lord MV_CRQB_Q_SZ, 0); 2812da2fa9baSMark Lord if (!hpriv->crqb_pool) 2813da2fa9baSMark Lord return -ENOMEM; 2814da2fa9baSMark Lord 2815da2fa9baSMark Lord hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 2816da2fa9baSMark Lord MV_CRPB_Q_SZ, 0); 2817da2fa9baSMark Lord if (!hpriv->crpb_pool) 2818da2fa9baSMark Lord return -ENOMEM; 2819da2fa9baSMark Lord 2820da2fa9baSMark Lord hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 2821da2fa9baSMark Lord MV_SG_TBL_SZ, 0); 2822da2fa9baSMark Lord if (!hpriv->sg_tbl_pool) 2823da2fa9baSMark Lord return -ENOMEM; 2824da2fa9baSMark Lord 2825da2fa9baSMark Lord return 0; 2826da2fa9baSMark Lord } 2827da2fa9baSMark Lord 2828c6fd2807SJeff Garzik /** 2829c6fd2807SJeff Garzik * mv_init_one - handle a positive probe of a Marvell host 2830c6fd2807SJeff Garzik * @pdev: PCI device found 2831c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 2832c6fd2807SJeff Garzik * 2833c6fd2807SJeff Garzik * LOCKING: 2834c6fd2807SJeff Garzik * Inherited from caller. 2835c6fd2807SJeff Garzik */ 2836c6fd2807SJeff Garzik static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 2837c6fd2807SJeff Garzik { 28382dcb407eSJeff Garzik static int printed_version; 2839c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 28404447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 28414447d351STejun Heo struct ata_host *host; 28424447d351STejun Heo struct mv_host_priv *hpriv; 28434447d351STejun Heo int n_ports, rc; 2844c6fd2807SJeff Garzik 2845c6fd2807SJeff Garzik if (!printed_version++) 2846c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2847c6fd2807SJeff Garzik 28484447d351STejun Heo /* allocate host */ 28494447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 28504447d351STejun Heo 28514447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 28524447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 28534447d351STejun Heo if (!host || !hpriv) 28544447d351STejun Heo return -ENOMEM; 28554447d351STejun Heo host->private_data = hpriv; 28564447d351STejun Heo 28574447d351STejun Heo /* acquire resources */ 285824dc5f33STejun Heo rc = pcim_enable_device(pdev); 285924dc5f33STejun Heo if (rc) 2860c6fd2807SJeff Garzik return rc; 2861c6fd2807SJeff Garzik 28620d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 28630d5ff566STejun Heo if (rc == -EBUSY) 286424dc5f33STejun Heo pcim_pin_device(pdev); 28650d5ff566STejun Heo if (rc) 286624dc5f33STejun Heo return rc; 28674447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 2868c6fd2807SJeff Garzik 2869d88184fbSJeff Garzik rc = pci_go_64(pdev); 2870d88184fbSJeff Garzik if (rc) 2871d88184fbSJeff Garzik return rc; 2872d88184fbSJeff Garzik 2873da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 2874da2fa9baSMark Lord if (rc) 2875da2fa9baSMark Lord return rc; 2876da2fa9baSMark Lord 2877c6fd2807SJeff Garzik /* initialize adapter */ 28784447d351STejun Heo rc = mv_init_host(host, board_idx); 287924dc5f33STejun Heo if (rc) 288024dc5f33STejun Heo return rc; 2881c6fd2807SJeff Garzik 2882c6fd2807SJeff Garzik /* Enable interrupts */ 28836a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 2884c6fd2807SJeff Garzik pci_intx(pdev, 1); 2885c6fd2807SJeff Garzik 2886c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 28874447d351STejun Heo mv_print_info(host); 2888c6fd2807SJeff Garzik 28894447d351STejun Heo pci_set_master(pdev); 2890ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 28914447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 2892c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 2893c6fd2807SJeff Garzik } 2894c6fd2807SJeff Garzik 2895c6fd2807SJeff Garzik static int __init mv_init(void) 2896c6fd2807SJeff Garzik { 2897c6fd2807SJeff Garzik return pci_register_driver(&mv_pci_driver); 2898c6fd2807SJeff Garzik } 2899c6fd2807SJeff Garzik 2900c6fd2807SJeff Garzik static void __exit mv_exit(void) 2901c6fd2807SJeff Garzik { 2902c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 2903c6fd2807SJeff Garzik } 2904c6fd2807SJeff Garzik 2905c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 2906c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 2907c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 2908c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 2909c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 2910c6fd2807SJeff Garzik 2911c6fd2807SJeff Garzik module_param(msi, int, 0444); 2912c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 2913c6fd2807SJeff Garzik 2914c6fd2807SJeff Garzik module_init(mv_init); 2915c6fd2807SJeff Garzik module_exit(mv_exit); 2916