1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 264a05e209SJeff Garzik sata_mv TODO list: 274a05e209SJeff Garzik 284a05e209SJeff Garzik 1) Needs a full errata audit for all chipsets. I implemented most 294a05e209SJeff Garzik of the errata workarounds found in the Marvell vendor driver, but 304a05e209SJeff Garzik I distinctly remember a couple workarounds (one related to PCI-X) 314a05e209SJeff Garzik are still needed. 324a05e209SJeff Garzik 331fd2e1c2SMark Lord 2) Improve/fix IRQ and error handling sequences. 341fd2e1c2SMark Lord 351fd2e1c2SMark Lord 3) ATAPI support (Marvell claims the 60xx/70xx chips can do it). 361fd2e1c2SMark Lord 371fd2e1c2SMark Lord 4) Think about TCQ support here, and for libata in general 381fd2e1c2SMark Lord with controllers that suppport it via host-queuing hardware 391fd2e1c2SMark Lord (a software-only implementation could be a nightmare). 404a05e209SJeff Garzik 414a05e209SJeff Garzik 5) Investigate problems with PCI Message Signalled Interrupts (MSI). 424a05e209SJeff Garzik 434a05e209SJeff Garzik 6) Add port multiplier support (intermediate) 444a05e209SJeff Garzik 454a05e209SJeff Garzik 8) Develop a low-power-consumption strategy, and implement it. 464a05e209SJeff Garzik 474a05e209SJeff Garzik 9) [Experiment, low priority] See if ATAPI can be supported using 484a05e209SJeff Garzik "unknown FIS" or "vendor-specific FIS" support, or something creative 494a05e209SJeff Garzik like that. 504a05e209SJeff Garzik 514a05e209SJeff Garzik 10) [Experiment, low priority] Investigate interrupt coalescing. 524a05e209SJeff Garzik Quite often, especially with PCI Message Signalled Interrupts (MSI), 534a05e209SJeff Garzik the overhead reduced by interrupt mitigation is quite often not 544a05e209SJeff Garzik worth the latency cost. 554a05e209SJeff Garzik 564a05e209SJeff Garzik 11) [Experiment, Marvell value added] Is it possible to use target 574a05e209SJeff Garzik mode to cross-connect two Linux boxes with Marvell cards? If so, 584a05e209SJeff Garzik creating LibATA target mode support would be very interesting. 594a05e209SJeff Garzik 604a05e209SJeff Garzik Target mode, for those without docs, is the ability to directly 614a05e209SJeff Garzik connect two SATA controllers. 624a05e209SJeff Garzik 634a05e209SJeff Garzik */ 644a05e209SJeff Garzik 65c6fd2807SJeff Garzik #include <linux/kernel.h> 66c6fd2807SJeff Garzik #include <linux/module.h> 67c6fd2807SJeff Garzik #include <linux/pci.h> 68c6fd2807SJeff Garzik #include <linux/init.h> 69c6fd2807SJeff Garzik #include <linux/blkdev.h> 70c6fd2807SJeff Garzik #include <linux/delay.h> 71c6fd2807SJeff Garzik #include <linux/interrupt.h> 728d8b6004SAndrew Morton #include <linux/dmapool.h> 73c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 74c6fd2807SJeff Garzik #include <linux/device.h> 75f351b2d6SSaeed Bishara #include <linux/platform_device.h> 76f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 77c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 78c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 796c08772eSJeff Garzik #include <scsi/scsi_device.h> 80c6fd2807SJeff Garzik #include <linux/libata.h> 81c6fd2807SJeff Garzik 82c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 831fd2e1c2SMark Lord #define DRV_VERSION "1.20" 84c6fd2807SJeff Garzik 85c6fd2807SJeff Garzik enum { 86c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 87c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 88c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 89c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 90c6fd2807SJeff Garzik 91c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 92c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 93c6fd2807SJeff Garzik 94c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 95c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 96c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 97c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 98c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 99c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 100c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 101c6fd2807SJeff Garzik 102c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 103c6fd2807SJeff Garzik MV_FLASH_CTL = 0x1046c, 104c6fd2807SJeff Garzik MV_GPIO_PORT_CTL = 0x104f0, 105c6fd2807SJeff Garzik MV_RESET_CFG = 0x180d8, 106c6fd2807SJeff Garzik 107c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 108c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 109c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 110c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 111c6fd2807SJeff Garzik 112c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 113c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 114c6fd2807SJeff Garzik 115c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 116c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 117c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 118c6fd2807SJeff Garzik */ 119c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 120c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 121da2fa9baSMark Lord MV_MAX_SG_CT = 256, 122c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 123c6fd2807SJeff Garzik 124c6fd2807SJeff Garzik MV_PORTS_PER_HC = 4, 125c6fd2807SJeff Garzik /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */ 126c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 127c6fd2807SJeff Garzik /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */ 128c6fd2807SJeff Garzik MV_PORT_MASK = 3, 129c6fd2807SJeff Garzik 130c6fd2807SJeff Garzik /* Host Flags */ 131c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 132c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1337bb3c529SSaeed Bishara /* SoC integrated controllers, no PCI interface */ 1347bb3c529SSaeed Bishara MV_FLAG_SOC = (1 << 28), 1357bb3c529SSaeed Bishara 136c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 137bdd4dddeSJeff Garzik ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI | 138bdd4dddeSJeff Garzik ATA_FLAG_PIO_POLLING, 139c6fd2807SJeff Garzik MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE, 140c6fd2807SJeff Garzik 141c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 142c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 143c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 144e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 145c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 146c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 147c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 148c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 149c6fd2807SJeff Garzik 150c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 151c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 152c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 153c6fd2807SJeff Garzik 154c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 155c6fd2807SJeff Garzik 156c6fd2807SJeff Garzik /* PCI interface registers */ 157c6fd2807SJeff Garzik 158c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 159c6fd2807SJeff Garzik 160c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 161c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 162c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 163c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 164c6fd2807SJeff Garzik 165c6fd2807SJeff Garzik MV_PCI_MODE = 0xd00, 166c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 167c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 168c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 169c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 170c6fd2807SJeff Garzik MV_PCI_XBAR_TMOUT = 0x1d04, 171c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 172c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 173c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 174c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 175c6fd2807SJeff Garzik 176c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 177c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 178c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 179c6fd2807SJeff Garzik 18002a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 18102a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 182646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 18302a121daSMark Lord 184c6fd2807SJeff Garzik HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 185c6fd2807SJeff Garzik HC_MAIN_IRQ_MASK_OFS = 0x1d64, 186f351b2d6SSaeed Bishara HC_SOC_MAIN_IRQ_CAUSE_OFS = 0x20020, 187f351b2d6SSaeed Bishara HC_SOC_MAIN_IRQ_MASK_OFS = 0x20024, 188c6fd2807SJeff Garzik PORT0_ERR = (1 << 0), /* shift by port # */ 189c6fd2807SJeff Garzik PORT0_DONE = (1 << 1), /* shift by port # */ 190c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 191c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 192c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 193c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 194c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 195fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 196fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 197c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 198c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 199c6fd2807SJeff Garzik SELF_INT = (1 << 23), 200c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 201c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 202fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 203f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 204c6fd2807SJeff Garzik HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE | 205c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT | 206c6fd2807SJeff Garzik HC_MAIN_RSVD), 207fb621e2fSJeff Garzik HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE | 208fb621e2fSJeff Garzik HC_MAIN_RSVD_5), 209f351b2d6SSaeed Bishara HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC), 210c6fd2807SJeff Garzik 211c6fd2807SJeff Garzik /* SATAHC registers */ 212c6fd2807SJeff Garzik HC_CFG_OFS = 0, 213c6fd2807SJeff Garzik 214c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 215c6fd2807SJeff Garzik CRPB_DMA_DONE = (1 << 0), /* shift by port # */ 216c6fd2807SJeff Garzik HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */ 217c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 218c6fd2807SJeff Garzik 219c6fd2807SJeff Garzik /* Shadow block registers */ 220c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 221c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 222c6fd2807SJeff Garzik 223c6fd2807SJeff Garzik /* SATA registers */ 224c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 225c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2260c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 227e12bef50SMark Lord LTMODE_OFS = 0x30c, 228c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 229c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 230c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 231e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 232e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 233e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 234e12bef50SMark Lord FIS_CFG_OFS = 0x360, 235c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 236c6fd2807SJeff Garzik MV5_LT_MODE = 0x30, 237c6fd2807SJeff Garzik MV5_PHY_CTL = 0x0C, 238e12bef50SMark Lord SATA_INTERFACE_CFG = 0x050, 239c6fd2807SJeff Garzik 240c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 241c6fd2807SJeff Garzik 242c6fd2807SJeff Garzik /* Port registers */ 243c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2440c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2450c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 246c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 247c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 248c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 249e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 250e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 251c6fd2807SJeff Garzik 252c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 253c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2546c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2556c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2566c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2576c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2586c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2596c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 260c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 261c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2626c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 263c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2646c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2656c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2666c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2676c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 268646a4da5SMark Lord 2696c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 270646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 271646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 272646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 273646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 274646a4da5SMark Lord 2756c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 276646a4da5SMark Lord 2776c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 278646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 279646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 280646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 281646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 283646a4da5SMark Lord 2846c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 285646a4da5SMark Lord 2866c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 287c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 288c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 289646a4da5SMark Lord 290646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 291646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 292646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 293646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX, 294646a4da5SMark Lord 295bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 296bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 297bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 298bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 299bdd4dddeSJeff Garzik EDMA_ERR_SERR | 300bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3016c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 302bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 303bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 304bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 305bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 306c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 307c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 308bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 309e12bef50SMark Lord 310bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 311bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 312bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 313bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 314bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 315bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 316bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3176c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 318bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 319bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 320bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 321c6fd2807SJeff Garzik 322c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 323c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 324c6fd2807SJeff Garzik 325c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 326c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 327c6fd2807SJeff Garzik 328c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 329c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 330c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 331c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 332c6fd2807SJeff Garzik 3330ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3340ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3350ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3360ea9e179SJeff Garzik ATA_RST = (1 << 2), /* reset trans/link/phy */ 337c6fd2807SJeff Garzik 338c6fd2807SJeff Garzik EDMA_IORDY_TMOUT = 0x34, 339c6fd2807SJeff Garzik EDMA_ARB_CFG = 0x38, 340c6fd2807SJeff Garzik 341c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 342c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 343c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 344c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 345c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 346c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 347c6fd2807SJeff Garzik MV_HP_ERRATA_XX42A0 = (1 << 5), 3480ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3490ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3500ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 35102a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 352c6fd2807SJeff Garzik 353c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3540ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 35572109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 356c6fd2807SJeff Garzik }; 357c6fd2807SJeff Garzik 358ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 359ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 360c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3617bb3c529SSaeed Bishara #define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC)) 362c6fd2807SJeff Garzik 363c6fd2807SJeff Garzik enum { 364baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 365baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 366baf14aa1SJeff Garzik */ 367baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 368c6fd2807SJeff Garzik 3690ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3700ea9e179SJeff Garzik * of EDMA request queue DMA address 3710ea9e179SJeff Garzik */ 372c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 373c6fd2807SJeff Garzik 3740ea9e179SJeff Garzik /* ditto, for response queue */ 375c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 376c6fd2807SJeff Garzik }; 377c6fd2807SJeff Garzik 378c6fd2807SJeff Garzik enum chip_type { 379c6fd2807SJeff Garzik chip_504x, 380c6fd2807SJeff Garzik chip_508x, 381c6fd2807SJeff Garzik chip_5080, 382c6fd2807SJeff Garzik chip_604x, 383c6fd2807SJeff Garzik chip_608x, 384c6fd2807SJeff Garzik chip_6042, 385c6fd2807SJeff Garzik chip_7042, 386f351b2d6SSaeed Bishara chip_soc, 387c6fd2807SJeff Garzik }; 388c6fd2807SJeff Garzik 389c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 390c6fd2807SJeff Garzik struct mv_crqb { 391c6fd2807SJeff Garzik __le32 sg_addr; 392c6fd2807SJeff Garzik __le32 sg_addr_hi; 393c6fd2807SJeff Garzik __le16 ctrl_flags; 394c6fd2807SJeff Garzik __le16 ata_cmd[11]; 395c6fd2807SJeff Garzik }; 396c6fd2807SJeff Garzik 397c6fd2807SJeff Garzik struct mv_crqb_iie { 398c6fd2807SJeff Garzik __le32 addr; 399c6fd2807SJeff Garzik __le32 addr_hi; 400c6fd2807SJeff Garzik __le32 flags; 401c6fd2807SJeff Garzik __le32 len; 402c6fd2807SJeff Garzik __le32 ata_cmd[4]; 403c6fd2807SJeff Garzik }; 404c6fd2807SJeff Garzik 405c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 406c6fd2807SJeff Garzik struct mv_crpb { 407c6fd2807SJeff Garzik __le16 id; 408c6fd2807SJeff Garzik __le16 flags; 409c6fd2807SJeff Garzik __le32 tmstmp; 410c6fd2807SJeff Garzik }; 411c6fd2807SJeff Garzik 412c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 413c6fd2807SJeff Garzik struct mv_sg { 414c6fd2807SJeff Garzik __le32 addr; 415c6fd2807SJeff Garzik __le32 flags_size; 416c6fd2807SJeff Garzik __le32 addr_hi; 417c6fd2807SJeff Garzik __le32 reserved; 418c6fd2807SJeff Garzik }; 419c6fd2807SJeff Garzik 420c6fd2807SJeff Garzik struct mv_port_priv { 421c6fd2807SJeff Garzik struct mv_crqb *crqb; 422c6fd2807SJeff Garzik dma_addr_t crqb_dma; 423c6fd2807SJeff Garzik struct mv_crpb *crpb; 424c6fd2807SJeff Garzik dma_addr_t crpb_dma; 425eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 426eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 427bdd4dddeSJeff Garzik 428bdd4dddeSJeff Garzik unsigned int req_idx; 429bdd4dddeSJeff Garzik unsigned int resp_idx; 430bdd4dddeSJeff Garzik 431c6fd2807SJeff Garzik u32 pp_flags; 432c6fd2807SJeff Garzik }; 433c6fd2807SJeff Garzik 434c6fd2807SJeff Garzik struct mv_port_signal { 435c6fd2807SJeff Garzik u32 amps; 436c6fd2807SJeff Garzik u32 pre; 437c6fd2807SJeff Garzik }; 438c6fd2807SJeff Garzik 43902a121daSMark Lord struct mv_host_priv { 44002a121daSMark Lord u32 hp_flags; 44102a121daSMark Lord struct mv_port_signal signal[8]; 44202a121daSMark Lord const struct mv_hw_ops *ops; 443f351b2d6SSaeed Bishara int n_ports; 444f351b2d6SSaeed Bishara void __iomem *base; 445f351b2d6SSaeed Bishara void __iomem *main_cause_reg_addr; 446f351b2d6SSaeed Bishara void __iomem *main_mask_reg_addr; 44702a121daSMark Lord u32 irq_cause_ofs; 44802a121daSMark Lord u32 irq_mask_ofs; 44902a121daSMark Lord u32 unmask_all_irqs; 450da2fa9baSMark Lord /* 451da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 452da2fa9baSMark Lord * alignment for hardware-accessed data structures, 453da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 454da2fa9baSMark Lord */ 455da2fa9baSMark Lord struct dma_pool *crqb_pool; 456da2fa9baSMark Lord struct dma_pool *crpb_pool; 457da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 45802a121daSMark Lord }; 45902a121daSMark Lord 460c6fd2807SJeff Garzik struct mv_hw_ops { 461c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 462c6fd2807SJeff Garzik unsigned int port); 463c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 464c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 465c6fd2807SJeff Garzik void __iomem *mmio); 466c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 467c6fd2807SJeff Garzik unsigned int n_hc); 468c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 4697bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 470c6fd2807SJeff Garzik }; 471c6fd2807SJeff Garzik 472da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 473da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 474da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val); 475da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val); 476c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 477c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 478c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 479c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 480c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 481a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 482a1efdabaSTejun Heo unsigned long deadline); 483bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 484bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 485f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 486c6fd2807SJeff Garzik 487c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 488c6fd2807SJeff Garzik unsigned int port); 489c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 490c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 491c6fd2807SJeff Garzik void __iomem *mmio); 492c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 493c6fd2807SJeff Garzik unsigned int n_hc); 494c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 4957bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 496c6fd2807SJeff Garzik 497c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 498c6fd2807SJeff Garzik unsigned int port); 499c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 500c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 501c6fd2807SJeff Garzik void __iomem *mmio); 502c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 503c6fd2807SJeff Garzik unsigned int n_hc); 504c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 505f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 506f351b2d6SSaeed Bishara void __iomem *mmio); 507f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 508f351b2d6SSaeed Bishara void __iomem *mmio); 509f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 510f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 511f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 512f351b2d6SSaeed Bishara void __iomem *mmio); 513f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5147bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 515e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 516c6fd2807SJeff Garzik unsigned int port_no); 517e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 518b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 519e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq); 520c6fd2807SJeff Garzik 521eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 522eb73d558SMark Lord * because we have to allow room for worst case splitting of 523eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 524eb73d558SMark Lord */ 525c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 52668d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 527baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 528c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 529c5d3e45aSJeff Garzik }; 530c5d3e45aSJeff Garzik 531c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 53268d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 533138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 534baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 535c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 536c6fd2807SJeff Garzik }; 537c6fd2807SJeff Garzik 538029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 539029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 540c6fd2807SJeff Garzik 541c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 542c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 543c6fd2807SJeff Garzik 544bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 545bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 546a1efdabaSTejun Heo .hardreset = mv_hardreset, 547a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 548029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 549bdd4dddeSJeff Garzik 550c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 551c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 552c6fd2807SJeff Garzik 553c6fd2807SJeff Garzik .port_start = mv_port_start, 554c6fd2807SJeff Garzik .port_stop = mv_port_stop, 555c6fd2807SJeff Garzik }; 556c6fd2807SJeff Garzik 557029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 558029cfd6bSTejun Heo .inherits = &mv5_ops, 559138bfdd0SMark Lord .qc_defer = ata_std_qc_defer, 560029cfd6bSTejun Heo .dev_config = mv6_dev_config, 561c6fd2807SJeff Garzik .scr_read = mv_scr_read, 562c6fd2807SJeff Garzik .scr_write = mv_scr_write, 563c6fd2807SJeff Garzik }; 564c6fd2807SJeff Garzik 565029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 566029cfd6bSTejun Heo .inherits = &mv6_ops, 567029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 568c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 569c6fd2807SJeff Garzik }; 570c6fd2807SJeff Garzik 571c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 572c6fd2807SJeff Garzik { /* chip_504x */ 573cca3974eSJeff Garzik .flags = MV_COMMON_FLAGS, 574c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 575bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 576c6fd2807SJeff Garzik .port_ops = &mv5_ops, 577c6fd2807SJeff Garzik }, 578c6fd2807SJeff Garzik { /* chip_508x */ 579c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 580c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 581bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 582c6fd2807SJeff Garzik .port_ops = &mv5_ops, 583c6fd2807SJeff Garzik }, 584c6fd2807SJeff Garzik { /* chip_5080 */ 585c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC, 586c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 587bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 588c6fd2807SJeff Garzik .port_ops = &mv5_ops, 589c6fd2807SJeff Garzik }, 590c6fd2807SJeff Garzik { /* chip_604x */ 591138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 592138bfdd0SMark Lord ATA_FLAG_NCQ, 593c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 594bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 595c6fd2807SJeff Garzik .port_ops = &mv6_ops, 596c6fd2807SJeff Garzik }, 597c6fd2807SJeff Garzik { /* chip_608x */ 598c5d3e45aSJeff Garzik .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 599138bfdd0SMark Lord ATA_FLAG_NCQ | MV_FLAG_DUAL_HC, 600c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 601bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 602c6fd2807SJeff Garzik .port_ops = &mv6_ops, 603c6fd2807SJeff Garzik }, 604c6fd2807SJeff Garzik { /* chip_6042 */ 605138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 606138bfdd0SMark Lord ATA_FLAG_NCQ, 607c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 608bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 609c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 610c6fd2807SJeff Garzik }, 611c6fd2807SJeff Garzik { /* chip_7042 */ 612138bfdd0SMark Lord .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS | 613138bfdd0SMark Lord ATA_FLAG_NCQ, 614c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 615bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 616c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 617c6fd2807SJeff Garzik }, 618f351b2d6SSaeed Bishara { /* chip_soc */ 619f351b2d6SSaeed Bishara .flags = MV_COMMON_FLAGS | MV_FLAG_SOC, 620f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 621f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 622f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 623f351b2d6SSaeed Bishara }, 624c6fd2807SJeff Garzik }; 625c6fd2807SJeff Garzik 626c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6272d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6282d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6292d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6302d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 631cfbf723eSAlan Cox /* RocketRAID 1740/174x have different identifiers */ 632cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1740), chip_508x }, 633cfbf723eSAlan Cox { PCI_VDEVICE(TTI, 0x1742), chip_508x }, 634c6fd2807SJeff Garzik 6352d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 6362d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 6372d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 6382d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 6392d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 640c6fd2807SJeff Garzik 6412d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 6422d2744fcSJeff Garzik 643d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 644d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 645d9f9c6bcSFlorian Attenberger 64602a121daSMark Lord /* Marvell 7042 support */ 6476a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 6486a3d586dSMorrison, Tom 64902a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 65002a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 65102a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 65202a121daSMark Lord 653c6fd2807SJeff Garzik { } /* terminate list */ 654c6fd2807SJeff Garzik }; 655c6fd2807SJeff Garzik 656c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 657c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 658c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 659c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 660c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 661c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 662c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 663c6fd2807SJeff Garzik }; 664c6fd2807SJeff Garzik 665c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 666c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 667c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 668c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 669c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 670c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 671c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 672c6fd2807SJeff Garzik }; 673c6fd2807SJeff Garzik 674f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 675f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 676f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 677f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 678f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 679f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 680f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 681f351b2d6SSaeed Bishara }; 682f351b2d6SSaeed Bishara 683c6fd2807SJeff Garzik /* 684c6fd2807SJeff Garzik * Functions 685c6fd2807SJeff Garzik */ 686c6fd2807SJeff Garzik 687c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 688c6fd2807SJeff Garzik { 689c6fd2807SJeff Garzik writel(data, addr); 690c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 691c6fd2807SJeff Garzik } 692c6fd2807SJeff Garzik 693c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 694c6fd2807SJeff Garzik { 695c6fd2807SJeff Garzik return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 696c6fd2807SJeff Garzik } 697c6fd2807SJeff Garzik 698c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 699c6fd2807SJeff Garzik { 700c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 701c6fd2807SJeff Garzik } 702c6fd2807SJeff Garzik 703c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 704c6fd2807SJeff Garzik { 705c6fd2807SJeff Garzik return port & MV_PORT_MASK; 706c6fd2807SJeff Garzik } 707c6fd2807SJeff Garzik 708c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 709c6fd2807SJeff Garzik unsigned int port) 710c6fd2807SJeff Garzik { 711c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 712c6fd2807SJeff Garzik } 713c6fd2807SJeff Garzik 714c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 715c6fd2807SJeff Garzik { 716c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 717c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 718c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 719c6fd2807SJeff Garzik } 720c6fd2807SJeff Garzik 721e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 722e12bef50SMark Lord { 723e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 724e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 725e12bef50SMark Lord 726e12bef50SMark Lord return hc_mmio + ofs; 727e12bef50SMark Lord } 728e12bef50SMark Lord 729f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 730f351b2d6SSaeed Bishara { 731f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 732f351b2d6SSaeed Bishara return hpriv->base; 733f351b2d6SSaeed Bishara } 734f351b2d6SSaeed Bishara 735c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 736c6fd2807SJeff Garzik { 737f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 738c6fd2807SJeff Garzik } 739c6fd2807SJeff Garzik 740cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 741c6fd2807SJeff Garzik { 742cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 743c6fd2807SJeff Garzik } 744c6fd2807SJeff Garzik 745c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 746c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 747c5d3e45aSJeff Garzik struct mv_port_priv *pp) 748c5d3e45aSJeff Garzik { 749bdd4dddeSJeff Garzik u32 index; 750bdd4dddeSJeff Garzik 751c5d3e45aSJeff Garzik /* 752c5d3e45aSJeff Garzik * initialize request queue 753c5d3e45aSJeff Garzik */ 754bdd4dddeSJeff Garzik index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 755bdd4dddeSJeff Garzik 756c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 757c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 758bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 759c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 760c5d3e45aSJeff Garzik 761c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 762bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & 0xffffffff) | index, 763c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 764c5d3e45aSJeff Garzik else 765bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 766c5d3e45aSJeff Garzik 767c5d3e45aSJeff Garzik /* 768c5d3e45aSJeff Garzik * initialize response queue 769c5d3e45aSJeff Garzik */ 770bdd4dddeSJeff Garzik index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT; 771bdd4dddeSJeff Garzik 772c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 773c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 774c5d3e45aSJeff Garzik 775c5d3e45aSJeff Garzik if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0) 776bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & 0xffffffff) | index, 777c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 778c5d3e45aSJeff Garzik else 779bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 780c5d3e45aSJeff Garzik 781bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 782c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 783c5d3e45aSJeff Garzik } 784c5d3e45aSJeff Garzik 785c6fd2807SJeff Garzik /** 786c6fd2807SJeff Garzik * mv_start_dma - Enable eDMA engine 787c6fd2807SJeff Garzik * @base: port base address 788c6fd2807SJeff Garzik * @pp: port private data 789c6fd2807SJeff Garzik * 790c6fd2807SJeff Garzik * Verify the local cache of the eDMA state is accurate with a 791c6fd2807SJeff Garzik * WARN_ON. 792c6fd2807SJeff Garzik * 793c6fd2807SJeff Garzik * LOCKING: 794c6fd2807SJeff Garzik * Inherited from caller. 795c6fd2807SJeff Garzik */ 7960c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio, 79772109168SMark Lord struct mv_port_priv *pp, u8 protocol) 798c6fd2807SJeff Garzik { 79972109168SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 80072109168SMark Lord 80172109168SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 80272109168SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 80372109168SMark Lord if (want_ncq != using_ncq) 804b562468cSMark Lord mv_stop_edma(ap); 80572109168SMark Lord } 806c5d3e45aSJeff Garzik if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 8070c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 8080c58912eSMark Lord int hard_port = mv_hardport_from_port(ap->port_no); 8090c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 8100fca0d6fSSaeed Bishara mv_host_base(ap->host), hard_port); 8110c58912eSMark Lord u32 hc_irq_cause, ipending; 8120c58912eSMark Lord 813bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 814f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 815bdd4dddeSJeff Garzik 8160c58912eSMark Lord /* clear EDMA interrupt indicator, if any */ 8170c58912eSMark Lord hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 8180c58912eSMark Lord ipending = (DEV_IRQ << hard_port) | 8190c58912eSMark Lord (CRPB_DMA_DONE << hard_port); 8200c58912eSMark Lord if (hc_irq_cause & ipending) { 8210c58912eSMark Lord writelfl(hc_irq_cause & ~ipending, 8220c58912eSMark Lord hc_mmio + HC_IRQ_CAUSE_OFS); 8230c58912eSMark Lord } 8240c58912eSMark Lord 825e12bef50SMark Lord mv_edma_cfg(ap, want_ncq); 8260c58912eSMark Lord 8270c58912eSMark Lord /* clear FIS IRQ Cause */ 8280c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 8290c58912eSMark Lord 830f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 831bdd4dddeSJeff Garzik 832f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 833c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 834c6fd2807SJeff Garzik } 835f630d562SMark Lord WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS))); 836c6fd2807SJeff Garzik } 837c6fd2807SJeff Garzik 838c6fd2807SJeff Garzik /** 839e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 840b562468cSMark Lord * @port_mmio: io base address 841c6fd2807SJeff Garzik * 842c6fd2807SJeff Garzik * LOCKING: 843c6fd2807SJeff Garzik * Inherited from caller. 844c6fd2807SJeff Garzik */ 845b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 846c6fd2807SJeff Garzik { 847b562468cSMark Lord int i; 848c6fd2807SJeff Garzik 849b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 850c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 851c6fd2807SJeff Garzik 852b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 853b562468cSMark Lord for (i = 10000; i > 0; i--) { 854b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 8554537deb5SJeff Garzik if (!(reg & EDMA_EN)) 856b562468cSMark Lord return 0; 857b562468cSMark Lord udelay(10); 858c6fd2807SJeff Garzik } 859b562468cSMark Lord return -EIO; 860c6fd2807SJeff Garzik } 861c6fd2807SJeff Garzik 862e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 8630ea9e179SJeff Garzik { 864b562468cSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 865b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 8660ea9e179SJeff Garzik 867b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 868b562468cSMark Lord return 0; 869b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 870b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 871b562468cSMark Lord ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 872b562468cSMark Lord return -EIO; 873b562468cSMark Lord } 874b562468cSMark Lord return 0; 8750ea9e179SJeff Garzik } 8760ea9e179SJeff Garzik 877c6fd2807SJeff Garzik #ifdef ATA_DEBUG 878c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 879c6fd2807SJeff Garzik { 880c6fd2807SJeff Garzik int b, w; 881c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 882c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 883c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 884c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 885c6fd2807SJeff Garzik b += sizeof(u32); 886c6fd2807SJeff Garzik } 887c6fd2807SJeff Garzik printk("\n"); 888c6fd2807SJeff Garzik } 889c6fd2807SJeff Garzik } 890c6fd2807SJeff Garzik #endif 891c6fd2807SJeff Garzik 892c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 893c6fd2807SJeff Garzik { 894c6fd2807SJeff Garzik #ifdef ATA_DEBUG 895c6fd2807SJeff Garzik int b, w; 896c6fd2807SJeff Garzik u32 dw; 897c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 898c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 899c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 900c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 901c6fd2807SJeff Garzik printk("%08x ", dw); 902c6fd2807SJeff Garzik b += sizeof(u32); 903c6fd2807SJeff Garzik } 904c6fd2807SJeff Garzik printk("\n"); 905c6fd2807SJeff Garzik } 906c6fd2807SJeff Garzik #endif 907c6fd2807SJeff Garzik } 908c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 909c6fd2807SJeff Garzik struct pci_dev *pdev) 910c6fd2807SJeff Garzik { 911c6fd2807SJeff Garzik #ifdef ATA_DEBUG 912c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 913c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 914c6fd2807SJeff Garzik void __iomem *port_base; 915c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 916c6fd2807SJeff Garzik 917c6fd2807SJeff Garzik if (0 > port) { 918c6fd2807SJeff Garzik start_hc = start_port = 0; 919c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 920c6fd2807SJeff Garzik num_hcs = 2; 921c6fd2807SJeff Garzik } else { 922c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 923c6fd2807SJeff Garzik start_port = port; 924c6fd2807SJeff Garzik num_ports = num_hcs = 1; 925c6fd2807SJeff Garzik } 926c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 927c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 928c6fd2807SJeff Garzik 929c6fd2807SJeff Garzik if (NULL != pdev) { 930c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 931c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 932c6fd2807SJeff Garzik } 933c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 934c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 935c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 936c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 937c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 938c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 939c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 940c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 941c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 942c6fd2807SJeff Garzik } 943c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 944c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 945c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 946c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 947c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 948c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 949c6fd2807SJeff Garzik } 950c6fd2807SJeff Garzik #endif 951c6fd2807SJeff Garzik } 952c6fd2807SJeff Garzik 953c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 954c6fd2807SJeff Garzik { 955c6fd2807SJeff Garzik unsigned int ofs; 956c6fd2807SJeff Garzik 957c6fd2807SJeff Garzik switch (sc_reg_in) { 958c6fd2807SJeff Garzik case SCR_STATUS: 959c6fd2807SJeff Garzik case SCR_CONTROL: 960c6fd2807SJeff Garzik case SCR_ERROR: 961c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 962c6fd2807SJeff Garzik break; 963c6fd2807SJeff Garzik case SCR_ACTIVE: 964c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 965c6fd2807SJeff Garzik break; 966c6fd2807SJeff Garzik default: 967c6fd2807SJeff Garzik ofs = 0xffffffffU; 968c6fd2807SJeff Garzik break; 969c6fd2807SJeff Garzik } 970c6fd2807SJeff Garzik return ofs; 971c6fd2807SJeff Garzik } 972c6fd2807SJeff Garzik 973da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 974c6fd2807SJeff Garzik { 975c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 976c6fd2807SJeff Garzik 977da3dbb17STejun Heo if (ofs != 0xffffffffU) { 978da3dbb17STejun Heo *val = readl(mv_ap_base(ap) + ofs); 979da3dbb17STejun Heo return 0; 980da3dbb17STejun Heo } else 981da3dbb17STejun Heo return -EINVAL; 982c6fd2807SJeff Garzik } 983c6fd2807SJeff Garzik 984da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 985c6fd2807SJeff Garzik { 986c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 987c6fd2807SJeff Garzik 988da3dbb17STejun Heo if (ofs != 0xffffffffU) { 989c6fd2807SJeff Garzik writelfl(val, mv_ap_base(ap) + ofs); 990da3dbb17STejun Heo return 0; 991da3dbb17STejun Heo } else 992da3dbb17STejun Heo return -EINVAL; 993c6fd2807SJeff Garzik } 994c6fd2807SJeff Garzik 995f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 996f273827eSMark Lord { 997f273827eSMark Lord /* 998f273827eSMark Lord * We don't have hob_nsect when doing NCQ commands on Gen-II. 999f273827eSMark Lord * See mv_qc_prep() for more info. 1000f273827eSMark Lord */ 1001f273827eSMark Lord if (adev->flags & ATA_DFLAG_NCQ) 1002f273827eSMark Lord if (adev->max_sectors > ATA_MAX_SECTORS) 1003f273827eSMark Lord adev->max_sectors = ATA_MAX_SECTORS; 1004f273827eSMark Lord } 1005f273827eSMark Lord 1006e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq) 1007c6fd2807SJeff Garzik { 10080c58912eSMark Lord u32 cfg; 1009e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1010e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1011e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1012c6fd2807SJeff Garzik 1013c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 10140c58912eSMark Lord cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 1015c6fd2807SJeff Garzik 10160c58912eSMark Lord if (IS_GEN_I(hpriv)) 1017c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1018c6fd2807SJeff Garzik 10190c58912eSMark Lord else if (IS_GEN_II(hpriv)) 1020c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1021c6fd2807SJeff Garzik 1022c6fd2807SJeff Garzik else if (IS_GEN_IIE(hpriv)) { 1023e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 1024e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 1025c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 1026e728eabeSJeff Garzik cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */ 1027c6fd2807SJeff Garzik } 1028c6fd2807SJeff Garzik 102972109168SMark Lord if (want_ncq) { 103072109168SMark Lord cfg |= EDMA_CFG_NCQ; 103172109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 103272109168SMark Lord } else 103372109168SMark Lord pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN; 103472109168SMark Lord 1035c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1036c6fd2807SJeff Garzik } 1037c6fd2807SJeff Garzik 1038da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1039da2fa9baSMark Lord { 1040da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1041da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1042eb73d558SMark Lord int tag; 1043da2fa9baSMark Lord 1044da2fa9baSMark Lord if (pp->crqb) { 1045da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1046da2fa9baSMark Lord pp->crqb = NULL; 1047da2fa9baSMark Lord } 1048da2fa9baSMark Lord if (pp->crpb) { 1049da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1050da2fa9baSMark Lord pp->crpb = NULL; 1051da2fa9baSMark Lord } 1052eb73d558SMark Lord /* 1053eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1054eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1055eb73d558SMark Lord */ 1056eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1057eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1058eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1059eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1060eb73d558SMark Lord pp->sg_tbl[tag], 1061eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1062eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1063eb73d558SMark Lord } 1064da2fa9baSMark Lord } 1065da2fa9baSMark Lord } 1066da2fa9baSMark Lord 1067c6fd2807SJeff Garzik /** 1068c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1069c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1070c6fd2807SJeff Garzik * 1071c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1072c6fd2807SJeff Garzik * zero indices. 1073c6fd2807SJeff Garzik * 1074c6fd2807SJeff Garzik * LOCKING: 1075c6fd2807SJeff Garzik * Inherited from caller. 1076c6fd2807SJeff Garzik */ 1077c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1078c6fd2807SJeff Garzik { 1079cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1080cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1081c6fd2807SJeff Garzik struct mv_port_priv *pp; 1082c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 10830ea9e179SJeff Garzik unsigned long flags; 1084dde20207SJames Bottomley int tag; 1085c6fd2807SJeff Garzik 108624dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1087c6fd2807SJeff Garzik if (!pp) 108824dc5f33STejun Heo return -ENOMEM; 1089da2fa9baSMark Lord ap->private_data = pp; 1090c6fd2807SJeff Garzik 1091da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1092da2fa9baSMark Lord if (!pp->crqb) 1093da2fa9baSMark Lord return -ENOMEM; 1094da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1095c6fd2807SJeff Garzik 1096da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1097da2fa9baSMark Lord if (!pp->crpb) 1098da2fa9baSMark Lord goto out_port_free_dma_mem; 1099da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1100c6fd2807SJeff Garzik 1101eb73d558SMark Lord /* 1102eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1103eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1104eb73d558SMark Lord */ 1105eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1106eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1107eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1108eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1109eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1110da2fa9baSMark Lord goto out_port_free_dma_mem; 1111eb73d558SMark Lord } else { 1112eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1113eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1114eb73d558SMark Lord } 1115eb73d558SMark Lord } 1116c6fd2807SJeff Garzik 11170ea9e179SJeff Garzik spin_lock_irqsave(&ap->host->lock, flags); 11180ea9e179SJeff Garzik 1119e12bef50SMark Lord mv_edma_cfg(ap, 0); 1120c5d3e45aSJeff Garzik mv_set_edma_ptrs(port_mmio, hpriv, pp); 1121c6fd2807SJeff Garzik 11220ea9e179SJeff Garzik spin_unlock_irqrestore(&ap->host->lock, flags); 11230ea9e179SJeff Garzik 1124c6fd2807SJeff Garzik /* Don't turn on EDMA here...do it before DMA commands only. Else 1125c6fd2807SJeff Garzik * we'll be unable to send non-data, PIO, etc due to restricted access 1126c6fd2807SJeff Garzik * to shadow regs. 1127c6fd2807SJeff Garzik */ 1128c6fd2807SJeff Garzik return 0; 1129da2fa9baSMark Lord 1130da2fa9baSMark Lord out_port_free_dma_mem: 1131da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1132da2fa9baSMark Lord return -ENOMEM; 1133c6fd2807SJeff Garzik } 1134c6fd2807SJeff Garzik 1135c6fd2807SJeff Garzik /** 1136c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1137c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1138c6fd2807SJeff Garzik * 1139c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1140c6fd2807SJeff Garzik * 1141c6fd2807SJeff Garzik * LOCKING: 1142cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1143c6fd2807SJeff Garzik */ 1144c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1145c6fd2807SJeff Garzik { 1146e12bef50SMark Lord mv_stop_edma(ap); 1147da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1148c6fd2807SJeff Garzik } 1149c6fd2807SJeff Garzik 1150c6fd2807SJeff Garzik /** 1151c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1152c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1153c6fd2807SJeff Garzik * 1154c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1155c6fd2807SJeff Garzik * 1156c6fd2807SJeff Garzik * LOCKING: 1157c6fd2807SJeff Garzik * Inherited from caller. 1158c6fd2807SJeff Garzik */ 11596c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1160c6fd2807SJeff Garzik { 1161c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1162c6fd2807SJeff Garzik struct scatterlist *sg; 11633be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1164ff2aeb1eSTejun Heo unsigned int si; 1165c6fd2807SJeff Garzik 1166eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1167ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1168d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1169d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1170c6fd2807SJeff Garzik 11714007b493SOlof Johansson while (sg_len) { 11724007b493SOlof Johansson u32 offset = addr & 0xffff; 11734007b493SOlof Johansson u32 len = sg_len; 11744007b493SOlof Johansson 11754007b493SOlof Johansson if ((offset + sg_len > 0x10000)) 11764007b493SOlof Johansson len = 0x10000 - offset; 11774007b493SOlof Johansson 1178d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1179d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 11806c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 1181c6fd2807SJeff Garzik 11824007b493SOlof Johansson sg_len -= len; 11834007b493SOlof Johansson addr += len; 11844007b493SOlof Johansson 11853be6cbd7SJeff Garzik last_sg = mv_sg; 1186d88184fbSJeff Garzik mv_sg++; 1187c6fd2807SJeff Garzik } 11884007b493SOlof Johansson } 11893be6cbd7SJeff Garzik 11903be6cbd7SJeff Garzik if (likely(last_sg)) 11913be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 1192c6fd2807SJeff Garzik } 1193c6fd2807SJeff Garzik 11945796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1195c6fd2807SJeff Garzik { 1196c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1197c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1198c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1199c6fd2807SJeff Garzik } 1200c6fd2807SJeff Garzik 1201c6fd2807SJeff Garzik /** 1202c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1203c6fd2807SJeff Garzik * @qc: queued command to prepare 1204c6fd2807SJeff Garzik * 1205c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1206c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1207c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1208c6fd2807SJeff Garzik * the SG load routine. 1209c6fd2807SJeff Garzik * 1210c6fd2807SJeff Garzik * LOCKING: 1211c6fd2807SJeff Garzik * Inherited from caller. 1212c6fd2807SJeff Garzik */ 1213c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1214c6fd2807SJeff Garzik { 1215c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1216c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1217c6fd2807SJeff Garzik __le16 *cw; 1218c6fd2807SJeff Garzik struct ata_taskfile *tf; 1219c6fd2807SJeff Garzik u16 flags = 0; 1220c6fd2807SJeff Garzik unsigned in_index; 1221c6fd2807SJeff Garzik 1222138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1223138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1224c6fd2807SJeff Garzik return; 1225c6fd2807SJeff Garzik 1226c6fd2807SJeff Garzik /* Fill in command request block 1227c6fd2807SJeff Garzik */ 1228c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1229c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1230c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1231c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1232c6fd2807SJeff Garzik 1233bdd4dddeSJeff Garzik /* get current queue index from software */ 1234bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1235c6fd2807SJeff Garzik 1236c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1237eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1238c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1239eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1240c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1241c6fd2807SJeff Garzik 1242c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1243c6fd2807SJeff Garzik tf = &qc->tf; 1244c6fd2807SJeff Garzik 1245c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1246c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1247c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1248c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1249c6fd2807SJeff Garzik * NCQ. NCQ will drop hob_nsect. 1250c6fd2807SJeff Garzik */ 1251c6fd2807SJeff Garzik switch (tf->command) { 1252c6fd2807SJeff Garzik case ATA_CMD_READ: 1253c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1254c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1255c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1256c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1257c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1258c6fd2807SJeff Garzik break; 1259c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1260c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1261c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1262c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1263c6fd2807SJeff Garzik break; 1264c6fd2807SJeff Garzik default: 1265c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1266c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1267c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1268c6fd2807SJeff Garzik * driver needs work. 1269c6fd2807SJeff Garzik * 1270c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1271c6fd2807SJeff Garzik * return error here. 1272c6fd2807SJeff Garzik */ 1273c6fd2807SJeff Garzik BUG_ON(tf->command); 1274c6fd2807SJeff Garzik break; 1275c6fd2807SJeff Garzik } 1276c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1277c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1278c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1279c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1280c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1281c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1282c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1283c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1284c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1285c6fd2807SJeff Garzik 1286c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1287c6fd2807SJeff Garzik return; 1288c6fd2807SJeff Garzik mv_fill_sg(qc); 1289c6fd2807SJeff Garzik } 1290c6fd2807SJeff Garzik 1291c6fd2807SJeff Garzik /** 1292c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1293c6fd2807SJeff Garzik * @qc: queued command to prepare 1294c6fd2807SJeff Garzik * 1295c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1296c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1297c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1298c6fd2807SJeff Garzik * the SG load routine. 1299c6fd2807SJeff Garzik * 1300c6fd2807SJeff Garzik * LOCKING: 1301c6fd2807SJeff Garzik * Inherited from caller. 1302c6fd2807SJeff Garzik */ 1303c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1304c6fd2807SJeff Garzik { 1305c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1306c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1307c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1308c6fd2807SJeff Garzik struct ata_taskfile *tf; 1309c6fd2807SJeff Garzik unsigned in_index; 1310c6fd2807SJeff Garzik u32 flags = 0; 1311c6fd2807SJeff Garzik 1312138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1313138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1314c6fd2807SJeff Garzik return; 1315c6fd2807SJeff Garzik 1316e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1317c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1318c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1319c6fd2807SJeff Garzik 1320c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1321c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 13228c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1323c6fd2807SJeff Garzik 1324bdd4dddeSJeff Garzik /* get current queue index from software */ 1325bdd4dddeSJeff Garzik in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK; 1326c6fd2807SJeff Garzik 1327c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1328eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1329eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1330c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1331c6fd2807SJeff Garzik 1332c6fd2807SJeff Garzik tf = &qc->tf; 1333c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1334c6fd2807SJeff Garzik (tf->command << 16) | 1335c6fd2807SJeff Garzik (tf->feature << 24) 1336c6fd2807SJeff Garzik ); 1337c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1338c6fd2807SJeff Garzik (tf->lbal << 0) | 1339c6fd2807SJeff Garzik (tf->lbam << 8) | 1340c6fd2807SJeff Garzik (tf->lbah << 16) | 1341c6fd2807SJeff Garzik (tf->device << 24) 1342c6fd2807SJeff Garzik ); 1343c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1344c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1345c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1346c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1347c6fd2807SJeff Garzik (tf->hob_feature << 24) 1348c6fd2807SJeff Garzik ); 1349c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1350c6fd2807SJeff Garzik (tf->nsect << 0) | 1351c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1352c6fd2807SJeff Garzik ); 1353c6fd2807SJeff Garzik 1354c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1355c6fd2807SJeff Garzik return; 1356c6fd2807SJeff Garzik mv_fill_sg(qc); 1357c6fd2807SJeff Garzik } 1358c6fd2807SJeff Garzik 1359c6fd2807SJeff Garzik /** 1360c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1361c6fd2807SJeff Garzik * @qc: queued command to start 1362c6fd2807SJeff Garzik * 1363c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1364c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1365c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1366c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1367c6fd2807SJeff Garzik * 1368c6fd2807SJeff Garzik * LOCKING: 1369c6fd2807SJeff Garzik * Inherited from caller. 1370c6fd2807SJeff Garzik */ 1371c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1372c6fd2807SJeff Garzik { 1373c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1374c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1375c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1376bdd4dddeSJeff Garzik u32 in_index; 1377c6fd2807SJeff Garzik 1378138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1379138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) { 1380c6fd2807SJeff Garzik /* We're about to send a non-EDMA capable command to the 1381c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1382c6fd2807SJeff Garzik * shadow block, etc registers. 1383c6fd2807SJeff Garzik */ 1384b562468cSMark Lord mv_stop_edma(ap); 13859363c382STejun Heo return ata_sff_qc_issue(qc); 1386c6fd2807SJeff Garzik } 1387c6fd2807SJeff Garzik 138872109168SMark Lord mv_start_dma(ap, port_mmio, pp, qc->tf.protocol); 1389bdd4dddeSJeff Garzik 1390bdd4dddeSJeff Garzik pp->req_idx++; 1391c6fd2807SJeff Garzik 1392bdd4dddeSJeff Garzik in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT; 1393c6fd2807SJeff Garzik 1394c6fd2807SJeff Garzik /* and write the request in pointer to kick the EDMA to life */ 1395bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1396bdd4dddeSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1397c6fd2807SJeff Garzik 1398c6fd2807SJeff Garzik return 0; 1399c6fd2807SJeff Garzik } 1400c6fd2807SJeff Garzik 1401c6fd2807SJeff Garzik /** 1402c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 1403c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1404c6fd2807SJeff Garzik * @reset_allowed: bool: 0 == don't trigger from reset here 1405c6fd2807SJeff Garzik * 1406c6fd2807SJeff Garzik * In most cases, just clear the interrupt and move on. However, 1407e12bef50SMark Lord * some cases require an eDMA reset, which also performs a COMRESET. 1408e12bef50SMark Lord * The SERR case requires a clear of pending errors in the SATA 1409e12bef50SMark Lord * SERROR register. Finally, if the port disabled DMA, 1410e12bef50SMark Lord * update our cached copy to match. 1411c6fd2807SJeff Garzik * 1412c6fd2807SJeff Garzik * LOCKING: 1413c6fd2807SJeff Garzik * Inherited from caller. 1414c6fd2807SJeff Garzik */ 1415bdd4dddeSJeff Garzik static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc) 1416c6fd2807SJeff Garzik { 1417c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1418bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 1419bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1420bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1421bdd4dddeSJeff Garzik unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 1422bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 14239af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 1424c6fd2807SJeff Garzik 1425bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1426c6fd2807SJeff Garzik 1427bdd4dddeSJeff Garzik if (!edma_enabled) { 1428bdd4dddeSJeff Garzik /* just a guess: do we need to do this? should we 1429bdd4dddeSJeff Garzik * expand this, and do it in all cases? 1430bdd4dddeSJeff Garzik */ 1431936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1432936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1433c6fd2807SJeff Garzik } 1434bdd4dddeSJeff Garzik 1435bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1436bdd4dddeSJeff Garzik 1437bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause); 1438bdd4dddeSJeff Garzik 1439bdd4dddeSJeff Garzik /* 1440bdd4dddeSJeff Garzik * all generations share these EDMA error cause bits 1441bdd4dddeSJeff Garzik */ 1442bdd4dddeSJeff Garzik 1443bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_DEV) 1444bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 1445bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 14466c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 1447bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 1448bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 1449cf480626STejun Heo action |= ATA_EH_RESET; 1450b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 1451bdd4dddeSJeff Garzik } 1452bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 1453bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 1454bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 1455b64bbc39STejun Heo "dev disconnect" : "dev connect"); 1456cf480626STejun Heo action |= ATA_EH_RESET; 1457bdd4dddeSJeff Garzik } 1458bdd4dddeSJeff Garzik 1459ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 1460bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 1461bdd4dddeSJeff Garzik 1462bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 14635ab063e3SHarvey Harrison pp = ap->private_data; 1464c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1465b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1466c6fd2807SJeff Garzik } 1467bdd4dddeSJeff Garzik } else { 1468bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 1469bdd4dddeSJeff Garzik 1470bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 14715ab063e3SHarvey Harrison pp = ap->private_data; 1472bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 1473b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 1474bdd4dddeSJeff Garzik } 1475bdd4dddeSJeff Garzik 1476bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 1477936fd732STejun Heo sata_scr_read(&ap->link, SCR_ERROR, &serr); 1478936fd732STejun Heo sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 1479bdd4dddeSJeff Garzik err_mask = AC_ERR_ATA_BUS; 1480cf480626STejun Heo action |= ATA_EH_RESET; 1481bdd4dddeSJeff Garzik } 1482bdd4dddeSJeff Garzik } 1483c6fd2807SJeff Garzik 1484c6fd2807SJeff Garzik /* Clear EDMA now that SERR cleanup done */ 14853606a380SMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 1486c6fd2807SJeff Garzik 1487bdd4dddeSJeff Garzik if (!err_mask) { 1488bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 1489cf480626STejun Heo action |= ATA_EH_RESET; 1490bdd4dddeSJeff Garzik } 1491bdd4dddeSJeff Garzik 1492bdd4dddeSJeff Garzik ehi->serror |= serr; 1493bdd4dddeSJeff Garzik ehi->action |= action; 1494bdd4dddeSJeff Garzik 1495bdd4dddeSJeff Garzik if (qc) 1496bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1497bdd4dddeSJeff Garzik else 1498bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1499bdd4dddeSJeff Garzik 1500bdd4dddeSJeff Garzik if (edma_err_cause & eh_freeze_mask) 1501bdd4dddeSJeff Garzik ata_port_freeze(ap); 1502bdd4dddeSJeff Garzik else 1503bdd4dddeSJeff Garzik ata_port_abort(ap); 1504bdd4dddeSJeff Garzik } 1505bdd4dddeSJeff Garzik 1506bdd4dddeSJeff Garzik static void mv_intr_pio(struct ata_port *ap) 1507bdd4dddeSJeff Garzik { 1508bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1509bdd4dddeSJeff Garzik u8 ata_status; 1510bdd4dddeSJeff Garzik 1511bdd4dddeSJeff Garzik /* ignore spurious intr if drive still BUSY */ 1512bdd4dddeSJeff Garzik ata_status = readb(ap->ioaddr.status_addr); 1513bdd4dddeSJeff Garzik if (unlikely(ata_status & ATA_BUSY)) 1514bdd4dddeSJeff Garzik return; 1515bdd4dddeSJeff Garzik 1516bdd4dddeSJeff Garzik /* get active ATA command */ 15179af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1518bdd4dddeSJeff Garzik if (unlikely(!qc)) /* no active tag */ 1519bdd4dddeSJeff Garzik return; 1520bdd4dddeSJeff Garzik if (qc->tf.flags & ATA_TFLAG_POLLING) /* polling; we don't own qc */ 1521bdd4dddeSJeff Garzik return; 1522bdd4dddeSJeff Garzik 1523bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1524bdd4dddeSJeff Garzik qc->err_mask |= ac_err_mask(ata_status); 1525bdd4dddeSJeff Garzik ata_qc_complete(qc); 1526bdd4dddeSJeff Garzik } 1527bdd4dddeSJeff Garzik 1528bdd4dddeSJeff Garzik static void mv_intr_edma(struct ata_port *ap) 1529bdd4dddeSJeff Garzik { 1530bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1531bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1532bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1533bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1534bdd4dddeSJeff Garzik u32 out_index, in_index; 1535bdd4dddeSJeff Garzik bool work_done = false; 1536bdd4dddeSJeff Garzik 1537bdd4dddeSJeff Garzik /* get h/w response queue pointer */ 1538bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 1539bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 1540bdd4dddeSJeff Garzik 1541bdd4dddeSJeff Garzik while (1) { 1542bdd4dddeSJeff Garzik u16 status; 15436c1153e0SJeff Garzik unsigned int tag; 1544bdd4dddeSJeff Garzik 1545bdd4dddeSJeff Garzik /* get s/w response queue last-read pointer, and compare */ 1546bdd4dddeSJeff Garzik out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK; 1547bdd4dddeSJeff Garzik if (in_index == out_index) 1548bdd4dddeSJeff Garzik break; 1549bdd4dddeSJeff Garzik 1550bdd4dddeSJeff Garzik /* 50xx: get active ATA command */ 1551bdd4dddeSJeff Garzik if (IS_GEN_I(hpriv)) 15529af5c9c9STejun Heo tag = ap->link.active_tag; 1553bdd4dddeSJeff Garzik 15546c1153e0SJeff Garzik /* Gen II/IIE: get active ATA command via tag, to enable 15556c1153e0SJeff Garzik * support for queueing. this works transparently for 15566c1153e0SJeff Garzik * queued and non-queued modes. 1557bdd4dddeSJeff Garzik */ 15588c0aeb4aSMark Lord else 15598c0aeb4aSMark Lord tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f; 1560bdd4dddeSJeff Garzik 1561bdd4dddeSJeff Garzik qc = ata_qc_from_tag(ap, tag); 1562bdd4dddeSJeff Garzik 1563cb924419SMark Lord /* For non-NCQ mode, the lower 8 bits of status 1564cb924419SMark Lord * are from EDMA_ERR_IRQ_CAUSE_OFS, 1565cb924419SMark Lord * which should be zero if all went well. 1566bdd4dddeSJeff Garzik */ 1567bdd4dddeSJeff Garzik status = le16_to_cpu(pp->crpb[out_index].flags); 1568cb924419SMark Lord if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) { 1569bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1570bdd4dddeSJeff Garzik return; 1571bdd4dddeSJeff Garzik } 1572bdd4dddeSJeff Garzik 1573bdd4dddeSJeff Garzik /* and finally, complete the ATA command */ 1574bdd4dddeSJeff Garzik if (qc) { 1575bdd4dddeSJeff Garzik qc->err_mask |= 1576bdd4dddeSJeff Garzik ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT); 1577bdd4dddeSJeff Garzik ata_qc_complete(qc); 1578bdd4dddeSJeff Garzik } 1579bdd4dddeSJeff Garzik 1580bdd4dddeSJeff Garzik /* advance software response queue pointer, to 1581bdd4dddeSJeff Garzik * indicate (after the loop completes) to hardware 1582bdd4dddeSJeff Garzik * that we have consumed a response queue entry. 1583bdd4dddeSJeff Garzik */ 1584bdd4dddeSJeff Garzik work_done = true; 1585bdd4dddeSJeff Garzik pp->resp_idx++; 1586bdd4dddeSJeff Garzik } 1587bdd4dddeSJeff Garzik 1588bdd4dddeSJeff Garzik if (work_done) 1589bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 1590bdd4dddeSJeff Garzik (out_index << EDMA_RSP_Q_PTR_SHIFT), 1591bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 1592c6fd2807SJeff Garzik } 1593c6fd2807SJeff Garzik 1594c6fd2807SJeff Garzik /** 1595c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 1596cca3974eSJeff Garzik * @host: host specific structure 1597c6fd2807SJeff Garzik * @relevant: port error bits relevant to this host controller 1598c6fd2807SJeff Garzik * @hc: which host controller we're to look at 1599c6fd2807SJeff Garzik * 1600c6fd2807SJeff Garzik * Read then write clear the HC interrupt status then walk each 1601c6fd2807SJeff Garzik * port connected to the HC and see if it needs servicing. Port 1602c6fd2807SJeff Garzik * success ints are reported in the HC interrupt status reg, the 1603c6fd2807SJeff Garzik * port error ints are reported in the higher level main 1604c6fd2807SJeff Garzik * interrupt status register and thus are passed in via the 1605c6fd2807SJeff Garzik * 'relevant' argument. 1606c6fd2807SJeff Garzik * 1607c6fd2807SJeff Garzik * LOCKING: 1608c6fd2807SJeff Garzik * Inherited from caller. 1609c6fd2807SJeff Garzik */ 1610cca3974eSJeff Garzik static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc) 1611c6fd2807SJeff Garzik { 1612f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1613f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 1614c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1615c6fd2807SJeff Garzik u32 hc_irq_cause; 1616f351b2d6SSaeed Bishara int port, port0, last_port; 1617c6fd2807SJeff Garzik 161835177265SJeff Garzik if (hc == 0) 1619c6fd2807SJeff Garzik port0 = 0; 162035177265SJeff Garzik else 1621c6fd2807SJeff Garzik port0 = MV_PORTS_PER_HC; 1622c6fd2807SJeff Garzik 1623f351b2d6SSaeed Bishara if (HAS_PCI(host)) 1624f351b2d6SSaeed Bishara last_port = port0 + MV_PORTS_PER_HC; 1625f351b2d6SSaeed Bishara else 1626f351b2d6SSaeed Bishara last_port = port0 + hpriv->n_ports; 1627c6fd2807SJeff Garzik /* we'll need the HC success int register in most cases */ 1628c6fd2807SJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 1629bdd4dddeSJeff Garzik if (!hc_irq_cause) 1630bdd4dddeSJeff Garzik return; 1631bdd4dddeSJeff Garzik 1632c6fd2807SJeff Garzik writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 1633c6fd2807SJeff Garzik 1634c6fd2807SJeff Garzik VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n", 1635c6fd2807SJeff Garzik hc, relevant, hc_irq_cause); 1636c6fd2807SJeff Garzik 16378f71efe2SYinghai Lu for (port = port0; port < last_port; port++) { 1638cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 16398f71efe2SYinghai Lu struct mv_port_priv *pp; 1640bdd4dddeSJeff Garzik int have_err_bits, hard_port, shift; 1641c6fd2807SJeff Garzik 1642bdd4dddeSJeff Garzik if ((!ap) || (ap->flags & ATA_FLAG_DISABLED)) 1643c6fd2807SJeff Garzik continue; 1644c6fd2807SJeff Garzik 16458f71efe2SYinghai Lu pp = ap->private_data; 16468f71efe2SYinghai Lu 1647c6fd2807SJeff Garzik shift = port << 1; /* (port * 2) */ 1648e12bef50SMark Lord if (port >= MV_PORTS_PER_HC) 1649c6fd2807SJeff Garzik shift++; /* skip bit 8 in the HC Main IRQ reg */ 1650e12bef50SMark Lord 1651bdd4dddeSJeff Garzik have_err_bits = ((PORT0_ERR << shift) & relevant); 1652bdd4dddeSJeff Garzik 1653bdd4dddeSJeff Garzik if (unlikely(have_err_bits)) { 1654bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1655bdd4dddeSJeff Garzik 16569af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1657bdd4dddeSJeff Garzik if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 1658bdd4dddeSJeff Garzik continue; 1659bdd4dddeSJeff Garzik 1660bdd4dddeSJeff Garzik mv_err_intr(ap, qc); 1661bdd4dddeSJeff Garzik continue; 1662c6fd2807SJeff Garzik } 1663c6fd2807SJeff Garzik 1664bdd4dddeSJeff Garzik hard_port = mv_hardport_from_port(port); /* range 0..3 */ 1665bdd4dddeSJeff Garzik 1666bdd4dddeSJeff Garzik if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 1667bdd4dddeSJeff Garzik if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) 1668bdd4dddeSJeff Garzik mv_intr_edma(ap); 1669bdd4dddeSJeff Garzik } else { 1670bdd4dddeSJeff Garzik if ((DEV_IRQ << hard_port) & hc_irq_cause) 1671bdd4dddeSJeff Garzik mv_intr_pio(ap); 1672c6fd2807SJeff Garzik } 1673c6fd2807SJeff Garzik } 1674c6fd2807SJeff Garzik VPRINTK("EXIT\n"); 1675c6fd2807SJeff Garzik } 1676c6fd2807SJeff Garzik 1677bdd4dddeSJeff Garzik static void mv_pci_error(struct ata_host *host, void __iomem *mmio) 1678bdd4dddeSJeff Garzik { 167902a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1680bdd4dddeSJeff Garzik struct ata_port *ap; 1681bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 1682bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 1683bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 1684bdd4dddeSJeff Garzik u32 err_cause; 1685bdd4dddeSJeff Garzik 168602a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 1687bdd4dddeSJeff Garzik 1688bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 1689bdd4dddeSJeff Garzik err_cause); 1690bdd4dddeSJeff Garzik 1691bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 1692bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 1693bdd4dddeSJeff Garzik 169402a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 1695bdd4dddeSJeff Garzik 1696bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 1697bdd4dddeSJeff Garzik ap = host->ports[i]; 1698936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 16999af5c9c9STejun Heo ehi = &ap->link.eh_info; 1700bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 1701bdd4dddeSJeff Garzik if (!printed++) 1702bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 1703bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 1704bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 1705cf480626STejun Heo ehi->action = ATA_EH_RESET; 17069af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 1707bdd4dddeSJeff Garzik if (qc) 1708bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 1709bdd4dddeSJeff Garzik else 1710bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 1711bdd4dddeSJeff Garzik 1712bdd4dddeSJeff Garzik ata_port_freeze(ap); 1713bdd4dddeSJeff Garzik } 1714bdd4dddeSJeff Garzik } 1715bdd4dddeSJeff Garzik } 1716bdd4dddeSJeff Garzik 1717c6fd2807SJeff Garzik /** 1718c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 1719c6fd2807SJeff Garzik * @irq: unused 1720c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 1721c6fd2807SJeff Garzik * 1722c6fd2807SJeff Garzik * Read the read only register to determine if any host 1723c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 1724c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 1725c6fd2807SJeff Garzik * reported here. 1726c6fd2807SJeff Garzik * 1727c6fd2807SJeff Garzik * LOCKING: 1728cca3974eSJeff Garzik * This routine holds the host lock while processing pending 1729c6fd2807SJeff Garzik * interrupts. 1730c6fd2807SJeff Garzik */ 17317d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 1732c6fd2807SJeff Garzik { 1733cca3974eSJeff Garzik struct ata_host *host = dev_instance; 1734f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 1735c6fd2807SJeff Garzik unsigned int hc, handled = 0, n_hcs; 1736f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 1737646a4da5SMark Lord u32 irq_stat, irq_mask; 1738c6fd2807SJeff Garzik 1739e12bef50SMark Lord /* Note to self: &host->lock == &ap->host->lock == ap->lock */ 1740646a4da5SMark Lord spin_lock(&host->lock); 1741f351b2d6SSaeed Bishara 1742f351b2d6SSaeed Bishara irq_stat = readl(hpriv->main_cause_reg_addr); 1743f351b2d6SSaeed Bishara irq_mask = readl(hpriv->main_mask_reg_addr); 1744c6fd2807SJeff Garzik 1745c6fd2807SJeff Garzik /* check the cases where we either have nothing pending or have read 1746c6fd2807SJeff Garzik * a bogus register value which can indicate HW removal or PCI fault 1747c6fd2807SJeff Garzik */ 1748646a4da5SMark Lord if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat)) 1749646a4da5SMark Lord goto out_unlock; 1750c6fd2807SJeff Garzik 1751cca3974eSJeff Garzik n_hcs = mv_get_hc_count(host->ports[0]->flags); 1752c6fd2807SJeff Garzik 17537bb3c529SSaeed Bishara if (unlikely((irq_stat & PCI_ERR) && HAS_PCI(host))) { 1754bdd4dddeSJeff Garzik mv_pci_error(host, mmio); 1755bdd4dddeSJeff Garzik handled = 1; 1756bdd4dddeSJeff Garzik goto out_unlock; /* skip all other HC irq handling */ 1757bdd4dddeSJeff Garzik } 1758bdd4dddeSJeff Garzik 1759c6fd2807SJeff Garzik for (hc = 0; hc < n_hcs; hc++) { 1760c6fd2807SJeff Garzik u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT)); 1761c6fd2807SJeff Garzik if (relevant) { 1762cca3974eSJeff Garzik mv_host_intr(host, relevant, hc); 1763bdd4dddeSJeff Garzik handled = 1; 1764c6fd2807SJeff Garzik } 1765c6fd2807SJeff Garzik } 1766c6fd2807SJeff Garzik 1767bdd4dddeSJeff Garzik out_unlock: 1768cca3974eSJeff Garzik spin_unlock(&host->lock); 1769c6fd2807SJeff Garzik 1770c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 1771c6fd2807SJeff Garzik } 1772c6fd2807SJeff Garzik 1773c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 1774c6fd2807SJeff Garzik { 1775c6fd2807SJeff Garzik unsigned int ofs; 1776c6fd2807SJeff Garzik 1777c6fd2807SJeff Garzik switch (sc_reg_in) { 1778c6fd2807SJeff Garzik case SCR_STATUS: 1779c6fd2807SJeff Garzik case SCR_ERROR: 1780c6fd2807SJeff Garzik case SCR_CONTROL: 1781c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 1782c6fd2807SJeff Garzik break; 1783c6fd2807SJeff Garzik default: 1784c6fd2807SJeff Garzik ofs = 0xffffffffU; 1785c6fd2807SJeff Garzik break; 1786c6fd2807SJeff Garzik } 1787c6fd2807SJeff Garzik return ofs; 1788c6fd2807SJeff Garzik } 1789c6fd2807SJeff Garzik 1790da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val) 1791c6fd2807SJeff Garzik { 1792f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1793f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 17940d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1795c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1796c6fd2807SJeff Garzik 1797da3dbb17STejun Heo if (ofs != 0xffffffffU) { 1798da3dbb17STejun Heo *val = readl(addr + ofs); 1799da3dbb17STejun Heo return 0; 1800da3dbb17STejun Heo } else 1801da3dbb17STejun Heo return -EINVAL; 1802c6fd2807SJeff Garzik } 1803c6fd2807SJeff Garzik 1804da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val) 1805c6fd2807SJeff Garzik { 1806f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 1807f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 18080d5ff566STejun Heo void __iomem *addr = mv5_phy_base(mmio, ap->port_no); 1809c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 1810c6fd2807SJeff Garzik 1811da3dbb17STejun Heo if (ofs != 0xffffffffU) { 18120d5ff566STejun Heo writelfl(val, addr + ofs); 1813da3dbb17STejun Heo return 0; 1814da3dbb17STejun Heo } else 1815da3dbb17STejun Heo return -EINVAL; 1816c6fd2807SJeff Garzik } 1817c6fd2807SJeff Garzik 18187bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 1819c6fd2807SJeff Garzik { 18207bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 1821c6fd2807SJeff Garzik int early_5080; 1822c6fd2807SJeff Garzik 182344c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 1824c6fd2807SJeff Garzik 1825c6fd2807SJeff Garzik if (!early_5080) { 1826c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1827c6fd2807SJeff Garzik tmp |= (1 << 0); 1828c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1829c6fd2807SJeff Garzik } 1830c6fd2807SJeff Garzik 18317bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 1832c6fd2807SJeff Garzik } 1833c6fd2807SJeff Garzik 1834c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1835c6fd2807SJeff Garzik { 1836c6fd2807SJeff Garzik writel(0x0fcfffff, mmio + MV_FLASH_CTL); 1837c6fd2807SJeff Garzik } 1838c6fd2807SJeff Garzik 1839c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 1840c6fd2807SJeff Garzik void __iomem *mmio) 1841c6fd2807SJeff Garzik { 1842c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 1843c6fd2807SJeff Garzik u32 tmp; 1844c6fd2807SJeff Garzik 1845c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1846c6fd2807SJeff Garzik 1847c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 1848c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 1849c6fd2807SJeff Garzik } 1850c6fd2807SJeff Garzik 1851c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 1852c6fd2807SJeff Garzik { 1853c6fd2807SJeff Garzik u32 tmp; 1854c6fd2807SJeff Garzik 1855c6fd2807SJeff Garzik writel(0, mmio + MV_GPIO_PORT_CTL); 1856c6fd2807SJeff Garzik 1857c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 1858c6fd2807SJeff Garzik 1859c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 1860c6fd2807SJeff Garzik tmp |= ~(1 << 0); 1861c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 1862c6fd2807SJeff Garzik } 1863c6fd2807SJeff Garzik 1864c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 1865c6fd2807SJeff Garzik unsigned int port) 1866c6fd2807SJeff Garzik { 1867c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 1868c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 1869c6fd2807SJeff Garzik u32 tmp; 1870c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 1871c6fd2807SJeff Garzik 1872c6fd2807SJeff Garzik if (fix_apm_sq) { 1873c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_LT_MODE); 1874c6fd2807SJeff Garzik tmp |= (1 << 19); 1875c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_LT_MODE); 1876c6fd2807SJeff Garzik 1877c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_CTL); 1878c6fd2807SJeff Garzik tmp &= ~0x3; 1879c6fd2807SJeff Garzik tmp |= 0x1; 1880c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_CTL); 1881c6fd2807SJeff Garzik } 1882c6fd2807SJeff Garzik 1883c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 1884c6fd2807SJeff Garzik tmp &= ~mask; 1885c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 1886c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 1887c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 1888c6fd2807SJeff Garzik } 1889c6fd2807SJeff Garzik 1890c6fd2807SJeff Garzik 1891c6fd2807SJeff Garzik #undef ZERO 1892c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 1893c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 1894c6fd2807SJeff Garzik unsigned int port) 1895c6fd2807SJeff Garzik { 1896c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 1897c6fd2807SJeff Garzik 1898b562468cSMark Lord /* 1899b562468cSMark Lord * The datasheet warns against setting ATA_RST when EDMA is active 1900b562468cSMark Lord * (but doesn't say what the problem might be). So we first try 1901b562468cSMark Lord * to disable the EDMA engine before doing the ATA_RST operation. 1902b562468cSMark Lord */ 1903e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 1904c6fd2807SJeff Garzik 1905c6fd2807SJeff Garzik ZERO(0x028); /* command */ 1906c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 1907c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 1908c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 1909c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 1910c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 1911c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 1912c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 1913c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 1914c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 1915c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 1916c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 1917c6fd2807SJeff Garzik writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 1918c6fd2807SJeff Garzik } 1919c6fd2807SJeff Garzik #undef ZERO 1920c6fd2807SJeff Garzik 1921c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 1922c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1923c6fd2807SJeff Garzik unsigned int hc) 1924c6fd2807SJeff Garzik { 1925c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 1926c6fd2807SJeff Garzik u32 tmp; 1927c6fd2807SJeff Garzik 1928c6fd2807SJeff Garzik ZERO(0x00c); 1929c6fd2807SJeff Garzik ZERO(0x010); 1930c6fd2807SJeff Garzik ZERO(0x014); 1931c6fd2807SJeff Garzik ZERO(0x018); 1932c6fd2807SJeff Garzik 1933c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 1934c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 1935c6fd2807SJeff Garzik tmp |= 0x03030303; 1936c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 1937c6fd2807SJeff Garzik } 1938c6fd2807SJeff Garzik #undef ZERO 1939c6fd2807SJeff Garzik 1940c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 1941c6fd2807SJeff Garzik unsigned int n_hc) 1942c6fd2807SJeff Garzik { 1943c6fd2807SJeff Garzik unsigned int hc, port; 1944c6fd2807SJeff Garzik 1945c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 1946c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 1947c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 1948c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 1949c6fd2807SJeff Garzik 1950c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 1951c6fd2807SJeff Garzik } 1952c6fd2807SJeff Garzik 1953c6fd2807SJeff Garzik return 0; 1954c6fd2807SJeff Garzik } 1955c6fd2807SJeff Garzik 1956c6fd2807SJeff Garzik #undef ZERO 1957c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 19587bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 1959c6fd2807SJeff Garzik { 196002a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 1961c6fd2807SJeff Garzik u32 tmp; 1962c6fd2807SJeff Garzik 1963c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_MODE); 1964c6fd2807SJeff Garzik tmp &= 0xff00ffff; 1965c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_MODE); 1966c6fd2807SJeff Garzik 1967c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 1968c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 1969c6fd2807SJeff Garzik writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT); 1970c6fd2807SJeff Garzik ZERO(HC_MAIN_IRQ_MASK_OFS); 1971c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 197202a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 197302a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 1974c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 1975c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 1976c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 1977c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 1978c6fd2807SJeff Garzik } 1979c6fd2807SJeff Garzik #undef ZERO 1980c6fd2807SJeff Garzik 1981c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 1982c6fd2807SJeff Garzik { 1983c6fd2807SJeff Garzik u32 tmp; 1984c6fd2807SJeff Garzik 1985c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 1986c6fd2807SJeff Garzik 1987c6fd2807SJeff Garzik tmp = readl(mmio + MV_GPIO_PORT_CTL); 1988c6fd2807SJeff Garzik tmp &= 0x3; 1989c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 1990c6fd2807SJeff Garzik writel(tmp, mmio + MV_GPIO_PORT_CTL); 1991c6fd2807SJeff Garzik } 1992c6fd2807SJeff Garzik 1993c6fd2807SJeff Garzik /** 1994c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 1995c6fd2807SJeff Garzik * @mmio: base address of the HBA 1996c6fd2807SJeff Garzik * 1997c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 1998c6fd2807SJeff Garzik * 1999c6fd2807SJeff Garzik * LOCKING: 2000c6fd2807SJeff Garzik * Inherited from caller. 2001c6fd2807SJeff Garzik */ 2002c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2003c6fd2807SJeff Garzik unsigned int n_hc) 2004c6fd2807SJeff Garzik { 2005c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2006c6fd2807SJeff Garzik int i, rc = 0; 2007c6fd2807SJeff Garzik u32 t; 2008c6fd2807SJeff Garzik 2009c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2010c6fd2807SJeff Garzik * register" table. 2011c6fd2807SJeff Garzik */ 2012c6fd2807SJeff Garzik t = readl(reg); 2013c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2014c6fd2807SJeff Garzik 2015c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2016c6fd2807SJeff Garzik udelay(1); 2017c6fd2807SJeff Garzik t = readl(reg); 20182dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2019c6fd2807SJeff Garzik break; 2020c6fd2807SJeff Garzik } 2021c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2022c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2023c6fd2807SJeff Garzik rc = 1; 2024c6fd2807SJeff Garzik goto done; 2025c6fd2807SJeff Garzik } 2026c6fd2807SJeff Garzik 2027c6fd2807SJeff Garzik /* set reset */ 2028c6fd2807SJeff Garzik i = 5; 2029c6fd2807SJeff Garzik do { 2030c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2031c6fd2807SJeff Garzik t = readl(reg); 2032c6fd2807SJeff Garzik udelay(1); 2033c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2034c6fd2807SJeff Garzik 2035c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2036c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2037c6fd2807SJeff Garzik rc = 1; 2038c6fd2807SJeff Garzik goto done; 2039c6fd2807SJeff Garzik } 2040c6fd2807SJeff Garzik 2041c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2042c6fd2807SJeff Garzik i = 5; 2043c6fd2807SJeff Garzik do { 2044c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2045c6fd2807SJeff Garzik t = readl(reg); 2046c6fd2807SJeff Garzik udelay(1); 2047c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2048c6fd2807SJeff Garzik 2049c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2050c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2051c6fd2807SJeff Garzik rc = 1; 2052c6fd2807SJeff Garzik } 2053c6fd2807SJeff Garzik done: 2054c6fd2807SJeff Garzik return rc; 2055c6fd2807SJeff Garzik } 2056c6fd2807SJeff Garzik 2057c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2058c6fd2807SJeff Garzik void __iomem *mmio) 2059c6fd2807SJeff Garzik { 2060c6fd2807SJeff Garzik void __iomem *port_mmio; 2061c6fd2807SJeff Garzik u32 tmp; 2062c6fd2807SJeff Garzik 2063c6fd2807SJeff Garzik tmp = readl(mmio + MV_RESET_CFG); 2064c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2065c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2066c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2067c6fd2807SJeff Garzik return; 2068c6fd2807SJeff Garzik } 2069c6fd2807SJeff Garzik 2070c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2071c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2072c6fd2807SJeff Garzik 2073c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2074c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2075c6fd2807SJeff Garzik } 2076c6fd2807SJeff Garzik 2077c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2078c6fd2807SJeff Garzik { 2079c6fd2807SJeff Garzik writel(0x00000060, mmio + MV_GPIO_PORT_CTL); 2080c6fd2807SJeff Garzik } 2081c6fd2807SJeff Garzik 2082c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2083c6fd2807SJeff Garzik unsigned int port) 2084c6fd2807SJeff Garzik { 2085c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2086c6fd2807SJeff Garzik 2087c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2088c6fd2807SJeff Garzik int fix_phy_mode2 = 2089c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2090c6fd2807SJeff Garzik int fix_phy_mode4 = 2091c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2092c6fd2807SJeff Garzik u32 m2, tmp; 2093c6fd2807SJeff Garzik 2094c6fd2807SJeff Garzik if (fix_phy_mode2) { 2095c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2096c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2097c6fd2807SJeff Garzik m2 |= (1 << 31); 2098c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2099c6fd2807SJeff Garzik 2100c6fd2807SJeff Garzik udelay(200); 2101c6fd2807SJeff Garzik 2102c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2103c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2104c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2105c6fd2807SJeff Garzik 2106c6fd2807SJeff Garzik udelay(200); 2107c6fd2807SJeff Garzik } 2108c6fd2807SJeff Garzik 2109c6fd2807SJeff Garzik /* who knows what this magic does */ 2110c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE3); 2111c6fd2807SJeff Garzik tmp &= ~0x7F800000; 2112c6fd2807SJeff Garzik tmp |= 0x2A800000; 2113c6fd2807SJeff Garzik writel(tmp, port_mmio + PHY_MODE3); 2114c6fd2807SJeff Garzik 2115c6fd2807SJeff Garzik if (fix_phy_mode4) { 2116c6fd2807SJeff Garzik u32 m4; 2117c6fd2807SJeff Garzik 2118c6fd2807SJeff Garzik m4 = readl(port_mmio + PHY_MODE4); 2119c6fd2807SJeff Garzik 2120c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2121e12bef50SMark Lord tmp = readl(port_mmio + PHY_MODE3); 2122c6fd2807SJeff Garzik 2123e12bef50SMark Lord /* workaround for errata FEr SATA#10 (part 1) */ 2124c6fd2807SJeff Garzik m4 = (m4 & ~(1 << 1)) | (1 << 0); 2125c6fd2807SJeff Garzik 2126c6fd2807SJeff Garzik writel(m4, port_mmio + PHY_MODE4); 2127c6fd2807SJeff Garzik 2128c6fd2807SJeff Garzik if (hp_flags & MV_HP_ERRATA_60X1B2) 2129e12bef50SMark Lord writel(tmp, port_mmio + PHY_MODE3); 2130c6fd2807SJeff Garzik } 2131c6fd2807SJeff Garzik 2132c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2133c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2134c6fd2807SJeff Garzik 2135c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2136c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2137c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2138c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2139c6fd2807SJeff Garzik 2140c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2141c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2142c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2143c6fd2807SJeff Garzik m2 |= 0x0000900F; 2144c6fd2807SJeff Garzik } 2145c6fd2807SJeff Garzik 2146c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2147c6fd2807SJeff Garzik } 2148c6fd2807SJeff Garzik 2149f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2150f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2151f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2152f351b2d6SSaeed Bishara void __iomem *mmio) 2153f351b2d6SSaeed Bishara { 2154f351b2d6SSaeed Bishara return; 2155f351b2d6SSaeed Bishara } 2156f351b2d6SSaeed Bishara 2157f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2158f351b2d6SSaeed Bishara void __iomem *mmio) 2159f351b2d6SSaeed Bishara { 2160f351b2d6SSaeed Bishara void __iomem *port_mmio; 2161f351b2d6SSaeed Bishara u32 tmp; 2162f351b2d6SSaeed Bishara 2163f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2164f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2165f351b2d6SSaeed Bishara 2166f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2167f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2168f351b2d6SSaeed Bishara } 2169f351b2d6SSaeed Bishara 2170f351b2d6SSaeed Bishara #undef ZERO 2171f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2172f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2173f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2174f351b2d6SSaeed Bishara { 2175f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2176f351b2d6SSaeed Bishara 2177b562468cSMark Lord /* 2178b562468cSMark Lord * The datasheet warns against setting ATA_RST when EDMA is active 2179b562468cSMark Lord * (but doesn't say what the problem might be). So we first try 2180b562468cSMark Lord * to disable the EDMA engine before doing the ATA_RST operation. 2181b562468cSMark Lord */ 2182e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2183f351b2d6SSaeed Bishara 2184f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2185f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2186f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2187f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2188f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2189f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2190f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2191f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2192f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2193f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2194f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2195f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 2196f351b2d6SSaeed Bishara writel(0xbc, port_mmio + EDMA_IORDY_TMOUT); 2197f351b2d6SSaeed Bishara } 2198f351b2d6SSaeed Bishara 2199f351b2d6SSaeed Bishara #undef ZERO 2200f351b2d6SSaeed Bishara 2201f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2202f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2203f351b2d6SSaeed Bishara void __iomem *mmio) 2204f351b2d6SSaeed Bishara { 2205f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2206f351b2d6SSaeed Bishara 2207f351b2d6SSaeed Bishara ZERO(0x00c); 2208f351b2d6SSaeed Bishara ZERO(0x010); 2209f351b2d6SSaeed Bishara ZERO(0x014); 2210f351b2d6SSaeed Bishara 2211f351b2d6SSaeed Bishara } 2212f351b2d6SSaeed Bishara 2213f351b2d6SSaeed Bishara #undef ZERO 2214f351b2d6SSaeed Bishara 2215f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2216f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2217f351b2d6SSaeed Bishara { 2218f351b2d6SSaeed Bishara unsigned int port; 2219f351b2d6SSaeed Bishara 2220f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2221f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2222f351b2d6SSaeed Bishara 2223f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2224f351b2d6SSaeed Bishara 2225f351b2d6SSaeed Bishara return 0; 2226f351b2d6SSaeed Bishara } 2227f351b2d6SSaeed Bishara 2228f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2229f351b2d6SSaeed Bishara void __iomem *mmio) 2230f351b2d6SSaeed Bishara { 2231f351b2d6SSaeed Bishara return; 2232f351b2d6SSaeed Bishara } 2233f351b2d6SSaeed Bishara 2234f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2235f351b2d6SSaeed Bishara { 2236f351b2d6SSaeed Bishara return; 2237f351b2d6SSaeed Bishara } 2238f351b2d6SSaeed Bishara 2239b67a1064SMark Lord static void mv_setup_ifctl(void __iomem *port_mmio, int want_gen2i) 2240b67a1064SMark Lord { 2241b67a1064SMark Lord u32 ifctl = readl(port_mmio + SATA_INTERFACE_CFG); 2242b67a1064SMark Lord 2243b67a1064SMark Lord ifctl = (ifctl & 0xf7f) | 0x9b1000; /* from chip spec */ 2244b67a1064SMark Lord if (want_gen2i) 2245b67a1064SMark Lord ifctl |= (1 << 7); /* enable gen2i speed */ 2246b67a1064SMark Lord writelfl(ifctl, port_mmio + SATA_INTERFACE_CFG); 2247b67a1064SMark Lord } 2248b67a1064SMark Lord 2249b562468cSMark Lord /* 2250b562468cSMark Lord * Caller must ensure that EDMA is not active, 2251b562468cSMark Lord * by first doing mv_stop_edma() where needed. 2252b562468cSMark Lord */ 2253e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2254c6fd2807SJeff Garzik unsigned int port_no) 2255c6fd2807SJeff Garzik { 2256c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2257c6fd2807SJeff Garzik 2258*0d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 2259c6fd2807SJeff Garzik writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2260c6fd2807SJeff Garzik 2261b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 2262b67a1064SMark Lord /* Enable 3.0gb/s link speed */ 2263b67a1064SMark Lord mv_setup_ifctl(port_mmio, 1); 2264c6fd2807SJeff Garzik } 2265b67a1064SMark Lord /* 2266b67a1064SMark Lord * Strobing ATA_RST here causes a hard reset of the SATA transport, 2267b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2268b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2269c6fd2807SJeff Garzik */ 2270b67a1064SMark Lord writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS); 2271b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2272c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2273c6fd2807SJeff Garzik 2274c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2275c6fd2807SJeff Garzik 2276ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2277c6fd2807SJeff Garzik mdelay(1); 2278c6fd2807SJeff Garzik } 2279c6fd2807SJeff Garzik 2280cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 2281bdd4dddeSJeff Garzik unsigned long deadline) 2282bdd4dddeSJeff Garzik { 2283cc0680a5STejun Heo struct ata_port *ap = link->ap; 2284bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2285b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 2286f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 2287*0d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 2288*0d8be5cbSMark Lord u32 sstatus; 2289*0d8be5cbSMark Lord bool online; 2290bdd4dddeSJeff Garzik 2291e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 2292b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2293bdd4dddeSJeff Garzik 2294*0d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 2295*0d8be5cbSMark Lord do { 2296*0d8be5cbSMark Lord const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context); 2297*0d8be5cbSMark Lord 2298*0d8be5cbSMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, &online, NULL); 2299*0d8be5cbSMark Lord if (rc) { 2300*0d8be5cbSMark Lord ata_link_printk(link, KERN_ERR, 2301*0d8be5cbSMark Lord "COMRESET failed (errno=%d)\n", rc); 2302*0d8be5cbSMark Lord return rc; 2303bdd4dddeSJeff Garzik } 2304*0d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 2305*0d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 2306*0d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 2307*0d8be5cbSMark Lord mv_setup_ifctl(mv_ap_base(ap), 0); 2308*0d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 2309*0d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 2310bdd4dddeSJeff Garzik } 2311*0d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 2312bdd4dddeSJeff Garzik 2313*0d8be5cbSMark Lord return online ? -EAGAIN : rc; 2314bdd4dddeSJeff Garzik } 2315bdd4dddeSJeff Garzik 2316bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 2317c6fd2807SJeff Garzik { 2318f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2319bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2320bdd4dddeSJeff Garzik u32 tmp, mask; 2321bdd4dddeSJeff Garzik unsigned int shift; 2322c6fd2807SJeff Garzik 2323bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2324c6fd2807SJeff Garzik 2325bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2326bdd4dddeSJeff Garzik if (hc > 0) 2327bdd4dddeSJeff Garzik shift++; 2328c6fd2807SJeff Garzik 2329bdd4dddeSJeff Garzik mask = 0x3 << shift; 2330c6fd2807SJeff Garzik 2331bdd4dddeSJeff Garzik /* disable assertion of portN err, done events */ 2332f351b2d6SSaeed Bishara tmp = readl(hpriv->main_mask_reg_addr); 2333f351b2d6SSaeed Bishara writelfl(tmp & ~mask, hpriv->main_mask_reg_addr); 2334c6fd2807SJeff Garzik } 2335bdd4dddeSJeff Garzik 2336bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 2337bdd4dddeSJeff Garzik { 2338f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 2339f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 2340bdd4dddeSJeff Garzik unsigned int hc = (ap->port_no > 3) ? 1 : 0; 2341bdd4dddeSJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2342bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2343bdd4dddeSJeff Garzik u32 tmp, mask, hc_irq_cause; 2344bdd4dddeSJeff Garzik unsigned int shift, hc_port_no = ap->port_no; 2345bdd4dddeSJeff Garzik 2346bdd4dddeSJeff Garzik /* FIXME: handle coalescing completion events properly */ 2347bdd4dddeSJeff Garzik 2348bdd4dddeSJeff Garzik shift = ap->port_no * 2; 2349bdd4dddeSJeff Garzik if (hc > 0) { 2350bdd4dddeSJeff Garzik shift++; 2351bdd4dddeSJeff Garzik hc_port_no -= 4; 2352bdd4dddeSJeff Garzik } 2353bdd4dddeSJeff Garzik 2354bdd4dddeSJeff Garzik mask = 0x3 << shift; 2355bdd4dddeSJeff Garzik 2356bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 2357bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2358bdd4dddeSJeff Garzik 2359bdd4dddeSJeff Garzik /* clear pending irq events */ 2360bdd4dddeSJeff Garzik hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS); 2361bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << hc_port_no); /* clear CRPB-done */ 2362bdd4dddeSJeff Garzik hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */ 2363bdd4dddeSJeff Garzik writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 2364bdd4dddeSJeff Garzik 2365bdd4dddeSJeff Garzik /* enable assertion of portN err, done events */ 2366f351b2d6SSaeed Bishara tmp = readl(hpriv->main_mask_reg_addr); 2367f351b2d6SSaeed Bishara writelfl(tmp | mask, hpriv->main_mask_reg_addr); 2368c6fd2807SJeff Garzik } 2369c6fd2807SJeff Garzik 2370c6fd2807SJeff Garzik /** 2371c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 2372c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 2373c6fd2807SJeff Garzik * @port_mmio: base address of the port 2374c6fd2807SJeff Garzik * 2375c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 2376c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 2377c6fd2807SJeff Garzik * start of the port. 2378c6fd2807SJeff Garzik * 2379c6fd2807SJeff Garzik * LOCKING: 2380c6fd2807SJeff Garzik * Inherited from caller. 2381c6fd2807SJeff Garzik */ 2382c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 2383c6fd2807SJeff Garzik { 23840d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 2385c6fd2807SJeff Garzik unsigned serr_ofs; 2386c6fd2807SJeff Garzik 2387c6fd2807SJeff Garzik /* PIO related setup 2388c6fd2807SJeff Garzik */ 2389c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 2390c6fd2807SJeff Garzik port->error_addr = 2391c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 2392c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 2393c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 2394c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 2395c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 2396c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 2397c6fd2807SJeff Garzik port->status_addr = 2398c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 2399c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 2400c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 2401c6fd2807SJeff Garzik 2402c6fd2807SJeff Garzik /* unused: */ 24038d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 2404c6fd2807SJeff Garzik 2405c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 2406c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 2407c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 2408c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2409c6fd2807SJeff Garzik 2410646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 2411646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 2412c6fd2807SJeff Garzik 2413c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 2414c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 2415c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 2416c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 2417c6fd2807SJeff Garzik } 2418c6fd2807SJeff Garzik 24194447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 2420c6fd2807SJeff Garzik { 24214447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 24224447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2423c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2424c6fd2807SJeff Garzik 2425c6fd2807SJeff Garzik switch (board_idx) { 2426c6fd2807SJeff Garzik case chip_5080: 2427c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2428ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2429c6fd2807SJeff Garzik 243044c10138SAuke Kok switch (pdev->revision) { 2431c6fd2807SJeff Garzik case 0x1: 2432c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2433c6fd2807SJeff Garzik break; 2434c6fd2807SJeff Garzik case 0x3: 2435c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2436c6fd2807SJeff Garzik break; 2437c6fd2807SJeff Garzik default: 2438c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2439c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 2440c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2441c6fd2807SJeff Garzik break; 2442c6fd2807SJeff Garzik } 2443c6fd2807SJeff Garzik break; 2444c6fd2807SJeff Garzik 2445c6fd2807SJeff Garzik case chip_504x: 2446c6fd2807SJeff Garzik case chip_508x: 2447c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 2448ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 2449c6fd2807SJeff Garzik 245044c10138SAuke Kok switch (pdev->revision) { 2451c6fd2807SJeff Garzik case 0x0: 2452c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 2453c6fd2807SJeff Garzik break; 2454c6fd2807SJeff Garzik case 0x3: 2455c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2456c6fd2807SJeff Garzik break; 2457c6fd2807SJeff Garzik default: 2458c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2459c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2460c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 2461c6fd2807SJeff Garzik break; 2462c6fd2807SJeff Garzik } 2463c6fd2807SJeff Garzik break; 2464c6fd2807SJeff Garzik 2465c6fd2807SJeff Garzik case chip_604x: 2466c6fd2807SJeff Garzik case chip_608x: 2467c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2468ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 2469c6fd2807SJeff Garzik 247044c10138SAuke Kok switch (pdev->revision) { 2471c6fd2807SJeff Garzik case 0x7: 2472c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2473c6fd2807SJeff Garzik break; 2474c6fd2807SJeff Garzik case 0x9: 2475c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2476c6fd2807SJeff Garzik break; 2477c6fd2807SJeff Garzik default: 2478c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2479c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 2480c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 2481c6fd2807SJeff Garzik break; 2482c6fd2807SJeff Garzik } 2483c6fd2807SJeff Garzik break; 2484c6fd2807SJeff Garzik 2485c6fd2807SJeff Garzik case chip_7042: 248602a121daSMark Lord hp_flags |= MV_HP_PCIE; 2487306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 2488306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 2489306b30f7SMark Lord { 24904e520033SMark Lord /* 24914e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 24924e520033SMark Lord * 24934e520033SMark Lord * Unconfigured drives are treated as "Legacy" 24944e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 24954e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 24964e520033SMark Lord * 24974e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 24984e520033SMark Lord * alone, but instead overwrite a high numbered 24994e520033SMark Lord * sector for the RAID metadata. This sector can 25004e520033SMark Lord * be determined exactly, by truncating the physical 25014e520033SMark Lord * drive capacity to a nice even GB value. 25024e520033SMark Lord * 25034e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 25044e520033SMark Lord * 25054e520033SMark Lord * Warn the user, lest they think we're just buggy. 25064e520033SMark Lord */ 25074e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 25084e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 25094e520033SMark Lord " regardless of if/how they are configured." 25104e520033SMark Lord " BEWARE!\n"); 25114e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 25124e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 25134e520033SMark Lord " and avoid the final two gigabytes on" 25144e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 2515306b30f7SMark Lord } 2516c6fd2807SJeff Garzik case chip_6042: 2517c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 2518c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 2519c6fd2807SJeff Garzik 252044c10138SAuke Kok switch (pdev->revision) { 2521c6fd2807SJeff Garzik case 0x0: 2522c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_XX42A0; 2523c6fd2807SJeff Garzik break; 2524c6fd2807SJeff Garzik case 0x1: 2525c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2526c6fd2807SJeff Garzik break; 2527c6fd2807SJeff Garzik default: 2528c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 2529c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 2530c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 2531c6fd2807SJeff Garzik break; 2532c6fd2807SJeff Garzik } 2533c6fd2807SJeff Garzik break; 2534f351b2d6SSaeed Bishara case chip_soc: 2535f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 2536f351b2d6SSaeed Bishara hp_flags |= MV_HP_ERRATA_60X1C0; 2537f351b2d6SSaeed Bishara break; 2538c6fd2807SJeff Garzik 2539c6fd2807SJeff Garzik default: 2540f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 25415796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 2542c6fd2807SJeff Garzik return 1; 2543c6fd2807SJeff Garzik } 2544c6fd2807SJeff Garzik 2545c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 254602a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 254702a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 254802a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 254902a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 255002a121daSMark Lord } else { 255102a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 255202a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 255302a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 255402a121daSMark Lord } 2555c6fd2807SJeff Garzik 2556c6fd2807SJeff Garzik return 0; 2557c6fd2807SJeff Garzik } 2558c6fd2807SJeff Garzik 2559c6fd2807SJeff Garzik /** 2560c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 25614447d351STejun Heo * @host: ATA host to initialize 25624447d351STejun Heo * @board_idx: controller index 2563c6fd2807SJeff Garzik * 2564c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 2565c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 2566c6fd2807SJeff Garzik * 2567c6fd2807SJeff Garzik * LOCKING: 2568c6fd2807SJeff Garzik * Inherited from caller. 2569c6fd2807SJeff Garzik */ 25704447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 2571c6fd2807SJeff Garzik { 2572c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 25734447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 2574f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 2575c6fd2807SJeff Garzik 25764447d351STejun Heo rc = mv_chip_id(host, board_idx); 2577c6fd2807SJeff Garzik if (rc) 2578c6fd2807SJeff Garzik goto done; 2579c6fd2807SJeff Garzik 2580f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2581f351b2d6SSaeed Bishara hpriv->main_cause_reg_addr = hpriv->base + 2582f351b2d6SSaeed Bishara HC_MAIN_IRQ_CAUSE_OFS; 2583f351b2d6SSaeed Bishara hpriv->main_mask_reg_addr = hpriv->base + HC_MAIN_IRQ_MASK_OFS; 2584f351b2d6SSaeed Bishara } else { 2585f351b2d6SSaeed Bishara hpriv->main_cause_reg_addr = hpriv->base + 2586f351b2d6SSaeed Bishara HC_SOC_MAIN_IRQ_CAUSE_OFS; 2587f351b2d6SSaeed Bishara hpriv->main_mask_reg_addr = hpriv->base + 2588f351b2d6SSaeed Bishara HC_SOC_MAIN_IRQ_MASK_OFS; 2589f351b2d6SSaeed Bishara } 2590f351b2d6SSaeed Bishara /* global interrupt mask */ 2591f351b2d6SSaeed Bishara writel(0, hpriv->main_mask_reg_addr); 2592f351b2d6SSaeed Bishara 25934447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 2594c6fd2807SJeff Garzik 25954447d351STejun Heo for (port = 0; port < host->n_ports; port++) 2596c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 2597c6fd2807SJeff Garzik 2598c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 2599c6fd2807SJeff Garzik if (rc) 2600c6fd2807SJeff Garzik goto done; 2601c6fd2807SJeff Garzik 2602c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 26037bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 2604c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 2605c6fd2807SJeff Garzik 26064447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 2607cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 2608c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2609cbcdd875STejun Heo 2610cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 2611cbcdd875STejun Heo 26127bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2613f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2614f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 2615cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 2616cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 2617f351b2d6SSaeed Bishara } 26187bb3c529SSaeed Bishara #endif 2619c6fd2807SJeff Garzik } 2620c6fd2807SJeff Garzik 2621c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2622c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2623c6fd2807SJeff Garzik 2624c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 2625c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 2626c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 2627c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 2628c6fd2807SJeff Garzik 2629c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 2630c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 2631c6fd2807SJeff Garzik } 2632c6fd2807SJeff Garzik 2633f351b2d6SSaeed Bishara if (HAS_PCI(host)) { 2634c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 263502a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2636c6fd2807SJeff Garzik 2637c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 263802a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 2639ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2640f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_5, 2641f351b2d6SSaeed Bishara hpriv->main_mask_reg_addr); 2642fb621e2fSJeff Garzik else 2643f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS, 2644f351b2d6SSaeed Bishara hpriv->main_mask_reg_addr); 2645c6fd2807SJeff Garzik 2646c6fd2807SJeff Garzik VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x " 2647c6fd2807SJeff Garzik "PCI int cause/mask=0x%08x/0x%08x\n", 2648f351b2d6SSaeed Bishara readl(hpriv->main_cause_reg_addr), 2649f351b2d6SSaeed Bishara readl(hpriv->main_mask_reg_addr), 265002a121daSMark Lord readl(mmio + hpriv->irq_cause_ofs), 265102a121daSMark Lord readl(mmio + hpriv->irq_mask_ofs)); 2652f351b2d6SSaeed Bishara } else { 2653f351b2d6SSaeed Bishara writelfl(~HC_MAIN_MASKED_IRQS_SOC, 2654f351b2d6SSaeed Bishara hpriv->main_mask_reg_addr); 2655f351b2d6SSaeed Bishara VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n", 2656f351b2d6SSaeed Bishara readl(hpriv->main_cause_reg_addr), 2657f351b2d6SSaeed Bishara readl(hpriv->main_mask_reg_addr)); 2658f351b2d6SSaeed Bishara } 2659c6fd2807SJeff Garzik done: 2660c6fd2807SJeff Garzik return rc; 2661c6fd2807SJeff Garzik } 2662c6fd2807SJeff Garzik 2663fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 2664fbf14e2fSByron Bradley { 2665fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 2666fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 2667fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 2668fbf14e2fSByron Bradley return -ENOMEM; 2669fbf14e2fSByron Bradley 2670fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 2671fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 2672fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 2673fbf14e2fSByron Bradley return -ENOMEM; 2674fbf14e2fSByron Bradley 2675fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 2676fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 2677fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 2678fbf14e2fSByron Bradley return -ENOMEM; 2679fbf14e2fSByron Bradley 2680fbf14e2fSByron Bradley return 0; 2681fbf14e2fSByron Bradley } 2682fbf14e2fSByron Bradley 2683f351b2d6SSaeed Bishara /** 2684f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 2685f351b2d6SSaeed Bishara * host 2686f351b2d6SSaeed Bishara * @pdev: platform device found 2687f351b2d6SSaeed Bishara * 2688f351b2d6SSaeed Bishara * LOCKING: 2689f351b2d6SSaeed Bishara * Inherited from caller. 2690f351b2d6SSaeed Bishara */ 2691f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 2692f351b2d6SSaeed Bishara { 2693f351b2d6SSaeed Bishara static int printed_version; 2694f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 2695f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 2696f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 2697f351b2d6SSaeed Bishara struct ata_host *host; 2698f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 2699f351b2d6SSaeed Bishara struct resource *res; 2700f351b2d6SSaeed Bishara int n_ports, rc; 2701f351b2d6SSaeed Bishara 2702f351b2d6SSaeed Bishara if (!printed_version++) 2703f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2704f351b2d6SSaeed Bishara 2705f351b2d6SSaeed Bishara /* 2706f351b2d6SSaeed Bishara * Simple resource validation .. 2707f351b2d6SSaeed Bishara */ 2708f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 2709f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 2710f351b2d6SSaeed Bishara return -EINVAL; 2711f351b2d6SSaeed Bishara } 2712f351b2d6SSaeed Bishara 2713f351b2d6SSaeed Bishara /* 2714f351b2d6SSaeed Bishara * Get the register base first 2715f351b2d6SSaeed Bishara */ 2716f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2717f351b2d6SSaeed Bishara if (res == NULL) 2718f351b2d6SSaeed Bishara return -EINVAL; 2719f351b2d6SSaeed Bishara 2720f351b2d6SSaeed Bishara /* allocate host */ 2721f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 2722f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 2723f351b2d6SSaeed Bishara 2724f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 2725f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 2726f351b2d6SSaeed Bishara 2727f351b2d6SSaeed Bishara if (!host || !hpriv) 2728f351b2d6SSaeed Bishara return -ENOMEM; 2729f351b2d6SSaeed Bishara host->private_data = hpriv; 2730f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 2731f351b2d6SSaeed Bishara 2732f351b2d6SSaeed Bishara host->iomap = NULL; 2733f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 2734f1cb0ea1SSaeed Bishara res->end - res->start + 1); 2735f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 2736f351b2d6SSaeed Bishara 2737fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 2738fbf14e2fSByron Bradley if (rc) 2739fbf14e2fSByron Bradley return rc; 2740fbf14e2fSByron Bradley 2741f351b2d6SSaeed Bishara /* initialize adapter */ 2742f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 2743f351b2d6SSaeed Bishara if (rc) 2744f351b2d6SSaeed Bishara return rc; 2745f351b2d6SSaeed Bishara 2746f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 2747f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 2748f351b2d6SSaeed Bishara host->n_ports); 2749f351b2d6SSaeed Bishara 2750f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 2751f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 2752f351b2d6SSaeed Bishara } 2753f351b2d6SSaeed Bishara 2754f351b2d6SSaeed Bishara /* 2755f351b2d6SSaeed Bishara * 2756f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 2757f351b2d6SSaeed Bishara * @pdev: platform device 2758f351b2d6SSaeed Bishara * 2759f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 2760f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 2761f351b2d6SSaeed Bishara */ 2762f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 2763f351b2d6SSaeed Bishara { 2764f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 2765f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 2766f351b2d6SSaeed Bishara 2767f351b2d6SSaeed Bishara ata_host_detach(host); 2768f351b2d6SSaeed Bishara return 0; 2769f351b2d6SSaeed Bishara } 2770f351b2d6SSaeed Bishara 2771f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 2772f351b2d6SSaeed Bishara .probe = mv_platform_probe, 2773f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 2774f351b2d6SSaeed Bishara .driver = { 2775f351b2d6SSaeed Bishara .name = DRV_NAME, 2776f351b2d6SSaeed Bishara .owner = THIS_MODULE, 2777f351b2d6SSaeed Bishara }, 2778f351b2d6SSaeed Bishara }; 2779f351b2d6SSaeed Bishara 2780f351b2d6SSaeed Bishara 27817bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2782f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 2783f351b2d6SSaeed Bishara const struct pci_device_id *ent); 2784f351b2d6SSaeed Bishara 27857bb3c529SSaeed Bishara 27867bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 27877bb3c529SSaeed Bishara .name = DRV_NAME, 27887bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 2789f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 27907bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 27917bb3c529SSaeed Bishara }; 27927bb3c529SSaeed Bishara 27937bb3c529SSaeed Bishara /* 27947bb3c529SSaeed Bishara * module options 27957bb3c529SSaeed Bishara */ 27967bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 27977bb3c529SSaeed Bishara 27987bb3c529SSaeed Bishara 27997bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 28007bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 28017bb3c529SSaeed Bishara { 28027bb3c529SSaeed Bishara int rc; 28037bb3c529SSaeed Bishara 28047bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 28057bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 28067bb3c529SSaeed Bishara if (rc) { 28077bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 28087bb3c529SSaeed Bishara if (rc) { 28097bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 28107bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 28117bb3c529SSaeed Bishara return rc; 28127bb3c529SSaeed Bishara } 28137bb3c529SSaeed Bishara } 28147bb3c529SSaeed Bishara } else { 28157bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 28167bb3c529SSaeed Bishara if (rc) { 28177bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 28187bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 28197bb3c529SSaeed Bishara return rc; 28207bb3c529SSaeed Bishara } 28217bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 28227bb3c529SSaeed Bishara if (rc) { 28237bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 28247bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 28257bb3c529SSaeed Bishara return rc; 28267bb3c529SSaeed Bishara } 28277bb3c529SSaeed Bishara } 28287bb3c529SSaeed Bishara 28297bb3c529SSaeed Bishara return rc; 28307bb3c529SSaeed Bishara } 28317bb3c529SSaeed Bishara 2832c6fd2807SJeff Garzik /** 2833c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 28344447d351STejun Heo * @host: ATA host to print info about 2835c6fd2807SJeff Garzik * 2836c6fd2807SJeff Garzik * FIXME: complete this. 2837c6fd2807SJeff Garzik * 2838c6fd2807SJeff Garzik * LOCKING: 2839c6fd2807SJeff Garzik * Inherited from caller. 2840c6fd2807SJeff Garzik */ 28414447d351STejun Heo static void mv_print_info(struct ata_host *host) 2842c6fd2807SJeff Garzik { 28434447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 28444447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 284544c10138SAuke Kok u8 scc; 2846c1e4fe71SJeff Garzik const char *scc_s, *gen; 2847c6fd2807SJeff Garzik 2848c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 2849c6fd2807SJeff Garzik * what errata to workaround 2850c6fd2807SJeff Garzik */ 2851c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 2852c6fd2807SJeff Garzik if (scc == 0) 2853c6fd2807SJeff Garzik scc_s = "SCSI"; 2854c6fd2807SJeff Garzik else if (scc == 0x01) 2855c6fd2807SJeff Garzik scc_s = "RAID"; 2856c6fd2807SJeff Garzik else 2857c1e4fe71SJeff Garzik scc_s = "?"; 2858c1e4fe71SJeff Garzik 2859c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 2860c1e4fe71SJeff Garzik gen = "I"; 2861c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 2862c1e4fe71SJeff Garzik gen = "II"; 2863c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 2864c1e4fe71SJeff Garzik gen = "IIE"; 2865c1e4fe71SJeff Garzik else 2866c1e4fe71SJeff Garzik gen = "?"; 2867c6fd2807SJeff Garzik 2868c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 2869c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 2870c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 2871c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 2872c6fd2807SJeff Garzik } 2873c6fd2807SJeff Garzik 2874c6fd2807SJeff Garzik /** 2875f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 2876c6fd2807SJeff Garzik * @pdev: PCI device found 2877c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 2878c6fd2807SJeff Garzik * 2879c6fd2807SJeff Garzik * LOCKING: 2880c6fd2807SJeff Garzik * Inherited from caller. 2881c6fd2807SJeff Garzik */ 2882f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 2883f351b2d6SSaeed Bishara const struct pci_device_id *ent) 2884c6fd2807SJeff Garzik { 28852dcb407eSJeff Garzik static int printed_version; 2886c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 28874447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 28884447d351STejun Heo struct ata_host *host; 28894447d351STejun Heo struct mv_host_priv *hpriv; 28904447d351STejun Heo int n_ports, rc; 2891c6fd2807SJeff Garzik 2892c6fd2807SJeff Garzik if (!printed_version++) 2893c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 2894c6fd2807SJeff Garzik 28954447d351STejun Heo /* allocate host */ 28964447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 28974447d351STejun Heo 28984447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 28994447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 29004447d351STejun Heo if (!host || !hpriv) 29014447d351STejun Heo return -ENOMEM; 29024447d351STejun Heo host->private_data = hpriv; 2903f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 29044447d351STejun Heo 29054447d351STejun Heo /* acquire resources */ 290624dc5f33STejun Heo rc = pcim_enable_device(pdev); 290724dc5f33STejun Heo if (rc) 2908c6fd2807SJeff Garzik return rc; 2909c6fd2807SJeff Garzik 29100d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 29110d5ff566STejun Heo if (rc == -EBUSY) 291224dc5f33STejun Heo pcim_pin_device(pdev); 29130d5ff566STejun Heo if (rc) 291424dc5f33STejun Heo return rc; 29154447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 2916f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 2917c6fd2807SJeff Garzik 2918d88184fbSJeff Garzik rc = pci_go_64(pdev); 2919d88184fbSJeff Garzik if (rc) 2920d88184fbSJeff Garzik return rc; 2921d88184fbSJeff Garzik 2922da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 2923da2fa9baSMark Lord if (rc) 2924da2fa9baSMark Lord return rc; 2925da2fa9baSMark Lord 2926c6fd2807SJeff Garzik /* initialize adapter */ 29274447d351STejun Heo rc = mv_init_host(host, board_idx); 292824dc5f33STejun Heo if (rc) 292924dc5f33STejun Heo return rc; 2930c6fd2807SJeff Garzik 2931c6fd2807SJeff Garzik /* Enable interrupts */ 29326a59dcf8STejun Heo if (msi && pci_enable_msi(pdev)) 2933c6fd2807SJeff Garzik pci_intx(pdev, 1); 2934c6fd2807SJeff Garzik 2935c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 29364447d351STejun Heo mv_print_info(host); 2937c6fd2807SJeff Garzik 29384447d351STejun Heo pci_set_master(pdev); 2939ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 29404447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 2941c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 2942c6fd2807SJeff Garzik } 29437bb3c529SSaeed Bishara #endif 2944c6fd2807SJeff Garzik 2945f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 2946f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 2947f351b2d6SSaeed Bishara 2948c6fd2807SJeff Garzik static int __init mv_init(void) 2949c6fd2807SJeff Garzik { 29507bb3c529SSaeed Bishara int rc = -ENODEV; 29517bb3c529SSaeed Bishara #ifdef CONFIG_PCI 29527bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 2953f351b2d6SSaeed Bishara if (rc < 0) 2954f351b2d6SSaeed Bishara return rc; 2955f351b2d6SSaeed Bishara #endif 2956f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 2957f351b2d6SSaeed Bishara 2958f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 2959f351b2d6SSaeed Bishara if (rc < 0) 2960f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 29617bb3c529SSaeed Bishara #endif 29627bb3c529SSaeed Bishara return rc; 2963c6fd2807SJeff Garzik } 2964c6fd2807SJeff Garzik 2965c6fd2807SJeff Garzik static void __exit mv_exit(void) 2966c6fd2807SJeff Garzik { 29677bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2968c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 29697bb3c529SSaeed Bishara #endif 2970f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 2971c6fd2807SJeff Garzik } 2972c6fd2807SJeff Garzik 2973c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 2974c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 2975c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 2976c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 2977c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 29782e7e1214SMartin Michlmayr MODULE_ALIAS("platform:sata_mv"); 2979c6fd2807SJeff Garzik 29807bb3c529SSaeed Bishara #ifdef CONFIG_PCI 2981c6fd2807SJeff Garzik module_param(msi, int, 0444); 2982c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 29837bb3c529SSaeed Bishara #endif 2984c6fd2807SJeff Garzik 2985c6fd2807SJeff Garzik module_init(mv_init); 2986c6fd2807SJeff Garzik module_exit(mv_exit); 2987