1c6fd2807SJeff Garzik /* 2c6fd2807SJeff Garzik * sata_mv.c - Marvell SATA support 3c6fd2807SJeff Garzik * 4e12bef50SMark Lord * Copyright 2008: Marvell Corporation, all rights reserved. 5c6fd2807SJeff Garzik * Copyright 2005: EMC Corporation, all rights reserved. 6c6fd2807SJeff Garzik * Copyright 2005 Red Hat, Inc. All rights reserved. 7c6fd2807SJeff Garzik * 8c6fd2807SJeff Garzik * Please ALWAYS copy linux-ide@vger.kernel.org on emails. 9c6fd2807SJeff Garzik * 10c6fd2807SJeff Garzik * This program is free software; you can redistribute it and/or modify 11c6fd2807SJeff Garzik * it under the terms of the GNU General Public License as published by 12c6fd2807SJeff Garzik * the Free Software Foundation; version 2 of the License. 13c6fd2807SJeff Garzik * 14c6fd2807SJeff Garzik * This program is distributed in the hope that it will be useful, 15c6fd2807SJeff Garzik * but WITHOUT ANY WARRANTY; without even the implied warranty of 16c6fd2807SJeff Garzik * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17c6fd2807SJeff Garzik * GNU General Public License for more details. 18c6fd2807SJeff Garzik * 19c6fd2807SJeff Garzik * You should have received a copy of the GNU General Public License 20c6fd2807SJeff Garzik * along with this program; if not, write to the Free Software 21c6fd2807SJeff Garzik * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 22c6fd2807SJeff Garzik * 23c6fd2807SJeff Garzik */ 24c6fd2807SJeff Garzik 254a05e209SJeff Garzik /* 2685afb934SMark Lord * sata_mv TODO list: 2785afb934SMark Lord * 2885afb934SMark Lord * --> Errata workaround for NCQ device errors. 2985afb934SMark Lord * 3085afb934SMark Lord * --> More errata workarounds for PCI-X. 3185afb934SMark Lord * 3285afb934SMark Lord * --> Complete a full errata audit for all chipsets to identify others. 3385afb934SMark Lord * 3485afb934SMark Lord * --> Develop a low-power-consumption strategy, and implement it. 3585afb934SMark Lord * 3685afb934SMark Lord * --> [Experiment, low priority] Investigate interrupt coalescing. 3785afb934SMark Lord * Quite often, especially with PCI Message Signalled Interrupts (MSI), 3885afb934SMark Lord * the overhead reduced by interrupt mitigation is quite often not 3985afb934SMark Lord * worth the latency cost. 4085afb934SMark Lord * 4185afb934SMark Lord * --> [Experiment, Marvell value added] Is it possible to use target 4285afb934SMark Lord * mode to cross-connect two Linux boxes with Marvell cards? If so, 4385afb934SMark Lord * creating LibATA target mode support would be very interesting. 4485afb934SMark Lord * 4585afb934SMark Lord * Target mode, for those without docs, is the ability to directly 4685afb934SMark Lord * connect two SATA ports. 474a05e209SJeff Garzik */ 484a05e209SJeff Garzik 49c6fd2807SJeff Garzik #include <linux/kernel.h> 50c6fd2807SJeff Garzik #include <linux/module.h> 51c6fd2807SJeff Garzik #include <linux/pci.h> 52c6fd2807SJeff Garzik #include <linux/init.h> 53c6fd2807SJeff Garzik #include <linux/blkdev.h> 54c6fd2807SJeff Garzik #include <linux/delay.h> 55c6fd2807SJeff Garzik #include <linux/interrupt.h> 568d8b6004SAndrew Morton #include <linux/dmapool.h> 57c6fd2807SJeff Garzik #include <linux/dma-mapping.h> 58c6fd2807SJeff Garzik #include <linux/device.h> 59f351b2d6SSaeed Bishara #include <linux/platform_device.h> 60f351b2d6SSaeed Bishara #include <linux/ata_platform.h> 6115a32632SLennert Buytenhek #include <linux/mbus.h> 62c46938ccSMark Lord #include <linux/bitops.h> 63c6fd2807SJeff Garzik #include <scsi/scsi_host.h> 64c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h> 656c08772eSJeff Garzik #include <scsi/scsi_device.h> 66c6fd2807SJeff Garzik #include <linux/libata.h> 67c6fd2807SJeff Garzik 68c6fd2807SJeff Garzik #define DRV_NAME "sata_mv" 69da14265eSMark Lord #define DRV_VERSION "1.26" 70c6fd2807SJeff Garzik 71c6fd2807SJeff Garzik enum { 72c6fd2807SJeff Garzik /* BAR's are enumerated in terms of pci_resource_start() terms */ 73c6fd2807SJeff Garzik MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */ 74c6fd2807SJeff Garzik MV_IO_BAR = 2, /* offset 0x18: IO space */ 75c6fd2807SJeff Garzik MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */ 76c6fd2807SJeff Garzik 77c6fd2807SJeff Garzik MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */ 78c6fd2807SJeff Garzik MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */ 79c6fd2807SJeff Garzik 80c6fd2807SJeff Garzik MV_PCI_REG_BASE = 0, 81c6fd2807SJeff Garzik MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */ 82c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08), 83c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88), 84c6fd2807SJeff Garzik MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c), 85c6fd2807SJeff Garzik MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc), 86c6fd2807SJeff Garzik MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0), 87c6fd2807SJeff Garzik 88c6fd2807SJeff Garzik MV_SATAHC0_REG_BASE = 0x20000, 898e7decdbSMark Lord MV_FLASH_CTL_OFS = 0x1046c, 908e7decdbSMark Lord MV_GPIO_PORT_CTL_OFS = 0x104f0, 918e7decdbSMark Lord MV_RESET_CFG_OFS = 0x180d8, 92c6fd2807SJeff Garzik 93c6fd2807SJeff Garzik MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ, 94c6fd2807SJeff Garzik MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ, 95c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */ 96c6fd2807SJeff Garzik MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ, 97c6fd2807SJeff Garzik 98c6fd2807SJeff Garzik MV_MAX_Q_DEPTH = 32, 99c6fd2807SJeff Garzik MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1, 100c6fd2807SJeff Garzik 101c6fd2807SJeff Garzik /* CRQB needs alignment on a 1KB boundary. Size == 1KB 102c6fd2807SJeff Garzik * CRPB needs alignment on a 256B boundary. Size == 256B 103c6fd2807SJeff Garzik * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B 104c6fd2807SJeff Garzik */ 105c6fd2807SJeff Garzik MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH), 106c6fd2807SJeff Garzik MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH), 107da2fa9baSMark Lord MV_MAX_SG_CT = 256, 108c6fd2807SJeff Garzik MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT), 109c6fd2807SJeff Garzik 110352fab70SMark Lord /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */ 111c6fd2807SJeff Garzik MV_PORT_HC_SHIFT = 2, 112352fab70SMark Lord MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */ 113352fab70SMark Lord /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */ 114352fab70SMark Lord MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */ 115c6fd2807SJeff Garzik 116c6fd2807SJeff Garzik /* Host Flags */ 117c6fd2807SJeff Garzik MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */ 118c6fd2807SJeff Garzik MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */ 1197bb3c529SSaeed Bishara 120c5d3e45aSJeff Garzik MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | 12191b1a84cSMark Lord ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING, 122ad3aef51SMark Lord 12391b1a84cSMark Lord MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI, 124c6fd2807SJeff Garzik 12591b1a84cSMark Lord MV_GEN_II_FLAGS = MV_COMMON_FLAGS | MV_FLAG_IRQ_COALESCE | 126ad3aef51SMark Lord ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA | 127da14265eSMark Lord ATA_FLAG_NCQ, 12891b1a84cSMark Lord 12991b1a84cSMark Lord MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN, 130ad3aef51SMark Lord 131c6fd2807SJeff Garzik CRQB_FLAG_READ = (1 << 0), 132c6fd2807SJeff Garzik CRQB_TAG_SHIFT = 1, 133c5d3e45aSJeff Garzik CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */ 134e12bef50SMark Lord CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */ 135c5d3e45aSJeff Garzik CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */ 136c6fd2807SJeff Garzik CRQB_CMD_ADDR_SHIFT = 8, 137c6fd2807SJeff Garzik CRQB_CMD_CS = (0x2 << 11), 138c6fd2807SJeff Garzik CRQB_CMD_LAST = (1 << 15), 139c6fd2807SJeff Garzik 140c6fd2807SJeff Garzik CRPB_FLAG_STATUS_SHIFT = 8, 141c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */ 142c5d3e45aSJeff Garzik CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */ 143c6fd2807SJeff Garzik 144c6fd2807SJeff Garzik EPRD_FLAG_END_OF_TBL = (1 << 31), 145c6fd2807SJeff Garzik 146c6fd2807SJeff Garzik /* PCI interface registers */ 147c6fd2807SJeff Garzik 148c6fd2807SJeff Garzik PCI_COMMAND_OFS = 0xc00, 1498e7decdbSMark Lord PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */ 150c6fd2807SJeff Garzik 151c6fd2807SJeff Garzik PCI_MAIN_CMD_STS_OFS = 0xd30, 152c6fd2807SJeff Garzik STOP_PCI_MASTER = (1 << 2), 153c6fd2807SJeff Garzik PCI_MASTER_EMPTY = (1 << 3), 154c6fd2807SJeff Garzik GLOB_SFT_RST = (1 << 4), 155c6fd2807SJeff Garzik 1568e7decdbSMark Lord MV_PCI_MODE_OFS = 0xd00, 1578e7decdbSMark Lord MV_PCI_MODE_MASK = 0x30, 1588e7decdbSMark Lord 159c6fd2807SJeff Garzik MV_PCI_EXP_ROM_BAR_CTL = 0xd2c, 160c6fd2807SJeff Garzik MV_PCI_DISC_TIMER = 0xd04, 161c6fd2807SJeff Garzik MV_PCI_MSI_TRIGGER = 0xc38, 162c6fd2807SJeff Garzik MV_PCI_SERR_MASK = 0xc28, 1638e7decdbSMark Lord MV_PCI_XBAR_TMOUT_OFS = 0x1d04, 164c6fd2807SJeff Garzik MV_PCI_ERR_LOW_ADDRESS = 0x1d40, 165c6fd2807SJeff Garzik MV_PCI_ERR_HIGH_ADDRESS = 0x1d44, 166c6fd2807SJeff Garzik MV_PCI_ERR_ATTRIBUTE = 0x1d48, 167c6fd2807SJeff Garzik MV_PCI_ERR_COMMAND = 0x1d50, 168c6fd2807SJeff Garzik 169c6fd2807SJeff Garzik PCI_IRQ_CAUSE_OFS = 0x1d58, 170c6fd2807SJeff Garzik PCI_IRQ_MASK_OFS = 0x1d5c, 171c6fd2807SJeff Garzik PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */ 172c6fd2807SJeff Garzik 17302a121daSMark Lord PCIE_IRQ_CAUSE_OFS = 0x1900, 17402a121daSMark Lord PCIE_IRQ_MASK_OFS = 0x1910, 175646a4da5SMark Lord PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */ 17602a121daSMark Lord 1777368f919SMark Lord /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */ 1787368f919SMark Lord PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60, 1797368f919SMark Lord PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64, 1807368f919SMark Lord SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020, 1817368f919SMark Lord SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024, 182352fab70SMark Lord ERR_IRQ = (1 << 0), /* shift by port # */ 183352fab70SMark Lord DONE_IRQ = (1 << 1), /* shift by port # */ 184c6fd2807SJeff Garzik HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */ 185c6fd2807SJeff Garzik HC_SHIFT = 9, /* bits 9-17 = HC1's ports */ 186c6fd2807SJeff Garzik PCI_ERR = (1 << 18), 187c6fd2807SJeff Garzik TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */ 188c6fd2807SJeff Garzik TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */ 189fb621e2fSJeff Garzik PORTS_0_3_COAL_DONE = (1 << 8), 190fb621e2fSJeff Garzik PORTS_4_7_COAL_DONE = (1 << 17), 191c6fd2807SJeff Garzik PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */ 192c6fd2807SJeff Garzik GPIO_INT = (1 << 22), 193c6fd2807SJeff Garzik SELF_INT = (1 << 23), 194c6fd2807SJeff Garzik TWSI_INT = (1 << 24), 195c6fd2807SJeff Garzik HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */ 196fb621e2fSJeff Garzik HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */ 197f351b2d6SSaeed Bishara HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */ 198c6fd2807SJeff Garzik 199c6fd2807SJeff Garzik /* SATAHC registers */ 200c6fd2807SJeff Garzik HC_CFG_OFS = 0, 201c6fd2807SJeff Garzik 202c6fd2807SJeff Garzik HC_IRQ_CAUSE_OFS = 0x14, 203352fab70SMark Lord DMA_IRQ = (1 << 0), /* shift by port # */ 204352fab70SMark Lord HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */ 205c6fd2807SJeff Garzik DEV_IRQ = (1 << 8), /* shift by port # */ 206c6fd2807SJeff Garzik 207c6fd2807SJeff Garzik /* Shadow block registers */ 208c6fd2807SJeff Garzik SHD_BLK_OFS = 0x100, 209c6fd2807SJeff Garzik SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */ 210c6fd2807SJeff Garzik 211c6fd2807SJeff Garzik /* SATA registers */ 212c6fd2807SJeff Garzik SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */ 213c6fd2807SJeff Garzik SATA_ACTIVE_OFS = 0x350, 2140c58912eSMark Lord SATA_FIS_IRQ_CAUSE_OFS = 0x364, 215c443c500SMark Lord SATA_FIS_IRQ_AN = (1 << 9), /* async notification */ 21617c5aab5SMark Lord 217e12bef50SMark Lord LTMODE_OFS = 0x30c, 21817c5aab5SMark Lord LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */ 21917c5aab5SMark Lord 220c6fd2807SJeff Garzik PHY_MODE3 = 0x310, 221c6fd2807SJeff Garzik PHY_MODE4 = 0x314, 222ba069e37SMark Lord PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */ 223ba069e37SMark Lord PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */ 224ba069e37SMark Lord PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */ 225ba069e37SMark Lord PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */ 226ba069e37SMark Lord 227c6fd2807SJeff Garzik PHY_MODE2 = 0x330, 228e12bef50SMark Lord SATA_IFCTL_OFS = 0x344, 2298e7decdbSMark Lord SATA_TESTCTL_OFS = 0x348, 230e12bef50SMark Lord SATA_IFSTAT_OFS = 0x34c, 231e12bef50SMark Lord VENDOR_UNIQUE_FIS_OFS = 0x35c, 23217c5aab5SMark Lord 2338e7decdbSMark Lord FISCFG_OFS = 0x360, 2348e7decdbSMark Lord FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */ 2358e7decdbSMark Lord FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */ 23617c5aab5SMark Lord 237c6fd2807SJeff Garzik MV5_PHY_MODE = 0x74, 2388e7decdbSMark Lord MV5_LTMODE_OFS = 0x30, 2398e7decdbSMark Lord MV5_PHY_CTL_OFS = 0x0C, 2408e7decdbSMark Lord SATA_INTERFACE_CFG_OFS = 0x050, 241c6fd2807SJeff Garzik 242c6fd2807SJeff Garzik MV_M2_PREAMP_MASK = 0x7e0, 243c6fd2807SJeff Garzik 244c6fd2807SJeff Garzik /* Port registers */ 245c6fd2807SJeff Garzik EDMA_CFG_OFS = 0, 2460c58912eSMark Lord EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */ 2470c58912eSMark Lord EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */ 248c6fd2807SJeff Garzik EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */ 249c6fd2807SJeff Garzik EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */ 250c6fd2807SJeff Garzik EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */ 251e12bef50SMark Lord EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */ 252e12bef50SMark Lord EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */ 253c6fd2807SJeff Garzik 254c6fd2807SJeff Garzik EDMA_ERR_IRQ_CAUSE_OFS = 0x8, 255c6fd2807SJeff Garzik EDMA_ERR_IRQ_MASK_OFS = 0xc, 2566c1153e0SJeff Garzik EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */ 2576c1153e0SJeff Garzik EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */ 2586c1153e0SJeff Garzik EDMA_ERR_DEV = (1 << 2), /* device error */ 2596c1153e0SJeff Garzik EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */ 2606c1153e0SJeff Garzik EDMA_ERR_DEV_CON = (1 << 4), /* device connected */ 2616c1153e0SJeff Garzik EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */ 262c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */ 263c5d3e45aSJeff Garzik EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */ 2646c1153e0SJeff Garzik EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */ 265c5d3e45aSJeff Garzik EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */ 2666c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */ 2676c1153e0SJeff Garzik EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */ 2686c1153e0SJeff Garzik EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */ 2696c1153e0SJeff Garzik EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */ 270646a4da5SMark Lord 2716c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */ 272646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */ 273646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */ 274646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */ 275646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */ 276646a4da5SMark Lord 2776c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */ 278646a4da5SMark Lord 2796c1153e0SJeff Garzik EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */ 280646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */ 281646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */ 282646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */ 283646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */ 284646a4da5SMark Lord EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */ 285646a4da5SMark Lord 2866c1153e0SJeff Garzik EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */ 287646a4da5SMark Lord 2886c1153e0SJeff Garzik EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */ 289c5d3e45aSJeff Garzik EDMA_ERR_OVERRUN_5 = (1 << 5), 290c5d3e45aSJeff Garzik EDMA_ERR_UNDERRUN_5 = (1 << 6), 291646a4da5SMark Lord 292646a4da5SMark Lord EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 | 293646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_1 | 294646a4da5SMark Lord EDMA_ERR_LNK_CTRL_RX_3 | 29585afb934SMark Lord EDMA_ERR_LNK_CTRL_TX, 296646a4da5SMark Lord 297bdd4dddeSJeff Garzik EDMA_EH_FREEZE = EDMA_ERR_D_PAR | 298bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 299bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 300bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 301bdd4dddeSJeff Garzik EDMA_ERR_SERR | 302bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS | 3036c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 304bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 305bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 306bdd4dddeSJeff Garzik EDMA_ERR_IORDY | 307bdd4dddeSJeff Garzik EDMA_ERR_LNK_CTRL_RX_2 | 308c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_RX | 309c6fd2807SJeff Garzik EDMA_ERR_LNK_DATA_TX | 310bdd4dddeSJeff Garzik EDMA_ERR_TRANS_PROTO, 311e12bef50SMark Lord 312bdd4dddeSJeff Garzik EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR | 313bdd4dddeSJeff Garzik EDMA_ERR_PRD_PAR | 314bdd4dddeSJeff Garzik EDMA_ERR_DEV_DCON | 315bdd4dddeSJeff Garzik EDMA_ERR_DEV_CON | 316bdd4dddeSJeff Garzik EDMA_ERR_OVERRUN_5 | 317bdd4dddeSJeff Garzik EDMA_ERR_UNDERRUN_5 | 318bdd4dddeSJeff Garzik EDMA_ERR_SELF_DIS_5 | 3196c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | 320bdd4dddeSJeff Garzik EDMA_ERR_CRPB_PAR | 321bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR | 322bdd4dddeSJeff Garzik EDMA_ERR_IORDY, 323c6fd2807SJeff Garzik 324c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_HI_OFS = 0x10, 325c6fd2807SJeff Garzik EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */ 326c6fd2807SJeff Garzik 327c6fd2807SJeff Garzik EDMA_REQ_Q_OUT_PTR_OFS = 0x18, 328c6fd2807SJeff Garzik EDMA_REQ_Q_PTR_SHIFT = 5, 329c6fd2807SJeff Garzik 330c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_HI_OFS = 0x1c, 331c6fd2807SJeff Garzik EDMA_RSP_Q_IN_PTR_OFS = 0x20, 332c6fd2807SJeff Garzik EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */ 333c6fd2807SJeff Garzik EDMA_RSP_Q_PTR_SHIFT = 3, 334c6fd2807SJeff Garzik 3350ea9e179SJeff Garzik EDMA_CMD_OFS = 0x28, /* EDMA command register */ 3360ea9e179SJeff Garzik EDMA_EN = (1 << 0), /* enable EDMA */ 3370ea9e179SJeff Garzik EDMA_DS = (1 << 1), /* disable EDMA; self-negated */ 3388e7decdbSMark Lord EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */ 339c6fd2807SJeff Garzik 3408e7decdbSMark Lord EDMA_STATUS_OFS = 0x30, /* EDMA engine status */ 3418e7decdbSMark Lord EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */ 3428e7decdbSMark Lord EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */ 3438e7decdbSMark Lord 3448e7decdbSMark Lord EDMA_IORDY_TMOUT_OFS = 0x34, 3458e7decdbSMark Lord EDMA_ARB_CFG_OFS = 0x38, 3468e7decdbSMark Lord 3478e7decdbSMark Lord EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */ 348c6fd2807SJeff Garzik 349da14265eSMark Lord 350da14265eSMark Lord BMDMA_CMD_OFS = 0x224, /* bmdma command register */ 351da14265eSMark Lord BMDMA_STATUS_OFS = 0x228, /* bmdma status register */ 352da14265eSMark Lord BMDMA_PRD_LOW_OFS = 0x22c, /* bmdma PRD addr 31:0 */ 353da14265eSMark Lord BMDMA_PRD_HIGH_OFS = 0x230, /* bmdma PRD addr 63:32 */ 354da14265eSMark Lord 355c6fd2807SJeff Garzik /* Host private flags (hp_flags) */ 356c6fd2807SJeff Garzik MV_HP_FLAG_MSI = (1 << 0), 357c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB0 = (1 << 1), 358c6fd2807SJeff Garzik MV_HP_ERRATA_50XXB2 = (1 << 2), 359c6fd2807SJeff Garzik MV_HP_ERRATA_60X1B2 = (1 << 3), 360c6fd2807SJeff Garzik MV_HP_ERRATA_60X1C0 = (1 << 4), 3610ea9e179SJeff Garzik MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */ 3620ea9e179SJeff Garzik MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */ 3630ea9e179SJeff Garzik MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */ 36402a121daSMark Lord MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */ 365616d4a98SMark Lord MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */ 3661f398472SMark Lord MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */ 367c6fd2807SJeff Garzik 368c6fd2807SJeff Garzik /* Port private flags (pp_flags) */ 3690ea9e179SJeff Garzik MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */ 37072109168SMark Lord MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */ 37100f42eabSMark Lord MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */ 37229d187bbSMark Lord MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */ 373c6fd2807SJeff Garzik }; 374c6fd2807SJeff Garzik 375ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I) 376ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II) 377c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE) 3788e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE) 3791f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC) 380c6fd2807SJeff Garzik 38115a32632SLennert Buytenhek #define WINDOW_CTRL(i) (0x20030 + ((i) << 4)) 38215a32632SLennert Buytenhek #define WINDOW_BASE(i) (0x20034 + ((i) << 4)) 38315a32632SLennert Buytenhek 384c6fd2807SJeff Garzik enum { 385baf14aa1SJeff Garzik /* DMA boundary 0xffff is required by the s/g splitting 386baf14aa1SJeff Garzik * we need on /length/ in mv_fill-sg(). 387baf14aa1SJeff Garzik */ 388baf14aa1SJeff Garzik MV_DMA_BOUNDARY = 0xffffU, 389c6fd2807SJeff Garzik 3900ea9e179SJeff Garzik /* mask of register bits containing lower 32 bits 3910ea9e179SJeff Garzik * of EDMA request queue DMA address 3920ea9e179SJeff Garzik */ 393c6fd2807SJeff Garzik EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U, 394c6fd2807SJeff Garzik 3950ea9e179SJeff Garzik /* ditto, for response queue */ 396c6fd2807SJeff Garzik EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U, 397c6fd2807SJeff Garzik }; 398c6fd2807SJeff Garzik 399c6fd2807SJeff Garzik enum chip_type { 400c6fd2807SJeff Garzik chip_504x, 401c6fd2807SJeff Garzik chip_508x, 402c6fd2807SJeff Garzik chip_5080, 403c6fd2807SJeff Garzik chip_604x, 404c6fd2807SJeff Garzik chip_608x, 405c6fd2807SJeff Garzik chip_6042, 406c6fd2807SJeff Garzik chip_7042, 407f351b2d6SSaeed Bishara chip_soc, 408c6fd2807SJeff Garzik }; 409c6fd2807SJeff Garzik 410c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */ 411c6fd2807SJeff Garzik struct mv_crqb { 412c6fd2807SJeff Garzik __le32 sg_addr; 413c6fd2807SJeff Garzik __le32 sg_addr_hi; 414c6fd2807SJeff Garzik __le16 ctrl_flags; 415c6fd2807SJeff Garzik __le16 ata_cmd[11]; 416c6fd2807SJeff Garzik }; 417c6fd2807SJeff Garzik 418c6fd2807SJeff Garzik struct mv_crqb_iie { 419c6fd2807SJeff Garzik __le32 addr; 420c6fd2807SJeff Garzik __le32 addr_hi; 421c6fd2807SJeff Garzik __le32 flags; 422c6fd2807SJeff Garzik __le32 len; 423c6fd2807SJeff Garzik __le32 ata_cmd[4]; 424c6fd2807SJeff Garzik }; 425c6fd2807SJeff Garzik 426c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */ 427c6fd2807SJeff Garzik struct mv_crpb { 428c6fd2807SJeff Garzik __le16 id; 429c6fd2807SJeff Garzik __le16 flags; 430c6fd2807SJeff Garzik __le32 tmstmp; 431c6fd2807SJeff Garzik }; 432c6fd2807SJeff Garzik 433c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */ 434c6fd2807SJeff Garzik struct mv_sg { 435c6fd2807SJeff Garzik __le32 addr; 436c6fd2807SJeff Garzik __le32 flags_size; 437c6fd2807SJeff Garzik __le32 addr_hi; 438c6fd2807SJeff Garzik __le32 reserved; 439c6fd2807SJeff Garzik }; 440c6fd2807SJeff Garzik 441*08da1759SMark Lord /* 442*08da1759SMark Lord * We keep a local cache of a few frequently accessed port 443*08da1759SMark Lord * registers here, to avoid having to read them (very slow) 444*08da1759SMark Lord * when switching between EDMA and non-EDMA modes. 445*08da1759SMark Lord */ 446*08da1759SMark Lord struct mv_cached_regs { 447*08da1759SMark Lord u32 fiscfg; 448*08da1759SMark Lord u32 ltmode; 449*08da1759SMark Lord u32 haltcond; 450*08da1759SMark Lord }; 451*08da1759SMark Lord 452c6fd2807SJeff Garzik struct mv_port_priv { 453c6fd2807SJeff Garzik struct mv_crqb *crqb; 454c6fd2807SJeff Garzik dma_addr_t crqb_dma; 455c6fd2807SJeff Garzik struct mv_crpb *crpb; 456c6fd2807SJeff Garzik dma_addr_t crpb_dma; 457eb73d558SMark Lord struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH]; 458eb73d558SMark Lord dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH]; 459bdd4dddeSJeff Garzik 460bdd4dddeSJeff Garzik unsigned int req_idx; 461bdd4dddeSJeff Garzik unsigned int resp_idx; 462bdd4dddeSJeff Garzik 463c6fd2807SJeff Garzik u32 pp_flags; 464*08da1759SMark Lord struct mv_cached_regs cached; 46529d187bbSMark Lord unsigned int delayed_eh_pmp_map; 466c6fd2807SJeff Garzik }; 467c6fd2807SJeff Garzik 468c6fd2807SJeff Garzik struct mv_port_signal { 469c6fd2807SJeff Garzik u32 amps; 470c6fd2807SJeff Garzik u32 pre; 471c6fd2807SJeff Garzik }; 472c6fd2807SJeff Garzik 47302a121daSMark Lord struct mv_host_priv { 47402a121daSMark Lord u32 hp_flags; 47596e2c487SMark Lord u32 main_irq_mask; 47602a121daSMark Lord struct mv_port_signal signal[8]; 47702a121daSMark Lord const struct mv_hw_ops *ops; 478f351b2d6SSaeed Bishara int n_ports; 479f351b2d6SSaeed Bishara void __iomem *base; 4807368f919SMark Lord void __iomem *main_irq_cause_addr; 4817368f919SMark Lord void __iomem *main_irq_mask_addr; 48202a121daSMark Lord u32 irq_cause_ofs; 48302a121daSMark Lord u32 irq_mask_ofs; 48402a121daSMark Lord u32 unmask_all_irqs; 485da2fa9baSMark Lord /* 486da2fa9baSMark Lord * These consistent DMA memory pools give us guaranteed 487da2fa9baSMark Lord * alignment for hardware-accessed data structures, 488da2fa9baSMark Lord * and less memory waste in accomplishing the alignment. 489da2fa9baSMark Lord */ 490da2fa9baSMark Lord struct dma_pool *crqb_pool; 491da2fa9baSMark Lord struct dma_pool *crpb_pool; 492da2fa9baSMark Lord struct dma_pool *sg_tbl_pool; 49302a121daSMark Lord }; 49402a121daSMark Lord 495c6fd2807SJeff Garzik struct mv_hw_ops { 496c6fd2807SJeff Garzik void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio, 497c6fd2807SJeff Garzik unsigned int port); 498c6fd2807SJeff Garzik void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio); 499c6fd2807SJeff Garzik void (*read_preamp)(struct mv_host_priv *hpriv, int idx, 500c6fd2807SJeff Garzik void __iomem *mmio); 501c6fd2807SJeff Garzik int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio, 502c6fd2807SJeff Garzik unsigned int n_hc); 503c6fd2807SJeff Garzik void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio); 5047bb3c529SSaeed Bishara void (*reset_bus)(struct ata_host *host, void __iomem *mmio); 505c6fd2807SJeff Garzik }; 506c6fd2807SJeff Garzik 50782ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 50882ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 50982ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val); 51082ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val); 511c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap); 512c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap); 5133e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc); 514c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc); 515c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc); 516c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc); 517a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 518a1efdabaSTejun Heo unsigned long deadline); 519bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap); 520bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap); 521f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev); 522c6fd2807SJeff Garzik 523c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 524c6fd2807SJeff Garzik unsigned int port); 525c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 526c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 527c6fd2807SJeff Garzik void __iomem *mmio); 528c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 529c6fd2807SJeff Garzik unsigned int n_hc); 530c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 5317bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio); 532c6fd2807SJeff Garzik 533c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 534c6fd2807SJeff Garzik unsigned int port); 535c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio); 536c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 537c6fd2807SJeff Garzik void __iomem *mmio); 538c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 539c6fd2807SJeff Garzik unsigned int n_hc); 540c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio); 541f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 542f351b2d6SSaeed Bishara void __iomem *mmio); 543f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 544f351b2d6SSaeed Bishara void __iomem *mmio); 545f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 546f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc); 547f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 548f351b2d6SSaeed Bishara void __iomem *mmio); 549f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio); 5507bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio); 551e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 552c6fd2807SJeff Garzik unsigned int port_no); 553e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap); 554b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio); 55500b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma); 556c6fd2807SJeff Garzik 557e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp); 558e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 559e49856d8SMark Lord unsigned long deadline); 560e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 561e49856d8SMark Lord unsigned long deadline); 56229d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap); 5634c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, 5644c299ca3SMark Lord struct mv_port_priv *pp); 565c6fd2807SJeff Garzik 566da14265eSMark Lord static unsigned long mv_mode_filter(struct ata_device *dev, 567da14265eSMark Lord unsigned long xfer_mask); 568da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap); 569da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc); 570da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc); 571da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc); 572da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc); 573da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap); 574da14265eSMark Lord 575eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below 576eb73d558SMark Lord * because we have to allow room for worst case splitting of 577eb73d558SMark Lord * PRDs for 64K boundaries in mv_fill_sg(). 578eb73d558SMark Lord */ 579c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = { 58068d1d07bSTejun Heo ATA_BASE_SHT(DRV_NAME), 581baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 582c5d3e45aSJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 583c5d3e45aSJeff Garzik }; 584c5d3e45aSJeff Garzik 585c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = { 58668d1d07bSTejun Heo ATA_NCQ_SHT(DRV_NAME), 587138bfdd0SMark Lord .can_queue = MV_MAX_Q_DEPTH - 1, 588baf14aa1SJeff Garzik .sg_tablesize = MV_MAX_SG_CT / 2, 589c6fd2807SJeff Garzik .dma_boundary = MV_DMA_BOUNDARY, 590c6fd2807SJeff Garzik }; 591c6fd2807SJeff Garzik 592029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = { 593029cfd6bSTejun Heo .inherits = &ata_sff_port_ops, 594c6fd2807SJeff Garzik 5953e4a1391SMark Lord .qc_defer = mv_qc_defer, 596c6fd2807SJeff Garzik .qc_prep = mv_qc_prep, 597c6fd2807SJeff Garzik .qc_issue = mv_qc_issue, 598c6fd2807SJeff Garzik 599bdd4dddeSJeff Garzik .freeze = mv_eh_freeze, 600bdd4dddeSJeff Garzik .thaw = mv_eh_thaw, 601a1efdabaSTejun Heo .hardreset = mv_hardreset, 602a1efdabaSTejun Heo .error_handler = ata_std_error_handler, /* avoid SFF EH */ 603029cfd6bSTejun Heo .post_internal_cmd = ATA_OP_NULL, 604bdd4dddeSJeff Garzik 605c6fd2807SJeff Garzik .scr_read = mv5_scr_read, 606c6fd2807SJeff Garzik .scr_write = mv5_scr_write, 607c6fd2807SJeff Garzik 608c6fd2807SJeff Garzik .port_start = mv_port_start, 609c6fd2807SJeff Garzik .port_stop = mv_port_stop, 610c6fd2807SJeff Garzik }; 611c6fd2807SJeff Garzik 612029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = { 613029cfd6bSTejun Heo .inherits = &mv5_ops, 614f273827eSMark Lord .dev_config = mv6_dev_config, 615c6fd2807SJeff Garzik .scr_read = mv_scr_read, 616c6fd2807SJeff Garzik .scr_write = mv_scr_write, 617c6fd2807SJeff Garzik 618e49856d8SMark Lord .pmp_hardreset = mv_pmp_hardreset, 619e49856d8SMark Lord .pmp_softreset = mv_softreset, 620e49856d8SMark Lord .softreset = mv_softreset, 62129d187bbSMark Lord .error_handler = mv_pmp_error_handler, 622da14265eSMark Lord 623da14265eSMark Lord .sff_irq_clear = mv_sff_irq_clear, 624da14265eSMark Lord .check_atapi_dma = mv_check_atapi_dma, 625da14265eSMark Lord .bmdma_setup = mv_bmdma_setup, 626da14265eSMark Lord .bmdma_start = mv_bmdma_start, 627da14265eSMark Lord .bmdma_stop = mv_bmdma_stop, 628da14265eSMark Lord .bmdma_status = mv_bmdma_status, 629da14265eSMark Lord .mode_filter = mv_mode_filter, 630c6fd2807SJeff Garzik }; 631c6fd2807SJeff Garzik 632029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = { 633029cfd6bSTejun Heo .inherits = &mv6_ops, 634029cfd6bSTejun Heo .dev_config = ATA_OP_NULL, 635c6fd2807SJeff Garzik .qc_prep = mv_qc_prep_iie, 636c6fd2807SJeff Garzik }; 637c6fd2807SJeff Garzik 638c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = { 639c6fd2807SJeff Garzik { /* chip_504x */ 64091b1a84cSMark Lord .flags = MV_GEN_I_FLAGS, 641c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 642bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 643c6fd2807SJeff Garzik .port_ops = &mv5_ops, 644c6fd2807SJeff Garzik }, 645c6fd2807SJeff Garzik { /* chip_508x */ 64691b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 647c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 648bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 649c6fd2807SJeff Garzik .port_ops = &mv5_ops, 650c6fd2807SJeff Garzik }, 651c6fd2807SJeff Garzik { /* chip_5080 */ 65291b1a84cSMark Lord .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC, 653c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 654bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 655c6fd2807SJeff Garzik .port_ops = &mv5_ops, 656c6fd2807SJeff Garzik }, 657c6fd2807SJeff Garzik { /* chip_604x */ 65891b1a84cSMark Lord .flags = MV_GEN_II_FLAGS, 659c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 660bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 661c6fd2807SJeff Garzik .port_ops = &mv6_ops, 662c6fd2807SJeff Garzik }, 663c6fd2807SJeff Garzik { /* chip_608x */ 66491b1a84cSMark Lord .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC, 665c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 666bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 667c6fd2807SJeff Garzik .port_ops = &mv6_ops, 668c6fd2807SJeff Garzik }, 669c6fd2807SJeff Garzik { /* chip_6042 */ 67091b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 671c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 672bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 673c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 674c6fd2807SJeff Garzik }, 675c6fd2807SJeff Garzik { /* chip_7042 */ 67691b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 677c6fd2807SJeff Garzik .pio_mask = 0x1f, /* pio0-4 */ 678bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 679c6fd2807SJeff Garzik .port_ops = &mv_iie_ops, 680c6fd2807SJeff Garzik }, 681f351b2d6SSaeed Bishara { /* chip_soc */ 68291b1a84cSMark Lord .flags = MV_GEN_IIE_FLAGS, 683f351b2d6SSaeed Bishara .pio_mask = 0x1f, /* pio0-4 */ 684f351b2d6SSaeed Bishara .udma_mask = ATA_UDMA6, 685f351b2d6SSaeed Bishara .port_ops = &mv_iie_ops, 686f351b2d6SSaeed Bishara }, 687c6fd2807SJeff Garzik }; 688c6fd2807SJeff Garzik 689c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = { 6902d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5040), chip_504x }, 6912d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5041), chip_504x }, 6922d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 }, 6932d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x5081), chip_508x }, 69446c5784cSMark Lord /* RocketRAID 1720/174x have different identifiers */ 69546c5784cSMark Lord { PCI_VDEVICE(TTI, 0x1720), chip_6042 }, 6964462254aSMark Lord { PCI_VDEVICE(TTI, 0x1740), chip_6042 }, 6974462254aSMark Lord { PCI_VDEVICE(TTI, 0x1742), chip_6042 }, 698c6fd2807SJeff Garzik 6992d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6040), chip_604x }, 7002d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6041), chip_604x }, 7012d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 }, 7022d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6080), chip_608x }, 7032d2744fcSJeff Garzik { PCI_VDEVICE(MARVELL, 0x6081), chip_608x }, 704c6fd2807SJeff Garzik 7052d2744fcSJeff Garzik { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x }, 7062d2744fcSJeff Garzik 707d9f9c6bcSFlorian Attenberger /* Adaptec 1430SA */ 708d9f9c6bcSFlorian Attenberger { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 }, 709d9f9c6bcSFlorian Attenberger 71002a121daSMark Lord /* Marvell 7042 support */ 7116a3d586dSMorrison, Tom { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 }, 7126a3d586dSMorrison, Tom 71302a121daSMark Lord /* Highpoint RocketRAID PCIe series */ 71402a121daSMark Lord { PCI_VDEVICE(TTI, 0x2300), chip_7042 }, 71502a121daSMark Lord { PCI_VDEVICE(TTI, 0x2310), chip_7042 }, 71602a121daSMark Lord 717c6fd2807SJeff Garzik { } /* terminate list */ 718c6fd2807SJeff Garzik }; 719c6fd2807SJeff Garzik 720c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = { 721c6fd2807SJeff Garzik .phy_errata = mv5_phy_errata, 722c6fd2807SJeff Garzik .enable_leds = mv5_enable_leds, 723c6fd2807SJeff Garzik .read_preamp = mv5_read_preamp, 724c6fd2807SJeff Garzik .reset_hc = mv5_reset_hc, 725c6fd2807SJeff Garzik .reset_flash = mv5_reset_flash, 726c6fd2807SJeff Garzik .reset_bus = mv5_reset_bus, 727c6fd2807SJeff Garzik }; 728c6fd2807SJeff Garzik 729c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = { 730c6fd2807SJeff Garzik .phy_errata = mv6_phy_errata, 731c6fd2807SJeff Garzik .enable_leds = mv6_enable_leds, 732c6fd2807SJeff Garzik .read_preamp = mv6_read_preamp, 733c6fd2807SJeff Garzik .reset_hc = mv6_reset_hc, 734c6fd2807SJeff Garzik .reset_flash = mv6_reset_flash, 735c6fd2807SJeff Garzik .reset_bus = mv_reset_pci_bus, 736c6fd2807SJeff Garzik }; 737c6fd2807SJeff Garzik 738f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = { 739f351b2d6SSaeed Bishara .phy_errata = mv6_phy_errata, 740f351b2d6SSaeed Bishara .enable_leds = mv_soc_enable_leds, 741f351b2d6SSaeed Bishara .read_preamp = mv_soc_read_preamp, 742f351b2d6SSaeed Bishara .reset_hc = mv_soc_reset_hc, 743f351b2d6SSaeed Bishara .reset_flash = mv_soc_reset_flash, 744f351b2d6SSaeed Bishara .reset_bus = mv_soc_reset_bus, 745f351b2d6SSaeed Bishara }; 746f351b2d6SSaeed Bishara 747c6fd2807SJeff Garzik /* 748c6fd2807SJeff Garzik * Functions 749c6fd2807SJeff Garzik */ 750c6fd2807SJeff Garzik 751c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr) 752c6fd2807SJeff Garzik { 753c6fd2807SJeff Garzik writel(data, addr); 754c6fd2807SJeff Garzik (void) readl(addr); /* flush to avoid PCI posted write */ 755c6fd2807SJeff Garzik } 756c6fd2807SJeff Garzik 757c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port) 758c6fd2807SJeff Garzik { 759c6fd2807SJeff Garzik return port >> MV_PORT_HC_SHIFT; 760c6fd2807SJeff Garzik } 761c6fd2807SJeff Garzik 762c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port) 763c6fd2807SJeff Garzik { 764c6fd2807SJeff Garzik return port & MV_PORT_MASK; 765c6fd2807SJeff Garzik } 766c6fd2807SJeff Garzik 7671cfd19aeSMark Lord /* 7681cfd19aeSMark Lord * Consolidate some rather tricky bit shift calculations. 7691cfd19aeSMark Lord * This is hot-path stuff, so not a function. 7701cfd19aeSMark Lord * Simple code, with two return values, so macro rather than inline. 7711cfd19aeSMark Lord * 7721cfd19aeSMark Lord * port is the sole input, in range 0..7. 7737368f919SMark Lord * shift is one output, for use with main_irq_cause / main_irq_mask registers. 7747368f919SMark Lord * hardport is the other output, in range 0..3. 7751cfd19aeSMark Lord * 7761cfd19aeSMark Lord * Note that port and hardport may be the same variable in some cases. 7771cfd19aeSMark Lord */ 7781cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \ 7791cfd19aeSMark Lord { \ 7801cfd19aeSMark Lord shift = mv_hc_from_port(port) * HC_SHIFT; \ 7811cfd19aeSMark Lord hardport = mv_hardport_from_port(port); \ 7821cfd19aeSMark Lord shift += hardport * 2; \ 7831cfd19aeSMark Lord } 7841cfd19aeSMark Lord 785352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc) 786352fab70SMark Lord { 787352fab70SMark Lord return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ)); 788352fab70SMark Lord } 789352fab70SMark Lord 790c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base, 791c6fd2807SJeff Garzik unsigned int port) 792c6fd2807SJeff Garzik { 793c6fd2807SJeff Garzik return mv_hc_base(base, mv_hc_from_port(port)); 794c6fd2807SJeff Garzik } 795c6fd2807SJeff Garzik 796c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port) 797c6fd2807SJeff Garzik { 798c6fd2807SJeff Garzik return mv_hc_base_from_port(base, port) + 799c6fd2807SJeff Garzik MV_SATAHC_ARBTR_REG_SZ + 800c6fd2807SJeff Garzik (mv_hardport_from_port(port) * MV_PORT_REG_SZ); 801c6fd2807SJeff Garzik } 802c6fd2807SJeff Garzik 803e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port) 804e12bef50SMark Lord { 805e12bef50SMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port); 806e12bef50SMark Lord unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL; 807e12bef50SMark Lord 808e12bef50SMark Lord return hc_mmio + ofs; 809e12bef50SMark Lord } 810e12bef50SMark Lord 811f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host) 812f351b2d6SSaeed Bishara { 813f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 814f351b2d6SSaeed Bishara return hpriv->base; 815f351b2d6SSaeed Bishara } 816f351b2d6SSaeed Bishara 817c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap) 818c6fd2807SJeff Garzik { 819f351b2d6SSaeed Bishara return mv_port_base(mv_host_base(ap->host), ap->port_no); 820c6fd2807SJeff Garzik } 821c6fd2807SJeff Garzik 822cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags) 823c6fd2807SJeff Garzik { 824cca3974eSJeff Garzik return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1); 825c6fd2807SJeff Garzik } 826c6fd2807SJeff Garzik 827*08da1759SMark Lord /** 828*08da1759SMark Lord * mv_save_cached_regs - (re-)initialize cached port registers 829*08da1759SMark Lord * @ap: the port whose registers we are caching 830*08da1759SMark Lord * 831*08da1759SMark Lord * Initialize the local cache of port registers, 832*08da1759SMark Lord * so that reading them over and over again can 833*08da1759SMark Lord * be avoided on the hotter paths of this driver. 834*08da1759SMark Lord * This saves a few microseconds each time we switch 835*08da1759SMark Lord * to/from EDMA mode to perform (eg.) a drive cache flush. 836*08da1759SMark Lord */ 837*08da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap) 838*08da1759SMark Lord { 839*08da1759SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 840*08da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 841*08da1759SMark Lord 842*08da1759SMark Lord pp->cached.fiscfg = readl(port_mmio + FISCFG_OFS); 843*08da1759SMark Lord pp->cached.ltmode = readl(port_mmio + LTMODE_OFS); 844*08da1759SMark Lord pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND_OFS); 845*08da1759SMark Lord } 846*08da1759SMark Lord 847*08da1759SMark Lord /** 848*08da1759SMark Lord * mv_write_cached_reg - write to a cached port register 849*08da1759SMark Lord * @addr: hardware address of the register 850*08da1759SMark Lord * @old: pointer to cached value of the register 851*08da1759SMark Lord * @new: new value for the register 852*08da1759SMark Lord * 853*08da1759SMark Lord * Write a new value to a cached register, 854*08da1759SMark Lord * but only if the value is different from before. 855*08da1759SMark Lord */ 856*08da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new) 857*08da1759SMark Lord { 858*08da1759SMark Lord if (new != *old) { 859*08da1759SMark Lord *old = new; 860*08da1759SMark Lord writel(new, addr); 861*08da1759SMark Lord } 862*08da1759SMark Lord } 863*08da1759SMark Lord 864c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio, 865c5d3e45aSJeff Garzik struct mv_host_priv *hpriv, 866c5d3e45aSJeff Garzik struct mv_port_priv *pp) 867c5d3e45aSJeff Garzik { 868bdd4dddeSJeff Garzik u32 index; 869bdd4dddeSJeff Garzik 870c5d3e45aSJeff Garzik /* 871c5d3e45aSJeff Garzik * initialize request queue 872c5d3e45aSJeff Garzik */ 873fcfb1f77SMark Lord pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 874fcfb1f77SMark Lord index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 875bdd4dddeSJeff Garzik 876c5d3e45aSJeff Garzik WARN_ON(pp->crqb_dma & 0x3ff); 877c5d3e45aSJeff Garzik writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS); 878bdd4dddeSJeff Garzik writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index, 879c5d3e45aSJeff Garzik port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 880bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS); 881c5d3e45aSJeff Garzik 882c5d3e45aSJeff Garzik /* 883c5d3e45aSJeff Garzik * initialize response queue 884c5d3e45aSJeff Garzik */ 885fcfb1f77SMark Lord pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */ 886fcfb1f77SMark Lord index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT; 887bdd4dddeSJeff Garzik 888c5d3e45aSJeff Garzik WARN_ON(pp->crpb_dma & 0xff); 889c5d3e45aSJeff Garzik writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS); 890bdd4dddeSJeff Garzik writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS); 891bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index, 892c5d3e45aSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 893c5d3e45aSJeff Garzik } 894c5d3e45aSJeff Garzik 895c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host, 896c4de573bSMark Lord u32 disable_bits, u32 enable_bits) 897c4de573bSMark Lord { 898c4de573bSMark Lord struct mv_host_priv *hpriv = host->private_data; 899c4de573bSMark Lord u32 old_mask, new_mask; 900c4de573bSMark Lord 90196e2c487SMark Lord old_mask = hpriv->main_irq_mask; 902c4de573bSMark Lord new_mask = (old_mask & ~disable_bits) | enable_bits; 90396e2c487SMark Lord if (new_mask != old_mask) { 90496e2c487SMark Lord hpriv->main_irq_mask = new_mask; 905c4de573bSMark Lord writelfl(new_mask, hpriv->main_irq_mask_addr); 906c4de573bSMark Lord } 90796e2c487SMark Lord } 908c4de573bSMark Lord 909c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap, 910c4de573bSMark Lord unsigned int port_bits) 911c4de573bSMark Lord { 912c4de573bSMark Lord unsigned int shift, hardport, port = ap->port_no; 913c4de573bSMark Lord u32 disable_bits, enable_bits; 914c4de573bSMark Lord 915c4de573bSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 916c4de573bSMark Lord 917c4de573bSMark Lord disable_bits = (DONE_IRQ | ERR_IRQ) << shift; 918c4de573bSMark Lord enable_bits = port_bits << shift; 919c4de573bSMark Lord mv_set_main_irq_mask(ap->host, disable_bits, enable_bits); 920c4de573bSMark Lord } 921c4de573bSMark Lord 92200b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap, 92300b81235SMark Lord void __iomem *port_mmio, 92400b81235SMark Lord unsigned int port_irqs) 925c6fd2807SJeff Garzik { 9260c58912eSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 927352fab70SMark Lord int hardport = mv_hardport_from_port(ap->port_no); 9280c58912eSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port( 929b0bccb18SMark Lord mv_host_base(ap->host), ap->port_no); 930cae6edc3SMark Lord u32 hc_irq_cause; 9310c58912eSMark Lord 932bdd4dddeSJeff Garzik /* clear EDMA event indicators, if any */ 933f630d562SMark Lord writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 934bdd4dddeSJeff Garzik 935cae6edc3SMark Lord /* clear pending irq events */ 936cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 937cae6edc3SMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 9380c58912eSMark Lord 9390c58912eSMark Lord /* clear FIS IRQ Cause */ 940e4006077SMark Lord if (IS_GEN_IIE(hpriv)) 9410c58912eSMark Lord writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 9420c58912eSMark Lord 94300b81235SMark Lord mv_enable_port_irqs(ap, port_irqs); 94400b81235SMark Lord } 94500b81235SMark Lord 94600b81235SMark Lord /** 94700b81235SMark Lord * mv_start_edma - Enable eDMA engine 94800b81235SMark Lord * @base: port base address 94900b81235SMark Lord * @pp: port private data 95000b81235SMark Lord * 95100b81235SMark Lord * Verify the local cache of the eDMA state is accurate with a 95200b81235SMark Lord * WARN_ON. 95300b81235SMark Lord * 95400b81235SMark Lord * LOCKING: 95500b81235SMark Lord * Inherited from caller. 95600b81235SMark Lord */ 95700b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio, 95800b81235SMark Lord struct mv_port_priv *pp, u8 protocol) 95900b81235SMark Lord { 96000b81235SMark Lord int want_ncq = (protocol == ATA_PROT_NCQ); 96100b81235SMark Lord 96200b81235SMark Lord if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) { 96300b81235SMark Lord int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0); 96400b81235SMark Lord if (want_ncq != using_ncq) 96500b81235SMark Lord mv_stop_edma(ap); 96600b81235SMark Lord } 96700b81235SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) { 96800b81235SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 96900b81235SMark Lord 97000b81235SMark Lord mv_edma_cfg(ap, want_ncq, 1); 97100b81235SMark Lord 972f630d562SMark Lord mv_set_edma_ptrs(port_mmio, hpriv, pp); 97300b81235SMark Lord mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ); 974bdd4dddeSJeff Garzik 975f630d562SMark Lord writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS); 976c6fd2807SJeff Garzik pp->pp_flags |= MV_PP_FLAG_EDMA_EN; 977c6fd2807SJeff Garzik } 978c6fd2807SJeff Garzik } 979c6fd2807SJeff Garzik 9809b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap) 9819b2c4e0bSMark Lord { 9829b2c4e0bSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 9839b2c4e0bSMark Lord const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE); 9849b2c4e0bSMark Lord const int per_loop = 5, timeout = (15 * 1000 / per_loop); 9859b2c4e0bSMark Lord int i; 9869b2c4e0bSMark Lord 9879b2c4e0bSMark Lord /* 9889b2c4e0bSMark Lord * Wait for the EDMA engine to finish transactions in progress. 989c46938ccSMark Lord * No idea what a good "timeout" value might be, but measurements 990c46938ccSMark Lord * indicate that it often requires hundreds of microseconds 991c46938ccSMark Lord * with two drives in-use. So we use the 15msec value above 992c46938ccSMark Lord * as a rough guess at what even more drives might require. 9939b2c4e0bSMark Lord */ 9949b2c4e0bSMark Lord for (i = 0; i < timeout; ++i) { 9959b2c4e0bSMark Lord u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS); 9969b2c4e0bSMark Lord if ((edma_stat & empty_idle) == empty_idle) 9979b2c4e0bSMark Lord break; 9989b2c4e0bSMark Lord udelay(per_loop); 9999b2c4e0bSMark Lord } 10009b2c4e0bSMark Lord /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */ 10019b2c4e0bSMark Lord } 10029b2c4e0bSMark Lord 1003c6fd2807SJeff Garzik /** 1004e12bef50SMark Lord * mv_stop_edma_engine - Disable eDMA engine 1005b562468cSMark Lord * @port_mmio: io base address 1006c6fd2807SJeff Garzik * 1007c6fd2807SJeff Garzik * LOCKING: 1008c6fd2807SJeff Garzik * Inherited from caller. 1009c6fd2807SJeff Garzik */ 1010b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio) 1011c6fd2807SJeff Garzik { 1012b562468cSMark Lord int i; 1013c6fd2807SJeff Garzik 1014b562468cSMark Lord /* Disable eDMA. The disable bit auto clears. */ 1015c6fd2807SJeff Garzik writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS); 1016c6fd2807SJeff Garzik 1017b562468cSMark Lord /* Wait for the chip to confirm eDMA is off. */ 1018b562468cSMark Lord for (i = 10000; i > 0; i--) { 1019b562468cSMark Lord u32 reg = readl(port_mmio + EDMA_CMD_OFS); 10204537deb5SJeff Garzik if (!(reg & EDMA_EN)) 1021b562468cSMark Lord return 0; 1022b562468cSMark Lord udelay(10); 1023c6fd2807SJeff Garzik } 1024b562468cSMark Lord return -EIO; 1025c6fd2807SJeff Garzik } 1026c6fd2807SJeff Garzik 1027e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap) 1028c6fd2807SJeff Garzik { 1029c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1030c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 103166e57a2cSMark Lord int err = 0; 1032c6fd2807SJeff Garzik 1033b562468cSMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 1034b562468cSMark Lord return 0; 1035c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 10369b2c4e0bSMark Lord mv_wait_for_edma_empty_idle(ap); 1037b562468cSMark Lord if (mv_stop_edma_engine(port_mmio)) { 1038c6fd2807SJeff Garzik ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n"); 103966e57a2cSMark Lord err = -EIO; 1040c6fd2807SJeff Garzik } 104166e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 104266e57a2cSMark Lord return err; 10430ea9e179SJeff Garzik } 10440ea9e179SJeff Garzik 1045c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1046c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes) 1047c6fd2807SJeff Garzik { 1048c6fd2807SJeff Garzik int b, w; 1049c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1050c6fd2807SJeff Garzik DPRINTK("%p: ", start + b); 1051c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1052c6fd2807SJeff Garzik printk("%08x ", readl(start + b)); 1053c6fd2807SJeff Garzik b += sizeof(u32); 1054c6fd2807SJeff Garzik } 1055c6fd2807SJeff Garzik printk("\n"); 1056c6fd2807SJeff Garzik } 1057c6fd2807SJeff Garzik } 1058c6fd2807SJeff Garzik #endif 1059c6fd2807SJeff Garzik 1060c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes) 1061c6fd2807SJeff Garzik { 1062c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1063c6fd2807SJeff Garzik int b, w; 1064c6fd2807SJeff Garzik u32 dw; 1065c6fd2807SJeff Garzik for (b = 0; b < bytes; ) { 1066c6fd2807SJeff Garzik DPRINTK("%02x: ", b); 1067c6fd2807SJeff Garzik for (w = 0; b < bytes && w < 4; w++) { 1068c6fd2807SJeff Garzik (void) pci_read_config_dword(pdev, b, &dw); 1069c6fd2807SJeff Garzik printk("%08x ", dw); 1070c6fd2807SJeff Garzik b += sizeof(u32); 1071c6fd2807SJeff Garzik } 1072c6fd2807SJeff Garzik printk("\n"); 1073c6fd2807SJeff Garzik } 1074c6fd2807SJeff Garzik #endif 1075c6fd2807SJeff Garzik } 1076c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port, 1077c6fd2807SJeff Garzik struct pci_dev *pdev) 1078c6fd2807SJeff Garzik { 1079c6fd2807SJeff Garzik #ifdef ATA_DEBUG 1080c6fd2807SJeff Garzik void __iomem *hc_base = mv_hc_base(mmio_base, 1081c6fd2807SJeff Garzik port >> MV_PORT_HC_SHIFT); 1082c6fd2807SJeff Garzik void __iomem *port_base; 1083c6fd2807SJeff Garzik int start_port, num_ports, p, start_hc, num_hcs, hc; 1084c6fd2807SJeff Garzik 1085c6fd2807SJeff Garzik if (0 > port) { 1086c6fd2807SJeff Garzik start_hc = start_port = 0; 1087c6fd2807SJeff Garzik num_ports = 8; /* shld be benign for 4 port devs */ 1088c6fd2807SJeff Garzik num_hcs = 2; 1089c6fd2807SJeff Garzik } else { 1090c6fd2807SJeff Garzik start_hc = port >> MV_PORT_HC_SHIFT; 1091c6fd2807SJeff Garzik start_port = port; 1092c6fd2807SJeff Garzik num_ports = num_hcs = 1; 1093c6fd2807SJeff Garzik } 1094c6fd2807SJeff Garzik DPRINTK("All registers for port(s) %u-%u:\n", start_port, 1095c6fd2807SJeff Garzik num_ports > 1 ? num_ports - 1 : start_port); 1096c6fd2807SJeff Garzik 1097c6fd2807SJeff Garzik if (NULL != pdev) { 1098c6fd2807SJeff Garzik DPRINTK("PCI config space regs:\n"); 1099c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 1100c6fd2807SJeff Garzik } 1101c6fd2807SJeff Garzik DPRINTK("PCI regs:\n"); 1102c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xc00, 0x3c); 1103c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xd00, 0x34); 1104c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0xf00, 0x4); 1105c6fd2807SJeff Garzik mv_dump_mem(mmio_base+0x1d00, 0x6c); 1106c6fd2807SJeff Garzik for (hc = start_hc; hc < start_hc + num_hcs; hc++) { 1107c6fd2807SJeff Garzik hc_base = mv_hc_base(mmio_base, hc); 1108c6fd2807SJeff Garzik DPRINTK("HC regs (HC %i):\n", hc); 1109c6fd2807SJeff Garzik mv_dump_mem(hc_base, 0x1c); 1110c6fd2807SJeff Garzik } 1111c6fd2807SJeff Garzik for (p = start_port; p < start_port + num_ports; p++) { 1112c6fd2807SJeff Garzik port_base = mv_port_base(mmio_base, p); 1113c6fd2807SJeff Garzik DPRINTK("EDMA regs (port %i):\n", p); 1114c6fd2807SJeff Garzik mv_dump_mem(port_base, 0x54); 1115c6fd2807SJeff Garzik DPRINTK("SATA regs (port %i):\n", p); 1116c6fd2807SJeff Garzik mv_dump_mem(port_base+0x300, 0x60); 1117c6fd2807SJeff Garzik } 1118c6fd2807SJeff Garzik #endif 1119c6fd2807SJeff Garzik } 1120c6fd2807SJeff Garzik 1121c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in) 1122c6fd2807SJeff Garzik { 1123c6fd2807SJeff Garzik unsigned int ofs; 1124c6fd2807SJeff Garzik 1125c6fd2807SJeff Garzik switch (sc_reg_in) { 1126c6fd2807SJeff Garzik case SCR_STATUS: 1127c6fd2807SJeff Garzik case SCR_CONTROL: 1128c6fd2807SJeff Garzik case SCR_ERROR: 1129c6fd2807SJeff Garzik ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32)); 1130c6fd2807SJeff Garzik break; 1131c6fd2807SJeff Garzik case SCR_ACTIVE: 1132c6fd2807SJeff Garzik ofs = SATA_ACTIVE_OFS; /* active is not with the others */ 1133c6fd2807SJeff Garzik break; 1134c6fd2807SJeff Garzik default: 1135c6fd2807SJeff Garzik ofs = 0xffffffffU; 1136c6fd2807SJeff Garzik break; 1137c6fd2807SJeff Garzik } 1138c6fd2807SJeff Garzik return ofs; 1139c6fd2807SJeff Garzik } 1140c6fd2807SJeff Garzik 114182ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 1142c6fd2807SJeff Garzik { 1143c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1144c6fd2807SJeff Garzik 1145da3dbb17STejun Heo if (ofs != 0xffffffffU) { 114682ef04fbSTejun Heo *val = readl(mv_ap_base(link->ap) + ofs); 1147da3dbb17STejun Heo return 0; 1148da3dbb17STejun Heo } else 1149da3dbb17STejun Heo return -EINVAL; 1150c6fd2807SJeff Garzik } 1151c6fd2807SJeff Garzik 115282ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 1153c6fd2807SJeff Garzik { 1154c6fd2807SJeff Garzik unsigned int ofs = mv_scr_offset(sc_reg_in); 1155c6fd2807SJeff Garzik 1156da3dbb17STejun Heo if (ofs != 0xffffffffU) { 115782ef04fbSTejun Heo writelfl(val, mv_ap_base(link->ap) + ofs); 1158da3dbb17STejun Heo return 0; 1159da3dbb17STejun Heo } else 1160da3dbb17STejun Heo return -EINVAL; 1161c6fd2807SJeff Garzik } 1162c6fd2807SJeff Garzik 1163f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev) 1164f273827eSMark Lord { 1165f273827eSMark Lord /* 1166e49856d8SMark Lord * Deal with Gen-II ("mv6") hardware quirks/restrictions: 1167e49856d8SMark Lord * 1168e49856d8SMark Lord * Gen-II does not support NCQ over a port multiplier 1169e49856d8SMark Lord * (no FIS-based switching). 1170f273827eSMark Lord */ 1171e49856d8SMark Lord if (adev->flags & ATA_DFLAG_NCQ) { 1172352fab70SMark Lord if (sata_pmp_attached(adev->link->ap)) { 1173e49856d8SMark Lord adev->flags &= ~ATA_DFLAG_NCQ; 1174352fab70SMark Lord ata_dev_printk(adev, KERN_INFO, 1175352fab70SMark Lord "NCQ disabled for command-based switching\n"); 1176352fab70SMark Lord } 1177f273827eSMark Lord } 1178e49856d8SMark Lord } 1179f273827eSMark Lord 11803e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc) 11813e4a1391SMark Lord { 11823e4a1391SMark Lord struct ata_link *link = qc->dev->link; 11833e4a1391SMark Lord struct ata_port *ap = link->ap; 11843e4a1391SMark Lord struct mv_port_priv *pp = ap->private_data; 11853e4a1391SMark Lord 11863e4a1391SMark Lord /* 118729d187bbSMark Lord * Don't allow new commands if we're in a delayed EH state 118829d187bbSMark Lord * for NCQ and/or FIS-based switching. 118929d187bbSMark Lord */ 119029d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 119129d187bbSMark Lord return ATA_DEFER_PORT; 119229d187bbSMark Lord /* 11933e4a1391SMark Lord * If the port is completely idle, then allow the new qc. 11943e4a1391SMark Lord */ 11953e4a1391SMark Lord if (ap->nr_active_links == 0) 11963e4a1391SMark Lord return 0; 11973e4a1391SMark Lord 11983e4a1391SMark Lord /* 11994bdee6c5STejun Heo * The port is operating in host queuing mode (EDMA) with NCQ 12004bdee6c5STejun Heo * enabled, allow multiple NCQ commands. EDMA also allows 12014bdee6c5STejun Heo * queueing multiple DMA commands but libata core currently 12024bdee6c5STejun Heo * doesn't allow it. 12033e4a1391SMark Lord */ 12044bdee6c5STejun Heo if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) && 12054bdee6c5STejun Heo (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol)) 12063e4a1391SMark Lord return 0; 12074bdee6c5STejun Heo 12083e4a1391SMark Lord return ATA_DEFER_PORT; 12093e4a1391SMark Lord } 12103e4a1391SMark Lord 1211*08da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs) 1212e49856d8SMark Lord { 1213*08da1759SMark Lord struct mv_port_priv *pp = ap->private_data; 1214*08da1759SMark Lord void __iomem *port_mmio; 121500f42eabSMark Lord 1216*08da1759SMark Lord u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg; 1217*08da1759SMark Lord u32 ltmode, *old_ltmode = &pp->cached.ltmode; 1218*08da1759SMark Lord u32 haltcond, *old_haltcond = &pp->cached.haltcond; 121900f42eabSMark Lord 1220*08da1759SMark Lord ltmode = *old_ltmode & ~LTMODE_BIT8; 1221*08da1759SMark Lord haltcond = *old_haltcond | EDMA_ERR_DEV; 122200f42eabSMark Lord 122300f42eabSMark Lord if (want_fbs) { 1224*08da1759SMark Lord fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC; 1225*08da1759SMark Lord ltmode = *old_ltmode | LTMODE_BIT8; 12264c299ca3SMark Lord if (want_ncq) 1227*08da1759SMark Lord haltcond &= ~EDMA_ERR_DEV; 12284c299ca3SMark Lord else 1229*08da1759SMark Lord fiscfg |= FISCFG_WAIT_DEV_ERR; 1230*08da1759SMark Lord } else { 1231*08da1759SMark Lord fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR); 1232e49856d8SMark Lord } 123300f42eabSMark Lord 1234*08da1759SMark Lord port_mmio = mv_ap_base(ap); 1235*08da1759SMark Lord mv_write_cached_reg(port_mmio + FISCFG_OFS, old_fiscfg, fiscfg); 1236*08da1759SMark Lord mv_write_cached_reg(port_mmio + LTMODE_OFS, old_ltmode, ltmode); 1237*08da1759SMark Lord mv_write_cached_reg(port_mmio + EDMA_HALTCOND_OFS, old_haltcond, haltcond); 1238e49856d8SMark Lord } 1239c6fd2807SJeff Garzik 1240dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq) 1241dd2890f6SMark Lord { 1242dd2890f6SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1243dd2890f6SMark Lord u32 old, new; 1244dd2890f6SMark Lord 1245dd2890f6SMark Lord /* workaround for 88SX60x1 FEr SATA#25 (part 1) */ 1246dd2890f6SMark Lord old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS); 1247dd2890f6SMark Lord if (want_ncq) 1248dd2890f6SMark Lord new = old | (1 << 22); 1249dd2890f6SMark Lord else 1250dd2890f6SMark Lord new = old & ~(1 << 22); 1251dd2890f6SMark Lord if (new != old) 1252dd2890f6SMark Lord writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS); 1253dd2890f6SMark Lord } 1254dd2890f6SMark Lord 125500b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma) 1256c6fd2807SJeff Garzik { 1257c6fd2807SJeff Garzik u32 cfg; 1258e12bef50SMark Lord struct mv_port_priv *pp = ap->private_data; 1259e12bef50SMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1260e12bef50SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1261c6fd2807SJeff Garzik 1262c6fd2807SJeff Garzik /* set up non-NCQ EDMA configuration */ 1263c6fd2807SJeff Garzik cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */ 126400b81235SMark Lord pp->pp_flags &= ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN); 1265c6fd2807SJeff Garzik 1266c6fd2807SJeff Garzik if (IS_GEN_I(hpriv)) 1267c6fd2807SJeff Garzik cfg |= (1 << 8); /* enab config burst size mask */ 1268c6fd2807SJeff Garzik 1269dd2890f6SMark Lord else if (IS_GEN_II(hpriv)) { 1270c6fd2807SJeff Garzik cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN; 1271dd2890f6SMark Lord mv_60x1_errata_sata25(ap, want_ncq); 1272c6fd2807SJeff Garzik 1273dd2890f6SMark Lord } else if (IS_GEN_IIE(hpriv)) { 127400f42eabSMark Lord int want_fbs = sata_pmp_attached(ap); 127500f42eabSMark Lord /* 127600f42eabSMark Lord * Possible future enhancement: 127700f42eabSMark Lord * 127800f42eabSMark Lord * The chip can use FBS with non-NCQ, if we allow it, 127900f42eabSMark Lord * But first we need to have the error handling in place 128000f42eabSMark Lord * for this mode (datasheet section 7.3.15.4.2.3). 128100f42eabSMark Lord * So disallow non-NCQ FBS for now. 128200f42eabSMark Lord */ 128300f42eabSMark Lord want_fbs &= want_ncq; 128400f42eabSMark Lord 1285*08da1759SMark Lord mv_config_fbs(ap, want_ncq, want_fbs); 128600f42eabSMark Lord 128700f42eabSMark Lord if (want_fbs) { 128800f42eabSMark Lord pp->pp_flags |= MV_PP_FLAG_FBS_EN; 128900f42eabSMark Lord cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */ 129000f42eabSMark Lord } 129100f42eabSMark Lord 1292e728eabeSJeff Garzik cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */ 129300b81235SMark Lord if (want_edma) { 1294e728eabeSJeff Garzik cfg |= (1 << 22); /* enab 4-entry host queue cache */ 12951f398472SMark Lord if (!IS_SOC(hpriv)) 1296c6fd2807SJeff Garzik cfg |= (1 << 18); /* enab early completion */ 129700b81235SMark Lord } 1298616d4a98SMark Lord if (hpriv->hp_flags & MV_HP_CUT_THROUGH) 1299616d4a98SMark Lord cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */ 1300c6fd2807SJeff Garzik } 1301c6fd2807SJeff Garzik 130272109168SMark Lord if (want_ncq) { 130372109168SMark Lord cfg |= EDMA_CFG_NCQ; 130472109168SMark Lord pp->pp_flags |= MV_PP_FLAG_NCQ_EN; 130500b81235SMark Lord } 130672109168SMark Lord 1307c6fd2807SJeff Garzik writelfl(cfg, port_mmio + EDMA_CFG_OFS); 1308c6fd2807SJeff Garzik } 1309c6fd2807SJeff Garzik 1310da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap) 1311da2fa9baSMark Lord { 1312da2fa9baSMark Lord struct mv_host_priv *hpriv = ap->host->private_data; 1313da2fa9baSMark Lord struct mv_port_priv *pp = ap->private_data; 1314eb73d558SMark Lord int tag; 1315da2fa9baSMark Lord 1316da2fa9baSMark Lord if (pp->crqb) { 1317da2fa9baSMark Lord dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma); 1318da2fa9baSMark Lord pp->crqb = NULL; 1319da2fa9baSMark Lord } 1320da2fa9baSMark Lord if (pp->crpb) { 1321da2fa9baSMark Lord dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma); 1322da2fa9baSMark Lord pp->crpb = NULL; 1323da2fa9baSMark Lord } 1324eb73d558SMark Lord /* 1325eb73d558SMark Lord * For GEN_I, there's no NCQ, so we have only a single sg_tbl. 1326eb73d558SMark Lord * For later hardware, we have one unique sg_tbl per NCQ tag. 1327eb73d558SMark Lord */ 1328eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1329eb73d558SMark Lord if (pp->sg_tbl[tag]) { 1330eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) 1331eb73d558SMark Lord dma_pool_free(hpriv->sg_tbl_pool, 1332eb73d558SMark Lord pp->sg_tbl[tag], 1333eb73d558SMark Lord pp->sg_tbl_dma[tag]); 1334eb73d558SMark Lord pp->sg_tbl[tag] = NULL; 1335eb73d558SMark Lord } 1336da2fa9baSMark Lord } 1337da2fa9baSMark Lord } 1338da2fa9baSMark Lord 1339c6fd2807SJeff Garzik /** 1340c6fd2807SJeff Garzik * mv_port_start - Port specific init/start routine. 1341c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1342c6fd2807SJeff Garzik * 1343c6fd2807SJeff Garzik * Allocate and point to DMA memory, init port private memory, 1344c6fd2807SJeff Garzik * zero indices. 1345c6fd2807SJeff Garzik * 1346c6fd2807SJeff Garzik * LOCKING: 1347c6fd2807SJeff Garzik * Inherited from caller. 1348c6fd2807SJeff Garzik */ 1349c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap) 1350c6fd2807SJeff Garzik { 1351cca3974eSJeff Garzik struct device *dev = ap->host->dev; 1352cca3974eSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 1353c6fd2807SJeff Garzik struct mv_port_priv *pp; 1354dde20207SJames Bottomley int tag; 1355c6fd2807SJeff Garzik 135624dc5f33STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 1357c6fd2807SJeff Garzik if (!pp) 135824dc5f33STejun Heo return -ENOMEM; 1359da2fa9baSMark Lord ap->private_data = pp; 1360c6fd2807SJeff Garzik 1361da2fa9baSMark Lord pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma); 1362da2fa9baSMark Lord if (!pp->crqb) 1363da2fa9baSMark Lord return -ENOMEM; 1364da2fa9baSMark Lord memset(pp->crqb, 0, MV_CRQB_Q_SZ); 1365c6fd2807SJeff Garzik 1366da2fa9baSMark Lord pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma); 1367da2fa9baSMark Lord if (!pp->crpb) 1368da2fa9baSMark Lord goto out_port_free_dma_mem; 1369da2fa9baSMark Lord memset(pp->crpb, 0, MV_CRPB_Q_SZ); 1370c6fd2807SJeff Garzik 13713bd0a70eSMark Lord /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */ 13723bd0a70eSMark Lord if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0) 13733bd0a70eSMark Lord ap->flags |= ATA_FLAG_AN; 1374eb73d558SMark Lord /* 1375eb73d558SMark Lord * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl. 1376eb73d558SMark Lord * For later hardware, we need one unique sg_tbl per NCQ tag. 1377eb73d558SMark Lord */ 1378eb73d558SMark Lord for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) { 1379eb73d558SMark Lord if (tag == 0 || !IS_GEN_I(hpriv)) { 1380eb73d558SMark Lord pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool, 1381eb73d558SMark Lord GFP_KERNEL, &pp->sg_tbl_dma[tag]); 1382eb73d558SMark Lord if (!pp->sg_tbl[tag]) 1383da2fa9baSMark Lord goto out_port_free_dma_mem; 1384eb73d558SMark Lord } else { 1385eb73d558SMark Lord pp->sg_tbl[tag] = pp->sg_tbl[0]; 1386eb73d558SMark Lord pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0]; 1387eb73d558SMark Lord } 1388eb73d558SMark Lord } 1389*08da1759SMark Lord mv_save_cached_regs(ap); 139066e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 1391c6fd2807SJeff Garzik return 0; 1392da2fa9baSMark Lord 1393da2fa9baSMark Lord out_port_free_dma_mem: 1394da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1395da2fa9baSMark Lord return -ENOMEM; 1396c6fd2807SJeff Garzik } 1397c6fd2807SJeff Garzik 1398c6fd2807SJeff Garzik /** 1399c6fd2807SJeff Garzik * mv_port_stop - Port specific cleanup/stop routine. 1400c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 1401c6fd2807SJeff Garzik * 1402c6fd2807SJeff Garzik * Stop DMA, cleanup port memory. 1403c6fd2807SJeff Garzik * 1404c6fd2807SJeff Garzik * LOCKING: 1405cca3974eSJeff Garzik * This routine uses the host lock to protect the DMA stop. 1406c6fd2807SJeff Garzik */ 1407c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap) 1408c6fd2807SJeff Garzik { 1409e12bef50SMark Lord mv_stop_edma(ap); 141088e675e1SMark Lord mv_enable_port_irqs(ap, 0); 1411da2fa9baSMark Lord mv_port_free_dma_mem(ap); 1412c6fd2807SJeff Garzik } 1413c6fd2807SJeff Garzik 1414c6fd2807SJeff Garzik /** 1415c6fd2807SJeff Garzik * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries 1416c6fd2807SJeff Garzik * @qc: queued command whose SG list to source from 1417c6fd2807SJeff Garzik * 1418c6fd2807SJeff Garzik * Populate the SG list and mark the last entry. 1419c6fd2807SJeff Garzik * 1420c6fd2807SJeff Garzik * LOCKING: 1421c6fd2807SJeff Garzik * Inherited from caller. 1422c6fd2807SJeff Garzik */ 14236c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc) 1424c6fd2807SJeff Garzik { 1425c6fd2807SJeff Garzik struct mv_port_priv *pp = qc->ap->private_data; 1426c6fd2807SJeff Garzik struct scatterlist *sg; 14273be6cbd7SJeff Garzik struct mv_sg *mv_sg, *last_sg = NULL; 1428ff2aeb1eSTejun Heo unsigned int si; 1429c6fd2807SJeff Garzik 1430eb73d558SMark Lord mv_sg = pp->sg_tbl[qc->tag]; 1431ff2aeb1eSTejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 1432d88184fbSJeff Garzik dma_addr_t addr = sg_dma_address(sg); 1433d88184fbSJeff Garzik u32 sg_len = sg_dma_len(sg); 1434c6fd2807SJeff Garzik 14354007b493SOlof Johansson while (sg_len) { 14364007b493SOlof Johansson u32 offset = addr & 0xffff; 14374007b493SOlof Johansson u32 len = sg_len; 14384007b493SOlof Johansson 143932cd11a6SMark Lord if (offset + len > 0x10000) 14404007b493SOlof Johansson len = 0x10000 - offset; 14414007b493SOlof Johansson 1442d88184fbSJeff Garzik mv_sg->addr = cpu_to_le32(addr & 0xffffffff); 1443d88184fbSJeff Garzik mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16); 14446c08772eSJeff Garzik mv_sg->flags_size = cpu_to_le32(len & 0xffff); 144532cd11a6SMark Lord mv_sg->reserved = 0; 1446c6fd2807SJeff Garzik 14474007b493SOlof Johansson sg_len -= len; 14484007b493SOlof Johansson addr += len; 14494007b493SOlof Johansson 14503be6cbd7SJeff Garzik last_sg = mv_sg; 1451d88184fbSJeff Garzik mv_sg++; 1452c6fd2807SJeff Garzik } 14534007b493SOlof Johansson } 14543be6cbd7SJeff Garzik 14553be6cbd7SJeff Garzik if (likely(last_sg)) 14563be6cbd7SJeff Garzik last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL); 145732cd11a6SMark Lord mb(); /* ensure data structure is visible to the chipset */ 1458c6fd2807SJeff Garzik } 1459c6fd2807SJeff Garzik 14605796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last) 1461c6fd2807SJeff Garzik { 1462c6fd2807SJeff Garzik u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS | 1463c6fd2807SJeff Garzik (last ? CRQB_CMD_LAST : 0); 1464c6fd2807SJeff Garzik *cmdw = cpu_to_le16(tmp); 1465c6fd2807SJeff Garzik } 1466c6fd2807SJeff Garzik 1467c6fd2807SJeff Garzik /** 1468da14265eSMark Lord * mv_mode_filter - Allow ATAPI DMA only on GenII chips. 1469da14265eSMark Lord * @dev: device whose xfer modes are being configured. 1470da14265eSMark Lord * 1471da14265eSMark Lord * Only the GenII hardware can use DMA with ATAPI drives. 1472da14265eSMark Lord */ 1473da14265eSMark Lord static unsigned long mv_mode_filter(struct ata_device *adev, 1474da14265eSMark Lord unsigned long xfer_mask) 1475da14265eSMark Lord { 1476da14265eSMark Lord if (adev->class == ATA_DEV_ATAPI) { 1477da14265eSMark Lord struct mv_host_priv *hpriv = adev->link->ap->host->private_data; 1478da14265eSMark Lord if (!IS_GEN_II(hpriv)) { 1479da14265eSMark Lord xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA); 1480da14265eSMark Lord ata_dev_printk(adev, KERN_INFO, 1481da14265eSMark Lord "ATAPI DMA not supported on this chipset\n"); 1482da14265eSMark Lord } 1483da14265eSMark Lord } 1484da14265eSMark Lord return xfer_mask; 1485da14265eSMark Lord } 1486da14265eSMark Lord 1487da14265eSMark Lord /** 1488da14265eSMark Lord * mv_sff_irq_clear - Clear hardware interrupt after DMA. 1489da14265eSMark Lord * @ap: Port associated with this ATA transaction. 1490da14265eSMark Lord * 1491da14265eSMark Lord * We need this only for ATAPI bmdma transactions, 1492da14265eSMark Lord * as otherwise we experience spurious interrupts 1493da14265eSMark Lord * after libata-sff handles the bmdma interrupts. 1494da14265eSMark Lord */ 1495da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap) 1496da14265eSMark Lord { 1497da14265eSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ); 1498da14265eSMark Lord } 1499da14265eSMark Lord 1500da14265eSMark Lord /** 1501da14265eSMark Lord * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA. 1502da14265eSMark Lord * @qc: queued command to check for chipset/DMA compatibility. 1503da14265eSMark Lord * 1504da14265eSMark Lord * The bmdma engines cannot handle speculative data sizes 1505da14265eSMark Lord * (bytecount under/over flow). So only allow DMA for 1506da14265eSMark Lord * data transfer commands with known data sizes. 1507da14265eSMark Lord * 1508da14265eSMark Lord * LOCKING: 1509da14265eSMark Lord * Inherited from caller. 1510da14265eSMark Lord */ 1511da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc) 1512da14265eSMark Lord { 1513da14265eSMark Lord struct scsi_cmnd *scmd = qc->scsicmd; 1514da14265eSMark Lord 1515da14265eSMark Lord if (scmd) { 1516da14265eSMark Lord switch (scmd->cmnd[0]) { 1517da14265eSMark Lord case READ_6: 1518da14265eSMark Lord case READ_10: 1519da14265eSMark Lord case READ_12: 1520da14265eSMark Lord case WRITE_6: 1521da14265eSMark Lord case WRITE_10: 1522da14265eSMark Lord case WRITE_12: 1523da14265eSMark Lord case GPCMD_READ_CD: 1524da14265eSMark Lord case GPCMD_SEND_DVD_STRUCTURE: 1525da14265eSMark Lord case GPCMD_SEND_CUE_SHEET: 1526da14265eSMark Lord return 0; /* DMA is safe */ 1527da14265eSMark Lord } 1528da14265eSMark Lord } 1529da14265eSMark Lord return -EOPNOTSUPP; /* use PIO instead */ 1530da14265eSMark Lord } 1531da14265eSMark Lord 1532da14265eSMark Lord /** 1533da14265eSMark Lord * mv_bmdma_setup - Set up BMDMA transaction 1534da14265eSMark Lord * @qc: queued command to prepare DMA for. 1535da14265eSMark Lord * 1536da14265eSMark Lord * LOCKING: 1537da14265eSMark Lord * Inherited from caller. 1538da14265eSMark Lord */ 1539da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc) 1540da14265eSMark Lord { 1541da14265eSMark Lord struct ata_port *ap = qc->ap; 1542da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1543da14265eSMark Lord struct mv_port_priv *pp = ap->private_data; 1544da14265eSMark Lord 1545da14265eSMark Lord mv_fill_sg(qc); 1546da14265eSMark Lord 1547da14265eSMark Lord /* clear all DMA cmd bits */ 1548da14265eSMark Lord writel(0, port_mmio + BMDMA_CMD_OFS); 1549da14265eSMark Lord 1550da14265eSMark Lord /* load PRD table addr. */ 1551da14265eSMark Lord writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16, 1552da14265eSMark Lord port_mmio + BMDMA_PRD_HIGH_OFS); 1553da14265eSMark Lord writelfl(pp->sg_tbl_dma[qc->tag], 1554da14265eSMark Lord port_mmio + BMDMA_PRD_LOW_OFS); 1555da14265eSMark Lord 1556da14265eSMark Lord /* issue r/w command */ 1557da14265eSMark Lord ap->ops->sff_exec_command(ap, &qc->tf); 1558da14265eSMark Lord } 1559da14265eSMark Lord 1560da14265eSMark Lord /** 1561da14265eSMark Lord * mv_bmdma_start - Start a BMDMA transaction 1562da14265eSMark Lord * @qc: queued command to start DMA on. 1563da14265eSMark Lord * 1564da14265eSMark Lord * LOCKING: 1565da14265eSMark Lord * Inherited from caller. 1566da14265eSMark Lord */ 1567da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc) 1568da14265eSMark Lord { 1569da14265eSMark Lord struct ata_port *ap = qc->ap; 1570da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1571da14265eSMark Lord unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); 1572da14265eSMark Lord u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START; 1573da14265eSMark Lord 1574da14265eSMark Lord /* start host DMA transaction */ 1575da14265eSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD_OFS); 1576da14265eSMark Lord } 1577da14265eSMark Lord 1578da14265eSMark Lord /** 1579da14265eSMark Lord * mv_bmdma_stop - Stop BMDMA transfer 1580da14265eSMark Lord * @qc: queued command to stop DMA on. 1581da14265eSMark Lord * 1582da14265eSMark Lord * Clears the ATA_DMA_START flag in the bmdma control register 1583da14265eSMark Lord * 1584da14265eSMark Lord * LOCKING: 1585da14265eSMark Lord * Inherited from caller. 1586da14265eSMark Lord */ 1587da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc) 1588da14265eSMark Lord { 1589da14265eSMark Lord struct ata_port *ap = qc->ap; 1590da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1591da14265eSMark Lord u32 cmd; 1592da14265eSMark Lord 1593da14265eSMark Lord /* clear start/stop bit */ 1594da14265eSMark Lord cmd = readl(port_mmio + BMDMA_CMD_OFS); 1595da14265eSMark Lord cmd &= ~ATA_DMA_START; 1596da14265eSMark Lord writelfl(cmd, port_mmio + BMDMA_CMD_OFS); 1597da14265eSMark Lord 1598da14265eSMark Lord /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */ 1599da14265eSMark Lord ata_sff_dma_pause(ap); 1600da14265eSMark Lord } 1601da14265eSMark Lord 1602da14265eSMark Lord /** 1603da14265eSMark Lord * mv_bmdma_status - Read BMDMA status 1604da14265eSMark Lord * @ap: port for which to retrieve DMA status. 1605da14265eSMark Lord * 1606da14265eSMark Lord * Read and return equivalent of the sff BMDMA status register. 1607da14265eSMark Lord * 1608da14265eSMark Lord * LOCKING: 1609da14265eSMark Lord * Inherited from caller. 1610da14265eSMark Lord */ 1611da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap) 1612da14265eSMark Lord { 1613da14265eSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 1614da14265eSMark Lord u32 reg, status; 1615da14265eSMark Lord 1616da14265eSMark Lord /* 1617da14265eSMark Lord * Other bits are valid only if ATA_DMA_ACTIVE==0, 1618da14265eSMark Lord * and the ATA_DMA_INTR bit doesn't exist. 1619da14265eSMark Lord */ 1620da14265eSMark Lord reg = readl(port_mmio + BMDMA_STATUS_OFS); 1621da14265eSMark Lord if (reg & ATA_DMA_ACTIVE) 1622da14265eSMark Lord status = ATA_DMA_ACTIVE; 1623da14265eSMark Lord else 1624da14265eSMark Lord status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR; 1625da14265eSMark Lord return status; 1626da14265eSMark Lord } 1627da14265eSMark Lord 1628da14265eSMark Lord /** 1629c6fd2807SJeff Garzik * mv_qc_prep - Host specific command preparation. 1630c6fd2807SJeff Garzik * @qc: queued command to prepare 1631c6fd2807SJeff Garzik * 1632c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1633c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1634c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1635c6fd2807SJeff Garzik * the SG load routine. 1636c6fd2807SJeff Garzik * 1637c6fd2807SJeff Garzik * LOCKING: 1638c6fd2807SJeff Garzik * Inherited from caller. 1639c6fd2807SJeff Garzik */ 1640c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc) 1641c6fd2807SJeff Garzik { 1642c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1643c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1644c6fd2807SJeff Garzik __le16 *cw; 1645c6fd2807SJeff Garzik struct ata_taskfile *tf; 1646c6fd2807SJeff Garzik u16 flags = 0; 1647c6fd2807SJeff Garzik unsigned in_index; 1648c6fd2807SJeff Garzik 1649138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1650138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1651c6fd2807SJeff Garzik return; 1652c6fd2807SJeff Garzik 1653c6fd2807SJeff Garzik /* Fill in command request block 1654c6fd2807SJeff Garzik */ 1655c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1656c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1657c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1658c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 1659e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1660c6fd2807SJeff Garzik 1661bdd4dddeSJeff Garzik /* get current queue index from software */ 1662fcfb1f77SMark Lord in_index = pp->req_idx; 1663c6fd2807SJeff Garzik 1664c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr = 1665eb73d558SMark Lord cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1666c6fd2807SJeff Garzik pp->crqb[in_index].sg_addr_hi = 1667eb73d558SMark Lord cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1668c6fd2807SJeff Garzik pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags); 1669c6fd2807SJeff Garzik 1670c6fd2807SJeff Garzik cw = &pp->crqb[in_index].ata_cmd[0]; 1671c6fd2807SJeff Garzik tf = &qc->tf; 1672c6fd2807SJeff Garzik 1673c6fd2807SJeff Garzik /* Sadly, the CRQB cannot accomodate all registers--there are 1674c6fd2807SJeff Garzik * only 11 bytes...so we must pick and choose required 1675c6fd2807SJeff Garzik * registers based on the command. So, we drop feature and 1676c6fd2807SJeff Garzik * hob_feature for [RW] DMA commands, but they are needed for 1677cd12e1f7SMark Lord * NCQ. NCQ will drop hob_nsect, which is not needed there 1678cd12e1f7SMark Lord * (nsect is used only for the tag; feat/hob_feat hold true nsect). 1679c6fd2807SJeff Garzik */ 1680c6fd2807SJeff Garzik switch (tf->command) { 1681c6fd2807SJeff Garzik case ATA_CMD_READ: 1682c6fd2807SJeff Garzik case ATA_CMD_READ_EXT: 1683c6fd2807SJeff Garzik case ATA_CMD_WRITE: 1684c6fd2807SJeff Garzik case ATA_CMD_WRITE_EXT: 1685c6fd2807SJeff Garzik case ATA_CMD_WRITE_FUA_EXT: 1686c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0); 1687c6fd2807SJeff Garzik break; 1688c6fd2807SJeff Garzik case ATA_CMD_FPDMA_READ: 1689c6fd2807SJeff Garzik case ATA_CMD_FPDMA_WRITE: 1690c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0); 1691c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0); 1692c6fd2807SJeff Garzik break; 1693c6fd2807SJeff Garzik default: 1694c6fd2807SJeff Garzik /* The only other commands EDMA supports in non-queued and 1695c6fd2807SJeff Garzik * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none 1696c6fd2807SJeff Garzik * of which are defined/used by Linux. If we get here, this 1697c6fd2807SJeff Garzik * driver needs work. 1698c6fd2807SJeff Garzik * 1699c6fd2807SJeff Garzik * FIXME: modify libata to give qc_prep a return value and 1700c6fd2807SJeff Garzik * return error here. 1701c6fd2807SJeff Garzik */ 1702c6fd2807SJeff Garzik BUG_ON(tf->command); 1703c6fd2807SJeff Garzik break; 1704c6fd2807SJeff Garzik } 1705c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0); 1706c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0); 1707c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0); 1708c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0); 1709c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0); 1710c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0); 1711c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0); 1712c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0); 1713c6fd2807SJeff Garzik mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */ 1714c6fd2807SJeff Garzik 1715c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1716c6fd2807SJeff Garzik return; 1717c6fd2807SJeff Garzik mv_fill_sg(qc); 1718c6fd2807SJeff Garzik } 1719c6fd2807SJeff Garzik 1720c6fd2807SJeff Garzik /** 1721c6fd2807SJeff Garzik * mv_qc_prep_iie - Host specific command preparation. 1722c6fd2807SJeff Garzik * @qc: queued command to prepare 1723c6fd2807SJeff Garzik * 1724c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1725c6fd2807SJeff Garzik * if command is not DMA. Else, it handles prep of the CRQB 1726c6fd2807SJeff Garzik * (command request block), does some sanity checking, and calls 1727c6fd2807SJeff Garzik * the SG load routine. 1728c6fd2807SJeff Garzik * 1729c6fd2807SJeff Garzik * LOCKING: 1730c6fd2807SJeff Garzik * Inherited from caller. 1731c6fd2807SJeff Garzik */ 1732c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc) 1733c6fd2807SJeff Garzik { 1734c6fd2807SJeff Garzik struct ata_port *ap = qc->ap; 1735c6fd2807SJeff Garzik struct mv_port_priv *pp = ap->private_data; 1736c6fd2807SJeff Garzik struct mv_crqb_iie *crqb; 1737c6fd2807SJeff Garzik struct ata_taskfile *tf; 1738c6fd2807SJeff Garzik unsigned in_index; 1739c6fd2807SJeff Garzik u32 flags = 0; 1740c6fd2807SJeff Garzik 1741138bfdd0SMark Lord if ((qc->tf.protocol != ATA_PROT_DMA) && 1742138bfdd0SMark Lord (qc->tf.protocol != ATA_PROT_NCQ)) 1743c6fd2807SJeff Garzik return; 1744c6fd2807SJeff Garzik 1745e12bef50SMark Lord /* Fill in Gen IIE command request block */ 1746c6fd2807SJeff Garzik if (!(qc->tf.flags & ATA_TFLAG_WRITE)) 1747c6fd2807SJeff Garzik flags |= CRQB_FLAG_READ; 1748c6fd2807SJeff Garzik 1749c6fd2807SJeff Garzik WARN_ON(MV_MAX_Q_DEPTH <= qc->tag); 1750c6fd2807SJeff Garzik flags |= qc->tag << CRQB_TAG_SHIFT; 17518c0aeb4aSMark Lord flags |= qc->tag << CRQB_HOSTQ_SHIFT; 1752e49856d8SMark Lord flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT; 1753c6fd2807SJeff Garzik 1754bdd4dddeSJeff Garzik /* get current queue index from software */ 1755fcfb1f77SMark Lord in_index = pp->req_idx; 1756c6fd2807SJeff Garzik 1757c6fd2807SJeff Garzik crqb = (struct mv_crqb_iie *) &pp->crqb[in_index]; 1758eb73d558SMark Lord crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff); 1759eb73d558SMark Lord crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16); 1760c6fd2807SJeff Garzik crqb->flags = cpu_to_le32(flags); 1761c6fd2807SJeff Garzik 1762c6fd2807SJeff Garzik tf = &qc->tf; 1763c6fd2807SJeff Garzik crqb->ata_cmd[0] = cpu_to_le32( 1764c6fd2807SJeff Garzik (tf->command << 16) | 1765c6fd2807SJeff Garzik (tf->feature << 24) 1766c6fd2807SJeff Garzik ); 1767c6fd2807SJeff Garzik crqb->ata_cmd[1] = cpu_to_le32( 1768c6fd2807SJeff Garzik (tf->lbal << 0) | 1769c6fd2807SJeff Garzik (tf->lbam << 8) | 1770c6fd2807SJeff Garzik (tf->lbah << 16) | 1771c6fd2807SJeff Garzik (tf->device << 24) 1772c6fd2807SJeff Garzik ); 1773c6fd2807SJeff Garzik crqb->ata_cmd[2] = cpu_to_le32( 1774c6fd2807SJeff Garzik (tf->hob_lbal << 0) | 1775c6fd2807SJeff Garzik (tf->hob_lbam << 8) | 1776c6fd2807SJeff Garzik (tf->hob_lbah << 16) | 1777c6fd2807SJeff Garzik (tf->hob_feature << 24) 1778c6fd2807SJeff Garzik ); 1779c6fd2807SJeff Garzik crqb->ata_cmd[3] = cpu_to_le32( 1780c6fd2807SJeff Garzik (tf->nsect << 0) | 1781c6fd2807SJeff Garzik (tf->hob_nsect << 8) 1782c6fd2807SJeff Garzik ); 1783c6fd2807SJeff Garzik 1784c6fd2807SJeff Garzik if (!(qc->flags & ATA_QCFLAG_DMAMAP)) 1785c6fd2807SJeff Garzik return; 1786c6fd2807SJeff Garzik mv_fill_sg(qc); 1787c6fd2807SJeff Garzik } 1788c6fd2807SJeff Garzik 1789c6fd2807SJeff Garzik /** 1790c6fd2807SJeff Garzik * mv_qc_issue - Initiate a command to the host 1791c6fd2807SJeff Garzik * @qc: queued command to start 1792c6fd2807SJeff Garzik * 1793c6fd2807SJeff Garzik * This routine simply redirects to the general purpose routine 1794c6fd2807SJeff Garzik * if command is not DMA. Else, it sanity checks our local 1795c6fd2807SJeff Garzik * caches of the request producer/consumer indices then enables 1796c6fd2807SJeff Garzik * DMA and bumps the request producer index. 1797c6fd2807SJeff Garzik * 1798c6fd2807SJeff Garzik * LOCKING: 1799c6fd2807SJeff Garzik * Inherited from caller. 1800c6fd2807SJeff Garzik */ 1801c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc) 1802c6fd2807SJeff Garzik { 1803f48765ccSMark Lord static int limit_warnings = 10; 1804c5d3e45aSJeff Garzik struct ata_port *ap = qc->ap; 1805c5d3e45aSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 1806c5d3e45aSJeff Garzik struct mv_port_priv *pp = ap->private_data; 1807bdd4dddeSJeff Garzik u32 in_index; 1808f48765ccSMark Lord unsigned int port_irqs = DONE_IRQ | ERR_IRQ; 1809c6fd2807SJeff Garzik 1810f48765ccSMark Lord switch (qc->tf.protocol) { 1811f48765ccSMark Lord case ATA_PROT_DMA: 1812f48765ccSMark Lord case ATA_PROT_NCQ: 1813f48765ccSMark Lord mv_start_edma(ap, port_mmio, pp, qc->tf.protocol); 1814f48765ccSMark Lord pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK; 1815f48765ccSMark Lord in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT; 1816f48765ccSMark Lord 1817f48765ccSMark Lord /* Write the request in pointer to kick the EDMA to life */ 1818f48765ccSMark Lord writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index, 1819f48765ccSMark Lord port_mmio + EDMA_REQ_Q_IN_PTR_OFS); 1820f48765ccSMark Lord return 0; 1821f48765ccSMark Lord 1822f48765ccSMark Lord case ATA_PROT_PIO: 1823c6112bd8SMark Lord /* 1824c6112bd8SMark Lord * Errata SATA#16, SATA#24: warn if multiple DRQs expected. 1825c6112bd8SMark Lord * 1826c6112bd8SMark Lord * Someday, we might implement special polling workarounds 1827c6112bd8SMark Lord * for these, but it all seems rather unnecessary since we 1828c6112bd8SMark Lord * normally use only DMA for commands which transfer more 1829c6112bd8SMark Lord * than a single block of data. 1830c6112bd8SMark Lord * 1831c6112bd8SMark Lord * Much of the time, this could just work regardless. 1832c6112bd8SMark Lord * So for now, just log the incident, and allow the attempt. 1833c6112bd8SMark Lord */ 1834c7843e8fSMark Lord if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) { 1835c6112bd8SMark Lord --limit_warnings; 1836c6112bd8SMark Lord ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME 1837c6112bd8SMark Lord ": attempting PIO w/multiple DRQ: " 1838c6112bd8SMark Lord "this may fail due to h/w errata\n"); 1839c6112bd8SMark Lord } 1840f48765ccSMark Lord /* drop through */ 1841f48765ccSMark Lord case ATAPI_PROT_PIO: 1842f48765ccSMark Lord port_irqs = ERR_IRQ; /* leave DONE_IRQ masked for PIO */ 1843f48765ccSMark Lord /* drop through */ 1844f48765ccSMark Lord default: 184517c5aab5SMark Lord /* 184617c5aab5SMark Lord * We're about to send a non-EDMA capable command to the 1847c6fd2807SJeff Garzik * port. Turn off EDMA so there won't be problems accessing 1848c6fd2807SJeff Garzik * shadow block, etc registers. 1849c6fd2807SJeff Garzik */ 1850b562468cSMark Lord mv_stop_edma(ap); 1851f48765ccSMark Lord mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs); 1852e49856d8SMark Lord mv_pmp_select(ap, qc->dev->link->pmp); 18539363c382STejun Heo return ata_sff_qc_issue(qc); 1854c6fd2807SJeff Garzik } 1855c6fd2807SJeff Garzik } 1856c6fd2807SJeff Garzik 18578f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap) 18588f767f8aSMark Lord { 18598f767f8aSMark Lord struct mv_port_priv *pp = ap->private_data; 18608f767f8aSMark Lord struct ata_queued_cmd *qc; 18618f767f8aSMark Lord 18628f767f8aSMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) 18638f767f8aSMark Lord return NULL; 18648f767f8aSMark Lord qc = ata_qc_from_tag(ap, ap->link.active_tag); 186595db5051SMark Lord if (qc) { 186695db5051SMark Lord if (qc->tf.flags & ATA_TFLAG_POLLING) 186795db5051SMark Lord qc = NULL; 186895db5051SMark Lord else if (!(qc->flags & ATA_QCFLAG_ACTIVE)) 186995db5051SMark Lord qc = NULL; 187095db5051SMark Lord } 18718f767f8aSMark Lord return qc; 18728f767f8aSMark Lord } 18738f767f8aSMark Lord 187429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap) 187529d187bbSMark Lord { 187629d187bbSMark Lord unsigned int pmp, pmp_map; 187729d187bbSMark Lord struct mv_port_priv *pp = ap->private_data; 187829d187bbSMark Lord 187929d187bbSMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) { 188029d187bbSMark Lord /* 188129d187bbSMark Lord * Perform NCQ error analysis on failed PMPs 188229d187bbSMark Lord * before we freeze the port entirely. 188329d187bbSMark Lord * 188429d187bbSMark Lord * The failed PMPs are marked earlier by mv_pmp_eh_prep(). 188529d187bbSMark Lord */ 188629d187bbSMark Lord pmp_map = pp->delayed_eh_pmp_map; 188729d187bbSMark Lord pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH; 188829d187bbSMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 188929d187bbSMark Lord unsigned int this_pmp = (1 << pmp); 189029d187bbSMark Lord if (pmp_map & this_pmp) { 189129d187bbSMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 189229d187bbSMark Lord pmp_map &= ~this_pmp; 189329d187bbSMark Lord ata_eh_analyze_ncq_error(link); 189429d187bbSMark Lord } 189529d187bbSMark Lord } 189629d187bbSMark Lord ata_port_freeze(ap); 189729d187bbSMark Lord } 189829d187bbSMark Lord sata_pmp_error_handler(ap); 189929d187bbSMark Lord } 190029d187bbSMark Lord 19014c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap) 19024c299ca3SMark Lord { 19034c299ca3SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 19044c299ca3SMark Lord 19054c299ca3SMark Lord return readl(port_mmio + SATA_TESTCTL_OFS) >> 16; 19064c299ca3SMark Lord } 19074c299ca3SMark Lord 19084c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map) 19094c299ca3SMark Lord { 19104c299ca3SMark Lord struct ata_eh_info *ehi; 19114c299ca3SMark Lord unsigned int pmp; 19124c299ca3SMark Lord 19134c299ca3SMark Lord /* 19144c299ca3SMark Lord * Initialize EH info for PMPs which saw device errors 19154c299ca3SMark Lord */ 19164c299ca3SMark Lord ehi = &ap->link.eh_info; 19174c299ca3SMark Lord for (pmp = 0; pmp_map != 0; pmp++) { 19184c299ca3SMark Lord unsigned int this_pmp = (1 << pmp); 19194c299ca3SMark Lord if (pmp_map & this_pmp) { 19204c299ca3SMark Lord struct ata_link *link = &ap->pmp_link[pmp]; 19214c299ca3SMark Lord 19224c299ca3SMark Lord pmp_map &= ~this_pmp; 19234c299ca3SMark Lord ehi = &link->eh_info; 19244c299ca3SMark Lord ata_ehi_clear_desc(ehi); 19254c299ca3SMark Lord ata_ehi_push_desc(ehi, "dev err"); 19264c299ca3SMark Lord ehi->err_mask |= AC_ERR_DEV; 19274c299ca3SMark Lord ehi->action |= ATA_EH_RESET; 19284c299ca3SMark Lord ata_link_abort(link); 19294c299ca3SMark Lord } 19304c299ca3SMark Lord } 19314c299ca3SMark Lord } 19324c299ca3SMark Lord 193306aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap) 193406aaca3fSMark Lord { 193506aaca3fSMark Lord void __iomem *port_mmio = mv_ap_base(ap); 193606aaca3fSMark Lord u32 in_ptr, out_ptr; 193706aaca3fSMark Lord 193806aaca3fSMark Lord in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS) 193906aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 194006aaca3fSMark Lord out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) 194106aaca3fSMark Lord >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 194206aaca3fSMark Lord return (in_ptr == out_ptr); /* 1 == queue_is_empty */ 194306aaca3fSMark Lord } 194406aaca3fSMark Lord 19454c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap) 19464c299ca3SMark Lord { 19474c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 19484c299ca3SMark Lord int failed_links; 19494c299ca3SMark Lord unsigned int old_map, new_map; 19504c299ca3SMark Lord 19514c299ca3SMark Lord /* 19524c299ca3SMark Lord * Device error during FBS+NCQ operation: 19534c299ca3SMark Lord * 19544c299ca3SMark Lord * Set a port flag to prevent further I/O being enqueued. 19554c299ca3SMark Lord * Leave the EDMA running to drain outstanding commands from this port. 19564c299ca3SMark Lord * Perform the post-mortem/EH only when all responses are complete. 19574c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2). 19584c299ca3SMark Lord */ 19594c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) { 19604c299ca3SMark Lord pp->pp_flags |= MV_PP_FLAG_DELAYED_EH; 19614c299ca3SMark Lord pp->delayed_eh_pmp_map = 0; 19624c299ca3SMark Lord } 19634c299ca3SMark Lord old_map = pp->delayed_eh_pmp_map; 19644c299ca3SMark Lord new_map = old_map | mv_get_err_pmp_map(ap); 19654c299ca3SMark Lord 19664c299ca3SMark Lord if (old_map != new_map) { 19674c299ca3SMark Lord pp->delayed_eh_pmp_map = new_map; 19684c299ca3SMark Lord mv_pmp_eh_prep(ap, new_map & ~old_map); 19694c299ca3SMark Lord } 1970c46938ccSMark Lord failed_links = hweight16(new_map); 19714c299ca3SMark Lord 19724c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x " 19734c299ca3SMark Lord "failed_links=%d nr_active_links=%d\n", 19744c299ca3SMark Lord __func__, pp->delayed_eh_pmp_map, 19754c299ca3SMark Lord ap->qc_active, failed_links, 19764c299ca3SMark Lord ap->nr_active_links); 19774c299ca3SMark Lord 197806aaca3fSMark Lord if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) { 19794c299ca3SMark Lord mv_process_crpb_entries(ap, pp); 19804c299ca3SMark Lord mv_stop_edma(ap); 19814c299ca3SMark Lord mv_eh_freeze(ap); 19824c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__); 19834c299ca3SMark Lord return 1; /* handled */ 19844c299ca3SMark Lord } 19854c299ca3SMark Lord ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__); 19864c299ca3SMark Lord return 1; /* handled */ 19874c299ca3SMark Lord } 19884c299ca3SMark Lord 19894c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap) 19904c299ca3SMark Lord { 19914c299ca3SMark Lord /* 19924c299ca3SMark Lord * Possible future enhancement: 19934c299ca3SMark Lord * 19944c299ca3SMark Lord * FBS+non-NCQ operation is not yet implemented. 19954c299ca3SMark Lord * See related notes in mv_edma_cfg(). 19964c299ca3SMark Lord * 19974c299ca3SMark Lord * Device error during FBS+non-NCQ operation: 19984c299ca3SMark Lord * 19994c299ca3SMark Lord * We need to snapshot the shadow registers for each failed command. 20004c299ca3SMark Lord * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3). 20014c299ca3SMark Lord */ 20024c299ca3SMark Lord return 0; /* not handled */ 20034c299ca3SMark Lord } 20044c299ca3SMark Lord 20054c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause) 20064c299ca3SMark Lord { 20074c299ca3SMark Lord struct mv_port_priv *pp = ap->private_data; 20084c299ca3SMark Lord 20094c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) 20104c299ca3SMark Lord return 0; /* EDMA was not active: not handled */ 20114c299ca3SMark Lord if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN)) 20124c299ca3SMark Lord return 0; /* FBS was not active: not handled */ 20134c299ca3SMark Lord 20144c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_DEV)) 20154c299ca3SMark Lord return 0; /* non DEV error: not handled */ 20164c299ca3SMark Lord edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT; 20174c299ca3SMark Lord if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS)) 20184c299ca3SMark Lord return 0; /* other problems: not handled */ 20194c299ca3SMark Lord 20204c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) { 20214c299ca3SMark Lord /* 20224c299ca3SMark Lord * EDMA should NOT have self-disabled for this case. 20234c299ca3SMark Lord * If it did, then something is wrong elsewhere, 20244c299ca3SMark Lord * and we cannot handle it here. 20254c299ca3SMark Lord */ 20264c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_SELF_DIS) { 20274c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 20284c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 20294c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 20304c299ca3SMark Lord return 0; /* not handled */ 20314c299ca3SMark Lord } 20324c299ca3SMark Lord return mv_handle_fbs_ncq_dev_err(ap); 20334c299ca3SMark Lord } else { 20344c299ca3SMark Lord /* 20354c299ca3SMark Lord * EDMA should have self-disabled for this case. 20364c299ca3SMark Lord * If it did not, then something is wrong elsewhere, 20374c299ca3SMark Lord * and we cannot handle it here. 20384c299ca3SMark Lord */ 20394c299ca3SMark Lord if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) { 20404c299ca3SMark Lord ata_port_printk(ap, KERN_WARNING, 20414c299ca3SMark Lord "%s: err_cause=0x%x pp_flags=0x%x\n", 20424c299ca3SMark Lord __func__, edma_err_cause, pp->pp_flags); 20434c299ca3SMark Lord return 0; /* not handled */ 20444c299ca3SMark Lord } 20454c299ca3SMark Lord return mv_handle_fbs_non_ncq_dev_err(ap); 20464c299ca3SMark Lord } 20474c299ca3SMark Lord return 0; /* not handled */ 20484c299ca3SMark Lord } 20494c299ca3SMark Lord 2050a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled) 20518f767f8aSMark Lord { 20528f767f8aSMark Lord struct ata_eh_info *ehi = &ap->link.eh_info; 2053a9010329SMark Lord char *when = "idle"; 20548f767f8aSMark Lord 20558f767f8aSMark Lord ata_ehi_clear_desc(ehi); 2056a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2057a9010329SMark Lord when = "disabled"; 2058a9010329SMark Lord } else if (edma_was_enabled) { 2059a9010329SMark Lord when = "EDMA enabled"; 20608f767f8aSMark Lord } else { 20618f767f8aSMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 20628f767f8aSMark Lord if (qc && (qc->tf.flags & ATA_TFLAG_POLLING)) 2063a9010329SMark Lord when = "polling"; 20648f767f8aSMark Lord } 2065a9010329SMark Lord ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when); 20668f767f8aSMark Lord ehi->err_mask |= AC_ERR_OTHER; 20678f767f8aSMark Lord ehi->action |= ATA_EH_RESET; 20688f767f8aSMark Lord ata_port_freeze(ap); 20698f767f8aSMark Lord } 20708f767f8aSMark Lord 2071c6fd2807SJeff Garzik /** 2072c6fd2807SJeff Garzik * mv_err_intr - Handle error interrupts on the port 2073c6fd2807SJeff Garzik * @ap: ATA channel to manipulate 2074c6fd2807SJeff Garzik * 20758d07379dSMark Lord * Most cases require a full reset of the chip's state machine, 20768d07379dSMark Lord * which also performs a COMRESET. 20778d07379dSMark Lord * Also, if the port disabled DMA, update our cached copy to match. 2078c6fd2807SJeff Garzik * 2079c6fd2807SJeff Garzik * LOCKING: 2080c6fd2807SJeff Garzik * Inherited from caller. 2081c6fd2807SJeff Garzik */ 208237b9046aSMark Lord static void mv_err_intr(struct ata_port *ap) 2083c6fd2807SJeff Garzik { 2084c6fd2807SJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2085bdd4dddeSJeff Garzik u32 edma_err_cause, eh_freeze_mask, serr = 0; 2086e4006077SMark Lord u32 fis_cause = 0; 2087bdd4dddeSJeff Garzik struct mv_port_priv *pp = ap->private_data; 2088bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2089bdd4dddeSJeff Garzik unsigned int action = 0, err_mask = 0; 20909af5c9c9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 209137b9046aSMark Lord struct ata_queued_cmd *qc; 209237b9046aSMark Lord int abort = 0; 2093c6fd2807SJeff Garzik 20948d07379dSMark Lord /* 209537b9046aSMark Lord * Read and clear the SError and err_cause bits. 2096e4006077SMark Lord * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear 2097e4006077SMark Lord * the FIS_IRQ_CAUSE register before clearing edma_err_cause. 2098bdd4dddeSJeff Garzik */ 209937b9046aSMark Lord sata_scr_read(&ap->link, SCR_ERROR, &serr); 210037b9046aSMark Lord sata_scr_write_flush(&ap->link, SCR_ERROR, serr); 210137b9046aSMark Lord 2102bdd4dddeSJeff Garzik edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2103e4006077SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2104e4006077SMark Lord fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 2105e4006077SMark Lord writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS); 2106e4006077SMark Lord } 21078d07379dSMark Lord writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 2108bdd4dddeSJeff Garzik 21094c299ca3SMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 21104c299ca3SMark Lord /* 21114c299ca3SMark Lord * Device errors during FIS-based switching operation 21124c299ca3SMark Lord * require special handling. 21134c299ca3SMark Lord */ 21144c299ca3SMark Lord if (mv_handle_dev_err(ap, edma_err_cause)) 21154c299ca3SMark Lord return; 21164c299ca3SMark Lord } 21174c299ca3SMark Lord 211837b9046aSMark Lord qc = mv_get_active_qc(ap); 211937b9046aSMark Lord ata_ehi_clear_desc(ehi); 212037b9046aSMark Lord ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x", 212137b9046aSMark Lord edma_err_cause, pp->pp_flags); 2122e4006077SMark Lord 2123c443c500SMark Lord if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) { 2124e4006077SMark Lord ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause); 2125c443c500SMark Lord if (fis_cause & SATA_FIS_IRQ_AN) { 2126c443c500SMark Lord u32 ec = edma_err_cause & 2127c443c500SMark Lord ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT); 2128c443c500SMark Lord sata_async_notification(ap); 2129c443c500SMark Lord if (!ec) 2130c443c500SMark Lord return; /* Just an AN; no need for the nukes */ 2131c443c500SMark Lord ata_ehi_push_desc(ehi, "SDB notify"); 2132c443c500SMark Lord } 2133c443c500SMark Lord } 2134bdd4dddeSJeff Garzik /* 2135352fab70SMark Lord * All generations share these EDMA error cause bits: 2136bdd4dddeSJeff Garzik */ 213737b9046aSMark Lord if (edma_err_cause & EDMA_ERR_DEV) { 2138bdd4dddeSJeff Garzik err_mask |= AC_ERR_DEV; 213937b9046aSMark Lord action |= ATA_EH_RESET; 214037b9046aSMark Lord ata_ehi_push_desc(ehi, "dev error"); 214137b9046aSMark Lord } 2142bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR | 21436c1153e0SJeff Garzik EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR | 2144bdd4dddeSJeff Garzik EDMA_ERR_INTRL_PAR)) { 2145bdd4dddeSJeff Garzik err_mask |= AC_ERR_ATA_BUS; 2146cf480626STejun Heo action |= ATA_EH_RESET; 2147b64bbc39STejun Heo ata_ehi_push_desc(ehi, "parity error"); 2148bdd4dddeSJeff Garzik } 2149bdd4dddeSJeff Garzik if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) { 2150bdd4dddeSJeff Garzik ata_ehi_hotplugged(ehi); 2151bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ? 2152b64bbc39STejun Heo "dev disconnect" : "dev connect"); 2153cf480626STejun Heo action |= ATA_EH_RESET; 2154bdd4dddeSJeff Garzik } 2155bdd4dddeSJeff Garzik 2156352fab70SMark Lord /* 2157352fab70SMark Lord * Gen-I has a different SELF_DIS bit, 2158352fab70SMark Lord * different FREEZE bits, and no SERR bit: 2159352fab70SMark Lord */ 2160ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) { 2161bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE_5; 2162bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS_5) { 2163c6fd2807SJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2164b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2165c6fd2807SJeff Garzik } 2166bdd4dddeSJeff Garzik } else { 2167bdd4dddeSJeff Garzik eh_freeze_mask = EDMA_EH_FREEZE; 2168bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SELF_DIS) { 2169bdd4dddeSJeff Garzik pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 2170b64bbc39STejun Heo ata_ehi_push_desc(ehi, "EDMA self-disable"); 2171bdd4dddeSJeff Garzik } 2172bdd4dddeSJeff Garzik if (edma_err_cause & EDMA_ERR_SERR) { 21738d07379dSMark Lord ata_ehi_push_desc(ehi, "SError=%08x", serr); 21748d07379dSMark Lord err_mask |= AC_ERR_ATA_BUS; 2175cf480626STejun Heo action |= ATA_EH_RESET; 2176bdd4dddeSJeff Garzik } 2177bdd4dddeSJeff Garzik } 2178c6fd2807SJeff Garzik 2179bdd4dddeSJeff Garzik if (!err_mask) { 2180bdd4dddeSJeff Garzik err_mask = AC_ERR_OTHER; 2181cf480626STejun Heo action |= ATA_EH_RESET; 2182bdd4dddeSJeff Garzik } 2183bdd4dddeSJeff Garzik 2184bdd4dddeSJeff Garzik ehi->serror |= serr; 2185bdd4dddeSJeff Garzik ehi->action |= action; 2186bdd4dddeSJeff Garzik 2187bdd4dddeSJeff Garzik if (qc) 2188bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2189bdd4dddeSJeff Garzik else 2190bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2191bdd4dddeSJeff Garzik 219237b9046aSMark Lord if (err_mask == AC_ERR_DEV) { 219337b9046aSMark Lord /* 219437b9046aSMark Lord * Cannot do ata_port_freeze() here, 219537b9046aSMark Lord * because it would kill PIO access, 219637b9046aSMark Lord * which is needed for further diagnosis. 219737b9046aSMark Lord */ 219837b9046aSMark Lord mv_eh_freeze(ap); 219937b9046aSMark Lord abort = 1; 220037b9046aSMark Lord } else if (edma_err_cause & eh_freeze_mask) { 220137b9046aSMark Lord /* 220237b9046aSMark Lord * Note to self: ata_port_freeze() calls ata_port_abort() 220337b9046aSMark Lord */ 2204bdd4dddeSJeff Garzik ata_port_freeze(ap); 220537b9046aSMark Lord } else { 220637b9046aSMark Lord abort = 1; 220737b9046aSMark Lord } 220837b9046aSMark Lord 220937b9046aSMark Lord if (abort) { 221037b9046aSMark Lord if (qc) 221137b9046aSMark Lord ata_link_abort(qc->dev->link); 2212bdd4dddeSJeff Garzik else 2213bdd4dddeSJeff Garzik ata_port_abort(ap); 2214bdd4dddeSJeff Garzik } 221537b9046aSMark Lord } 2216bdd4dddeSJeff Garzik 2217fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap, 2218fcfb1f77SMark Lord struct mv_crpb *response, unsigned int tag, int ncq_enabled) 2219fcfb1f77SMark Lord { 2220fcfb1f77SMark Lord struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag); 2221fcfb1f77SMark Lord 2222fcfb1f77SMark Lord if (qc) { 2223fcfb1f77SMark Lord u8 ata_status; 2224fcfb1f77SMark Lord u16 edma_status = le16_to_cpu(response->flags); 2225fcfb1f77SMark Lord /* 2226fcfb1f77SMark Lord * edma_status from a response queue entry: 2227fcfb1f77SMark Lord * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only). 2228fcfb1f77SMark Lord * MSB is saved ATA status from command completion. 2229fcfb1f77SMark Lord */ 2230fcfb1f77SMark Lord if (!ncq_enabled) { 2231fcfb1f77SMark Lord u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV; 2232fcfb1f77SMark Lord if (err_cause) { 2233fcfb1f77SMark Lord /* 2234fcfb1f77SMark Lord * Error will be seen/handled by mv_err_intr(). 2235fcfb1f77SMark Lord * So do nothing at all here. 2236fcfb1f77SMark Lord */ 2237fcfb1f77SMark Lord return; 2238fcfb1f77SMark Lord } 2239fcfb1f77SMark Lord } 2240fcfb1f77SMark Lord ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT; 224137b9046aSMark Lord if (!ac_err_mask(ata_status)) 2242fcfb1f77SMark Lord ata_qc_complete(qc); 224337b9046aSMark Lord /* else: leave it for mv_err_intr() */ 2244fcfb1f77SMark Lord } else { 2245fcfb1f77SMark Lord ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n", 2246fcfb1f77SMark Lord __func__, tag); 2247fcfb1f77SMark Lord } 2248fcfb1f77SMark Lord } 2249fcfb1f77SMark Lord 2250fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp) 2251bdd4dddeSJeff Garzik { 2252bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 2253bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 2254fcfb1f77SMark Lord u32 in_index; 2255bdd4dddeSJeff Garzik bool work_done = false; 2256fcfb1f77SMark Lord int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN); 2257bdd4dddeSJeff Garzik 2258fcfb1f77SMark Lord /* Get the hardware queue position index */ 2259bdd4dddeSJeff Garzik in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) 2260bdd4dddeSJeff Garzik >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK; 2261bdd4dddeSJeff Garzik 2262fcfb1f77SMark Lord /* Process new responses from since the last time we looked */ 2263fcfb1f77SMark Lord while (in_index != pp->resp_idx) { 22646c1153e0SJeff Garzik unsigned int tag; 2265fcfb1f77SMark Lord struct mv_crpb *response = &pp->crpb[pp->resp_idx]; 2266bdd4dddeSJeff Garzik 2267fcfb1f77SMark Lord pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK; 2268bdd4dddeSJeff Garzik 2269fcfb1f77SMark Lord if (IS_GEN_I(hpriv)) { 2270fcfb1f77SMark Lord /* 50xx: no NCQ, only one command active at a time */ 22719af5c9c9STejun Heo tag = ap->link.active_tag; 2272fcfb1f77SMark Lord } else { 2273fcfb1f77SMark Lord /* Gen II/IIE: get command tag from CRPB entry */ 2274fcfb1f77SMark Lord tag = le16_to_cpu(response->id) & 0x1f; 2275bdd4dddeSJeff Garzik } 2276fcfb1f77SMark Lord mv_process_crpb_response(ap, response, tag, ncq_enabled); 2277bdd4dddeSJeff Garzik work_done = true; 2278bdd4dddeSJeff Garzik } 2279bdd4dddeSJeff Garzik 2280352fab70SMark Lord /* Update the software queue position index in hardware */ 2281bdd4dddeSJeff Garzik if (work_done) 2282bdd4dddeSJeff Garzik writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | 2283fcfb1f77SMark Lord (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT), 2284bdd4dddeSJeff Garzik port_mmio + EDMA_RSP_Q_OUT_PTR_OFS); 2285c6fd2807SJeff Garzik } 2286c6fd2807SJeff Garzik 2287a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause) 2288a9010329SMark Lord { 2289a9010329SMark Lord struct mv_port_priv *pp; 2290a9010329SMark Lord int edma_was_enabled; 2291a9010329SMark Lord 2292a9010329SMark Lord if (!ap || (ap->flags & ATA_FLAG_DISABLED)) { 2293a9010329SMark Lord mv_unexpected_intr(ap, 0); 2294a9010329SMark Lord return; 2295a9010329SMark Lord } 2296a9010329SMark Lord /* 2297a9010329SMark Lord * Grab a snapshot of the EDMA_EN flag setting, 2298a9010329SMark Lord * so that we have a consistent view for this port, 2299a9010329SMark Lord * even if something we call of our routines changes it. 2300a9010329SMark Lord */ 2301a9010329SMark Lord pp = ap->private_data; 2302a9010329SMark Lord edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN); 2303a9010329SMark Lord /* 2304a9010329SMark Lord * Process completed CRPB response(s) before other events. 2305a9010329SMark Lord */ 2306a9010329SMark Lord if (edma_was_enabled && (port_cause & DONE_IRQ)) { 2307a9010329SMark Lord mv_process_crpb_entries(ap, pp); 23084c299ca3SMark Lord if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) 23094c299ca3SMark Lord mv_handle_fbs_ncq_dev_err(ap); 2310a9010329SMark Lord } 2311a9010329SMark Lord /* 2312a9010329SMark Lord * Handle chip-reported errors, or continue on to handle PIO. 2313a9010329SMark Lord */ 2314a9010329SMark Lord if (unlikely(port_cause & ERR_IRQ)) { 2315a9010329SMark Lord mv_err_intr(ap); 2316a9010329SMark Lord } else if (!edma_was_enabled) { 2317a9010329SMark Lord struct ata_queued_cmd *qc = mv_get_active_qc(ap); 2318a9010329SMark Lord if (qc) 2319a9010329SMark Lord ata_sff_host_intr(ap, qc); 2320a9010329SMark Lord else 2321a9010329SMark Lord mv_unexpected_intr(ap, edma_was_enabled); 2322a9010329SMark Lord } 2323a9010329SMark Lord } 2324a9010329SMark Lord 2325c6fd2807SJeff Garzik /** 2326c6fd2807SJeff Garzik * mv_host_intr - Handle all interrupts on the given host controller 2327cca3974eSJeff Garzik * @host: host specific structure 23287368f919SMark Lord * @main_irq_cause: Main interrupt cause register for the chip. 2329c6fd2807SJeff Garzik * 2330c6fd2807SJeff Garzik * LOCKING: 2331c6fd2807SJeff Garzik * Inherited from caller. 2332c6fd2807SJeff Garzik */ 23337368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause) 2334c6fd2807SJeff Garzik { 2335f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2336eabd5eb1SMark Lord void __iomem *mmio = hpriv->base, *hc_mmio; 2337a3718c1fSMark Lord unsigned int handled = 0, port; 2338c6fd2807SJeff Garzik 2339a3718c1fSMark Lord for (port = 0; port < hpriv->n_ports; port++) { 2340cca3974eSJeff Garzik struct ata_port *ap = host->ports[port]; 2341eabd5eb1SMark Lord unsigned int p, shift, hardport, port_cause; 2342eabd5eb1SMark Lord 2343a3718c1fSMark Lord MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport); 2344a3718c1fSMark Lord /* 2345eabd5eb1SMark Lord * Each hc within the host has its own hc_irq_cause register, 2346eabd5eb1SMark Lord * where the interrupting ports bits get ack'd. 2347a3718c1fSMark Lord */ 2348eabd5eb1SMark Lord if (hardport == 0) { /* first port on this hc ? */ 2349eabd5eb1SMark Lord u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND; 2350eabd5eb1SMark Lord u32 port_mask, ack_irqs; 2351eabd5eb1SMark Lord /* 2352eabd5eb1SMark Lord * Skip this entire hc if nothing pending for any ports 2353eabd5eb1SMark Lord */ 2354eabd5eb1SMark Lord if (!hc_cause) { 2355eabd5eb1SMark Lord port += MV_PORTS_PER_HC - 1; 2356eabd5eb1SMark Lord continue; 2357eabd5eb1SMark Lord } 2358eabd5eb1SMark Lord /* 2359eabd5eb1SMark Lord * We don't need/want to read the hc_irq_cause register, 2360eabd5eb1SMark Lord * because doing so hurts performance, and 2361eabd5eb1SMark Lord * main_irq_cause already gives us everything we need. 2362eabd5eb1SMark Lord * 2363eabd5eb1SMark Lord * But we do have to *write* to the hc_irq_cause to ack 2364eabd5eb1SMark Lord * the ports that we are handling this time through. 2365eabd5eb1SMark Lord * 2366eabd5eb1SMark Lord * This requires that we create a bitmap for those 2367eabd5eb1SMark Lord * ports which interrupted us, and use that bitmap 2368eabd5eb1SMark Lord * to ack (only) those ports via hc_irq_cause. 2369eabd5eb1SMark Lord */ 2370eabd5eb1SMark Lord ack_irqs = 0; 2371eabd5eb1SMark Lord for (p = 0; p < MV_PORTS_PER_HC; ++p) { 2372eabd5eb1SMark Lord if ((port + p) >= hpriv->n_ports) 2373eabd5eb1SMark Lord break; 2374eabd5eb1SMark Lord port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2); 2375eabd5eb1SMark Lord if (hc_cause & port_mask) 2376eabd5eb1SMark Lord ack_irqs |= (DMA_IRQ | DEV_IRQ) << p; 2377eabd5eb1SMark Lord } 2378a3718c1fSMark Lord hc_mmio = mv_hc_base_from_port(mmio, port); 2379eabd5eb1SMark Lord writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS); 2380a3718c1fSMark Lord handled = 1; 2381a3718c1fSMark Lord } 2382a9010329SMark Lord /* 2383a9010329SMark Lord * Handle interrupts signalled for this port: 2384a9010329SMark Lord */ 2385eabd5eb1SMark Lord port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ); 2386a9010329SMark Lord if (port_cause) 2387a9010329SMark Lord mv_port_intr(ap, port_cause); 2388eabd5eb1SMark Lord } 2389a3718c1fSMark Lord return handled; 2390c6fd2807SJeff Garzik } 2391c6fd2807SJeff Garzik 2392a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio) 2393bdd4dddeSJeff Garzik { 239402a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2395bdd4dddeSJeff Garzik struct ata_port *ap; 2396bdd4dddeSJeff Garzik struct ata_queued_cmd *qc; 2397bdd4dddeSJeff Garzik struct ata_eh_info *ehi; 2398bdd4dddeSJeff Garzik unsigned int i, err_mask, printed = 0; 2399bdd4dddeSJeff Garzik u32 err_cause; 2400bdd4dddeSJeff Garzik 240102a121daSMark Lord err_cause = readl(mmio + hpriv->irq_cause_ofs); 2402bdd4dddeSJeff Garzik 2403bdd4dddeSJeff Garzik dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", 2404bdd4dddeSJeff Garzik err_cause); 2405bdd4dddeSJeff Garzik 2406bdd4dddeSJeff Garzik DPRINTK("All regs @ PCI error\n"); 2407bdd4dddeSJeff Garzik mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev)); 2408bdd4dddeSJeff Garzik 240902a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 2410bdd4dddeSJeff Garzik 2411bdd4dddeSJeff Garzik for (i = 0; i < host->n_ports; i++) { 2412bdd4dddeSJeff Garzik ap = host->ports[i]; 2413936fd732STejun Heo if (!ata_link_offline(&ap->link)) { 24149af5c9c9STejun Heo ehi = &ap->link.eh_info; 2415bdd4dddeSJeff Garzik ata_ehi_clear_desc(ehi); 2416bdd4dddeSJeff Garzik if (!printed++) 2417bdd4dddeSJeff Garzik ata_ehi_push_desc(ehi, 2418bdd4dddeSJeff Garzik "PCI err cause 0x%08x", err_cause); 2419bdd4dddeSJeff Garzik err_mask = AC_ERR_HOST_BUS; 2420cf480626STejun Heo ehi->action = ATA_EH_RESET; 24219af5c9c9STejun Heo qc = ata_qc_from_tag(ap, ap->link.active_tag); 2422bdd4dddeSJeff Garzik if (qc) 2423bdd4dddeSJeff Garzik qc->err_mask |= err_mask; 2424bdd4dddeSJeff Garzik else 2425bdd4dddeSJeff Garzik ehi->err_mask |= err_mask; 2426bdd4dddeSJeff Garzik 2427bdd4dddeSJeff Garzik ata_port_freeze(ap); 2428bdd4dddeSJeff Garzik } 2429bdd4dddeSJeff Garzik } 2430a3718c1fSMark Lord return 1; /* handled */ 2431bdd4dddeSJeff Garzik } 2432bdd4dddeSJeff Garzik 2433c6fd2807SJeff Garzik /** 2434c5d3e45aSJeff Garzik * mv_interrupt - Main interrupt event handler 2435c6fd2807SJeff Garzik * @irq: unused 2436c6fd2807SJeff Garzik * @dev_instance: private data; in this case the host structure 2437c6fd2807SJeff Garzik * 2438c6fd2807SJeff Garzik * Read the read only register to determine if any host 2439c6fd2807SJeff Garzik * controllers have pending interrupts. If so, call lower level 2440c6fd2807SJeff Garzik * routine to handle. Also check for PCI errors which are only 2441c6fd2807SJeff Garzik * reported here. 2442c6fd2807SJeff Garzik * 2443c6fd2807SJeff Garzik * LOCKING: 2444cca3974eSJeff Garzik * This routine holds the host lock while processing pending 2445c6fd2807SJeff Garzik * interrupts. 2446c6fd2807SJeff Garzik */ 24477d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance) 2448c6fd2807SJeff Garzik { 2449cca3974eSJeff Garzik struct ata_host *host = dev_instance; 2450f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = host->private_data; 2451a3718c1fSMark Lord unsigned int handled = 0; 24526d3c30efSMark Lord int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI; 245396e2c487SMark Lord u32 main_irq_cause, pending_irqs; 2454c6fd2807SJeff Garzik 2455646a4da5SMark Lord spin_lock(&host->lock); 24566d3c30efSMark Lord 24576d3c30efSMark Lord /* for MSI: block new interrupts while in here */ 24586d3c30efSMark Lord if (using_msi) 24596d3c30efSMark Lord writel(0, hpriv->main_irq_mask_addr); 24606d3c30efSMark Lord 24617368f919SMark Lord main_irq_cause = readl(hpriv->main_irq_cause_addr); 246296e2c487SMark Lord pending_irqs = main_irq_cause & hpriv->main_irq_mask; 2463352fab70SMark Lord /* 2464352fab70SMark Lord * Deal with cases where we either have nothing pending, or have read 2465352fab70SMark Lord * a bogus register value which can indicate HW removal or PCI fault. 2466c6fd2807SJeff Garzik */ 2467a44253d2SMark Lord if (pending_irqs && main_irq_cause != 0xffffffffU) { 24681f398472SMark Lord if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv))) 2469a3718c1fSMark Lord handled = mv_pci_error(host, hpriv->base); 2470a3718c1fSMark Lord else 2471a44253d2SMark Lord handled = mv_host_intr(host, pending_irqs); 2472bdd4dddeSJeff Garzik } 24736d3c30efSMark Lord 24746d3c30efSMark Lord /* for MSI: unmask; interrupt cause bits will retrigger now */ 24756d3c30efSMark Lord if (using_msi) 24766d3c30efSMark Lord writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr); 24776d3c30efSMark Lord 24789d51af7bSMark Lord spin_unlock(&host->lock); 24799d51af7bSMark Lord 2480c6fd2807SJeff Garzik return IRQ_RETVAL(handled); 2481c6fd2807SJeff Garzik } 2482c6fd2807SJeff Garzik 2483c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in) 2484c6fd2807SJeff Garzik { 2485c6fd2807SJeff Garzik unsigned int ofs; 2486c6fd2807SJeff Garzik 2487c6fd2807SJeff Garzik switch (sc_reg_in) { 2488c6fd2807SJeff Garzik case SCR_STATUS: 2489c6fd2807SJeff Garzik case SCR_ERROR: 2490c6fd2807SJeff Garzik case SCR_CONTROL: 2491c6fd2807SJeff Garzik ofs = sc_reg_in * sizeof(u32); 2492c6fd2807SJeff Garzik break; 2493c6fd2807SJeff Garzik default: 2494c6fd2807SJeff Garzik ofs = 0xffffffffU; 2495c6fd2807SJeff Garzik break; 2496c6fd2807SJeff Garzik } 2497c6fd2807SJeff Garzik return ofs; 2498c6fd2807SJeff Garzik } 2499c6fd2807SJeff Garzik 250082ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val) 2501c6fd2807SJeff Garzik { 250282ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 2503f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 250482ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 2505c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2506c6fd2807SJeff Garzik 2507da3dbb17STejun Heo if (ofs != 0xffffffffU) { 2508da3dbb17STejun Heo *val = readl(addr + ofs); 2509da3dbb17STejun Heo return 0; 2510da3dbb17STejun Heo } else 2511da3dbb17STejun Heo return -EINVAL; 2512c6fd2807SJeff Garzik } 2513c6fd2807SJeff Garzik 251482ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val) 2515c6fd2807SJeff Garzik { 251682ef04fbSTejun Heo struct mv_host_priv *hpriv = link->ap->host->private_data; 2517f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 251882ef04fbSTejun Heo void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no); 2519c6fd2807SJeff Garzik unsigned int ofs = mv5_scr_offset(sc_reg_in); 2520c6fd2807SJeff Garzik 2521da3dbb17STejun Heo if (ofs != 0xffffffffU) { 25220d5ff566STejun Heo writelfl(val, addr + ofs); 2523da3dbb17STejun Heo return 0; 2524da3dbb17STejun Heo } else 2525da3dbb17STejun Heo return -EINVAL; 2526c6fd2807SJeff Garzik } 2527c6fd2807SJeff Garzik 25287bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio) 2529c6fd2807SJeff Garzik { 25307bb3c529SSaeed Bishara struct pci_dev *pdev = to_pci_dev(host->dev); 2531c6fd2807SJeff Garzik int early_5080; 2532c6fd2807SJeff Garzik 253344c10138SAuke Kok early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0); 2534c6fd2807SJeff Garzik 2535c6fd2807SJeff Garzik if (!early_5080) { 2536c6fd2807SJeff Garzik u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2537c6fd2807SJeff Garzik tmp |= (1 << 0); 2538c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2539c6fd2807SJeff Garzik } 2540c6fd2807SJeff Garzik 25417bb3c529SSaeed Bishara mv_reset_pci_bus(host, mmio); 2542c6fd2807SJeff Garzik } 2543c6fd2807SJeff Garzik 2544c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2545c6fd2807SJeff Garzik { 25468e7decdbSMark Lord writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS); 2547c6fd2807SJeff Garzik } 2548c6fd2807SJeff Garzik 2549c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx, 2550c6fd2807SJeff Garzik void __iomem *mmio) 2551c6fd2807SJeff Garzik { 2552c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, idx); 2553c6fd2807SJeff Garzik u32 tmp; 2554c6fd2807SJeff Garzik 2555c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2556c6fd2807SJeff Garzik 2557c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */ 2558c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */ 2559c6fd2807SJeff Garzik } 2560c6fd2807SJeff Garzik 2561c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2562c6fd2807SJeff Garzik { 2563c6fd2807SJeff Garzik u32 tmp; 2564c6fd2807SJeff Garzik 25658e7decdbSMark Lord writel(0, mmio + MV_GPIO_PORT_CTL_OFS); 2566c6fd2807SJeff Garzik 2567c6fd2807SJeff Garzik /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */ 2568c6fd2807SJeff Garzik 2569c6fd2807SJeff Garzik tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL); 2570c6fd2807SJeff Garzik tmp |= ~(1 << 0); 2571c6fd2807SJeff Garzik writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL); 2572c6fd2807SJeff Garzik } 2573c6fd2807SJeff Garzik 2574c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2575c6fd2807SJeff Garzik unsigned int port) 2576c6fd2807SJeff Garzik { 2577c6fd2807SJeff Garzik void __iomem *phy_mmio = mv5_phy_base(mmio, port); 2578c6fd2807SJeff Garzik const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5); 2579c6fd2807SJeff Garzik u32 tmp; 2580c6fd2807SJeff Garzik int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0); 2581c6fd2807SJeff Garzik 2582c6fd2807SJeff Garzik if (fix_apm_sq) { 25838e7decdbSMark Lord tmp = readl(phy_mmio + MV5_LTMODE_OFS); 2584c6fd2807SJeff Garzik tmp |= (1 << 19); 25858e7decdbSMark Lord writel(tmp, phy_mmio + MV5_LTMODE_OFS); 2586c6fd2807SJeff Garzik 25878e7decdbSMark Lord tmp = readl(phy_mmio + MV5_PHY_CTL_OFS); 2588c6fd2807SJeff Garzik tmp &= ~0x3; 2589c6fd2807SJeff Garzik tmp |= 0x1; 25908e7decdbSMark Lord writel(tmp, phy_mmio + MV5_PHY_CTL_OFS); 2591c6fd2807SJeff Garzik } 2592c6fd2807SJeff Garzik 2593c6fd2807SJeff Garzik tmp = readl(phy_mmio + MV5_PHY_MODE); 2594c6fd2807SJeff Garzik tmp &= ~mask; 2595c6fd2807SJeff Garzik tmp |= hpriv->signal[port].pre; 2596c6fd2807SJeff Garzik tmp |= hpriv->signal[port].amps; 2597c6fd2807SJeff Garzik writel(tmp, phy_mmio + MV5_PHY_MODE); 2598c6fd2807SJeff Garzik } 2599c6fd2807SJeff Garzik 2600c6fd2807SJeff Garzik 2601c6fd2807SJeff Garzik #undef ZERO 2602c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg)) 2603c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio, 2604c6fd2807SJeff Garzik unsigned int port) 2605c6fd2807SJeff Garzik { 2606c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2607c6fd2807SJeff Garzik 2608e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2609c6fd2807SJeff Garzik 2610c6fd2807SJeff Garzik ZERO(0x028); /* command */ 2611c6fd2807SJeff Garzik writel(0x11f, port_mmio + EDMA_CFG_OFS); 2612c6fd2807SJeff Garzik ZERO(0x004); /* timer */ 2613c6fd2807SJeff Garzik ZERO(0x008); /* irq err cause */ 2614c6fd2807SJeff Garzik ZERO(0x00c); /* irq err mask */ 2615c6fd2807SJeff Garzik ZERO(0x010); /* rq bah */ 2616c6fd2807SJeff Garzik ZERO(0x014); /* rq inp */ 2617c6fd2807SJeff Garzik ZERO(0x018); /* rq outp */ 2618c6fd2807SJeff Garzik ZERO(0x01c); /* respq bah */ 2619c6fd2807SJeff Garzik ZERO(0x024); /* respq outp */ 2620c6fd2807SJeff Garzik ZERO(0x020); /* respq inp */ 2621c6fd2807SJeff Garzik ZERO(0x02c); /* test control */ 26228e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2623c6fd2807SJeff Garzik } 2624c6fd2807SJeff Garzik #undef ZERO 2625c6fd2807SJeff Garzik 2626c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg)) 2627c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2628c6fd2807SJeff Garzik unsigned int hc) 2629c6fd2807SJeff Garzik { 2630c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 2631c6fd2807SJeff Garzik u32 tmp; 2632c6fd2807SJeff Garzik 2633c6fd2807SJeff Garzik ZERO(0x00c); 2634c6fd2807SJeff Garzik ZERO(0x010); 2635c6fd2807SJeff Garzik ZERO(0x014); 2636c6fd2807SJeff Garzik ZERO(0x018); 2637c6fd2807SJeff Garzik 2638c6fd2807SJeff Garzik tmp = readl(hc_mmio + 0x20); 2639c6fd2807SJeff Garzik tmp &= 0x1c1c1c1c; 2640c6fd2807SJeff Garzik tmp |= 0x03030303; 2641c6fd2807SJeff Garzik writel(tmp, hc_mmio + 0x20); 2642c6fd2807SJeff Garzik } 2643c6fd2807SJeff Garzik #undef ZERO 2644c6fd2807SJeff Garzik 2645c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2646c6fd2807SJeff Garzik unsigned int n_hc) 2647c6fd2807SJeff Garzik { 2648c6fd2807SJeff Garzik unsigned int hc, port; 2649c6fd2807SJeff Garzik 2650c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 2651c6fd2807SJeff Garzik for (port = 0; port < MV_PORTS_PER_HC; port++) 2652c6fd2807SJeff Garzik mv5_reset_hc_port(hpriv, mmio, 2653c6fd2807SJeff Garzik (hc * MV_PORTS_PER_HC) + port); 2654c6fd2807SJeff Garzik 2655c6fd2807SJeff Garzik mv5_reset_one_hc(hpriv, mmio, hc); 2656c6fd2807SJeff Garzik } 2657c6fd2807SJeff Garzik 2658c6fd2807SJeff Garzik return 0; 2659c6fd2807SJeff Garzik } 2660c6fd2807SJeff Garzik 2661c6fd2807SJeff Garzik #undef ZERO 2662c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg)) 26637bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio) 2664c6fd2807SJeff Garzik { 266502a121daSMark Lord struct mv_host_priv *hpriv = host->private_data; 2666c6fd2807SJeff Garzik u32 tmp; 2667c6fd2807SJeff Garzik 26688e7decdbSMark Lord tmp = readl(mmio + MV_PCI_MODE_OFS); 2669c6fd2807SJeff Garzik tmp &= 0xff00ffff; 26708e7decdbSMark Lord writel(tmp, mmio + MV_PCI_MODE_OFS); 2671c6fd2807SJeff Garzik 2672c6fd2807SJeff Garzik ZERO(MV_PCI_DISC_TIMER); 2673c6fd2807SJeff Garzik ZERO(MV_PCI_MSI_TRIGGER); 26748e7decdbSMark Lord writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS); 2675c6fd2807SJeff Garzik ZERO(MV_PCI_SERR_MASK); 267602a121daSMark Lord ZERO(hpriv->irq_cause_ofs); 267702a121daSMark Lord ZERO(hpriv->irq_mask_ofs); 2678c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_LOW_ADDRESS); 2679c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_HIGH_ADDRESS); 2680c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_ATTRIBUTE); 2681c6fd2807SJeff Garzik ZERO(MV_PCI_ERR_COMMAND); 2682c6fd2807SJeff Garzik } 2683c6fd2807SJeff Garzik #undef ZERO 2684c6fd2807SJeff Garzik 2685c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio) 2686c6fd2807SJeff Garzik { 2687c6fd2807SJeff Garzik u32 tmp; 2688c6fd2807SJeff Garzik 2689c6fd2807SJeff Garzik mv5_reset_flash(hpriv, mmio); 2690c6fd2807SJeff Garzik 26918e7decdbSMark Lord tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS); 2692c6fd2807SJeff Garzik tmp &= 0x3; 2693c6fd2807SJeff Garzik tmp |= (1 << 5) | (1 << 6); 26948e7decdbSMark Lord writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS); 2695c6fd2807SJeff Garzik } 2696c6fd2807SJeff Garzik 2697c6fd2807SJeff Garzik /** 2698c6fd2807SJeff Garzik * mv6_reset_hc - Perform the 6xxx global soft reset 2699c6fd2807SJeff Garzik * @mmio: base address of the HBA 2700c6fd2807SJeff Garzik * 2701c6fd2807SJeff Garzik * This routine only applies to 6xxx parts. 2702c6fd2807SJeff Garzik * 2703c6fd2807SJeff Garzik * LOCKING: 2704c6fd2807SJeff Garzik * Inherited from caller. 2705c6fd2807SJeff Garzik */ 2706c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio, 2707c6fd2807SJeff Garzik unsigned int n_hc) 2708c6fd2807SJeff Garzik { 2709c6fd2807SJeff Garzik void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS; 2710c6fd2807SJeff Garzik int i, rc = 0; 2711c6fd2807SJeff Garzik u32 t; 2712c6fd2807SJeff Garzik 2713c6fd2807SJeff Garzik /* Following procedure defined in PCI "main command and status 2714c6fd2807SJeff Garzik * register" table. 2715c6fd2807SJeff Garzik */ 2716c6fd2807SJeff Garzik t = readl(reg); 2717c6fd2807SJeff Garzik writel(t | STOP_PCI_MASTER, reg); 2718c6fd2807SJeff Garzik 2719c6fd2807SJeff Garzik for (i = 0; i < 1000; i++) { 2720c6fd2807SJeff Garzik udelay(1); 2721c6fd2807SJeff Garzik t = readl(reg); 27222dcb407eSJeff Garzik if (PCI_MASTER_EMPTY & t) 2723c6fd2807SJeff Garzik break; 2724c6fd2807SJeff Garzik } 2725c6fd2807SJeff Garzik if (!(PCI_MASTER_EMPTY & t)) { 2726c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": PCI master won't flush\n"); 2727c6fd2807SJeff Garzik rc = 1; 2728c6fd2807SJeff Garzik goto done; 2729c6fd2807SJeff Garzik } 2730c6fd2807SJeff Garzik 2731c6fd2807SJeff Garzik /* set reset */ 2732c6fd2807SJeff Garzik i = 5; 2733c6fd2807SJeff Garzik do { 2734c6fd2807SJeff Garzik writel(t | GLOB_SFT_RST, reg); 2735c6fd2807SJeff Garzik t = readl(reg); 2736c6fd2807SJeff Garzik udelay(1); 2737c6fd2807SJeff Garzik } while (!(GLOB_SFT_RST & t) && (i-- > 0)); 2738c6fd2807SJeff Garzik 2739c6fd2807SJeff Garzik if (!(GLOB_SFT_RST & t)) { 2740c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't set global reset\n"); 2741c6fd2807SJeff Garzik rc = 1; 2742c6fd2807SJeff Garzik goto done; 2743c6fd2807SJeff Garzik } 2744c6fd2807SJeff Garzik 2745c6fd2807SJeff Garzik /* clear reset and *reenable the PCI master* (not mentioned in spec) */ 2746c6fd2807SJeff Garzik i = 5; 2747c6fd2807SJeff Garzik do { 2748c6fd2807SJeff Garzik writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg); 2749c6fd2807SJeff Garzik t = readl(reg); 2750c6fd2807SJeff Garzik udelay(1); 2751c6fd2807SJeff Garzik } while ((GLOB_SFT_RST & t) && (i-- > 0)); 2752c6fd2807SJeff Garzik 2753c6fd2807SJeff Garzik if (GLOB_SFT_RST & t) { 2754c6fd2807SJeff Garzik printk(KERN_ERR DRV_NAME ": can't clear global reset\n"); 2755c6fd2807SJeff Garzik rc = 1; 2756c6fd2807SJeff Garzik } 2757c6fd2807SJeff Garzik done: 2758c6fd2807SJeff Garzik return rc; 2759c6fd2807SJeff Garzik } 2760c6fd2807SJeff Garzik 2761c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx, 2762c6fd2807SJeff Garzik void __iomem *mmio) 2763c6fd2807SJeff Garzik { 2764c6fd2807SJeff Garzik void __iomem *port_mmio; 2765c6fd2807SJeff Garzik u32 tmp; 2766c6fd2807SJeff Garzik 27678e7decdbSMark Lord tmp = readl(mmio + MV_RESET_CFG_OFS); 2768c6fd2807SJeff Garzik if ((tmp & (1 << 0)) == 0) { 2769c6fd2807SJeff Garzik hpriv->signal[idx].amps = 0x7 << 8; 2770c6fd2807SJeff Garzik hpriv->signal[idx].pre = 0x1 << 5; 2771c6fd2807SJeff Garzik return; 2772c6fd2807SJeff Garzik } 2773c6fd2807SJeff Garzik 2774c6fd2807SJeff Garzik port_mmio = mv_port_base(mmio, idx); 2775c6fd2807SJeff Garzik tmp = readl(port_mmio + PHY_MODE2); 2776c6fd2807SJeff Garzik 2777c6fd2807SJeff Garzik hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2778c6fd2807SJeff Garzik hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2779c6fd2807SJeff Garzik } 2780c6fd2807SJeff Garzik 2781c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio) 2782c6fd2807SJeff Garzik { 27838e7decdbSMark Lord writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS); 2784c6fd2807SJeff Garzik } 2785c6fd2807SJeff Garzik 2786c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio, 2787c6fd2807SJeff Garzik unsigned int port) 2788c6fd2807SJeff Garzik { 2789c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 2790c6fd2807SJeff Garzik 2791c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 2792c6fd2807SJeff Garzik int fix_phy_mode2 = 2793c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 2794c6fd2807SJeff Garzik int fix_phy_mode4 = 2795c6fd2807SJeff Garzik hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0); 27968c30a8b9SMark Lord u32 m2, m3; 2797c6fd2807SJeff Garzik 2798c6fd2807SJeff Garzik if (fix_phy_mode2) { 2799c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2800c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2801c6fd2807SJeff Garzik m2 |= (1 << 31); 2802c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2803c6fd2807SJeff Garzik 2804c6fd2807SJeff Garzik udelay(200); 2805c6fd2807SJeff Garzik 2806c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2807c6fd2807SJeff Garzik m2 &= ~((1 << 16) | (1 << 31)); 2808c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2809c6fd2807SJeff Garzik 2810c6fd2807SJeff Garzik udelay(200); 2811c6fd2807SJeff Garzik } 2812c6fd2807SJeff Garzik 28138c30a8b9SMark Lord /* 28148c30a8b9SMark Lord * Gen-II/IIe PHY_MODE3 errata RM#2: 28158c30a8b9SMark Lord * Achieves better receiver noise performance than the h/w default: 28168c30a8b9SMark Lord */ 28178c30a8b9SMark Lord m3 = readl(port_mmio + PHY_MODE3); 28188c30a8b9SMark Lord m3 = (m3 & 0x1f) | (0x5555601 << 5); 2819c6fd2807SJeff Garzik 28200388a8c0SMark Lord /* Guideline 88F5182 (GL# SATA-S11) */ 28210388a8c0SMark Lord if (IS_SOC(hpriv)) 28220388a8c0SMark Lord m3 &= ~0x1c; 28230388a8c0SMark Lord 2824c6fd2807SJeff Garzik if (fix_phy_mode4) { 2825ba069e37SMark Lord u32 m4 = readl(port_mmio + PHY_MODE4); 2826ba069e37SMark Lord /* 2827ba069e37SMark Lord * Enforce reserved-bit restrictions on GenIIe devices only. 2828ba069e37SMark Lord * For earlier chipsets, force only the internal config field 2829ba069e37SMark Lord * (workaround for errata FEr SATA#10 part 1). 2830ba069e37SMark Lord */ 28318c30a8b9SMark Lord if (IS_GEN_IIE(hpriv)) 2832ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES; 2833ba069e37SMark Lord else 2834ba069e37SMark Lord m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE; 28358c30a8b9SMark Lord writel(m4, port_mmio + PHY_MODE4); 2836c6fd2807SJeff Garzik } 2837b406c7a6SMark Lord /* 2838b406c7a6SMark Lord * Workaround for 60x1-B2 errata SATA#13: 2839b406c7a6SMark Lord * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3, 2840b406c7a6SMark Lord * so we must always rewrite PHY_MODE3 after PHY_MODE4. 2841b406c7a6SMark Lord */ 2842b406c7a6SMark Lord writel(m3, port_mmio + PHY_MODE3); 2843c6fd2807SJeff Garzik 2844c6fd2807SJeff Garzik /* Revert values of pre-emphasis and signal amps to the saved ones */ 2845c6fd2807SJeff Garzik m2 = readl(port_mmio + PHY_MODE2); 2846c6fd2807SJeff Garzik 2847c6fd2807SJeff Garzik m2 &= ~MV_M2_PREAMP_MASK; 2848c6fd2807SJeff Garzik m2 |= hpriv->signal[port].amps; 2849c6fd2807SJeff Garzik m2 |= hpriv->signal[port].pre; 2850c6fd2807SJeff Garzik m2 &= ~(1 << 16); 2851c6fd2807SJeff Garzik 2852c6fd2807SJeff Garzik /* according to mvSata 3.6.1, some IIE values are fixed */ 2853c6fd2807SJeff Garzik if (IS_GEN_IIE(hpriv)) { 2854c6fd2807SJeff Garzik m2 &= ~0xC30FF01F; 2855c6fd2807SJeff Garzik m2 |= 0x0000900F; 2856c6fd2807SJeff Garzik } 2857c6fd2807SJeff Garzik 2858c6fd2807SJeff Garzik writel(m2, port_mmio + PHY_MODE2); 2859c6fd2807SJeff Garzik } 2860c6fd2807SJeff Garzik 2861f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */ 2862f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */ 2863f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv, 2864f351b2d6SSaeed Bishara void __iomem *mmio) 2865f351b2d6SSaeed Bishara { 2866f351b2d6SSaeed Bishara return; 2867f351b2d6SSaeed Bishara } 2868f351b2d6SSaeed Bishara 2869f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx, 2870f351b2d6SSaeed Bishara void __iomem *mmio) 2871f351b2d6SSaeed Bishara { 2872f351b2d6SSaeed Bishara void __iomem *port_mmio; 2873f351b2d6SSaeed Bishara u32 tmp; 2874f351b2d6SSaeed Bishara 2875f351b2d6SSaeed Bishara port_mmio = mv_port_base(mmio, idx); 2876f351b2d6SSaeed Bishara tmp = readl(port_mmio + PHY_MODE2); 2877f351b2d6SSaeed Bishara 2878f351b2d6SSaeed Bishara hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */ 2879f351b2d6SSaeed Bishara hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */ 2880f351b2d6SSaeed Bishara } 2881f351b2d6SSaeed Bishara 2882f351b2d6SSaeed Bishara #undef ZERO 2883f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg)) 2884f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv, 2885f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int port) 2886f351b2d6SSaeed Bishara { 2887f351b2d6SSaeed Bishara void __iomem *port_mmio = mv_port_base(mmio, port); 2888f351b2d6SSaeed Bishara 2889e12bef50SMark Lord mv_reset_channel(hpriv, mmio, port); 2890f351b2d6SSaeed Bishara 2891f351b2d6SSaeed Bishara ZERO(0x028); /* command */ 2892f351b2d6SSaeed Bishara writel(0x101f, port_mmio + EDMA_CFG_OFS); 2893f351b2d6SSaeed Bishara ZERO(0x004); /* timer */ 2894f351b2d6SSaeed Bishara ZERO(0x008); /* irq err cause */ 2895f351b2d6SSaeed Bishara ZERO(0x00c); /* irq err mask */ 2896f351b2d6SSaeed Bishara ZERO(0x010); /* rq bah */ 2897f351b2d6SSaeed Bishara ZERO(0x014); /* rq inp */ 2898f351b2d6SSaeed Bishara ZERO(0x018); /* rq outp */ 2899f351b2d6SSaeed Bishara ZERO(0x01c); /* respq bah */ 2900f351b2d6SSaeed Bishara ZERO(0x024); /* respq outp */ 2901f351b2d6SSaeed Bishara ZERO(0x020); /* respq inp */ 2902f351b2d6SSaeed Bishara ZERO(0x02c); /* test control */ 29038e7decdbSMark Lord writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS); 2904f351b2d6SSaeed Bishara } 2905f351b2d6SSaeed Bishara 2906f351b2d6SSaeed Bishara #undef ZERO 2907f351b2d6SSaeed Bishara 2908f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg)) 2909f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv, 2910f351b2d6SSaeed Bishara void __iomem *mmio) 2911f351b2d6SSaeed Bishara { 2912f351b2d6SSaeed Bishara void __iomem *hc_mmio = mv_hc_base(mmio, 0); 2913f351b2d6SSaeed Bishara 2914f351b2d6SSaeed Bishara ZERO(0x00c); 2915f351b2d6SSaeed Bishara ZERO(0x010); 2916f351b2d6SSaeed Bishara ZERO(0x014); 2917f351b2d6SSaeed Bishara 2918f351b2d6SSaeed Bishara } 2919f351b2d6SSaeed Bishara 2920f351b2d6SSaeed Bishara #undef ZERO 2921f351b2d6SSaeed Bishara 2922f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv, 2923f351b2d6SSaeed Bishara void __iomem *mmio, unsigned int n_hc) 2924f351b2d6SSaeed Bishara { 2925f351b2d6SSaeed Bishara unsigned int port; 2926f351b2d6SSaeed Bishara 2927f351b2d6SSaeed Bishara for (port = 0; port < hpriv->n_ports; port++) 2928f351b2d6SSaeed Bishara mv_soc_reset_hc_port(hpriv, mmio, port); 2929f351b2d6SSaeed Bishara 2930f351b2d6SSaeed Bishara mv_soc_reset_one_hc(hpriv, mmio); 2931f351b2d6SSaeed Bishara 2932f351b2d6SSaeed Bishara return 0; 2933f351b2d6SSaeed Bishara } 2934f351b2d6SSaeed Bishara 2935f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv, 2936f351b2d6SSaeed Bishara void __iomem *mmio) 2937f351b2d6SSaeed Bishara { 2938f351b2d6SSaeed Bishara return; 2939f351b2d6SSaeed Bishara } 2940f351b2d6SSaeed Bishara 2941f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio) 2942f351b2d6SSaeed Bishara { 2943f351b2d6SSaeed Bishara return; 2944f351b2d6SSaeed Bishara } 2945f351b2d6SSaeed Bishara 29468e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i) 2947b67a1064SMark Lord { 29488e7decdbSMark Lord u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS); 2949b67a1064SMark Lord 29508e7decdbSMark Lord ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */ 2951b67a1064SMark Lord if (want_gen2i) 29528e7decdbSMark Lord ifcfg |= (1 << 7); /* enable gen2i speed */ 29538e7decdbSMark Lord writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS); 2954b67a1064SMark Lord } 2955b67a1064SMark Lord 2956e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio, 2957c6fd2807SJeff Garzik unsigned int port_no) 2958c6fd2807SJeff Garzik { 2959c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port_no); 2960c6fd2807SJeff Garzik 29618e7decdbSMark Lord /* 29628e7decdbSMark Lord * The datasheet warns against setting EDMA_RESET when EDMA is active 29638e7decdbSMark Lord * (but doesn't say what the problem might be). So we first try 29648e7decdbSMark Lord * to disable the EDMA engine before doing the EDMA_RESET operation. 29658e7decdbSMark Lord */ 29660d8be5cbSMark Lord mv_stop_edma_engine(port_mmio); 29678e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2968c6fd2807SJeff Garzik 2969b67a1064SMark Lord if (!IS_GEN_I(hpriv)) { 29708e7decdbSMark Lord /* Enable 3.0gb/s link speed: this survives EDMA_RESET */ 29718e7decdbSMark Lord mv_setup_ifcfg(port_mmio, 1); 2972c6fd2807SJeff Garzik } 2973b67a1064SMark Lord /* 29748e7decdbSMark Lord * Strobing EDMA_RESET here causes a hard reset of the SATA transport, 2975b67a1064SMark Lord * link, and physical layers. It resets all SATA interface registers 2976b67a1064SMark Lord * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev. 2977c6fd2807SJeff Garzik */ 29788e7decdbSMark Lord writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS); 2979b67a1064SMark Lord udelay(25); /* allow reset propagation */ 2980c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_CMD_OFS); 2981c6fd2807SJeff Garzik 2982c6fd2807SJeff Garzik hpriv->ops->phy_errata(hpriv, mmio, port_no); 2983c6fd2807SJeff Garzik 2984ee9ccdf7SJeff Garzik if (IS_GEN_I(hpriv)) 2985c6fd2807SJeff Garzik mdelay(1); 2986c6fd2807SJeff Garzik } 2987c6fd2807SJeff Garzik 2988e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp) 2989e49856d8SMark Lord { 2990e49856d8SMark Lord if (sata_pmp_supported(ap)) { 2991e49856d8SMark Lord void __iomem *port_mmio = mv_ap_base(ap); 2992e49856d8SMark Lord u32 reg = readl(port_mmio + SATA_IFCTL_OFS); 2993e49856d8SMark Lord int old = reg & 0xf; 2994e49856d8SMark Lord 2995e49856d8SMark Lord if (old != pmp) { 2996e49856d8SMark Lord reg = (reg & ~0xf) | pmp; 2997e49856d8SMark Lord writelfl(reg, port_mmio + SATA_IFCTL_OFS); 2998e49856d8SMark Lord } 2999e49856d8SMark Lord } 3000e49856d8SMark Lord } 3001e49856d8SMark Lord 3002e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class, 3003bdd4dddeSJeff Garzik unsigned long deadline) 3004c6fd2807SJeff Garzik { 3005e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3006e49856d8SMark Lord return sata_std_hardreset(link, class, deadline); 3007e49856d8SMark Lord } 3008c6fd2807SJeff Garzik 3009e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class, 3010e49856d8SMark Lord unsigned long deadline) 3011da3dbb17STejun Heo { 3012e49856d8SMark Lord mv_pmp_select(link->ap, sata_srst_pmp(link)); 3013e49856d8SMark Lord return ata_sff_softreset(link, class, deadline); 3014bdd4dddeSJeff Garzik } 3015bdd4dddeSJeff Garzik 3016cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class, 3017bdd4dddeSJeff Garzik unsigned long deadline) 3018bdd4dddeSJeff Garzik { 3019cc0680a5STejun Heo struct ata_port *ap = link->ap; 3020bdd4dddeSJeff Garzik struct mv_host_priv *hpriv = ap->host->private_data; 3021b562468cSMark Lord struct mv_port_priv *pp = ap->private_data; 3022f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 30230d8be5cbSMark Lord int rc, attempts = 0, extra = 0; 30240d8be5cbSMark Lord u32 sstatus; 30250d8be5cbSMark Lord bool online; 3026bdd4dddeSJeff Garzik 3027e12bef50SMark Lord mv_reset_channel(hpriv, mmio, ap->port_no); 3028b562468cSMark Lord pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN; 3029bdd4dddeSJeff Garzik 30300d8be5cbSMark Lord /* Workaround for errata FEr SATA#10 (part 2) */ 30310d8be5cbSMark Lord do { 303217c5aab5SMark Lord const unsigned long *timing = 303317c5aab5SMark Lord sata_ehc_deb_timing(&link->eh_context); 3034bdd4dddeSJeff Garzik 303517c5aab5SMark Lord rc = sata_link_hardreset(link, timing, deadline + extra, 303617c5aab5SMark Lord &online, NULL); 30379dcffd99SMark Lord rc = online ? -EAGAIN : rc; 303817c5aab5SMark Lord if (rc) 30390d8be5cbSMark Lord return rc; 30400d8be5cbSMark Lord sata_scr_read(link, SCR_STATUS, &sstatus); 30410d8be5cbSMark Lord if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) { 30420d8be5cbSMark Lord /* Force 1.5gb/s link speed and try again */ 30438e7decdbSMark Lord mv_setup_ifcfg(mv_ap_base(ap), 0); 30440d8be5cbSMark Lord if (time_after(jiffies + HZ, deadline)) 30450d8be5cbSMark Lord extra = HZ; /* only extend it once, max */ 3046bdd4dddeSJeff Garzik } 30470d8be5cbSMark Lord } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123); 3048*08da1759SMark Lord mv_save_cached_regs(ap); 304966e57a2cSMark Lord mv_edma_cfg(ap, 0, 0); 3050bdd4dddeSJeff Garzik 305117c5aab5SMark Lord return rc; 3052bdd4dddeSJeff Garzik } 3053bdd4dddeSJeff Garzik 3054bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap) 3055c6fd2807SJeff Garzik { 30561cfd19aeSMark Lord mv_stop_edma(ap); 3057c4de573bSMark Lord mv_enable_port_irqs(ap, 0); 3058c6fd2807SJeff Garzik } 3059bdd4dddeSJeff Garzik 3060bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap) 3061bdd4dddeSJeff Garzik { 3062f351b2d6SSaeed Bishara struct mv_host_priv *hpriv = ap->host->private_data; 3063c4de573bSMark Lord unsigned int port = ap->port_no; 3064c4de573bSMark Lord unsigned int hardport = mv_hardport_from_port(port); 30651cfd19aeSMark Lord void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port); 3066bdd4dddeSJeff Garzik void __iomem *port_mmio = mv_ap_base(ap); 3067c4de573bSMark Lord u32 hc_irq_cause; 3068bdd4dddeSJeff Garzik 3069bdd4dddeSJeff Garzik /* clear EDMA errors on this port */ 3070bdd4dddeSJeff Garzik writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 3071bdd4dddeSJeff Garzik 3072bdd4dddeSJeff Garzik /* clear pending irq events */ 3073cae6edc3SMark Lord hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport); 30741cfd19aeSMark Lord writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS); 3075bdd4dddeSJeff Garzik 307688e675e1SMark Lord mv_enable_port_irqs(ap, ERR_IRQ); 3077c6fd2807SJeff Garzik } 3078c6fd2807SJeff Garzik 3079c6fd2807SJeff Garzik /** 3080c6fd2807SJeff Garzik * mv_port_init - Perform some early initialization on a single port. 3081c6fd2807SJeff Garzik * @port: libata data structure storing shadow register addresses 3082c6fd2807SJeff Garzik * @port_mmio: base address of the port 3083c6fd2807SJeff Garzik * 3084c6fd2807SJeff Garzik * Initialize shadow register mmio addresses, clear outstanding 3085c6fd2807SJeff Garzik * interrupts on the port, and unmask interrupts for the future 3086c6fd2807SJeff Garzik * start of the port. 3087c6fd2807SJeff Garzik * 3088c6fd2807SJeff Garzik * LOCKING: 3089c6fd2807SJeff Garzik * Inherited from caller. 3090c6fd2807SJeff Garzik */ 3091c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio) 3092c6fd2807SJeff Garzik { 30930d5ff566STejun Heo void __iomem *shd_base = port_mmio + SHD_BLK_OFS; 3094c6fd2807SJeff Garzik unsigned serr_ofs; 3095c6fd2807SJeff Garzik 3096c6fd2807SJeff Garzik /* PIO related setup 3097c6fd2807SJeff Garzik */ 3098c6fd2807SJeff Garzik port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA); 3099c6fd2807SJeff Garzik port->error_addr = 3100c6fd2807SJeff Garzik port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR); 3101c6fd2807SJeff Garzik port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT); 3102c6fd2807SJeff Garzik port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL); 3103c6fd2807SJeff Garzik port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM); 3104c6fd2807SJeff Garzik port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH); 3105c6fd2807SJeff Garzik port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE); 3106c6fd2807SJeff Garzik port->status_addr = 3107c6fd2807SJeff Garzik port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS); 3108c6fd2807SJeff Garzik /* special case: control/altstatus doesn't have ATA_REG_ address */ 3109c6fd2807SJeff Garzik port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS; 3110c6fd2807SJeff Garzik 3111c6fd2807SJeff Garzik /* unused: */ 31128d9db2d2SRandy Dunlap port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL; 3113c6fd2807SJeff Garzik 3114c6fd2807SJeff Garzik /* Clear any currently outstanding port interrupt conditions */ 3115c6fd2807SJeff Garzik serr_ofs = mv_scr_offset(SCR_ERROR); 3116c6fd2807SJeff Garzik writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs); 3117c6fd2807SJeff Garzik writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS); 3118c6fd2807SJeff Garzik 3119646a4da5SMark Lord /* unmask all non-transient EDMA error interrupts */ 3120646a4da5SMark Lord writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS); 3121c6fd2807SJeff Garzik 3122c6fd2807SJeff Garzik VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n", 3123c6fd2807SJeff Garzik readl(port_mmio + EDMA_CFG_OFS), 3124c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS), 3125c6fd2807SJeff Garzik readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS)); 3126c6fd2807SJeff Garzik } 3127c6fd2807SJeff Garzik 3128616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host) 3129616d4a98SMark Lord { 3130616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3131616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3132616d4a98SMark Lord u32 reg; 3133616d4a98SMark Lord 31341f398472SMark Lord if (IS_SOC(hpriv) || !IS_PCIE(hpriv)) 3135616d4a98SMark Lord return 0; /* not PCI-X capable */ 3136616d4a98SMark Lord reg = readl(mmio + MV_PCI_MODE_OFS); 3137616d4a98SMark Lord if ((reg & MV_PCI_MODE_MASK) == 0) 3138616d4a98SMark Lord return 0; /* conventional PCI mode */ 3139616d4a98SMark Lord return 1; /* chip is in PCI-X mode */ 3140616d4a98SMark Lord } 3141616d4a98SMark Lord 3142616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host) 3143616d4a98SMark Lord { 3144616d4a98SMark Lord struct mv_host_priv *hpriv = host->private_data; 3145616d4a98SMark Lord void __iomem *mmio = hpriv->base; 3146616d4a98SMark Lord u32 reg; 3147616d4a98SMark Lord 3148616d4a98SMark Lord if (!mv_in_pcix_mode(host)) { 3149616d4a98SMark Lord reg = readl(mmio + PCI_COMMAND_OFS); 3150616d4a98SMark Lord if (reg & PCI_COMMAND_MRDTRIG) 3151616d4a98SMark Lord return 0; /* not okay */ 3152616d4a98SMark Lord } 3153616d4a98SMark Lord return 1; /* okay */ 3154616d4a98SMark Lord } 3155616d4a98SMark Lord 31564447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx) 3157c6fd2807SJeff Garzik { 31584447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 31594447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3160c6fd2807SJeff Garzik u32 hp_flags = hpriv->hp_flags; 3161c6fd2807SJeff Garzik 3162c6fd2807SJeff Garzik switch (board_idx) { 3163c6fd2807SJeff Garzik case chip_5080: 3164c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3165ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3166c6fd2807SJeff Garzik 316744c10138SAuke Kok switch (pdev->revision) { 3168c6fd2807SJeff Garzik case 0x1: 3169c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3170c6fd2807SJeff Garzik break; 3171c6fd2807SJeff Garzik case 0x3: 3172c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3173c6fd2807SJeff Garzik break; 3174c6fd2807SJeff Garzik default: 3175c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3176c6fd2807SJeff Garzik "Applying 50XXB2 workarounds to unknown rev\n"); 3177c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3178c6fd2807SJeff Garzik break; 3179c6fd2807SJeff Garzik } 3180c6fd2807SJeff Garzik break; 3181c6fd2807SJeff Garzik 3182c6fd2807SJeff Garzik case chip_504x: 3183c6fd2807SJeff Garzik case chip_508x: 3184c6fd2807SJeff Garzik hpriv->ops = &mv5xxx_ops; 3185ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_I; 3186c6fd2807SJeff Garzik 318744c10138SAuke Kok switch (pdev->revision) { 3188c6fd2807SJeff Garzik case 0x0: 3189c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB0; 3190c6fd2807SJeff Garzik break; 3191c6fd2807SJeff Garzik case 0x3: 3192c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3193c6fd2807SJeff Garzik break; 3194c6fd2807SJeff Garzik default: 3195c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3196c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3197c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_50XXB2; 3198c6fd2807SJeff Garzik break; 3199c6fd2807SJeff Garzik } 3200c6fd2807SJeff Garzik break; 3201c6fd2807SJeff Garzik 3202c6fd2807SJeff Garzik case chip_604x: 3203c6fd2807SJeff Garzik case chip_608x: 3204c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3205ee9ccdf7SJeff Garzik hp_flags |= MV_HP_GEN_II; 3206c6fd2807SJeff Garzik 320744c10138SAuke Kok switch (pdev->revision) { 3208c6fd2807SJeff Garzik case 0x7: 3209c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3210c6fd2807SJeff Garzik break; 3211c6fd2807SJeff Garzik case 0x9: 3212c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3213c6fd2807SJeff Garzik break; 3214c6fd2807SJeff Garzik default: 3215c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3216c6fd2807SJeff Garzik "Applying B2 workarounds to unknown rev\n"); 3217c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1B2; 3218c6fd2807SJeff Garzik break; 3219c6fd2807SJeff Garzik } 3220c6fd2807SJeff Garzik break; 3221c6fd2807SJeff Garzik 3222c6fd2807SJeff Garzik case chip_7042: 3223616d4a98SMark Lord hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH; 3224306b30f7SMark Lord if (pdev->vendor == PCI_VENDOR_ID_TTI && 3225306b30f7SMark Lord (pdev->device == 0x2300 || pdev->device == 0x2310)) 3226306b30f7SMark Lord { 32274e520033SMark Lord /* 32284e520033SMark Lord * Highpoint RocketRAID PCIe 23xx series cards: 32294e520033SMark Lord * 32304e520033SMark Lord * Unconfigured drives are treated as "Legacy" 32314e520033SMark Lord * by the BIOS, and it overwrites sector 8 with 32324e520033SMark Lord * a "Lgcy" metadata block prior to Linux boot. 32334e520033SMark Lord * 32344e520033SMark Lord * Configured drives (RAID or JBOD) leave sector 8 32354e520033SMark Lord * alone, but instead overwrite a high numbered 32364e520033SMark Lord * sector for the RAID metadata. This sector can 32374e520033SMark Lord * be determined exactly, by truncating the physical 32384e520033SMark Lord * drive capacity to a nice even GB value. 32394e520033SMark Lord * 32404e520033SMark Lord * RAID metadata is at: (dev->n_sectors & ~0xfffff) 32414e520033SMark Lord * 32424e520033SMark Lord * Warn the user, lest they think we're just buggy. 32434e520033SMark Lord */ 32444e520033SMark Lord printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID" 32454e520033SMark Lord " BIOS CORRUPTS DATA on all attached drives," 32464e520033SMark Lord " regardless of if/how they are configured." 32474e520033SMark Lord " BEWARE!\n"); 32484e520033SMark Lord printk(KERN_WARNING DRV_NAME ": For data safety, do not" 32494e520033SMark Lord " use sectors 8-9 on \"Legacy\" drives," 32504e520033SMark Lord " and avoid the final two gigabytes on" 32514e520033SMark Lord " all RocketRAID BIOS initialized drives.\n"); 3252306b30f7SMark Lord } 32538e7decdbSMark Lord /* drop through */ 3254c6fd2807SJeff Garzik case chip_6042: 3255c6fd2807SJeff Garzik hpriv->ops = &mv6xxx_ops; 3256c6fd2807SJeff Garzik hp_flags |= MV_HP_GEN_IIE; 3257616d4a98SMark Lord if (board_idx == chip_6042 && mv_pci_cut_through_okay(host)) 3258616d4a98SMark Lord hp_flags |= MV_HP_CUT_THROUGH; 3259c6fd2807SJeff Garzik 326044c10138SAuke Kok switch (pdev->revision) { 32615cf73bfbSMark Lord case 0x2: /* Rev.B0: the first/only public release */ 3262c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3263c6fd2807SJeff Garzik break; 3264c6fd2807SJeff Garzik default: 3265c6fd2807SJeff Garzik dev_printk(KERN_WARNING, &pdev->dev, 3266c6fd2807SJeff Garzik "Applying 60X1C0 workarounds to unknown rev\n"); 3267c6fd2807SJeff Garzik hp_flags |= MV_HP_ERRATA_60X1C0; 3268c6fd2807SJeff Garzik break; 3269c6fd2807SJeff Garzik } 3270c6fd2807SJeff Garzik break; 3271f351b2d6SSaeed Bishara case chip_soc: 3272f351b2d6SSaeed Bishara hpriv->ops = &mv_soc_ops; 3273eb3a55a9SSaeed Bishara hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE | 3274eb3a55a9SSaeed Bishara MV_HP_ERRATA_60X1C0; 3275f351b2d6SSaeed Bishara break; 3276c6fd2807SJeff Garzik 3277c6fd2807SJeff Garzik default: 3278f351b2d6SSaeed Bishara dev_printk(KERN_ERR, host->dev, 32795796d1c4SJeff Garzik "BUG: invalid board index %u\n", board_idx); 3280c6fd2807SJeff Garzik return 1; 3281c6fd2807SJeff Garzik } 3282c6fd2807SJeff Garzik 3283c6fd2807SJeff Garzik hpriv->hp_flags = hp_flags; 328402a121daSMark Lord if (hp_flags & MV_HP_PCIE) { 328502a121daSMark Lord hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS; 328602a121daSMark Lord hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS; 328702a121daSMark Lord hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS; 328802a121daSMark Lord } else { 328902a121daSMark Lord hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS; 329002a121daSMark Lord hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS; 329102a121daSMark Lord hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS; 329202a121daSMark Lord } 3293c6fd2807SJeff Garzik 3294c6fd2807SJeff Garzik return 0; 3295c6fd2807SJeff Garzik } 3296c6fd2807SJeff Garzik 3297c6fd2807SJeff Garzik /** 3298c6fd2807SJeff Garzik * mv_init_host - Perform some early initialization of the host. 32994447d351STejun Heo * @host: ATA host to initialize 33004447d351STejun Heo * @board_idx: controller index 3301c6fd2807SJeff Garzik * 3302c6fd2807SJeff Garzik * If possible, do an early global reset of the host. Then do 3303c6fd2807SJeff Garzik * our port init and clear/unmask all/relevant host interrupts. 3304c6fd2807SJeff Garzik * 3305c6fd2807SJeff Garzik * LOCKING: 3306c6fd2807SJeff Garzik * Inherited from caller. 3307c6fd2807SJeff Garzik */ 33084447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx) 3309c6fd2807SJeff Garzik { 3310c6fd2807SJeff Garzik int rc = 0, n_hc, port, hc; 33114447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 3312f351b2d6SSaeed Bishara void __iomem *mmio = hpriv->base; 3313c6fd2807SJeff Garzik 33144447d351STejun Heo rc = mv_chip_id(host, board_idx); 3315c6fd2807SJeff Garzik if (rc) 3316c6fd2807SJeff Garzik goto done; 3317c6fd2807SJeff Garzik 33181f398472SMark Lord if (IS_SOC(hpriv)) { 33197368f919SMark Lord hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS; 33207368f919SMark Lord hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS; 33211f398472SMark Lord } else { 33221f398472SMark Lord hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS; 33231f398472SMark Lord hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS; 3324f351b2d6SSaeed Bishara } 3325352fab70SMark Lord 33265d0fb2e7SThomas Reitmayr /* initialize shadow irq mask with register's value */ 33275d0fb2e7SThomas Reitmayr hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr); 33285d0fb2e7SThomas Reitmayr 3329352fab70SMark Lord /* global interrupt mask: 0 == mask everything */ 3330c4de573bSMark Lord mv_set_main_irq_mask(host, ~0, 0); 3331f351b2d6SSaeed Bishara 33324447d351STejun Heo n_hc = mv_get_hc_count(host->ports[0]->flags); 3333c6fd2807SJeff Garzik 33344447d351STejun Heo for (port = 0; port < host->n_ports; port++) 3335c6fd2807SJeff Garzik hpriv->ops->read_preamp(hpriv, port, mmio); 3336c6fd2807SJeff Garzik 3337c6fd2807SJeff Garzik rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc); 3338c6fd2807SJeff Garzik if (rc) 3339c6fd2807SJeff Garzik goto done; 3340c6fd2807SJeff Garzik 3341c6fd2807SJeff Garzik hpriv->ops->reset_flash(hpriv, mmio); 33427bb3c529SSaeed Bishara hpriv->ops->reset_bus(host, mmio); 3343c6fd2807SJeff Garzik hpriv->ops->enable_leds(hpriv, mmio); 3344c6fd2807SJeff Garzik 33454447d351STejun Heo for (port = 0; port < host->n_ports; port++) { 3346cbcdd875STejun Heo struct ata_port *ap = host->ports[port]; 3347c6fd2807SJeff Garzik void __iomem *port_mmio = mv_port_base(mmio, port); 3348cbcdd875STejun Heo 3349cbcdd875STejun Heo mv_port_init(&ap->ioaddr, port_mmio); 3350cbcdd875STejun Heo 33517bb3c529SSaeed Bishara #ifdef CONFIG_PCI 33521f398472SMark Lord if (!IS_SOC(hpriv)) { 3353f351b2d6SSaeed Bishara unsigned int offset = port_mmio - mmio; 3354cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio"); 3355cbcdd875STejun Heo ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port"); 3356f351b2d6SSaeed Bishara } 33577bb3c529SSaeed Bishara #endif 3358c6fd2807SJeff Garzik } 3359c6fd2807SJeff Garzik 3360c6fd2807SJeff Garzik for (hc = 0; hc < n_hc; hc++) { 3361c6fd2807SJeff Garzik void __iomem *hc_mmio = mv_hc_base(mmio, hc); 3362c6fd2807SJeff Garzik 3363c6fd2807SJeff Garzik VPRINTK("HC%i: HC config=0x%08x HC IRQ cause " 3364c6fd2807SJeff Garzik "(before clear)=0x%08x\n", hc, 3365c6fd2807SJeff Garzik readl(hc_mmio + HC_CFG_OFS), 3366c6fd2807SJeff Garzik readl(hc_mmio + HC_IRQ_CAUSE_OFS)); 3367c6fd2807SJeff Garzik 3368c6fd2807SJeff Garzik /* Clear any currently outstanding hc interrupt conditions */ 3369c6fd2807SJeff Garzik writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS); 3370c6fd2807SJeff Garzik } 3371c6fd2807SJeff Garzik 3372c6fd2807SJeff Garzik /* Clear any currently outstanding host interrupt conditions */ 337302a121daSMark Lord writelfl(0, mmio + hpriv->irq_cause_ofs); 3374c6fd2807SJeff Garzik 3375c6fd2807SJeff Garzik /* and unmask interrupt generation for host regs */ 337602a121daSMark Lord writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs); 3377c6fd2807SJeff Garzik 337851de32d2SMark Lord /* 337951de32d2SMark Lord * enable only global host interrupts for now. 338051de32d2SMark Lord * The per-port interrupts get done later as ports are set up. 338151de32d2SMark Lord */ 3382c4de573bSMark Lord mv_set_main_irq_mask(host, 0, PCI_ERR); 3383c6fd2807SJeff Garzik done: 3384c6fd2807SJeff Garzik return rc; 3385c6fd2807SJeff Garzik } 3386c6fd2807SJeff Garzik 3387fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev) 3388fbf14e2fSByron Bradley { 3389fbf14e2fSByron Bradley hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ, 3390fbf14e2fSByron Bradley MV_CRQB_Q_SZ, 0); 3391fbf14e2fSByron Bradley if (!hpriv->crqb_pool) 3392fbf14e2fSByron Bradley return -ENOMEM; 3393fbf14e2fSByron Bradley 3394fbf14e2fSByron Bradley hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ, 3395fbf14e2fSByron Bradley MV_CRPB_Q_SZ, 0); 3396fbf14e2fSByron Bradley if (!hpriv->crpb_pool) 3397fbf14e2fSByron Bradley return -ENOMEM; 3398fbf14e2fSByron Bradley 3399fbf14e2fSByron Bradley hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ, 3400fbf14e2fSByron Bradley MV_SG_TBL_SZ, 0); 3401fbf14e2fSByron Bradley if (!hpriv->sg_tbl_pool) 3402fbf14e2fSByron Bradley return -ENOMEM; 3403fbf14e2fSByron Bradley 3404fbf14e2fSByron Bradley return 0; 3405fbf14e2fSByron Bradley } 3406fbf14e2fSByron Bradley 340715a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv, 340815a32632SLennert Buytenhek struct mbus_dram_target_info *dram) 340915a32632SLennert Buytenhek { 341015a32632SLennert Buytenhek int i; 341115a32632SLennert Buytenhek 341215a32632SLennert Buytenhek for (i = 0; i < 4; i++) { 341315a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_CTRL(i)); 341415a32632SLennert Buytenhek writel(0, hpriv->base + WINDOW_BASE(i)); 341515a32632SLennert Buytenhek } 341615a32632SLennert Buytenhek 341715a32632SLennert Buytenhek for (i = 0; i < dram->num_cs; i++) { 341815a32632SLennert Buytenhek struct mbus_dram_window *cs = dram->cs + i; 341915a32632SLennert Buytenhek 342015a32632SLennert Buytenhek writel(((cs->size - 1) & 0xffff0000) | 342115a32632SLennert Buytenhek (cs->mbus_attr << 8) | 342215a32632SLennert Buytenhek (dram->mbus_dram_target_id << 4) | 1, 342315a32632SLennert Buytenhek hpriv->base + WINDOW_CTRL(i)); 342415a32632SLennert Buytenhek writel(cs->base, hpriv->base + WINDOW_BASE(i)); 342515a32632SLennert Buytenhek } 342615a32632SLennert Buytenhek } 342715a32632SLennert Buytenhek 3428f351b2d6SSaeed Bishara /** 3429f351b2d6SSaeed Bishara * mv_platform_probe - handle a positive probe of an soc Marvell 3430f351b2d6SSaeed Bishara * host 3431f351b2d6SSaeed Bishara * @pdev: platform device found 3432f351b2d6SSaeed Bishara * 3433f351b2d6SSaeed Bishara * LOCKING: 3434f351b2d6SSaeed Bishara * Inherited from caller. 3435f351b2d6SSaeed Bishara */ 3436f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev) 3437f351b2d6SSaeed Bishara { 3438f351b2d6SSaeed Bishara static int printed_version; 3439f351b2d6SSaeed Bishara const struct mv_sata_platform_data *mv_platform_data; 3440f351b2d6SSaeed Bishara const struct ata_port_info *ppi[] = 3441f351b2d6SSaeed Bishara { &mv_port_info[chip_soc], NULL }; 3442f351b2d6SSaeed Bishara struct ata_host *host; 3443f351b2d6SSaeed Bishara struct mv_host_priv *hpriv; 3444f351b2d6SSaeed Bishara struct resource *res; 3445f351b2d6SSaeed Bishara int n_ports, rc; 3446f351b2d6SSaeed Bishara 3447f351b2d6SSaeed Bishara if (!printed_version++) 3448f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3449f351b2d6SSaeed Bishara 3450f351b2d6SSaeed Bishara /* 3451f351b2d6SSaeed Bishara * Simple resource validation .. 3452f351b2d6SSaeed Bishara */ 3453f351b2d6SSaeed Bishara if (unlikely(pdev->num_resources != 2)) { 3454f351b2d6SSaeed Bishara dev_err(&pdev->dev, "invalid number of resources\n"); 3455f351b2d6SSaeed Bishara return -EINVAL; 3456f351b2d6SSaeed Bishara } 3457f351b2d6SSaeed Bishara 3458f351b2d6SSaeed Bishara /* 3459f351b2d6SSaeed Bishara * Get the register base first 3460f351b2d6SSaeed Bishara */ 3461f351b2d6SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3462f351b2d6SSaeed Bishara if (res == NULL) 3463f351b2d6SSaeed Bishara return -EINVAL; 3464f351b2d6SSaeed Bishara 3465f351b2d6SSaeed Bishara /* allocate host */ 3466f351b2d6SSaeed Bishara mv_platform_data = pdev->dev.platform_data; 3467f351b2d6SSaeed Bishara n_ports = mv_platform_data->n_ports; 3468f351b2d6SSaeed Bishara 3469f351b2d6SSaeed Bishara host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 3470f351b2d6SSaeed Bishara hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 3471f351b2d6SSaeed Bishara 3472f351b2d6SSaeed Bishara if (!host || !hpriv) 3473f351b2d6SSaeed Bishara return -ENOMEM; 3474f351b2d6SSaeed Bishara host->private_data = hpriv; 3475f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 3476f351b2d6SSaeed Bishara 3477f351b2d6SSaeed Bishara host->iomap = NULL; 3478f1cb0ea1SSaeed Bishara hpriv->base = devm_ioremap(&pdev->dev, res->start, 3479f1cb0ea1SSaeed Bishara res->end - res->start + 1); 3480f351b2d6SSaeed Bishara hpriv->base -= MV_SATAHC0_REG_BASE; 3481f351b2d6SSaeed Bishara 348215a32632SLennert Buytenhek /* 348315a32632SLennert Buytenhek * (Re-)program MBUS remapping windows if we are asked to. 348415a32632SLennert Buytenhek */ 348515a32632SLennert Buytenhek if (mv_platform_data->dram != NULL) 348615a32632SLennert Buytenhek mv_conf_mbus_windows(hpriv, mv_platform_data->dram); 348715a32632SLennert Buytenhek 3488fbf14e2fSByron Bradley rc = mv_create_dma_pools(hpriv, &pdev->dev); 3489fbf14e2fSByron Bradley if (rc) 3490fbf14e2fSByron Bradley return rc; 3491fbf14e2fSByron Bradley 3492f351b2d6SSaeed Bishara /* initialize adapter */ 3493f351b2d6SSaeed Bishara rc = mv_init_host(host, chip_soc); 3494f351b2d6SSaeed Bishara if (rc) 3495f351b2d6SSaeed Bishara return rc; 3496f351b2d6SSaeed Bishara 3497f351b2d6SSaeed Bishara dev_printk(KERN_INFO, &pdev->dev, 3498f351b2d6SSaeed Bishara "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH, 3499f351b2d6SSaeed Bishara host->n_ports); 3500f351b2d6SSaeed Bishara 3501f351b2d6SSaeed Bishara return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt, 3502f351b2d6SSaeed Bishara IRQF_SHARED, &mv6_sht); 3503f351b2d6SSaeed Bishara } 3504f351b2d6SSaeed Bishara 3505f351b2d6SSaeed Bishara /* 3506f351b2d6SSaeed Bishara * 3507f351b2d6SSaeed Bishara * mv_platform_remove - unplug a platform interface 3508f351b2d6SSaeed Bishara * @pdev: platform device 3509f351b2d6SSaeed Bishara * 3510f351b2d6SSaeed Bishara * A platform bus SATA device has been unplugged. Perform the needed 3511f351b2d6SSaeed Bishara * cleanup. Also called on module unload for any active devices. 3512f351b2d6SSaeed Bishara */ 3513f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev) 3514f351b2d6SSaeed Bishara { 3515f351b2d6SSaeed Bishara struct device *dev = &pdev->dev; 3516f351b2d6SSaeed Bishara struct ata_host *host = dev_get_drvdata(dev); 3517f351b2d6SSaeed Bishara 3518f351b2d6SSaeed Bishara ata_host_detach(host); 3519f351b2d6SSaeed Bishara return 0; 3520f351b2d6SSaeed Bishara } 3521f351b2d6SSaeed Bishara 3522f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = { 3523f351b2d6SSaeed Bishara .probe = mv_platform_probe, 3524f351b2d6SSaeed Bishara .remove = __devexit_p(mv_platform_remove), 3525f351b2d6SSaeed Bishara .driver = { 3526f351b2d6SSaeed Bishara .name = DRV_NAME, 3527f351b2d6SSaeed Bishara .owner = THIS_MODULE, 3528f351b2d6SSaeed Bishara }, 3529f351b2d6SSaeed Bishara }; 3530f351b2d6SSaeed Bishara 3531f351b2d6SSaeed Bishara 35327bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3533f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3534f351b2d6SSaeed Bishara const struct pci_device_id *ent); 3535f351b2d6SSaeed Bishara 35367bb3c529SSaeed Bishara 35377bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = { 35387bb3c529SSaeed Bishara .name = DRV_NAME, 35397bb3c529SSaeed Bishara .id_table = mv_pci_tbl, 3540f351b2d6SSaeed Bishara .probe = mv_pci_init_one, 35417bb3c529SSaeed Bishara .remove = ata_pci_remove_one, 35427bb3c529SSaeed Bishara }; 35437bb3c529SSaeed Bishara 35447bb3c529SSaeed Bishara /* 35457bb3c529SSaeed Bishara * module options 35467bb3c529SSaeed Bishara */ 35477bb3c529SSaeed Bishara static int msi; /* Use PCI msi; either zero (off, default) or non-zero */ 35487bb3c529SSaeed Bishara 35497bb3c529SSaeed Bishara 35507bb3c529SSaeed Bishara /* move to PCI layer or libata core? */ 35517bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev) 35527bb3c529SSaeed Bishara { 35537bb3c529SSaeed Bishara int rc; 35547bb3c529SSaeed Bishara 35557bb3c529SSaeed Bishara if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { 35567bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); 35577bb3c529SSaeed Bishara if (rc) { 35587bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 35597bb3c529SSaeed Bishara if (rc) { 35607bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 35617bb3c529SSaeed Bishara "64-bit DMA enable failed\n"); 35627bb3c529SSaeed Bishara return rc; 35637bb3c529SSaeed Bishara } 35647bb3c529SSaeed Bishara } 35657bb3c529SSaeed Bishara } else { 35667bb3c529SSaeed Bishara rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 35677bb3c529SSaeed Bishara if (rc) { 35687bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 35697bb3c529SSaeed Bishara "32-bit DMA enable failed\n"); 35707bb3c529SSaeed Bishara return rc; 35717bb3c529SSaeed Bishara } 35727bb3c529SSaeed Bishara rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 35737bb3c529SSaeed Bishara if (rc) { 35747bb3c529SSaeed Bishara dev_printk(KERN_ERR, &pdev->dev, 35757bb3c529SSaeed Bishara "32-bit consistent DMA enable failed\n"); 35767bb3c529SSaeed Bishara return rc; 35777bb3c529SSaeed Bishara } 35787bb3c529SSaeed Bishara } 35797bb3c529SSaeed Bishara 35807bb3c529SSaeed Bishara return rc; 35817bb3c529SSaeed Bishara } 35827bb3c529SSaeed Bishara 3583c6fd2807SJeff Garzik /** 3584c6fd2807SJeff Garzik * mv_print_info - Dump key info to kernel log for perusal. 35854447d351STejun Heo * @host: ATA host to print info about 3586c6fd2807SJeff Garzik * 3587c6fd2807SJeff Garzik * FIXME: complete this. 3588c6fd2807SJeff Garzik * 3589c6fd2807SJeff Garzik * LOCKING: 3590c6fd2807SJeff Garzik * Inherited from caller. 3591c6fd2807SJeff Garzik */ 35924447d351STejun Heo static void mv_print_info(struct ata_host *host) 3593c6fd2807SJeff Garzik { 35944447d351STejun Heo struct pci_dev *pdev = to_pci_dev(host->dev); 35954447d351STejun Heo struct mv_host_priv *hpriv = host->private_data; 359644c10138SAuke Kok u8 scc; 3597c1e4fe71SJeff Garzik const char *scc_s, *gen; 3598c6fd2807SJeff Garzik 3599c6fd2807SJeff Garzik /* Use this to determine the HW stepping of the chip so we know 3600c6fd2807SJeff Garzik * what errata to workaround 3601c6fd2807SJeff Garzik */ 3602c6fd2807SJeff Garzik pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc); 3603c6fd2807SJeff Garzik if (scc == 0) 3604c6fd2807SJeff Garzik scc_s = "SCSI"; 3605c6fd2807SJeff Garzik else if (scc == 0x01) 3606c6fd2807SJeff Garzik scc_s = "RAID"; 3607c6fd2807SJeff Garzik else 3608c1e4fe71SJeff Garzik scc_s = "?"; 3609c1e4fe71SJeff Garzik 3610c1e4fe71SJeff Garzik if (IS_GEN_I(hpriv)) 3611c1e4fe71SJeff Garzik gen = "I"; 3612c1e4fe71SJeff Garzik else if (IS_GEN_II(hpriv)) 3613c1e4fe71SJeff Garzik gen = "II"; 3614c1e4fe71SJeff Garzik else if (IS_GEN_IIE(hpriv)) 3615c1e4fe71SJeff Garzik gen = "IIE"; 3616c1e4fe71SJeff Garzik else 3617c1e4fe71SJeff Garzik gen = "?"; 3618c6fd2807SJeff Garzik 3619c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, 3620c1e4fe71SJeff Garzik "Gen-%s %u slots %u ports %s mode IRQ via %s\n", 3621c1e4fe71SJeff Garzik gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports, 3622c6fd2807SJeff Garzik scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx"); 3623c6fd2807SJeff Garzik } 3624c6fd2807SJeff Garzik 3625c6fd2807SJeff Garzik /** 3626f351b2d6SSaeed Bishara * mv_pci_init_one - handle a positive probe of a PCI Marvell host 3627c6fd2807SJeff Garzik * @pdev: PCI device found 3628c6fd2807SJeff Garzik * @ent: PCI device ID entry for the matched host 3629c6fd2807SJeff Garzik * 3630c6fd2807SJeff Garzik * LOCKING: 3631c6fd2807SJeff Garzik * Inherited from caller. 3632c6fd2807SJeff Garzik */ 3633f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev, 3634f351b2d6SSaeed Bishara const struct pci_device_id *ent) 3635c6fd2807SJeff Garzik { 36362dcb407eSJeff Garzik static int printed_version; 3637c6fd2807SJeff Garzik unsigned int board_idx = (unsigned int)ent->driver_data; 36384447d351STejun Heo const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL }; 36394447d351STejun Heo struct ata_host *host; 36404447d351STejun Heo struct mv_host_priv *hpriv; 36414447d351STejun Heo int n_ports, rc; 3642c6fd2807SJeff Garzik 3643c6fd2807SJeff Garzik if (!printed_version++) 3644c6fd2807SJeff Garzik dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n"); 3645c6fd2807SJeff Garzik 36464447d351STejun Heo /* allocate host */ 36474447d351STejun Heo n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC; 36484447d351STejun Heo 36494447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); 36504447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 36514447d351STejun Heo if (!host || !hpriv) 36524447d351STejun Heo return -ENOMEM; 36534447d351STejun Heo host->private_data = hpriv; 3654f351b2d6SSaeed Bishara hpriv->n_ports = n_ports; 36554447d351STejun Heo 36564447d351STejun Heo /* acquire resources */ 365724dc5f33STejun Heo rc = pcim_enable_device(pdev); 365824dc5f33STejun Heo if (rc) 3659c6fd2807SJeff Garzik return rc; 3660c6fd2807SJeff Garzik 36610d5ff566STejun Heo rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME); 36620d5ff566STejun Heo if (rc == -EBUSY) 366324dc5f33STejun Heo pcim_pin_device(pdev); 36640d5ff566STejun Heo if (rc) 366524dc5f33STejun Heo return rc; 36664447d351STejun Heo host->iomap = pcim_iomap_table(pdev); 3667f351b2d6SSaeed Bishara hpriv->base = host->iomap[MV_PRIMARY_BAR]; 3668c6fd2807SJeff Garzik 3669d88184fbSJeff Garzik rc = pci_go_64(pdev); 3670d88184fbSJeff Garzik if (rc) 3671d88184fbSJeff Garzik return rc; 3672d88184fbSJeff Garzik 3673da2fa9baSMark Lord rc = mv_create_dma_pools(hpriv, &pdev->dev); 3674da2fa9baSMark Lord if (rc) 3675da2fa9baSMark Lord return rc; 3676da2fa9baSMark Lord 3677c6fd2807SJeff Garzik /* initialize adapter */ 36784447d351STejun Heo rc = mv_init_host(host, board_idx); 367924dc5f33STejun Heo if (rc) 368024dc5f33STejun Heo return rc; 3681c6fd2807SJeff Garzik 36826d3c30efSMark Lord /* Enable message-switched interrupts, if requested */ 36836d3c30efSMark Lord if (msi && pci_enable_msi(pdev) == 0) 36846d3c30efSMark Lord hpriv->hp_flags |= MV_HP_FLAG_MSI; 3685c6fd2807SJeff Garzik 3686c6fd2807SJeff Garzik mv_dump_pci_cfg(pdev, 0x68); 36874447d351STejun Heo mv_print_info(host); 3688c6fd2807SJeff Garzik 36894447d351STejun Heo pci_set_master(pdev); 3690ea8b4db9SJeff Garzik pci_try_set_mwi(pdev); 36914447d351STejun Heo return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED, 3692c5d3e45aSJeff Garzik IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht); 3693c6fd2807SJeff Garzik } 36947bb3c529SSaeed Bishara #endif 3695c6fd2807SJeff Garzik 3696f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev); 3697f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev); 3698f351b2d6SSaeed Bishara 3699c6fd2807SJeff Garzik static int __init mv_init(void) 3700c6fd2807SJeff Garzik { 37017bb3c529SSaeed Bishara int rc = -ENODEV; 37027bb3c529SSaeed Bishara #ifdef CONFIG_PCI 37037bb3c529SSaeed Bishara rc = pci_register_driver(&mv_pci_driver); 3704f351b2d6SSaeed Bishara if (rc < 0) 3705f351b2d6SSaeed Bishara return rc; 3706f351b2d6SSaeed Bishara #endif 3707f351b2d6SSaeed Bishara rc = platform_driver_register(&mv_platform_driver); 3708f351b2d6SSaeed Bishara 3709f351b2d6SSaeed Bishara #ifdef CONFIG_PCI 3710f351b2d6SSaeed Bishara if (rc < 0) 3711f351b2d6SSaeed Bishara pci_unregister_driver(&mv_pci_driver); 37127bb3c529SSaeed Bishara #endif 37137bb3c529SSaeed Bishara return rc; 3714c6fd2807SJeff Garzik } 3715c6fd2807SJeff Garzik 3716c6fd2807SJeff Garzik static void __exit mv_exit(void) 3717c6fd2807SJeff Garzik { 37187bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3719c6fd2807SJeff Garzik pci_unregister_driver(&mv_pci_driver); 37207bb3c529SSaeed Bishara #endif 3721f351b2d6SSaeed Bishara platform_driver_unregister(&mv_platform_driver); 3722c6fd2807SJeff Garzik } 3723c6fd2807SJeff Garzik 3724c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ"); 3725c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers"); 3726c6fd2807SJeff Garzik MODULE_LICENSE("GPL"); 3727c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl); 3728c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION); 372917c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME); 3730c6fd2807SJeff Garzik 37317bb3c529SSaeed Bishara #ifdef CONFIG_PCI 3732c6fd2807SJeff Garzik module_param(msi, int, 0444); 3733c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)"); 37347bb3c529SSaeed Bishara #endif 3735c6fd2807SJeff Garzik 3736c6fd2807SJeff Garzik module_init(mv_init); 3737c6fd2807SJeff Garzik module_exit(mv_exit); 3738