xref: /openbmc/linux/drivers/ata/sata_mv.c (revision 0388a8c0d54aa039758a8eca68d82325a563f8db)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
4e12bef50SMark Lord  * Copyright 2008: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
8c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9c6fd2807SJeff Garzik  *
10c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
11c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
12c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
13c6fd2807SJeff Garzik  *
14c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
15c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17c6fd2807SJeff Garzik  * GNU General Public License for more details.
18c6fd2807SJeff Garzik  *
19c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
20c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
21c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
22c6fd2807SJeff Garzik  *
23c6fd2807SJeff Garzik  */
24c6fd2807SJeff Garzik 
254a05e209SJeff Garzik /*
2685afb934SMark Lord  * sata_mv TODO list:
2785afb934SMark Lord  *
2885afb934SMark Lord  * --> Errata workaround for NCQ device errors.
2985afb934SMark Lord  *
3085afb934SMark Lord  * --> More errata workarounds for PCI-X.
3185afb934SMark Lord  *
3285afb934SMark Lord  * --> Complete a full errata audit for all chipsets to identify others.
3385afb934SMark Lord  *
3485afb934SMark Lord  * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
3585afb934SMark Lord  *
3685afb934SMark Lord  * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
3785afb934SMark Lord  *
3885afb934SMark Lord  * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
3985afb934SMark Lord  *
4085afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
4185afb934SMark Lord  *
4285afb934SMark Lord  * --> [Experiment, low priority] Investigate interrupt coalescing.
4385afb934SMark Lord  *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
4485afb934SMark Lord  *       the overhead reduced by interrupt mitigation is quite often not
4585afb934SMark Lord  *       worth the latency cost.
4685afb934SMark Lord  *
4785afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
4885afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
4985afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
5085afb934SMark Lord  *
5185afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
5285afb934SMark Lord  *       connect two SATA ports.
534a05e209SJeff Garzik  */
544a05e209SJeff Garzik 
55c6fd2807SJeff Garzik #include <linux/kernel.h>
56c6fd2807SJeff Garzik #include <linux/module.h>
57c6fd2807SJeff Garzik #include <linux/pci.h>
58c6fd2807SJeff Garzik #include <linux/init.h>
59c6fd2807SJeff Garzik #include <linux/blkdev.h>
60c6fd2807SJeff Garzik #include <linux/delay.h>
61c6fd2807SJeff Garzik #include <linux/interrupt.h>
628d8b6004SAndrew Morton #include <linux/dmapool.h>
63c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
64c6fd2807SJeff Garzik #include <linux/device.h>
65f351b2d6SSaeed Bishara #include <linux/platform_device.h>
66f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6715a32632SLennert Buytenhek #include <linux/mbus.h>
68c46938ccSMark Lord #include <linux/bitops.h>
69c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
70c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
716c08772eSJeff Garzik #include <scsi/scsi_device.h>
72c6fd2807SJeff Garzik #include <linux/libata.h>
73c6fd2807SJeff Garzik 
74c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
75*0388a8c0SMark Lord #define DRV_VERSION	"1.24"
76c6fd2807SJeff Garzik 
77c6fd2807SJeff Garzik enum {
78c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
79c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
80c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
81c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
82c6fd2807SJeff Garzik 
83c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
84c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
85c6fd2807SJeff Garzik 
86c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
87c6fd2807SJeff Garzik 	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
88c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
89c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
90c6fd2807SJeff Garzik 	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
91c6fd2807SJeff Garzik 	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
92c6fd2807SJeff Garzik 	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),
93c6fd2807SJeff Garzik 
94c6fd2807SJeff Garzik 	MV_SATAHC0_REG_BASE	= 0x20000,
958e7decdbSMark Lord 	MV_FLASH_CTL_OFS	= 0x1046c,
968e7decdbSMark Lord 	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
978e7decdbSMark Lord 	MV_RESET_CFG_OFS	= 0x180d8,
98c6fd2807SJeff Garzik 
99c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
100c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
101c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
102c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
103c6fd2807SJeff Garzik 
104c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
105c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
106c6fd2807SJeff Garzik 
107c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
108c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
109c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110c6fd2807SJeff Garzik 	 */
111c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
112c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
113da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
114c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
115c6fd2807SJeff Garzik 
116352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
117c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
118352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
119352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
121c6fd2807SJeff Garzik 
122c6fd2807SJeff Garzik 	/* Host Flags */
123c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
124c6fd2807SJeff Garzik 	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
1257bb3c529SSaeed Bishara 
126c5d3e45aSJeff Garzik 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
127bdd4dddeSJeff Garzik 				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
128bdd4dddeSJeff Garzik 				  ATA_FLAG_PIO_POLLING,
129ad3aef51SMark Lord 
130c6fd2807SJeff Garzik 	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
131c6fd2807SJeff Garzik 
132ad3aef51SMark Lord 	MV_GENIIE_FLAGS		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
133ad3aef51SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
134c443c500SMark Lord 				  ATA_FLAG_NCQ | ATA_FLAG_AN,
135ad3aef51SMark Lord 
136c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
137c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
138c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
139e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
140c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
141c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
142c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
143c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
144c6fd2807SJeff Garzik 
145c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
146c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
147c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
148c6fd2807SJeff Garzik 
149c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
150c6fd2807SJeff Garzik 
151c6fd2807SJeff Garzik 	/* PCI interface registers */
152c6fd2807SJeff Garzik 
153c6fd2807SJeff Garzik 	PCI_COMMAND_OFS		= 0xc00,
1548e7decdbSMark Lord 	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
155c6fd2807SJeff Garzik 
156c6fd2807SJeff Garzik 	PCI_MAIN_CMD_STS_OFS	= 0xd30,
157c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
158c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
159c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
160c6fd2807SJeff Garzik 
1618e7decdbSMark Lord 	MV_PCI_MODE_OFS		= 0xd00,
1628e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
1638e7decdbSMark Lord 
164c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
165c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
166c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
167c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
1688e7decdbSMark Lord 	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
169c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
170c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
171c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
172c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
173c6fd2807SJeff Garzik 
174c6fd2807SJeff Garzik 	PCI_IRQ_CAUSE_OFS	= 0x1d58,
175c6fd2807SJeff Garzik 	PCI_IRQ_MASK_OFS	= 0x1d5c,
176c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
177c6fd2807SJeff Garzik 
17802a121daSMark Lord 	PCIE_IRQ_CAUSE_OFS	= 0x1900,
17902a121daSMark Lord 	PCIE_IRQ_MASK_OFS	= 0x1910,
180646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
18102a121daSMark Lord 
1827368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
1837368f919SMark Lord 	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
1847368f919SMark Lord 	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
1857368f919SMark Lord 	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
1867368f919SMark Lord 	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
187352fab70SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by port # */
188352fab70SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by port # */
189c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
190c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
191c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
192c6fd2807SJeff Garzik 	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
193c6fd2807SJeff Garzik 	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
194fb621e2fSJeff Garzik 	PORTS_0_3_COAL_DONE	= (1 << 8),
195fb621e2fSJeff Garzik 	PORTS_4_7_COAL_DONE	= (1 << 17),
196c6fd2807SJeff Garzik 	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
197c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
198c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
199c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
200c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
201fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
202f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
203c6fd2807SJeff Garzik 
204c6fd2807SJeff Garzik 	/* SATAHC registers */
205c6fd2807SJeff Garzik 	HC_CFG_OFS		= 0,
206c6fd2807SJeff Garzik 
207c6fd2807SJeff Garzik 	HC_IRQ_CAUSE_OFS	= 0x14,
208352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
209352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
210c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
211c6fd2807SJeff Garzik 
212c6fd2807SJeff Garzik 	/* Shadow block registers */
213c6fd2807SJeff Garzik 	SHD_BLK_OFS		= 0x100,
214c6fd2807SJeff Garzik 	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
215c6fd2807SJeff Garzik 
216c6fd2807SJeff Garzik 	/* SATA registers */
217c6fd2807SJeff Garzik 	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
218c6fd2807SJeff Garzik 	SATA_ACTIVE_OFS		= 0x350,
2190c58912eSMark Lord 	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
220c443c500SMark Lord 	SATA_FIS_IRQ_AN		= (1 << 9),	/* async notification */
22117c5aab5SMark Lord 
222e12bef50SMark Lord 	LTMODE_OFS		= 0x30c,
22317c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
22417c5aab5SMark Lord 
225c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
226c6fd2807SJeff Garzik 	PHY_MODE4		= 0x314,
227c6fd2807SJeff Garzik 	PHY_MODE2		= 0x330,
228e12bef50SMark Lord 	SATA_IFCTL_OFS		= 0x344,
2298e7decdbSMark Lord 	SATA_TESTCTL_OFS	= 0x348,
230e12bef50SMark Lord 	SATA_IFSTAT_OFS		= 0x34c,
231e12bef50SMark Lord 	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
23217c5aab5SMark Lord 
2338e7decdbSMark Lord 	FISCFG_OFS		= 0x360,
2348e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2358e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
23617c5aab5SMark Lord 
237c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
2388e7decdbSMark Lord 	MV5_LTMODE_OFS		= 0x30,
2398e7decdbSMark Lord 	MV5_PHY_CTL_OFS		= 0x0C,
2408e7decdbSMark Lord 	SATA_INTERFACE_CFG_OFS	= 0x050,
241c6fd2807SJeff Garzik 
242c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
243c6fd2807SJeff Garzik 
244c6fd2807SJeff Garzik 	/* Port registers */
245c6fd2807SJeff Garzik 	EDMA_CFG_OFS		= 0,
2460c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
2470c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
248c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
249c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
250c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
251e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
252e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
253c6fd2807SJeff Garzik 
254c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
255c6fd2807SJeff Garzik 	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
2566c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
2576c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
2586c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
2596c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
2606c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
2616c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
262c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
263c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
2646c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
265c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
2666c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
2676c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
2686c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
2696c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
270646a4da5SMark Lord 
2716c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
272646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
273646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
274646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
275646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
276646a4da5SMark Lord 
2776c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
278646a4da5SMark Lord 
2796c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
280646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
281646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
282646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
283646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
284646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
285646a4da5SMark Lord 
2866c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
287646a4da5SMark Lord 
2886c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
289c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
290c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
291646a4da5SMark Lord 
292646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
293646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
294646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
29585afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
296646a4da5SMark Lord 
297bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
298bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
299bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
300bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
301bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
302bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3036c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
304bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
305bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
306bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
307bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
308c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
309c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
310bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
311e12bef50SMark Lord 
312bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
313bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
314bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
315bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
316bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
317bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
318bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3196c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
320bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
321bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
322bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
323c6fd2807SJeff Garzik 
324c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
325c6fd2807SJeff Garzik 	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */
326c6fd2807SJeff Garzik 
327c6fd2807SJeff Garzik 	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
328c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
329c6fd2807SJeff Garzik 
330c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
331c6fd2807SJeff Garzik 	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
332c6fd2807SJeff Garzik 	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
333c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
334c6fd2807SJeff Garzik 
3350ea9e179SJeff Garzik 	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
3360ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
3370ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
3388e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
339c6fd2807SJeff Garzik 
3408e7decdbSMark Lord 	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
3418e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
3428e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
3438e7decdbSMark Lord 
3448e7decdbSMark Lord 	EDMA_IORDY_TMOUT_OFS	= 0x34,
3458e7decdbSMark Lord 	EDMA_ARB_CFG_OFS	= 0x38,
3468e7decdbSMark Lord 
3478e7decdbSMark Lord 	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
348c6fd2807SJeff Garzik 
349352fab70SMark Lord 	GEN_II_NCQ_MAX_SECTORS	= 256,		/* max sects/io on Gen2 w/NCQ */
350352fab70SMark Lord 
351c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
352c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
353c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
354c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
355c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
356c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
3570ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
3580ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
3590ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
36002a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
361616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
3621f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
363c6fd2807SJeff Garzik 
364c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
3650ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
36672109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
36700f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
36829d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
369c6fd2807SJeff Garzik };
370c6fd2807SJeff Garzik 
371ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
372ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
373c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
3748e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
3751f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
376c6fd2807SJeff Garzik 
37715a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
37815a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
37915a32632SLennert Buytenhek 
380c6fd2807SJeff Garzik enum {
381baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
382baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
383baf14aa1SJeff Garzik 	 */
384baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
385c6fd2807SJeff Garzik 
3860ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
3870ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
3880ea9e179SJeff Garzik 	 */
389c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
390c6fd2807SJeff Garzik 
3910ea9e179SJeff Garzik 	/* ditto, for response queue */
392c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
393c6fd2807SJeff Garzik };
394c6fd2807SJeff Garzik 
395c6fd2807SJeff Garzik enum chip_type {
396c6fd2807SJeff Garzik 	chip_504x,
397c6fd2807SJeff Garzik 	chip_508x,
398c6fd2807SJeff Garzik 	chip_5080,
399c6fd2807SJeff Garzik 	chip_604x,
400c6fd2807SJeff Garzik 	chip_608x,
401c6fd2807SJeff Garzik 	chip_6042,
402c6fd2807SJeff Garzik 	chip_7042,
403f351b2d6SSaeed Bishara 	chip_soc,
404c6fd2807SJeff Garzik };
405c6fd2807SJeff Garzik 
406c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
407c6fd2807SJeff Garzik struct mv_crqb {
408c6fd2807SJeff Garzik 	__le32			sg_addr;
409c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
410c6fd2807SJeff Garzik 	__le16			ctrl_flags;
411c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
412c6fd2807SJeff Garzik };
413c6fd2807SJeff Garzik 
414c6fd2807SJeff Garzik struct mv_crqb_iie {
415c6fd2807SJeff Garzik 	__le32			addr;
416c6fd2807SJeff Garzik 	__le32			addr_hi;
417c6fd2807SJeff Garzik 	__le32			flags;
418c6fd2807SJeff Garzik 	__le32			len;
419c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
420c6fd2807SJeff Garzik };
421c6fd2807SJeff Garzik 
422c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
423c6fd2807SJeff Garzik struct mv_crpb {
424c6fd2807SJeff Garzik 	__le16			id;
425c6fd2807SJeff Garzik 	__le16			flags;
426c6fd2807SJeff Garzik 	__le32			tmstmp;
427c6fd2807SJeff Garzik };
428c6fd2807SJeff Garzik 
429c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
430c6fd2807SJeff Garzik struct mv_sg {
431c6fd2807SJeff Garzik 	__le32			addr;
432c6fd2807SJeff Garzik 	__le32			flags_size;
433c6fd2807SJeff Garzik 	__le32			addr_hi;
434c6fd2807SJeff Garzik 	__le32			reserved;
435c6fd2807SJeff Garzik };
436c6fd2807SJeff Garzik 
437c6fd2807SJeff Garzik struct mv_port_priv {
438c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
439c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
440c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
441c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
442eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
443eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
444bdd4dddeSJeff Garzik 
445bdd4dddeSJeff Garzik 	unsigned int		req_idx;
446bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
447bdd4dddeSJeff Garzik 
448c6fd2807SJeff Garzik 	u32			pp_flags;
44929d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
450c6fd2807SJeff Garzik };
451c6fd2807SJeff Garzik 
452c6fd2807SJeff Garzik struct mv_port_signal {
453c6fd2807SJeff Garzik 	u32			amps;
454c6fd2807SJeff Garzik 	u32			pre;
455c6fd2807SJeff Garzik };
456c6fd2807SJeff Garzik 
45702a121daSMark Lord struct mv_host_priv {
45802a121daSMark Lord 	u32			hp_flags;
45996e2c487SMark Lord 	u32			main_irq_mask;
46002a121daSMark Lord 	struct mv_port_signal	signal[8];
46102a121daSMark Lord 	const struct mv_hw_ops	*ops;
462f351b2d6SSaeed Bishara 	int			n_ports;
463f351b2d6SSaeed Bishara 	void __iomem		*base;
4647368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
4657368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
46602a121daSMark Lord 	u32			irq_cause_ofs;
46702a121daSMark Lord 	u32			irq_mask_ofs;
46802a121daSMark Lord 	u32			unmask_all_irqs;
469da2fa9baSMark Lord 	/*
470da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
471da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
472da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
473da2fa9baSMark Lord 	 */
474da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
475da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
476da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
47702a121daSMark Lord };
47802a121daSMark Lord 
479c6fd2807SJeff Garzik struct mv_hw_ops {
480c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
481c6fd2807SJeff Garzik 			   unsigned int port);
482c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
483c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
484c6fd2807SJeff Garzik 			   void __iomem *mmio);
485c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
486c6fd2807SJeff Garzik 			unsigned int n_hc);
487c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
4887bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
489c6fd2807SJeff Garzik };
490c6fd2807SJeff Garzik 
491da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
492da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
493da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
494da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
495c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
496c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
4973e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
498c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
499c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
500c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
501a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
502a1efdabaSTejun Heo 			unsigned long deadline);
503bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
504bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
505f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
506c6fd2807SJeff Garzik 
507c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
508c6fd2807SJeff Garzik 			   unsigned int port);
509c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
510c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
511c6fd2807SJeff Garzik 			   void __iomem *mmio);
512c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
513c6fd2807SJeff Garzik 			unsigned int n_hc);
514c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
5157bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
516c6fd2807SJeff Garzik 
517c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
518c6fd2807SJeff Garzik 			   unsigned int port);
519c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
520c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
521c6fd2807SJeff Garzik 			   void __iomem *mmio);
522c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
523c6fd2807SJeff Garzik 			unsigned int n_hc);
524c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
525f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
526f351b2d6SSaeed Bishara 				      void __iomem *mmio);
527f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
528f351b2d6SSaeed Bishara 				      void __iomem *mmio);
529f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
530f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
531f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
532f351b2d6SSaeed Bishara 				      void __iomem *mmio);
533f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
5347bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
535e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
536c6fd2807SJeff Garzik 			     unsigned int port_no);
537e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
538b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
539e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
540c6fd2807SJeff Garzik 
541e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
542e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
543e49856d8SMark Lord 				unsigned long deadline);
544e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
545e49856d8SMark Lord 				unsigned long deadline);
54629d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
5474c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
5484c299ca3SMark Lord 					struct mv_port_priv *pp);
549c6fd2807SJeff Garzik 
550eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
551eb73d558SMark Lord  * because we have to allow room for worst case splitting of
552eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
553eb73d558SMark Lord  */
554c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
55568d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
556baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
557c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
558c5d3e45aSJeff Garzik };
559c5d3e45aSJeff Garzik 
560c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
56168d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
562138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
563baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
564c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
565c6fd2807SJeff Garzik };
566c6fd2807SJeff Garzik 
567029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
568029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
569c6fd2807SJeff Garzik 
5703e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
571c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
572c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
573c6fd2807SJeff Garzik 
574bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
575bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
576a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
577a1efdabaSTejun Heo 	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
578029cfd6bSTejun Heo 	.post_internal_cmd	= ATA_OP_NULL,
579bdd4dddeSJeff Garzik 
580c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
581c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
582c6fd2807SJeff Garzik 
583c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
584c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
585c6fd2807SJeff Garzik };
586c6fd2807SJeff Garzik 
587029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
588029cfd6bSTejun Heo 	.inherits		= &mv5_ops,
589f273827eSMark Lord 	.dev_config             = mv6_dev_config,
590c6fd2807SJeff Garzik 	.scr_read		= mv_scr_read,
591c6fd2807SJeff Garzik 	.scr_write		= mv_scr_write,
592c6fd2807SJeff Garzik 
593e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
594e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
595e49856d8SMark Lord 	.softreset		= mv_softreset,
59629d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
597c6fd2807SJeff Garzik };
598c6fd2807SJeff Garzik 
599029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
600029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
601029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
602c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
603c6fd2807SJeff Garzik };
604c6fd2807SJeff Garzik 
605c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
606c6fd2807SJeff Garzik 	{  /* chip_504x */
607cca3974eSJeff Garzik 		.flags		= MV_COMMON_FLAGS,
608c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
609bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
610c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
611c6fd2807SJeff Garzik 	},
612c6fd2807SJeff Garzik 	{  /* chip_508x */
613c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
614c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
615bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
616c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
617c6fd2807SJeff Garzik 	},
618c6fd2807SJeff Garzik 	{  /* chip_5080 */
619c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
620c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
621bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
622c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
623c6fd2807SJeff Garzik 	},
624c6fd2807SJeff Garzik 	{  /* chip_604x */
625138bfdd0SMark Lord 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
626e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
627138bfdd0SMark Lord 				  ATA_FLAG_NCQ,
628c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
629bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
630c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
631c6fd2807SJeff Garzik 	},
632c6fd2807SJeff Garzik 	{  /* chip_608x */
633c5d3e45aSJeff Garzik 		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
634e49856d8SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
635138bfdd0SMark Lord 				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
636c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
637bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
638c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
639c6fd2807SJeff Garzik 	},
640c6fd2807SJeff Garzik 	{  /* chip_6042 */
641ad3aef51SMark Lord 		.flags		= MV_GENIIE_FLAGS,
642c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
643bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
644c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
645c6fd2807SJeff Garzik 	},
646c6fd2807SJeff Garzik 	{  /* chip_7042 */
647ad3aef51SMark Lord 		.flags		= MV_GENIIE_FLAGS,
648c6fd2807SJeff Garzik 		.pio_mask	= 0x1f,	/* pio0-4 */
649bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
650c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
651c6fd2807SJeff Garzik 	},
652f351b2d6SSaeed Bishara 	{  /* chip_soc */
6531f398472SMark Lord 		.flags		= MV_GENIIE_FLAGS,
654f351b2d6SSaeed Bishara 		.pio_mask	= 0x1f,	/* pio0-4 */
655f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
656f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
657f351b2d6SSaeed Bishara 	},
658c6fd2807SJeff Garzik };
659c6fd2807SJeff Garzik 
660c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
6612d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
6622d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
6632d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
6642d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
665cfbf723eSAlan Cox 	/* RocketRAID 1740/174x have different identifiers */
666cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
667cfbf723eSAlan Cox 	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
668c6fd2807SJeff Garzik 
6692d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
6702d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
6712d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
6722d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
6732d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
674c6fd2807SJeff Garzik 
6752d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
6762d2744fcSJeff Garzik 
677d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
678d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
679d9f9c6bcSFlorian Attenberger 
68002a121daSMark Lord 	/* Marvell 7042 support */
6816a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
6826a3d586dSMorrison, Tom 
68302a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
68402a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
68502a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
68602a121daSMark Lord 
687c6fd2807SJeff Garzik 	{ }			/* terminate list */
688c6fd2807SJeff Garzik };
689c6fd2807SJeff Garzik 
690c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
691c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
692c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
693c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
694c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
695c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
696c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
697c6fd2807SJeff Garzik };
698c6fd2807SJeff Garzik 
699c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
700c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
701c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
702c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
703c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
704c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
705c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
706c6fd2807SJeff Garzik };
707c6fd2807SJeff Garzik 
708f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
709f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
710f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
711f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
712f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
713f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
714f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
715f351b2d6SSaeed Bishara };
716f351b2d6SSaeed Bishara 
717c6fd2807SJeff Garzik /*
718c6fd2807SJeff Garzik  * Functions
719c6fd2807SJeff Garzik  */
720c6fd2807SJeff Garzik 
721c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
722c6fd2807SJeff Garzik {
723c6fd2807SJeff Garzik 	writel(data, addr);
724c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
725c6fd2807SJeff Garzik }
726c6fd2807SJeff Garzik 
727c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
728c6fd2807SJeff Garzik {
729c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
730c6fd2807SJeff Garzik }
731c6fd2807SJeff Garzik 
732c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
733c6fd2807SJeff Garzik {
734c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
735c6fd2807SJeff Garzik }
736c6fd2807SJeff Garzik 
7371cfd19aeSMark Lord /*
7381cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
7391cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
7401cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
7411cfd19aeSMark Lord  *
7421cfd19aeSMark Lord  * port is the sole input, in range 0..7.
7437368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
7447368f919SMark Lord  * hardport is the other output, in range 0..3.
7451cfd19aeSMark Lord  *
7461cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
7471cfd19aeSMark Lord  */
7481cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
7491cfd19aeSMark Lord {								\
7501cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
7511cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
7521cfd19aeSMark Lord 	shift   += hardport * 2;				\
7531cfd19aeSMark Lord }
7541cfd19aeSMark Lord 
755352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
756352fab70SMark Lord {
757352fab70SMark Lord 	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
758352fab70SMark Lord }
759352fab70SMark Lord 
760c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
761c6fd2807SJeff Garzik 						 unsigned int port)
762c6fd2807SJeff Garzik {
763c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
764c6fd2807SJeff Garzik }
765c6fd2807SJeff Garzik 
766c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
767c6fd2807SJeff Garzik {
768c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
769c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
770c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
771c6fd2807SJeff Garzik }
772c6fd2807SJeff Garzik 
773e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
774e12bef50SMark Lord {
775e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
776e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
777e12bef50SMark Lord 
778e12bef50SMark Lord 	return hc_mmio + ofs;
779e12bef50SMark Lord }
780e12bef50SMark Lord 
781f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
782f351b2d6SSaeed Bishara {
783f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
784f351b2d6SSaeed Bishara 	return hpriv->base;
785f351b2d6SSaeed Bishara }
786f351b2d6SSaeed Bishara 
787c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
788c6fd2807SJeff Garzik {
789f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
790c6fd2807SJeff Garzik }
791c6fd2807SJeff Garzik 
792cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
793c6fd2807SJeff Garzik {
794cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
795c6fd2807SJeff Garzik }
796c6fd2807SJeff Garzik 
797c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
798c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
799c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
800c5d3e45aSJeff Garzik {
801bdd4dddeSJeff Garzik 	u32 index;
802bdd4dddeSJeff Garzik 
803c5d3e45aSJeff Garzik 	/*
804c5d3e45aSJeff Garzik 	 * initialize request queue
805c5d3e45aSJeff Garzik 	 */
806fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
807fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
808bdd4dddeSJeff Garzik 
809c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
810c5d3e45aSJeff Garzik 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
811bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
812c5d3e45aSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
813bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
814c5d3e45aSJeff Garzik 
815c5d3e45aSJeff Garzik 	/*
816c5d3e45aSJeff Garzik 	 * initialize response queue
817c5d3e45aSJeff Garzik 	 */
818fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
819fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
820bdd4dddeSJeff Garzik 
821c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
822c5d3e45aSJeff Garzik 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
823bdd4dddeSJeff Garzik 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
824bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
825c5d3e45aSJeff Garzik 		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
826c5d3e45aSJeff Garzik }
827c5d3e45aSJeff Garzik 
828c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
829c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
830c4de573bSMark Lord {
831c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
832c4de573bSMark Lord 	u32 old_mask, new_mask;
833c4de573bSMark Lord 
83496e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
835c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
83696e2c487SMark Lord 	if (new_mask != old_mask) {
83796e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
838c4de573bSMark Lord 		writelfl(new_mask, hpriv->main_irq_mask_addr);
839c4de573bSMark Lord 	}
84096e2c487SMark Lord }
841c4de573bSMark Lord 
842c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
843c4de573bSMark Lord 				     unsigned int port_bits)
844c4de573bSMark Lord {
845c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
846c4de573bSMark Lord 	u32 disable_bits, enable_bits;
847c4de573bSMark Lord 
848c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
849c4de573bSMark Lord 
850c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
851c4de573bSMark Lord 	enable_bits  = port_bits << shift;
852c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
853c4de573bSMark Lord }
854c4de573bSMark Lord 
855c6fd2807SJeff Garzik /**
856c6fd2807SJeff Garzik  *      mv_start_dma - Enable eDMA engine
857c6fd2807SJeff Garzik  *      @base: port base address
858c6fd2807SJeff Garzik  *      @pp: port private data
859c6fd2807SJeff Garzik  *
860c6fd2807SJeff Garzik  *      Verify the local cache of the eDMA state is accurate with a
861c6fd2807SJeff Garzik  *      WARN_ON.
862c6fd2807SJeff Garzik  *
863c6fd2807SJeff Garzik  *      LOCKING:
864c6fd2807SJeff Garzik  *      Inherited from caller.
865c6fd2807SJeff Garzik  */
8660c58912eSMark Lord static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
86772109168SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
868c6fd2807SJeff Garzik {
86972109168SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
87072109168SMark Lord 
87172109168SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
87272109168SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
87372109168SMark Lord 		if (want_ncq != using_ncq)
874b562468cSMark Lord 			mv_stop_edma(ap);
87572109168SMark Lord 	}
876c5d3e45aSJeff Garzik 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
8770c58912eSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
878352fab70SMark Lord 		int hardport = mv_hardport_from_port(ap->port_no);
8790c58912eSMark Lord 		void __iomem *hc_mmio = mv_hc_base_from_port(
880352fab70SMark Lord 					mv_host_base(ap->host), hardport);
8810c58912eSMark Lord 		u32 hc_irq_cause, ipending;
8820c58912eSMark Lord 
883bdd4dddeSJeff Garzik 		/* clear EDMA event indicators, if any */
884f630d562SMark Lord 		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
885bdd4dddeSJeff Garzik 
8860c58912eSMark Lord 		/* clear EDMA interrupt indicator, if any */
8870c58912eSMark Lord 		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
888352fab70SMark Lord 		ipending = (DEV_IRQ | DMA_IRQ) << hardport;
8890c58912eSMark Lord 		if (hc_irq_cause & ipending) {
8900c58912eSMark Lord 			writelfl(hc_irq_cause & ~ipending,
8910c58912eSMark Lord 				 hc_mmio + HC_IRQ_CAUSE_OFS);
8920c58912eSMark Lord 		}
8930c58912eSMark Lord 
894e12bef50SMark Lord 		mv_edma_cfg(ap, want_ncq);
8950c58912eSMark Lord 
8960c58912eSMark Lord 		/* clear FIS IRQ Cause */
897e4006077SMark Lord 		if (IS_GEN_IIE(hpriv))
8980c58912eSMark Lord 			writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
8990c58912eSMark Lord 
900f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
90188e675e1SMark Lord 		mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ);
902bdd4dddeSJeff Garzik 
903f630d562SMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
904c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
905c6fd2807SJeff Garzik 	}
906c6fd2807SJeff Garzik }
907c6fd2807SJeff Garzik 
9089b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
9099b2c4e0bSMark Lord {
9109b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
9119b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
9129b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
9139b2c4e0bSMark Lord 	int i;
9149b2c4e0bSMark Lord 
9159b2c4e0bSMark Lord 	/*
9169b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
917c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
918c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
919c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
920c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
9219b2c4e0bSMark Lord 	 */
9229b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
9239b2c4e0bSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
9249b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
9259b2c4e0bSMark Lord 			break;
9269b2c4e0bSMark Lord 		udelay(per_loop);
9279b2c4e0bSMark Lord 	}
9289b2c4e0bSMark Lord 	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
9299b2c4e0bSMark Lord }
9309b2c4e0bSMark Lord 
931c6fd2807SJeff Garzik /**
932e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
933b562468cSMark Lord  *      @port_mmio: io base address
934c6fd2807SJeff Garzik  *
935c6fd2807SJeff Garzik  *      LOCKING:
936c6fd2807SJeff Garzik  *      Inherited from caller.
937c6fd2807SJeff Garzik  */
938b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
939c6fd2807SJeff Garzik {
940b562468cSMark Lord 	int i;
941c6fd2807SJeff Garzik 
942b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
943c6fd2807SJeff Garzik 	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
944c6fd2807SJeff Garzik 
945b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
946b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
947b562468cSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
9484537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
949b562468cSMark Lord 			return 0;
950b562468cSMark Lord 		udelay(10);
951c6fd2807SJeff Garzik 	}
952b562468cSMark Lord 	return -EIO;
953c6fd2807SJeff Garzik }
954c6fd2807SJeff Garzik 
955e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
956c6fd2807SJeff Garzik {
957c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
958c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
959c6fd2807SJeff Garzik 
960b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
961b562468cSMark Lord 		return 0;
962c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
9639b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
964b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
965c6fd2807SJeff Garzik 		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
966b562468cSMark Lord 		return -EIO;
967c6fd2807SJeff Garzik 	}
968b562468cSMark Lord 	return 0;
9690ea9e179SJeff Garzik }
9700ea9e179SJeff Garzik 
971c6fd2807SJeff Garzik #ifdef ATA_DEBUG
972c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
973c6fd2807SJeff Garzik {
974c6fd2807SJeff Garzik 	int b, w;
975c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
976c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
977c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
978c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
979c6fd2807SJeff Garzik 			b += sizeof(u32);
980c6fd2807SJeff Garzik 		}
981c6fd2807SJeff Garzik 		printk("\n");
982c6fd2807SJeff Garzik 	}
983c6fd2807SJeff Garzik }
984c6fd2807SJeff Garzik #endif
985c6fd2807SJeff Garzik 
986c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
987c6fd2807SJeff Garzik {
988c6fd2807SJeff Garzik #ifdef ATA_DEBUG
989c6fd2807SJeff Garzik 	int b, w;
990c6fd2807SJeff Garzik 	u32 dw;
991c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
992c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
993c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
994c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
995c6fd2807SJeff Garzik 			printk("%08x ", dw);
996c6fd2807SJeff Garzik 			b += sizeof(u32);
997c6fd2807SJeff Garzik 		}
998c6fd2807SJeff Garzik 		printk("\n");
999c6fd2807SJeff Garzik 	}
1000c6fd2807SJeff Garzik #endif
1001c6fd2807SJeff Garzik }
1002c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1003c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1004c6fd2807SJeff Garzik {
1005c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1006c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1007c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1008c6fd2807SJeff Garzik 	void __iomem *port_base;
1009c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1010c6fd2807SJeff Garzik 
1011c6fd2807SJeff Garzik 	if (0 > port) {
1012c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1013c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1014c6fd2807SJeff Garzik 		num_hcs = 2;
1015c6fd2807SJeff Garzik 	} else {
1016c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1017c6fd2807SJeff Garzik 		start_port = port;
1018c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1019c6fd2807SJeff Garzik 	}
1020c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1021c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1022c6fd2807SJeff Garzik 
1023c6fd2807SJeff Garzik 	if (NULL != pdev) {
1024c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1025c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1026c6fd2807SJeff Garzik 	}
1027c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1028c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1029c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1030c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1031c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1032c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1033c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1034c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1035c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1036c6fd2807SJeff Garzik 	}
1037c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1038c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1039c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1040c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1041c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1042c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1043c6fd2807SJeff Garzik 	}
1044c6fd2807SJeff Garzik #endif
1045c6fd2807SJeff Garzik }
1046c6fd2807SJeff Garzik 
1047c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1048c6fd2807SJeff Garzik {
1049c6fd2807SJeff Garzik 	unsigned int ofs;
1050c6fd2807SJeff Garzik 
1051c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1052c6fd2807SJeff Garzik 	case SCR_STATUS:
1053c6fd2807SJeff Garzik 	case SCR_CONTROL:
1054c6fd2807SJeff Garzik 	case SCR_ERROR:
1055c6fd2807SJeff Garzik 		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1056c6fd2807SJeff Garzik 		break;
1057c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1058c6fd2807SJeff Garzik 		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
1059c6fd2807SJeff Garzik 		break;
1060c6fd2807SJeff Garzik 	default:
1061c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1062c6fd2807SJeff Garzik 		break;
1063c6fd2807SJeff Garzik 	}
1064c6fd2807SJeff Garzik 	return ofs;
1065c6fd2807SJeff Garzik }
1066c6fd2807SJeff Garzik 
1067da3dbb17STejun Heo static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1068c6fd2807SJeff Garzik {
1069c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1070c6fd2807SJeff Garzik 
1071da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1072da3dbb17STejun Heo 		*val = readl(mv_ap_base(ap) + ofs);
1073da3dbb17STejun Heo 		return 0;
1074da3dbb17STejun Heo 	} else
1075da3dbb17STejun Heo 		return -EINVAL;
1076c6fd2807SJeff Garzik }
1077c6fd2807SJeff Garzik 
1078da3dbb17STejun Heo static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1079c6fd2807SJeff Garzik {
1080c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1081c6fd2807SJeff Garzik 
1082da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
1083c6fd2807SJeff Garzik 		writelfl(val, mv_ap_base(ap) + ofs);
1084da3dbb17STejun Heo 		return 0;
1085da3dbb17STejun Heo 	} else
1086da3dbb17STejun Heo 		return -EINVAL;
1087c6fd2807SJeff Garzik }
1088c6fd2807SJeff Garzik 
1089f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1090f273827eSMark Lord {
1091f273827eSMark Lord 	/*
1092e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1093e49856d8SMark Lord 	 *
1094e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1095e49856d8SMark Lord 	 *  (no FIS-based switching).
1096e49856d8SMark Lord 	 *
1097f273827eSMark Lord 	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1098f273827eSMark Lord 	 * See mv_qc_prep() for more info.
1099f273827eSMark Lord 	 */
1100e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1101352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1102e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1103352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1104352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1105352fab70SMark Lord 		} else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1106352fab70SMark Lord 			adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1107352fab70SMark Lord 			ata_dev_printk(adev, KERN_INFO,
1108352fab70SMark Lord 				"max_sectors limited to %u for NCQ\n",
1109352fab70SMark Lord 				adev->max_sectors);
1110352fab70SMark Lord 		}
1111f273827eSMark Lord 	}
1112e49856d8SMark Lord }
1113f273827eSMark Lord 
11143e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
11153e4a1391SMark Lord {
11163e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
11173e4a1391SMark Lord 	struct ata_port *ap = link->ap;
11183e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
11193e4a1391SMark Lord 
11203e4a1391SMark Lord 	/*
112129d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
112229d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
112329d187bbSMark Lord 	 */
112429d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
112529d187bbSMark Lord 		return ATA_DEFER_PORT;
112629d187bbSMark Lord 	/*
11273e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
11283e4a1391SMark Lord 	 */
11293e4a1391SMark Lord 	if (ap->nr_active_links == 0)
11303e4a1391SMark Lord 		return 0;
11313e4a1391SMark Lord 
11323e4a1391SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
11333e4a1391SMark Lord 		/*
11343e4a1391SMark Lord 		 * The port is operating in host queuing mode (EDMA).
11353e4a1391SMark Lord 		 * It can accomodate a new qc if the qc protocol
11363e4a1391SMark Lord 		 * is compatible with the current host queue mode.
11373e4a1391SMark Lord 		 */
11383e4a1391SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
11393e4a1391SMark Lord 			/*
11403e4a1391SMark Lord 			 * The host queue (EDMA) is in NCQ mode.
11413e4a1391SMark Lord 			 * If the new qc is also an NCQ command,
11423e4a1391SMark Lord 			 * then allow the new qc.
11433e4a1391SMark Lord 			 */
11443e4a1391SMark Lord 			if (qc->tf.protocol == ATA_PROT_NCQ)
11453e4a1391SMark Lord 				return 0;
11463e4a1391SMark Lord 		} else {
11473e4a1391SMark Lord 			/*
11483e4a1391SMark Lord 			 * The host queue (EDMA) is in non-NCQ, DMA mode.
11493e4a1391SMark Lord 			 * If the new qc is also a non-NCQ, DMA command,
11503e4a1391SMark Lord 			 * then allow the new qc.
11513e4a1391SMark Lord 			 */
11523e4a1391SMark Lord 			if (qc->tf.protocol == ATA_PROT_DMA)
11533e4a1391SMark Lord 				return 0;
11543e4a1391SMark Lord 		}
11553e4a1391SMark Lord 	}
11563e4a1391SMark Lord 	return ATA_DEFER_PORT;
11573e4a1391SMark Lord }
11583e4a1391SMark Lord 
115900f42eabSMark Lord static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
1160e49856d8SMark Lord {
116100f42eabSMark Lord 	u32 new_fiscfg, old_fiscfg;
116200f42eabSMark Lord 	u32 new_ltmode, old_ltmode;
116300f42eabSMark Lord 	u32 new_haltcond, old_haltcond;
116400f42eabSMark Lord 
11658e7decdbSMark Lord 	old_fiscfg   = readl(port_mmio + FISCFG_OFS);
1166e49856d8SMark Lord 	old_ltmode   = readl(port_mmio + LTMODE_OFS);
116700f42eabSMark Lord 	old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
116800f42eabSMark Lord 
116900f42eabSMark Lord 	new_fiscfg   = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
117000f42eabSMark Lord 	new_ltmode   = old_ltmode & ~LTMODE_BIT8;
117100f42eabSMark Lord 	new_haltcond = old_haltcond | EDMA_ERR_DEV;
117200f42eabSMark Lord 
117300f42eabSMark Lord 	if (want_fbs) {
11748e7decdbSMark Lord 		new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1175e49856d8SMark Lord 		new_ltmode = old_ltmode | LTMODE_BIT8;
11764c299ca3SMark Lord 		if (want_ncq)
11774c299ca3SMark Lord 			new_haltcond &= ~EDMA_ERR_DEV;
11784c299ca3SMark Lord 		else
11794c299ca3SMark Lord 			new_fiscfg |=  FISCFG_WAIT_DEV_ERR;
1180e49856d8SMark Lord 	}
118100f42eabSMark Lord 
11828e7decdbSMark Lord 	if (new_fiscfg != old_fiscfg)
11838e7decdbSMark Lord 		writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
1184e49856d8SMark Lord 	if (new_ltmode != old_ltmode)
1185e49856d8SMark Lord 		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
118600f42eabSMark Lord 	if (new_haltcond != old_haltcond)
118700f42eabSMark Lord 		writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
1188e49856d8SMark Lord }
1189c6fd2807SJeff Garzik 
1190dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1191dd2890f6SMark Lord {
1192dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1193dd2890f6SMark Lord 	u32 old, new;
1194dd2890f6SMark Lord 
1195dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1196dd2890f6SMark Lord 	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1197dd2890f6SMark Lord 	if (want_ncq)
1198dd2890f6SMark Lord 		new = old | (1 << 22);
1199dd2890f6SMark Lord 	else
1200dd2890f6SMark Lord 		new = old & ~(1 << 22);
1201dd2890f6SMark Lord 	if (new != old)
1202dd2890f6SMark Lord 		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1203dd2890f6SMark Lord }
1204dd2890f6SMark Lord 
1205e12bef50SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1206c6fd2807SJeff Garzik {
1207c6fd2807SJeff Garzik 	u32 cfg;
1208e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1209e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1210e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1211c6fd2807SJeff Garzik 
1212c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1213c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
121400f42eabSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
1215c6fd2807SJeff Garzik 
1216c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1217c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1218c6fd2807SJeff Garzik 
1219dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1220c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1221dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1222c6fd2807SJeff Garzik 
1223dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
122400f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
122500f42eabSMark Lord 		/*
122600f42eabSMark Lord 		 * Possible future enhancement:
122700f42eabSMark Lord 		 *
122800f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
122900f42eabSMark Lord 		 * But first we need to have the error handling in place
123000f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
123100f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
123200f42eabSMark Lord 		 */
123300f42eabSMark Lord 		want_fbs &= want_ncq;
123400f42eabSMark Lord 
123500f42eabSMark Lord 		mv_config_fbs(port_mmio, want_ncq, want_fbs);
123600f42eabSMark Lord 
123700f42eabSMark Lord 		if (want_fbs) {
123800f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
123900f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
124000f42eabSMark Lord 		}
124100f42eabSMark Lord 
1242e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1243e728eabeSJeff Garzik 		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
12441f398472SMark Lord 		if (!IS_SOC(hpriv))
1245c6fd2807SJeff Garzik 			cfg |= (1 << 18);	/* enab early completion */
1246616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1247616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1248c6fd2807SJeff Garzik 	}
1249c6fd2807SJeff Garzik 
125072109168SMark Lord 	if (want_ncq) {
125172109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
125272109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
125372109168SMark Lord 	} else
125472109168SMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
125572109168SMark Lord 
1256c6fd2807SJeff Garzik 	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1257c6fd2807SJeff Garzik }
1258c6fd2807SJeff Garzik 
1259da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1260da2fa9baSMark Lord {
1261da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1262da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1263eb73d558SMark Lord 	int tag;
1264da2fa9baSMark Lord 
1265da2fa9baSMark Lord 	if (pp->crqb) {
1266da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1267da2fa9baSMark Lord 		pp->crqb = NULL;
1268da2fa9baSMark Lord 	}
1269da2fa9baSMark Lord 	if (pp->crpb) {
1270da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1271da2fa9baSMark Lord 		pp->crpb = NULL;
1272da2fa9baSMark Lord 	}
1273eb73d558SMark Lord 	/*
1274eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1275eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1276eb73d558SMark Lord 	 */
1277eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1278eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1279eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1280eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1281eb73d558SMark Lord 					      pp->sg_tbl[tag],
1282eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1283eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1284eb73d558SMark Lord 		}
1285da2fa9baSMark Lord 	}
1286da2fa9baSMark Lord }
1287da2fa9baSMark Lord 
1288c6fd2807SJeff Garzik /**
1289c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1290c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1291c6fd2807SJeff Garzik  *
1292c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1293c6fd2807SJeff Garzik  *      zero indices.
1294c6fd2807SJeff Garzik  *
1295c6fd2807SJeff Garzik  *      LOCKING:
1296c6fd2807SJeff Garzik  *      Inherited from caller.
1297c6fd2807SJeff Garzik  */
1298c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1299c6fd2807SJeff Garzik {
1300cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1301cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1302c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1303dde20207SJames Bottomley 	int tag;
1304c6fd2807SJeff Garzik 
130524dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1306c6fd2807SJeff Garzik 	if (!pp)
130724dc5f33STejun Heo 		return -ENOMEM;
1308da2fa9baSMark Lord 	ap->private_data = pp;
1309c6fd2807SJeff Garzik 
1310da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1311da2fa9baSMark Lord 	if (!pp->crqb)
1312da2fa9baSMark Lord 		return -ENOMEM;
1313da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1314c6fd2807SJeff Garzik 
1315da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1316da2fa9baSMark Lord 	if (!pp->crpb)
1317da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1318da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1319c6fd2807SJeff Garzik 
1320eb73d558SMark Lord 	/*
1321eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1322eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1323eb73d558SMark Lord 	 */
1324eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1325eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1326eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1327eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1328eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1329da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1330eb73d558SMark Lord 		} else {
1331eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1332eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1333eb73d558SMark Lord 		}
1334eb73d558SMark Lord 	}
1335c6fd2807SJeff Garzik 	return 0;
1336da2fa9baSMark Lord 
1337da2fa9baSMark Lord out_port_free_dma_mem:
1338da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1339da2fa9baSMark Lord 	return -ENOMEM;
1340c6fd2807SJeff Garzik }
1341c6fd2807SJeff Garzik 
1342c6fd2807SJeff Garzik /**
1343c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1344c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1345c6fd2807SJeff Garzik  *
1346c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1347c6fd2807SJeff Garzik  *
1348c6fd2807SJeff Garzik  *      LOCKING:
1349cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1350c6fd2807SJeff Garzik  */
1351c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1352c6fd2807SJeff Garzik {
1353e12bef50SMark Lord 	mv_stop_edma(ap);
135488e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1355da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1356c6fd2807SJeff Garzik }
1357c6fd2807SJeff Garzik 
1358c6fd2807SJeff Garzik /**
1359c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1360c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1361c6fd2807SJeff Garzik  *
1362c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1363c6fd2807SJeff Garzik  *
1364c6fd2807SJeff Garzik  *      LOCKING:
1365c6fd2807SJeff Garzik  *      Inherited from caller.
1366c6fd2807SJeff Garzik  */
13676c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1368c6fd2807SJeff Garzik {
1369c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1370c6fd2807SJeff Garzik 	struct scatterlist *sg;
13713be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1372ff2aeb1eSTejun Heo 	unsigned int si;
1373c6fd2807SJeff Garzik 
1374eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1375ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1376d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1377d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1378c6fd2807SJeff Garzik 
13794007b493SOlof Johansson 		while (sg_len) {
13804007b493SOlof Johansson 			u32 offset = addr & 0xffff;
13814007b493SOlof Johansson 			u32 len = sg_len;
13824007b493SOlof Johansson 
13834007b493SOlof Johansson 			if ((offset + sg_len > 0x10000))
13844007b493SOlof Johansson 				len = 0x10000 - offset;
13854007b493SOlof Johansson 
1386d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1387d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
13886c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1389c6fd2807SJeff Garzik 
13904007b493SOlof Johansson 			sg_len -= len;
13914007b493SOlof Johansson 			addr += len;
13924007b493SOlof Johansson 
13933be6cbd7SJeff Garzik 			last_sg = mv_sg;
1394d88184fbSJeff Garzik 			mv_sg++;
1395c6fd2807SJeff Garzik 		}
13964007b493SOlof Johansson 	}
13973be6cbd7SJeff Garzik 
13983be6cbd7SJeff Garzik 	if (likely(last_sg))
13993be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1400c6fd2807SJeff Garzik }
1401c6fd2807SJeff Garzik 
14025796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1403c6fd2807SJeff Garzik {
1404c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1405c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1406c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1407c6fd2807SJeff Garzik }
1408c6fd2807SJeff Garzik 
1409c6fd2807SJeff Garzik /**
1410c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
1411c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1412c6fd2807SJeff Garzik  *
1413c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1414c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1415c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1416c6fd2807SJeff Garzik  *      the SG load routine.
1417c6fd2807SJeff Garzik  *
1418c6fd2807SJeff Garzik  *      LOCKING:
1419c6fd2807SJeff Garzik  *      Inherited from caller.
1420c6fd2807SJeff Garzik  */
1421c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
1422c6fd2807SJeff Garzik {
1423c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1424c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1425c6fd2807SJeff Garzik 	__le16 *cw;
1426c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1427c6fd2807SJeff Garzik 	u16 flags = 0;
1428c6fd2807SJeff Garzik 	unsigned in_index;
1429c6fd2807SJeff Garzik 
1430138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1431138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1432c6fd2807SJeff Garzik 		return;
1433c6fd2807SJeff Garzik 
1434c6fd2807SJeff Garzik 	/* Fill in command request block
1435c6fd2807SJeff Garzik 	 */
1436c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1437c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1438c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1439c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
1440e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1441c6fd2807SJeff Garzik 
1442bdd4dddeSJeff Garzik 	/* get current queue index from software */
1443fcfb1f77SMark Lord 	in_index = pp->req_idx;
1444c6fd2807SJeff Garzik 
1445c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
1446eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1447c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
1448eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1449c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1450c6fd2807SJeff Garzik 
1451c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
1452c6fd2807SJeff Garzik 	tf = &qc->tf;
1453c6fd2807SJeff Garzik 
1454c6fd2807SJeff Garzik 	/* Sadly, the CRQB cannot accomodate all registers--there are
1455c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
1456c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
1457c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
1458c6fd2807SJeff Garzik 	 * NCQ.  NCQ will drop hob_nsect.
1459c6fd2807SJeff Garzik 	 */
1460c6fd2807SJeff Garzik 	switch (tf->command) {
1461c6fd2807SJeff Garzik 	case ATA_CMD_READ:
1462c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
1463c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
1464c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
1465c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
1466c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1467c6fd2807SJeff Garzik 		break;
1468c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
1469c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
1470c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1471c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1472c6fd2807SJeff Garzik 		break;
1473c6fd2807SJeff Garzik 	default:
1474c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
1475c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1476c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
1477c6fd2807SJeff Garzik 		 * driver needs work.
1478c6fd2807SJeff Garzik 		 *
1479c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
1480c6fd2807SJeff Garzik 		 * return error here.
1481c6fd2807SJeff Garzik 		 */
1482c6fd2807SJeff Garzik 		BUG_ON(tf->command);
1483c6fd2807SJeff Garzik 		break;
1484c6fd2807SJeff Garzik 	}
1485c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1486c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1487c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1488c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1489c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1490c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1491c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1492c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1493c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
1494c6fd2807SJeff Garzik 
1495c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1496c6fd2807SJeff Garzik 		return;
1497c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1498c6fd2807SJeff Garzik }
1499c6fd2807SJeff Garzik 
1500c6fd2807SJeff Garzik /**
1501c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
1502c6fd2807SJeff Garzik  *      @qc: queued command to prepare
1503c6fd2807SJeff Garzik  *
1504c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1505c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
1506c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
1507c6fd2807SJeff Garzik  *      the SG load routine.
1508c6fd2807SJeff Garzik  *
1509c6fd2807SJeff Garzik  *      LOCKING:
1510c6fd2807SJeff Garzik  *      Inherited from caller.
1511c6fd2807SJeff Garzik  */
1512c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1513c6fd2807SJeff Garzik {
1514c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
1515c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1516c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
1517c6fd2807SJeff Garzik 	struct ata_taskfile *tf;
1518c6fd2807SJeff Garzik 	unsigned in_index;
1519c6fd2807SJeff Garzik 	u32 flags = 0;
1520c6fd2807SJeff Garzik 
1521138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1522138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ))
1523c6fd2807SJeff Garzik 		return;
1524c6fd2807SJeff Garzik 
1525e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
1526c6fd2807SJeff Garzik 	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1527c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
1528c6fd2807SJeff Garzik 
1529c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1530c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
15318c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1532e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1533c6fd2807SJeff Garzik 
1534bdd4dddeSJeff Garzik 	/* get current queue index from software */
1535fcfb1f77SMark Lord 	in_index = pp->req_idx;
1536c6fd2807SJeff Garzik 
1537c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1538eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1539eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1540c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
1541c6fd2807SJeff Garzik 
1542c6fd2807SJeff Garzik 	tf = &qc->tf;
1543c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
1544c6fd2807SJeff Garzik 			(tf->command << 16) |
1545c6fd2807SJeff Garzik 			(tf->feature << 24)
1546c6fd2807SJeff Garzik 		);
1547c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
1548c6fd2807SJeff Garzik 			(tf->lbal << 0) |
1549c6fd2807SJeff Garzik 			(tf->lbam << 8) |
1550c6fd2807SJeff Garzik 			(tf->lbah << 16) |
1551c6fd2807SJeff Garzik 			(tf->device << 24)
1552c6fd2807SJeff Garzik 		);
1553c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
1554c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
1555c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
1556c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
1557c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
1558c6fd2807SJeff Garzik 		);
1559c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
1560c6fd2807SJeff Garzik 			(tf->nsect << 0) |
1561c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
1562c6fd2807SJeff Garzik 		);
1563c6fd2807SJeff Garzik 
1564c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1565c6fd2807SJeff Garzik 		return;
1566c6fd2807SJeff Garzik 	mv_fill_sg(qc);
1567c6fd2807SJeff Garzik }
1568c6fd2807SJeff Garzik 
1569c6fd2807SJeff Garzik /**
1570c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
1571c6fd2807SJeff Garzik  *      @qc: queued command to start
1572c6fd2807SJeff Garzik  *
1573c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
1574c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
1575c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
1576c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
1577c6fd2807SJeff Garzik  *
1578c6fd2807SJeff Garzik  *      LOCKING:
1579c6fd2807SJeff Garzik  *      Inherited from caller.
1580c6fd2807SJeff Garzik  */
1581c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1582c6fd2807SJeff Garzik {
1583c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
1584c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1585c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1586bdd4dddeSJeff Garzik 	u32 in_index;
1587c6fd2807SJeff Garzik 
1588138bfdd0SMark Lord 	if ((qc->tf.protocol != ATA_PROT_DMA) &&
1589138bfdd0SMark Lord 	    (qc->tf.protocol != ATA_PROT_NCQ)) {
159017c5aab5SMark Lord 		/*
159117c5aab5SMark Lord 		 * We're about to send a non-EDMA capable command to the
1592c6fd2807SJeff Garzik 		 * port.  Turn off EDMA so there won't be problems accessing
1593c6fd2807SJeff Garzik 		 * shadow block, etc registers.
1594c6fd2807SJeff Garzik 		 */
1595b562468cSMark Lord 		mv_stop_edma(ap);
159688e675e1SMark Lord 		mv_enable_port_irqs(ap, ERR_IRQ);
1597e49856d8SMark Lord 		mv_pmp_select(ap, qc->dev->link->pmp);
15989363c382STejun Heo 		return ata_sff_qc_issue(qc);
1599c6fd2807SJeff Garzik 	}
1600c6fd2807SJeff Garzik 
160172109168SMark Lord 	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1602bdd4dddeSJeff Garzik 
1603fcfb1f77SMark Lord 	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1604fcfb1f77SMark Lord 	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1605c6fd2807SJeff Garzik 
1606c6fd2807SJeff Garzik 	/* and write the request in pointer to kick the EDMA to life */
1607bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1608bdd4dddeSJeff Garzik 		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1609c6fd2807SJeff Garzik 
1610c6fd2807SJeff Garzik 	return 0;
1611c6fd2807SJeff Garzik }
1612c6fd2807SJeff Garzik 
16138f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
16148f767f8aSMark Lord {
16158f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
16168f767f8aSMark Lord 	struct ata_queued_cmd *qc;
16178f767f8aSMark Lord 
16188f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
16198f767f8aSMark Lord 		return NULL;
16208f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
16218f767f8aSMark Lord 	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
16228f767f8aSMark Lord 		qc = NULL;
16238f767f8aSMark Lord 	return qc;
16248f767f8aSMark Lord }
16258f767f8aSMark Lord 
162629d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
162729d187bbSMark Lord {
162829d187bbSMark Lord 	unsigned int pmp, pmp_map;
162929d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
163029d187bbSMark Lord 
163129d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
163229d187bbSMark Lord 		/*
163329d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
163429d187bbSMark Lord 		 * before we freeze the port entirely.
163529d187bbSMark Lord 		 *
163629d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
163729d187bbSMark Lord 		 */
163829d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
163929d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
164029d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
164129d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
164229d187bbSMark Lord 			if (pmp_map & this_pmp) {
164329d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
164429d187bbSMark Lord 				pmp_map &= ~this_pmp;
164529d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
164629d187bbSMark Lord 			}
164729d187bbSMark Lord 		}
164829d187bbSMark Lord 		ata_port_freeze(ap);
164929d187bbSMark Lord 	}
165029d187bbSMark Lord 	sata_pmp_error_handler(ap);
165129d187bbSMark Lord }
165229d187bbSMark Lord 
16534c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
16544c299ca3SMark Lord {
16554c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
16564c299ca3SMark Lord 
16574c299ca3SMark Lord 	return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
16584c299ca3SMark Lord }
16594c299ca3SMark Lord 
16604c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
16614c299ca3SMark Lord {
16624c299ca3SMark Lord 	struct ata_eh_info *ehi;
16634c299ca3SMark Lord 	unsigned int pmp;
16644c299ca3SMark Lord 
16654c299ca3SMark Lord 	/*
16664c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
16674c299ca3SMark Lord 	 */
16684c299ca3SMark Lord 	ehi = &ap->link.eh_info;
16694c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
16704c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
16714c299ca3SMark Lord 		if (pmp_map & this_pmp) {
16724c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
16734c299ca3SMark Lord 
16744c299ca3SMark Lord 			pmp_map &= ~this_pmp;
16754c299ca3SMark Lord 			ehi = &link->eh_info;
16764c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
16774c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
16784c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
16794c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
16804c299ca3SMark Lord 			ata_link_abort(link);
16814c299ca3SMark Lord 		}
16824c299ca3SMark Lord 	}
16834c299ca3SMark Lord }
16844c299ca3SMark Lord 
168506aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
168606aaca3fSMark Lord {
168706aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
168806aaca3fSMark Lord 	u32 in_ptr, out_ptr;
168906aaca3fSMark Lord 
169006aaca3fSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
169106aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
169206aaca3fSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
169306aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
169406aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
169506aaca3fSMark Lord }
169606aaca3fSMark Lord 
16974c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
16984c299ca3SMark Lord {
16994c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
17004c299ca3SMark Lord 	int failed_links;
17014c299ca3SMark Lord 	unsigned int old_map, new_map;
17024c299ca3SMark Lord 
17034c299ca3SMark Lord 	/*
17044c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
17054c299ca3SMark Lord 	 *
17064c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
17074c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
17084c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
17094c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
17104c299ca3SMark Lord 	 */
17114c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
17124c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
17134c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
17144c299ca3SMark Lord 	}
17154c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
17164c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
17174c299ca3SMark Lord 
17184c299ca3SMark Lord 	if (old_map != new_map) {
17194c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
17204c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
17214c299ca3SMark Lord 	}
1722c46938ccSMark Lord 	failed_links = hweight16(new_map);
17234c299ca3SMark Lord 
17244c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
17254c299ca3SMark Lord 			"failed_links=%d nr_active_links=%d\n",
17264c299ca3SMark Lord 			__func__, pp->delayed_eh_pmp_map,
17274c299ca3SMark Lord 			ap->qc_active, failed_links,
17284c299ca3SMark Lord 			ap->nr_active_links);
17294c299ca3SMark Lord 
173006aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
17314c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
17324c299ca3SMark Lord 		mv_stop_edma(ap);
17334c299ca3SMark Lord 		mv_eh_freeze(ap);
17344c299ca3SMark Lord 		ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
17354c299ca3SMark Lord 		return 1;	/* handled */
17364c299ca3SMark Lord 	}
17374c299ca3SMark Lord 	ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
17384c299ca3SMark Lord 	return 1;	/* handled */
17394c299ca3SMark Lord }
17404c299ca3SMark Lord 
17414c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
17424c299ca3SMark Lord {
17434c299ca3SMark Lord 	/*
17444c299ca3SMark Lord 	 * Possible future enhancement:
17454c299ca3SMark Lord 	 *
17464c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
17474c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
17484c299ca3SMark Lord 	 *
17494c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
17504c299ca3SMark Lord 	 *
17514c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
17524c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
17534c299ca3SMark Lord 	 */
17544c299ca3SMark Lord 	return 0;	/* not handled */
17554c299ca3SMark Lord }
17564c299ca3SMark Lord 
17574c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
17584c299ca3SMark Lord {
17594c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
17604c299ca3SMark Lord 
17614c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
17624c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
17634c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
17644c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
17654c299ca3SMark Lord 
17664c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
17674c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
17684c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
17694c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
17704c299ca3SMark Lord 		return 0;	/* other problems: not handled */
17714c299ca3SMark Lord 
17724c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
17734c299ca3SMark Lord 		/*
17744c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
17754c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
17764c299ca3SMark Lord 		 * and we cannot handle it here.
17774c299ca3SMark Lord 		 */
17784c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
17794c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
17804c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
17814c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
17824c299ca3SMark Lord 			return 0; /* not handled */
17834c299ca3SMark Lord 		}
17844c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
17854c299ca3SMark Lord 	} else {
17864c299ca3SMark Lord 		/*
17874c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
17884c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
17894c299ca3SMark Lord 		 * and we cannot handle it here.
17904c299ca3SMark Lord 		 */
17914c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
17924c299ca3SMark Lord 			ata_port_printk(ap, KERN_WARNING,
17934c299ca3SMark Lord 				"%s: err_cause=0x%x pp_flags=0x%x\n",
17944c299ca3SMark Lord 				__func__, edma_err_cause, pp->pp_flags);
17954c299ca3SMark Lord 			return 0; /* not handled */
17964c299ca3SMark Lord 		}
17974c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
17984c299ca3SMark Lord 	}
17994c299ca3SMark Lord 	return 0;	/* not handled */
18004c299ca3SMark Lord }
18014c299ca3SMark Lord 
1802a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
18038f767f8aSMark Lord {
18048f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
1805a9010329SMark Lord 	char *when = "idle";
18068f767f8aSMark Lord 
18078f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
1808a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1809a9010329SMark Lord 		when = "disabled";
1810a9010329SMark Lord 	} else if (edma_was_enabled) {
1811a9010329SMark Lord 		when = "EDMA enabled";
18128f767f8aSMark Lord 	} else {
18138f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
18148f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1815a9010329SMark Lord 			when = "polling";
18168f767f8aSMark Lord 	}
1817a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
18188f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
18198f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
18208f767f8aSMark Lord 	ata_port_freeze(ap);
18218f767f8aSMark Lord }
18228f767f8aSMark Lord 
1823c6fd2807SJeff Garzik /**
1824c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
1825c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
18268d07379dSMark Lord  *      @qc: affected command (non-NCQ), or NULL
1827c6fd2807SJeff Garzik  *
18288d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
18298d07379dSMark Lord  *      which also performs a COMRESET.
18308d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
1831c6fd2807SJeff Garzik  *
1832c6fd2807SJeff Garzik  *      LOCKING:
1833c6fd2807SJeff Garzik  *      Inherited from caller.
1834c6fd2807SJeff Garzik  */
183537b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
1836c6fd2807SJeff Garzik {
1837c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1838bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
1839e4006077SMark Lord 	u32 fis_cause = 0;
1840bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
1841bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1842bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
18439af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
184437b9046aSMark Lord 	struct ata_queued_cmd *qc;
184537b9046aSMark Lord 	int abort = 0;
1846c6fd2807SJeff Garzik 
18478d07379dSMark Lord 	/*
184837b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
1849e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1850e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
1851bdd4dddeSJeff Garzik 	 */
185237b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
185337b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
185437b9046aSMark Lord 
1855bdd4dddeSJeff Garzik 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1856e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1857e4006077SMark Lord 		fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1858e4006077SMark Lord 		writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1859e4006077SMark Lord 	}
18608d07379dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1861bdd4dddeSJeff Garzik 
18624c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
18634c299ca3SMark Lord 		/*
18644c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
18654c299ca3SMark Lord 		 * require special handling.
18664c299ca3SMark Lord 		 */
18674c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
18684c299ca3SMark Lord 			return;
18694c299ca3SMark Lord 	}
18704c299ca3SMark Lord 
187137b9046aSMark Lord 	qc = mv_get_active_qc(ap);
187237b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
187337b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
187437b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
1875e4006077SMark Lord 
1876c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1877e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
1878c443c500SMark Lord 		if (fis_cause & SATA_FIS_IRQ_AN) {
1879c443c500SMark Lord 			u32 ec = edma_err_cause &
1880c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1881c443c500SMark Lord 			sata_async_notification(ap);
1882c443c500SMark Lord 			if (!ec)
1883c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
1884c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
1885c443c500SMark Lord 		}
1886c443c500SMark Lord 	}
1887bdd4dddeSJeff Garzik 	/*
1888352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
1889bdd4dddeSJeff Garzik 	 */
189037b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
1891bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
189237b9046aSMark Lord 		action |= ATA_EH_RESET;
189337b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
189437b9046aSMark Lord 	}
1895bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
18966c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1897bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
1898bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
1899cf480626STejun Heo 		action |= ATA_EH_RESET;
1900b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
1901bdd4dddeSJeff Garzik 	}
1902bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1903bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
1904bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
1905b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
1906cf480626STejun Heo 		action |= ATA_EH_RESET;
1907bdd4dddeSJeff Garzik 	}
1908bdd4dddeSJeff Garzik 
1909352fab70SMark Lord 	/*
1910352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
1911352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
1912352fab70SMark Lord 	 */
1913ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
1914bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
1915bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
1916c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1917b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1918c6fd2807SJeff Garzik 		}
1919bdd4dddeSJeff Garzik 	} else {
1920bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
1921bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1922bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1923b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
1924bdd4dddeSJeff Garzik 		}
1925bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
19268d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
19278d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
1928cf480626STejun Heo 			action |= ATA_EH_RESET;
1929bdd4dddeSJeff Garzik 		}
1930bdd4dddeSJeff Garzik 	}
1931c6fd2807SJeff Garzik 
1932bdd4dddeSJeff Garzik 	if (!err_mask) {
1933bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
1934cf480626STejun Heo 		action |= ATA_EH_RESET;
1935bdd4dddeSJeff Garzik 	}
1936bdd4dddeSJeff Garzik 
1937bdd4dddeSJeff Garzik 	ehi->serror |= serr;
1938bdd4dddeSJeff Garzik 	ehi->action |= action;
1939bdd4dddeSJeff Garzik 
1940bdd4dddeSJeff Garzik 	if (qc)
1941bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
1942bdd4dddeSJeff Garzik 	else
1943bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
1944bdd4dddeSJeff Garzik 
194537b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
194637b9046aSMark Lord 		/*
194737b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
194837b9046aSMark Lord 		 * because it would kill PIO access,
194937b9046aSMark Lord 		 * which is needed for further diagnosis.
195037b9046aSMark Lord 		 */
195137b9046aSMark Lord 		mv_eh_freeze(ap);
195237b9046aSMark Lord 		abort = 1;
195337b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
195437b9046aSMark Lord 		/*
195537b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
195637b9046aSMark Lord 		 */
1957bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
195837b9046aSMark Lord 	} else {
195937b9046aSMark Lord 		abort = 1;
196037b9046aSMark Lord 	}
196137b9046aSMark Lord 
196237b9046aSMark Lord 	if (abort) {
196337b9046aSMark Lord 		if (qc)
196437b9046aSMark Lord 			ata_link_abort(qc->dev->link);
1965bdd4dddeSJeff Garzik 		else
1966bdd4dddeSJeff Garzik 			ata_port_abort(ap);
1967bdd4dddeSJeff Garzik 	}
196837b9046aSMark Lord }
1969bdd4dddeSJeff Garzik 
1970fcfb1f77SMark Lord static void mv_process_crpb_response(struct ata_port *ap,
1971fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1972fcfb1f77SMark Lord {
1973fcfb1f77SMark Lord 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1974fcfb1f77SMark Lord 
1975fcfb1f77SMark Lord 	if (qc) {
1976fcfb1f77SMark Lord 		u8 ata_status;
1977fcfb1f77SMark Lord 		u16 edma_status = le16_to_cpu(response->flags);
1978fcfb1f77SMark Lord 		/*
1979fcfb1f77SMark Lord 		 * edma_status from a response queue entry:
1980fcfb1f77SMark Lord 		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1981fcfb1f77SMark Lord 		 *   MSB is saved ATA status from command completion.
1982fcfb1f77SMark Lord 		 */
1983fcfb1f77SMark Lord 		if (!ncq_enabled) {
1984fcfb1f77SMark Lord 			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1985fcfb1f77SMark Lord 			if (err_cause) {
1986fcfb1f77SMark Lord 				/*
1987fcfb1f77SMark Lord 				 * Error will be seen/handled by mv_err_intr().
1988fcfb1f77SMark Lord 				 * So do nothing at all here.
1989fcfb1f77SMark Lord 				 */
1990fcfb1f77SMark Lord 				return;
1991fcfb1f77SMark Lord 			}
1992fcfb1f77SMark Lord 		}
1993fcfb1f77SMark Lord 		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
199437b9046aSMark Lord 		if (!ac_err_mask(ata_status))
1995fcfb1f77SMark Lord 			ata_qc_complete(qc);
199637b9046aSMark Lord 		/* else: leave it for mv_err_intr() */
1997fcfb1f77SMark Lord 	} else {
1998fcfb1f77SMark Lord 		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1999fcfb1f77SMark Lord 				__func__, tag);
2000fcfb1f77SMark Lord 	}
2001fcfb1f77SMark Lord }
2002fcfb1f77SMark Lord 
2003fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2004bdd4dddeSJeff Garzik {
2005bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2006bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2007fcfb1f77SMark Lord 	u32 in_index;
2008bdd4dddeSJeff Garzik 	bool work_done = false;
2009fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2010bdd4dddeSJeff Garzik 
2011fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2012bdd4dddeSJeff Garzik 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2013bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2014bdd4dddeSJeff Garzik 
2015fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2016fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
20176c1153e0SJeff Garzik 		unsigned int tag;
2018fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2019bdd4dddeSJeff Garzik 
2020fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2021bdd4dddeSJeff Garzik 
2022fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2023fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
20249af5c9c9STejun Heo 			tag = ap->link.active_tag;
2025fcfb1f77SMark Lord 		} else {
2026fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2027fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2028bdd4dddeSJeff Garzik 		}
2029fcfb1f77SMark Lord 		mv_process_crpb_response(ap, response, tag, ncq_enabled);
2030bdd4dddeSJeff Garzik 		work_done = true;
2031bdd4dddeSJeff Garzik 	}
2032bdd4dddeSJeff Garzik 
2033352fab70SMark Lord 	/* Update the software queue position index in hardware */
2034bdd4dddeSJeff Garzik 	if (work_done)
2035bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2036fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2037bdd4dddeSJeff Garzik 			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
2038c6fd2807SJeff Garzik }
2039c6fd2807SJeff Garzik 
2040a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2041a9010329SMark Lord {
2042a9010329SMark Lord 	struct mv_port_priv *pp;
2043a9010329SMark Lord 	int edma_was_enabled;
2044a9010329SMark Lord 
2045a9010329SMark Lord 	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2046a9010329SMark Lord 		mv_unexpected_intr(ap, 0);
2047a9010329SMark Lord 		return;
2048a9010329SMark Lord 	}
2049a9010329SMark Lord 	/*
2050a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2051a9010329SMark Lord 	 * so that we have a consistent view for this port,
2052a9010329SMark Lord 	 * even if something we call of our routines changes it.
2053a9010329SMark Lord 	 */
2054a9010329SMark Lord 	pp = ap->private_data;
2055a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2056a9010329SMark Lord 	/*
2057a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2058a9010329SMark Lord 	 */
2059a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2060a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
20614c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
20624c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2063a9010329SMark Lord 	}
2064a9010329SMark Lord 	/*
2065a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2066a9010329SMark Lord 	 */
2067a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2068a9010329SMark Lord 		mv_err_intr(ap);
2069a9010329SMark Lord 	} else if (!edma_was_enabled) {
2070a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2071a9010329SMark Lord 		if (qc)
2072a9010329SMark Lord 			ata_sff_host_intr(ap, qc);
2073a9010329SMark Lord 		else
2074a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2075a9010329SMark Lord 	}
2076a9010329SMark Lord }
2077a9010329SMark Lord 
2078c6fd2807SJeff Garzik /**
2079c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2080cca3974eSJeff Garzik  *      @host: host specific structure
20817368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2082c6fd2807SJeff Garzik  *
2083c6fd2807SJeff Garzik  *      LOCKING:
2084c6fd2807SJeff Garzik  *      Inherited from caller.
2085c6fd2807SJeff Garzik  */
20867368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2087c6fd2807SJeff Garzik {
2088f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2089eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2090a3718c1fSMark Lord 	unsigned int handled = 0, port;
2091c6fd2807SJeff Garzik 
2092a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2093cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2094eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2095eabd5eb1SMark Lord 
2096a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2097a3718c1fSMark Lord 		/*
2098eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2099eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2100a3718c1fSMark Lord 		 */
2101eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2102eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2103eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2104eabd5eb1SMark Lord 			/*
2105eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2106eabd5eb1SMark Lord 			 */
2107eabd5eb1SMark Lord 			if (!hc_cause) {
2108eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2109eabd5eb1SMark Lord 				continue;
2110eabd5eb1SMark Lord 			}
2111eabd5eb1SMark Lord 			/*
2112eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2113eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2114eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2115eabd5eb1SMark Lord 			 *
2116eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2117eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2118eabd5eb1SMark Lord 			 *
2119eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2120eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2121eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2122eabd5eb1SMark Lord 			 */
2123eabd5eb1SMark Lord 			ack_irqs = 0;
2124eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2125eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2126eabd5eb1SMark Lord 					break;
2127eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2128eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2129eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2130eabd5eb1SMark Lord 			}
2131a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2132eabd5eb1SMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
2133a3718c1fSMark Lord 			handled = 1;
2134a3718c1fSMark Lord 		}
2135a9010329SMark Lord 		/*
2136a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2137a9010329SMark Lord 		 */
2138eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2139a9010329SMark Lord 		if (port_cause)
2140a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2141eabd5eb1SMark Lord 	}
2142a3718c1fSMark Lord 	return handled;
2143c6fd2807SJeff Garzik }
2144c6fd2807SJeff Garzik 
2145a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2146bdd4dddeSJeff Garzik {
214702a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2148bdd4dddeSJeff Garzik 	struct ata_port *ap;
2149bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2150bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2151bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2152bdd4dddeSJeff Garzik 	u32 err_cause;
2153bdd4dddeSJeff Garzik 
215402a121daSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_ofs);
2155bdd4dddeSJeff Garzik 
2156bdd4dddeSJeff Garzik 	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2157bdd4dddeSJeff Garzik 		   err_cause);
2158bdd4dddeSJeff Garzik 
2159bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2160bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2161bdd4dddeSJeff Garzik 
216202a121daSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_ofs);
2163bdd4dddeSJeff Garzik 
2164bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2165bdd4dddeSJeff Garzik 		ap = host->ports[i];
2166936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
21679af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2168bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2169bdd4dddeSJeff Garzik 			if (!printed++)
2170bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2171bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2172bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2173cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
21749af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2175bdd4dddeSJeff Garzik 			if (qc)
2176bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2177bdd4dddeSJeff Garzik 			else
2178bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2179bdd4dddeSJeff Garzik 
2180bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2181bdd4dddeSJeff Garzik 		}
2182bdd4dddeSJeff Garzik 	}
2183a3718c1fSMark Lord 	return 1;	/* handled */
2184bdd4dddeSJeff Garzik }
2185bdd4dddeSJeff Garzik 
2186c6fd2807SJeff Garzik /**
2187c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2188c6fd2807SJeff Garzik  *      @irq: unused
2189c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2190c6fd2807SJeff Garzik  *
2191c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2192c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2193c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2194c6fd2807SJeff Garzik  *      reported here.
2195c6fd2807SJeff Garzik  *
2196c6fd2807SJeff Garzik  *      LOCKING:
2197cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2198c6fd2807SJeff Garzik  *      interrupts.
2199c6fd2807SJeff Garzik  */
22007d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2201c6fd2807SJeff Garzik {
2202cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2203f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2204a3718c1fSMark Lord 	unsigned int handled = 0;
220596e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
2206c6fd2807SJeff Garzik 
2207646a4da5SMark Lord 	spin_lock(&host->lock);
22087368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
220996e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
2210352fab70SMark Lord 	/*
2211352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
2212352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
2213c6fd2807SJeff Garzik 	 */
2214a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
22151f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
2216a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
2217a3718c1fSMark Lord 		else
2218a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
2219bdd4dddeSJeff Garzik 	}
2220cca3974eSJeff Garzik 	spin_unlock(&host->lock);
2221c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
2222c6fd2807SJeff Garzik }
2223c6fd2807SJeff Garzik 
2224c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2225c6fd2807SJeff Garzik {
2226c6fd2807SJeff Garzik 	unsigned int ofs;
2227c6fd2807SJeff Garzik 
2228c6fd2807SJeff Garzik 	switch (sc_reg_in) {
2229c6fd2807SJeff Garzik 	case SCR_STATUS:
2230c6fd2807SJeff Garzik 	case SCR_ERROR:
2231c6fd2807SJeff Garzik 	case SCR_CONTROL:
2232c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
2233c6fd2807SJeff Garzik 		break;
2234c6fd2807SJeff Garzik 	default:
2235c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
2236c6fd2807SJeff Garzik 		break;
2237c6fd2807SJeff Garzik 	}
2238c6fd2807SJeff Garzik 	return ofs;
2239c6fd2807SJeff Garzik }
2240c6fd2807SJeff Garzik 
2241da3dbb17STejun Heo static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
2242c6fd2807SJeff Garzik {
2243f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2244f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
22450d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2246c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2247c6fd2807SJeff Garzik 
2248da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
2249da3dbb17STejun Heo 		*val = readl(addr + ofs);
2250da3dbb17STejun Heo 		return 0;
2251da3dbb17STejun Heo 	} else
2252da3dbb17STejun Heo 		return -EINVAL;
2253c6fd2807SJeff Garzik }
2254c6fd2807SJeff Garzik 
2255da3dbb17STejun Heo static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
2256c6fd2807SJeff Garzik {
2257f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2258f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
22590d5ff566STejun Heo 	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2260c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
2261c6fd2807SJeff Garzik 
2262da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
22630d5ff566STejun Heo 		writelfl(val, addr + ofs);
2264da3dbb17STejun Heo 		return 0;
2265da3dbb17STejun Heo 	} else
2266da3dbb17STejun Heo 		return -EINVAL;
2267c6fd2807SJeff Garzik }
2268c6fd2807SJeff Garzik 
22697bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2270c6fd2807SJeff Garzik {
22717bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
2272c6fd2807SJeff Garzik 	int early_5080;
2273c6fd2807SJeff Garzik 
227444c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2275c6fd2807SJeff Garzik 
2276c6fd2807SJeff Garzik 	if (!early_5080) {
2277c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2278c6fd2807SJeff Garzik 		tmp |= (1 << 0);
2279c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2280c6fd2807SJeff Garzik 	}
2281c6fd2807SJeff Garzik 
22827bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
2283c6fd2807SJeff Garzik }
2284c6fd2807SJeff Garzik 
2285c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2286c6fd2807SJeff Garzik {
22878e7decdbSMark Lord 	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2288c6fd2807SJeff Garzik }
2289c6fd2807SJeff Garzik 
2290c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
2291c6fd2807SJeff Garzik 			   void __iomem *mmio)
2292c6fd2807SJeff Garzik {
2293c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2294c6fd2807SJeff Garzik 	u32 tmp;
2295c6fd2807SJeff Garzik 
2296c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2297c6fd2807SJeff Garzik 
2298c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
2299c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
2300c6fd2807SJeff Garzik }
2301c6fd2807SJeff Garzik 
2302c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2303c6fd2807SJeff Garzik {
2304c6fd2807SJeff Garzik 	u32 tmp;
2305c6fd2807SJeff Garzik 
23068e7decdbSMark Lord 	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2307c6fd2807SJeff Garzik 
2308c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2309c6fd2807SJeff Garzik 
2310c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2311c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
2312c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2313c6fd2807SJeff Garzik }
2314c6fd2807SJeff Garzik 
2315c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2316c6fd2807SJeff Garzik 			   unsigned int port)
2317c6fd2807SJeff Garzik {
2318c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2319c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2320c6fd2807SJeff Garzik 	u32 tmp;
2321c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2322c6fd2807SJeff Garzik 
2323c6fd2807SJeff Garzik 	if (fix_apm_sq) {
23248e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2325c6fd2807SJeff Garzik 		tmp |= (1 << 19);
23268e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2327c6fd2807SJeff Garzik 
23288e7decdbSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2329c6fd2807SJeff Garzik 		tmp &= ~0x3;
2330c6fd2807SJeff Garzik 		tmp |= 0x1;
23318e7decdbSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2332c6fd2807SJeff Garzik 	}
2333c6fd2807SJeff Garzik 
2334c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
2335c6fd2807SJeff Garzik 	tmp &= ~mask;
2336c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
2337c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
2338c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
2339c6fd2807SJeff Garzik }
2340c6fd2807SJeff Garzik 
2341c6fd2807SJeff Garzik 
2342c6fd2807SJeff Garzik #undef ZERO
2343c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
2344c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2345c6fd2807SJeff Garzik 			     unsigned int port)
2346c6fd2807SJeff Garzik {
2347c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2348c6fd2807SJeff Garzik 
2349e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2350c6fd2807SJeff Garzik 
2351c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
2352c6fd2807SJeff Garzik 	writel(0x11f, port_mmio + EDMA_CFG_OFS);
2353c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
2354c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
2355c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
2356c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
2357c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
2358c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
2359c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
2360c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
2361c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
2362c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
23638e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2364c6fd2807SJeff Garzik }
2365c6fd2807SJeff Garzik #undef ZERO
2366c6fd2807SJeff Garzik 
2367c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
2368c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2369c6fd2807SJeff Garzik 			unsigned int hc)
2370c6fd2807SJeff Garzik {
2371c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2372c6fd2807SJeff Garzik 	u32 tmp;
2373c6fd2807SJeff Garzik 
2374c6fd2807SJeff Garzik 	ZERO(0x00c);
2375c6fd2807SJeff Garzik 	ZERO(0x010);
2376c6fd2807SJeff Garzik 	ZERO(0x014);
2377c6fd2807SJeff Garzik 	ZERO(0x018);
2378c6fd2807SJeff Garzik 
2379c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
2380c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
2381c6fd2807SJeff Garzik 	tmp |= 0x03030303;
2382c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
2383c6fd2807SJeff Garzik }
2384c6fd2807SJeff Garzik #undef ZERO
2385c6fd2807SJeff Garzik 
2386c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2387c6fd2807SJeff Garzik 			unsigned int n_hc)
2388c6fd2807SJeff Garzik {
2389c6fd2807SJeff Garzik 	unsigned int hc, port;
2390c6fd2807SJeff Garzik 
2391c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
2392c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
2393c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
2394c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
2395c6fd2807SJeff Garzik 
2396c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
2397c6fd2807SJeff Garzik 	}
2398c6fd2807SJeff Garzik 
2399c6fd2807SJeff Garzik 	return 0;
2400c6fd2807SJeff Garzik }
2401c6fd2807SJeff Garzik 
2402c6fd2807SJeff Garzik #undef ZERO
2403c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
24047bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
2405c6fd2807SJeff Garzik {
240602a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2407c6fd2807SJeff Garzik 	u32 tmp;
2408c6fd2807SJeff Garzik 
24098e7decdbSMark Lord 	tmp = readl(mmio + MV_PCI_MODE_OFS);
2410c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
24118e7decdbSMark Lord 	writel(tmp, mmio + MV_PCI_MODE_OFS);
2412c6fd2807SJeff Garzik 
2413c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
2414c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
24158e7decdbSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2416c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
241702a121daSMark Lord 	ZERO(hpriv->irq_cause_ofs);
241802a121daSMark Lord 	ZERO(hpriv->irq_mask_ofs);
2419c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
2420c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2421c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
2422c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
2423c6fd2807SJeff Garzik }
2424c6fd2807SJeff Garzik #undef ZERO
2425c6fd2807SJeff Garzik 
2426c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2427c6fd2807SJeff Garzik {
2428c6fd2807SJeff Garzik 	u32 tmp;
2429c6fd2807SJeff Garzik 
2430c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
2431c6fd2807SJeff Garzik 
24328e7decdbSMark Lord 	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
2433c6fd2807SJeff Garzik 	tmp &= 0x3;
2434c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
24358e7decdbSMark Lord 	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
2436c6fd2807SJeff Garzik }
2437c6fd2807SJeff Garzik 
2438c6fd2807SJeff Garzik /**
2439c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
2440c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
2441c6fd2807SJeff Garzik  *
2442c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
2443c6fd2807SJeff Garzik  *
2444c6fd2807SJeff Garzik  *      LOCKING:
2445c6fd2807SJeff Garzik  *      Inherited from caller.
2446c6fd2807SJeff Garzik  */
2447c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2448c6fd2807SJeff Garzik 			unsigned int n_hc)
2449c6fd2807SJeff Garzik {
2450c6fd2807SJeff Garzik 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2451c6fd2807SJeff Garzik 	int i, rc = 0;
2452c6fd2807SJeff Garzik 	u32 t;
2453c6fd2807SJeff Garzik 
2454c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
2455c6fd2807SJeff Garzik 	 * register" table.
2456c6fd2807SJeff Garzik 	 */
2457c6fd2807SJeff Garzik 	t = readl(reg);
2458c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
2459c6fd2807SJeff Garzik 
2460c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
2461c6fd2807SJeff Garzik 		udelay(1);
2462c6fd2807SJeff Garzik 		t = readl(reg);
24632dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
2464c6fd2807SJeff Garzik 			break;
2465c6fd2807SJeff Garzik 	}
2466c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
2467c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2468c6fd2807SJeff Garzik 		rc = 1;
2469c6fd2807SJeff Garzik 		goto done;
2470c6fd2807SJeff Garzik 	}
2471c6fd2807SJeff Garzik 
2472c6fd2807SJeff Garzik 	/* set reset */
2473c6fd2807SJeff Garzik 	i = 5;
2474c6fd2807SJeff Garzik 	do {
2475c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
2476c6fd2807SJeff Garzik 		t = readl(reg);
2477c6fd2807SJeff Garzik 		udelay(1);
2478c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
2479c6fd2807SJeff Garzik 
2480c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
2481c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2482c6fd2807SJeff Garzik 		rc = 1;
2483c6fd2807SJeff Garzik 		goto done;
2484c6fd2807SJeff Garzik 	}
2485c6fd2807SJeff Garzik 
2486c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
2487c6fd2807SJeff Garzik 	i = 5;
2488c6fd2807SJeff Garzik 	do {
2489c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2490c6fd2807SJeff Garzik 		t = readl(reg);
2491c6fd2807SJeff Garzik 		udelay(1);
2492c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
2493c6fd2807SJeff Garzik 
2494c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
2495c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2496c6fd2807SJeff Garzik 		rc = 1;
2497c6fd2807SJeff Garzik 	}
2498c6fd2807SJeff Garzik done:
2499c6fd2807SJeff Garzik 	return rc;
2500c6fd2807SJeff Garzik }
2501c6fd2807SJeff Garzik 
2502c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
2503c6fd2807SJeff Garzik 			   void __iomem *mmio)
2504c6fd2807SJeff Garzik {
2505c6fd2807SJeff Garzik 	void __iomem *port_mmio;
2506c6fd2807SJeff Garzik 	u32 tmp;
2507c6fd2807SJeff Garzik 
25088e7decdbSMark Lord 	tmp = readl(mmio + MV_RESET_CFG_OFS);
2509c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
2510c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
2511c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
2512c6fd2807SJeff Garzik 		return;
2513c6fd2807SJeff Garzik 	}
2514c6fd2807SJeff Garzik 
2515c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
2516c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
2517c6fd2807SJeff Garzik 
2518c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2519c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2520c6fd2807SJeff Garzik }
2521c6fd2807SJeff Garzik 
2522c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
2523c6fd2807SJeff Garzik {
25248e7decdbSMark Lord 	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
2525c6fd2807SJeff Garzik }
2526c6fd2807SJeff Garzik 
2527c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2528c6fd2807SJeff Garzik 			   unsigned int port)
2529c6fd2807SJeff Garzik {
2530c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
2531c6fd2807SJeff Garzik 
2532c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2533c6fd2807SJeff Garzik 	int fix_phy_mode2 =
2534c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2535c6fd2807SJeff Garzik 	int fix_phy_mode4 =
2536c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
25378c30a8b9SMark Lord 	u32 m2, m3;
2538c6fd2807SJeff Garzik 
2539c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
2540c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2541c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
2542c6fd2807SJeff Garzik 		m2 |= (1 << 31);
2543c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2544c6fd2807SJeff Garzik 
2545c6fd2807SJeff Garzik 		udelay(200);
2546c6fd2807SJeff Garzik 
2547c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
2548c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
2549c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
2550c6fd2807SJeff Garzik 
2551c6fd2807SJeff Garzik 		udelay(200);
2552c6fd2807SJeff Garzik 	}
2553c6fd2807SJeff Garzik 
25548c30a8b9SMark Lord 	/*
25558c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
25568c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
25578c30a8b9SMark Lord 	 */
25588c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
25598c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
2560c6fd2807SJeff Garzik 
2561*0388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
2562*0388a8c0SMark Lord 	if (IS_SOC(hpriv))
2563*0388a8c0SMark Lord 		m3 &= ~0x1c;
2564*0388a8c0SMark Lord 
2565c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
2566c6fd2807SJeff Garzik 		u32 m4;
2567c6fd2807SJeff Garzik 
2568c6fd2807SJeff Garzik 		m4 = readl(port_mmio + PHY_MODE4);
2569c6fd2807SJeff Garzik 
2570e12bef50SMark Lord 		/* workaround for errata FEr SATA#10 (part 1) */
2571c6fd2807SJeff Garzik 		m4 = (m4 & ~(1 << 1)) | (1 << 0);
2572c6fd2807SJeff Garzik 
25738c30a8b9SMark Lord 		/* enforce bit restrictions on GenIIe devices */
25748c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
25758c30a8b9SMark Lord 			m4 = (m4 & ~0x5DE3FFFC) | (1 << 2);
2576c6fd2807SJeff Garzik 
25778c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
2578c6fd2807SJeff Garzik 	}
2579b406c7a6SMark Lord 	/*
2580b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
2581b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
2582b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
2583b406c7a6SMark Lord 	 */
2584b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
2585c6fd2807SJeff Garzik 
2586c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
2587c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
2588c6fd2807SJeff Garzik 
2589c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
2590c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
2591c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
2592c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
2593c6fd2807SJeff Garzik 
2594c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
2595c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
2596c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
2597c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
2598c6fd2807SJeff Garzik 	}
2599c6fd2807SJeff Garzik 
2600c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
2601c6fd2807SJeff Garzik }
2602c6fd2807SJeff Garzik 
2603f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
2604f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
2605f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2606f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2607f351b2d6SSaeed Bishara {
2608f351b2d6SSaeed Bishara 	return;
2609f351b2d6SSaeed Bishara }
2610f351b2d6SSaeed Bishara 
2611f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2612f351b2d6SSaeed Bishara 			   void __iomem *mmio)
2613f351b2d6SSaeed Bishara {
2614f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
2615f351b2d6SSaeed Bishara 	u32 tmp;
2616f351b2d6SSaeed Bishara 
2617f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
2618f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
2619f351b2d6SSaeed Bishara 
2620f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
2621f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
2622f351b2d6SSaeed Bishara }
2623f351b2d6SSaeed Bishara 
2624f351b2d6SSaeed Bishara #undef ZERO
2625f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
2626f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2627f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
2628f351b2d6SSaeed Bishara {
2629f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
2630f351b2d6SSaeed Bishara 
2631e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
2632f351b2d6SSaeed Bishara 
2633f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
2634f351b2d6SSaeed Bishara 	writel(0x101f, port_mmio + EDMA_CFG_OFS);
2635f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
2636f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
2637f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
2638f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
2639f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
2640f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
2641f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
2642f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
2643f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
2644f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
26458e7decdbSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2646f351b2d6SSaeed Bishara }
2647f351b2d6SSaeed Bishara 
2648f351b2d6SSaeed Bishara #undef ZERO
2649f351b2d6SSaeed Bishara 
2650f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
2651f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2652f351b2d6SSaeed Bishara 				       void __iomem *mmio)
2653f351b2d6SSaeed Bishara {
2654f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2655f351b2d6SSaeed Bishara 
2656f351b2d6SSaeed Bishara 	ZERO(0x00c);
2657f351b2d6SSaeed Bishara 	ZERO(0x010);
2658f351b2d6SSaeed Bishara 	ZERO(0x014);
2659f351b2d6SSaeed Bishara 
2660f351b2d6SSaeed Bishara }
2661f351b2d6SSaeed Bishara 
2662f351b2d6SSaeed Bishara #undef ZERO
2663f351b2d6SSaeed Bishara 
2664f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2665f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
2666f351b2d6SSaeed Bishara {
2667f351b2d6SSaeed Bishara 	unsigned int port;
2668f351b2d6SSaeed Bishara 
2669f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
2670f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
2671f351b2d6SSaeed Bishara 
2672f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
2673f351b2d6SSaeed Bishara 
2674f351b2d6SSaeed Bishara 	return 0;
2675f351b2d6SSaeed Bishara }
2676f351b2d6SSaeed Bishara 
2677f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2678f351b2d6SSaeed Bishara 				      void __iomem *mmio)
2679f351b2d6SSaeed Bishara {
2680f351b2d6SSaeed Bishara 	return;
2681f351b2d6SSaeed Bishara }
2682f351b2d6SSaeed Bishara 
2683f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2684f351b2d6SSaeed Bishara {
2685f351b2d6SSaeed Bishara 	return;
2686f351b2d6SSaeed Bishara }
2687f351b2d6SSaeed Bishara 
26888e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
2689b67a1064SMark Lord {
26908e7decdbSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
2691b67a1064SMark Lord 
26928e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
2693b67a1064SMark Lord 	if (want_gen2i)
26948e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
26958e7decdbSMark Lord 	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
2696b67a1064SMark Lord }
2697b67a1064SMark Lord 
2698e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2699c6fd2807SJeff Garzik 			     unsigned int port_no)
2700c6fd2807SJeff Garzik {
2701c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
2702c6fd2807SJeff Garzik 
27038e7decdbSMark Lord 	/*
27048e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
27058e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
27068e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
27078e7decdbSMark Lord 	 */
27080d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
27098e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2710c6fd2807SJeff Garzik 
2711b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
27128e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
27138e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
2714c6fd2807SJeff Garzik 	}
2715b67a1064SMark Lord 	/*
27168e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
2717b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
2718b67a1064SMark Lord 	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2719c6fd2807SJeff Garzik 	 */
27208e7decdbSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2721b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
2722c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_CMD_OFS);
2723c6fd2807SJeff Garzik 
2724c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
2725c6fd2807SJeff Garzik 
2726ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
2727c6fd2807SJeff Garzik 		mdelay(1);
2728c6fd2807SJeff Garzik }
2729c6fd2807SJeff Garzik 
2730e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
2731e49856d8SMark Lord {
2732e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
2733e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
2734e49856d8SMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2735e49856d8SMark Lord 		int old = reg & 0xf;
2736e49856d8SMark Lord 
2737e49856d8SMark Lord 		if (old != pmp) {
2738e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
2739e49856d8SMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2740e49856d8SMark Lord 		}
2741e49856d8SMark Lord 	}
2742e49856d8SMark Lord }
2743e49856d8SMark Lord 
2744e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2745bdd4dddeSJeff Garzik 				unsigned long deadline)
2746c6fd2807SJeff Garzik {
2747e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2748e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
2749e49856d8SMark Lord }
2750c6fd2807SJeff Garzik 
2751e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
2752e49856d8SMark Lord 				unsigned long deadline)
2753da3dbb17STejun Heo {
2754e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
2755e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
2756bdd4dddeSJeff Garzik }
2757bdd4dddeSJeff Garzik 
2758cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
2759bdd4dddeSJeff Garzik 			unsigned long deadline)
2760bdd4dddeSJeff Garzik {
2761cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
2762bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2763b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
2764f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
27650d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
27660d8be5cbSMark Lord 	u32 sstatus;
27670d8be5cbSMark Lord 	bool online;
2768bdd4dddeSJeff Garzik 
2769e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
2770b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2771bdd4dddeSJeff Garzik 
27720d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
27730d8be5cbSMark Lord 	do {
277417c5aab5SMark Lord 		const unsigned long *timing =
277517c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
2776bdd4dddeSJeff Garzik 
277717c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
277817c5aab5SMark Lord 					 &online, NULL);
27799dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
278017c5aab5SMark Lord 		if (rc)
27810d8be5cbSMark Lord 			return rc;
27820d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
27830d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
27840d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
27858e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
27860d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
27870d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
2788bdd4dddeSJeff Garzik 		}
27890d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2790bdd4dddeSJeff Garzik 
279117c5aab5SMark Lord 	return rc;
2792bdd4dddeSJeff Garzik }
2793bdd4dddeSJeff Garzik 
2794bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
2795c6fd2807SJeff Garzik {
27961cfd19aeSMark Lord 	mv_stop_edma(ap);
2797c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
2798c6fd2807SJeff Garzik }
2799bdd4dddeSJeff Garzik 
2800bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
2801bdd4dddeSJeff Garzik {
2802f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
2803c4de573bSMark Lord 	unsigned int port = ap->port_no;
2804c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
28051cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2806bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2807c4de573bSMark Lord 	u32 hc_irq_cause;
2808bdd4dddeSJeff Garzik 
2809bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
2810bdd4dddeSJeff Garzik 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2811bdd4dddeSJeff Garzik 
2812bdd4dddeSJeff Garzik 	/* clear pending irq events */
2813bdd4dddeSJeff Garzik 	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
28141cfd19aeSMark Lord 	hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
28151cfd19aeSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2816bdd4dddeSJeff Garzik 
281788e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
2818c6fd2807SJeff Garzik }
2819c6fd2807SJeff Garzik 
2820c6fd2807SJeff Garzik /**
2821c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
2822c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
2823c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
2824c6fd2807SJeff Garzik  *
2825c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
2826c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
2827c6fd2807SJeff Garzik  *      start of the port.
2828c6fd2807SJeff Garzik  *
2829c6fd2807SJeff Garzik  *      LOCKING:
2830c6fd2807SJeff Garzik  *      Inherited from caller.
2831c6fd2807SJeff Garzik  */
2832c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2833c6fd2807SJeff Garzik {
28340d5ff566STejun Heo 	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2835c6fd2807SJeff Garzik 	unsigned serr_ofs;
2836c6fd2807SJeff Garzik 
2837c6fd2807SJeff Garzik 	/* PIO related setup
2838c6fd2807SJeff Garzik 	 */
2839c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2840c6fd2807SJeff Garzik 	port->error_addr =
2841c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2842c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2843c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2844c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2845c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2846c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2847c6fd2807SJeff Garzik 	port->status_addr =
2848c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2849c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
2850c6fd2807SJeff Garzik 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2851c6fd2807SJeff Garzik 
2852c6fd2807SJeff Garzik 	/* unused: */
28538d9db2d2SRandy Dunlap 	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2854c6fd2807SJeff Garzik 
2855c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
2856c6fd2807SJeff Garzik 	serr_ofs = mv_scr_offset(SCR_ERROR);
2857c6fd2807SJeff Garzik 	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2858c6fd2807SJeff Garzik 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2859c6fd2807SJeff Garzik 
2860646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
2861646a4da5SMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2862c6fd2807SJeff Garzik 
2863c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2864c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_CFG_OFS),
2865c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2866c6fd2807SJeff Garzik 		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2867c6fd2807SJeff Garzik }
2868c6fd2807SJeff Garzik 
2869616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
2870616d4a98SMark Lord {
2871616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2872616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
2873616d4a98SMark Lord 	u32 reg;
2874616d4a98SMark Lord 
28751f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
2876616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
2877616d4a98SMark Lord 	reg = readl(mmio + MV_PCI_MODE_OFS);
2878616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
2879616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
2880616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
2881616d4a98SMark Lord }
2882616d4a98SMark Lord 
2883616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
2884616d4a98SMark Lord {
2885616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2886616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
2887616d4a98SMark Lord 	u32 reg;
2888616d4a98SMark Lord 
2889616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
2890616d4a98SMark Lord 		reg = readl(mmio + PCI_COMMAND_OFS);
2891616d4a98SMark Lord 		if (reg & PCI_COMMAND_MRDTRIG)
2892616d4a98SMark Lord 			return 0; /* not okay */
2893616d4a98SMark Lord 	}
2894616d4a98SMark Lord 	return 1; /* okay */
2895616d4a98SMark Lord }
2896616d4a98SMark Lord 
28974447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2898c6fd2807SJeff Garzik {
28994447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
29004447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
2901c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
2902c6fd2807SJeff Garzik 
2903c6fd2807SJeff Garzik 	switch (board_idx) {
2904c6fd2807SJeff Garzik 	case chip_5080:
2905c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2906ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2907c6fd2807SJeff Garzik 
290844c10138SAuke Kok 		switch (pdev->revision) {
2909c6fd2807SJeff Garzik 		case 0x1:
2910c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2911c6fd2807SJeff Garzik 			break;
2912c6fd2807SJeff Garzik 		case 0x3:
2913c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2914c6fd2807SJeff Garzik 			break;
2915c6fd2807SJeff Garzik 		default:
2916c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2917c6fd2807SJeff Garzik 			   "Applying 50XXB2 workarounds to unknown rev\n");
2918c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2919c6fd2807SJeff Garzik 			break;
2920c6fd2807SJeff Garzik 		}
2921c6fd2807SJeff Garzik 		break;
2922c6fd2807SJeff Garzik 
2923c6fd2807SJeff Garzik 	case chip_504x:
2924c6fd2807SJeff Garzik 	case chip_508x:
2925c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
2926ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
2927c6fd2807SJeff Garzik 
292844c10138SAuke Kok 		switch (pdev->revision) {
2929c6fd2807SJeff Garzik 		case 0x0:
2930c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
2931c6fd2807SJeff Garzik 			break;
2932c6fd2807SJeff Garzik 		case 0x3:
2933c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2934c6fd2807SJeff Garzik 			break;
2935c6fd2807SJeff Garzik 		default:
2936c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2937c6fd2807SJeff Garzik 			   "Applying B2 workarounds to unknown rev\n");
2938c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
2939c6fd2807SJeff Garzik 			break;
2940c6fd2807SJeff Garzik 		}
2941c6fd2807SJeff Garzik 		break;
2942c6fd2807SJeff Garzik 
2943c6fd2807SJeff Garzik 	case chip_604x:
2944c6fd2807SJeff Garzik 	case chip_608x:
2945c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2946ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
2947c6fd2807SJeff Garzik 
294844c10138SAuke Kok 		switch (pdev->revision) {
2949c6fd2807SJeff Garzik 		case 0x7:
2950c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2951c6fd2807SJeff Garzik 			break;
2952c6fd2807SJeff Garzik 		case 0x9:
2953c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
2954c6fd2807SJeff Garzik 			break;
2955c6fd2807SJeff Garzik 		default:
2956c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
2957c6fd2807SJeff Garzik 				   "Applying B2 workarounds to unknown rev\n");
2958c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
2959c6fd2807SJeff Garzik 			break;
2960c6fd2807SJeff Garzik 		}
2961c6fd2807SJeff Garzik 		break;
2962c6fd2807SJeff Garzik 
2963c6fd2807SJeff Garzik 	case chip_7042:
2964616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
2965306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2966306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
2967306b30f7SMark Lord 		{
29684e520033SMark Lord 			/*
29694e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
29704e520033SMark Lord 			 *
29714e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
29724e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
29734e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
29744e520033SMark Lord 			 *
29754e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
29764e520033SMark Lord 			 * alone, but instead overwrite a high numbered
29774e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
29784e520033SMark Lord 			 * be determined exactly, by truncating the physical
29794e520033SMark Lord 			 * drive capacity to a nice even GB value.
29804e520033SMark Lord 			 *
29814e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
29824e520033SMark Lord 			 *
29834e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
29844e520033SMark Lord 			 */
29854e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
29864e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
29874e520033SMark Lord 				" regardless of if/how they are configured."
29884e520033SMark Lord 				" BEWARE!\n");
29894e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
29904e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
29914e520033SMark Lord 				" and avoid the final two gigabytes on"
29924e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
2993306b30f7SMark Lord 		}
29948e7decdbSMark Lord 		/* drop through */
2995c6fd2807SJeff Garzik 	case chip_6042:
2996c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
2997c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
2998616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2999616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3000c6fd2807SJeff Garzik 
300144c10138SAuke Kok 		switch (pdev->revision) {
30025cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3003c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3004c6fd2807SJeff Garzik 			break;
3005c6fd2807SJeff Garzik 		default:
3006c6fd2807SJeff Garzik 			dev_printk(KERN_WARNING, &pdev->dev,
3007c6fd2807SJeff Garzik 			   "Applying 60X1C0 workarounds to unknown rev\n");
3008c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3009c6fd2807SJeff Garzik 			break;
3010c6fd2807SJeff Garzik 		}
3011c6fd2807SJeff Garzik 		break;
3012f351b2d6SSaeed Bishara 	case chip_soc:
3013f351b2d6SSaeed Bishara 		hpriv->ops = &mv_soc_ops;
30141f398472SMark Lord 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_ERRATA_60X1C0;
3015f351b2d6SSaeed Bishara 		break;
3016c6fd2807SJeff Garzik 
3017c6fd2807SJeff Garzik 	default:
3018f351b2d6SSaeed Bishara 		dev_printk(KERN_ERR, host->dev,
30195796d1c4SJeff Garzik 			   "BUG: invalid board index %u\n", board_idx);
3020c6fd2807SJeff Garzik 		return 1;
3021c6fd2807SJeff Garzik 	}
3022c6fd2807SJeff Garzik 
3023c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
302402a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
302502a121daSMark Lord 		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
302602a121daSMark Lord 		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
302702a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
302802a121daSMark Lord 	} else {
302902a121daSMark Lord 		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
303002a121daSMark Lord 		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
303102a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
303202a121daSMark Lord 	}
3033c6fd2807SJeff Garzik 
3034c6fd2807SJeff Garzik 	return 0;
3035c6fd2807SJeff Garzik }
3036c6fd2807SJeff Garzik 
3037c6fd2807SJeff Garzik /**
3038c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
30394447d351STejun Heo  *	@host: ATA host to initialize
30404447d351STejun Heo  *      @board_idx: controller index
3041c6fd2807SJeff Garzik  *
3042c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3043c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3044c6fd2807SJeff Garzik  *
3045c6fd2807SJeff Garzik  *      LOCKING:
3046c6fd2807SJeff Garzik  *      Inherited from caller.
3047c6fd2807SJeff Garzik  */
30484447d351STejun Heo static int mv_init_host(struct ata_host *host, unsigned int board_idx)
3049c6fd2807SJeff Garzik {
3050c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
30514447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3052f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3053c6fd2807SJeff Garzik 
30544447d351STejun Heo 	rc = mv_chip_id(host, board_idx);
3055c6fd2807SJeff Garzik 	if (rc)
3056c6fd2807SJeff Garzik 		goto done;
3057c6fd2807SJeff Garzik 
30581f398472SMark Lord 	if (IS_SOC(hpriv)) {
30597368f919SMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
30607368f919SMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
30611f398472SMark Lord 	} else {
30621f398472SMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
30631f398472SMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
3064f351b2d6SSaeed Bishara 	}
3065352fab70SMark Lord 
3066352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3067c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3068f351b2d6SSaeed Bishara 
30694447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3070c6fd2807SJeff Garzik 
30714447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
3072c6fd2807SJeff Garzik 		hpriv->ops->read_preamp(hpriv, port, mmio);
3073c6fd2807SJeff Garzik 
3074c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3075c6fd2807SJeff Garzik 	if (rc)
3076c6fd2807SJeff Garzik 		goto done;
3077c6fd2807SJeff Garzik 
3078c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
30797bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3080c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3081c6fd2807SJeff Garzik 
30824447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3083cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3084c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3085cbcdd875STejun Heo 
3086cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3087cbcdd875STejun Heo 
30887bb3c529SSaeed Bishara #ifdef CONFIG_PCI
30891f398472SMark Lord 		if (!IS_SOC(hpriv)) {
3090f351b2d6SSaeed Bishara 			unsigned int offset = port_mmio - mmio;
3091cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3092cbcdd875STejun Heo 			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3093f351b2d6SSaeed Bishara 		}
30947bb3c529SSaeed Bishara #endif
3095c6fd2807SJeff Garzik 	}
3096c6fd2807SJeff Garzik 
3097c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3098c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3099c6fd2807SJeff Garzik 
3100c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3101c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3102c6fd2807SJeff Garzik 			readl(hc_mmio + HC_CFG_OFS),
3103c6fd2807SJeff Garzik 			readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3104c6fd2807SJeff Garzik 
3105c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3106c6fd2807SJeff Garzik 		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
3107c6fd2807SJeff Garzik 	}
3108c6fd2807SJeff Garzik 
31091f398472SMark Lord 	if (!IS_SOC(hpriv)) {
3110c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
311102a121daSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_ofs);
3112c6fd2807SJeff Garzik 
3113c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
311402a121daSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
3115c6fd2807SJeff Garzik 
311651de32d2SMark Lord 		/*
311751de32d2SMark Lord 		 * enable only global host interrupts for now.
311851de32d2SMark Lord 		 * The per-port interrupts get done later as ports are set up.
311951de32d2SMark Lord 		 */
3120c4de573bSMark Lord 		mv_set_main_irq_mask(host, 0, PCI_ERR);
3121f351b2d6SSaeed Bishara 	}
3122c6fd2807SJeff Garzik done:
3123c6fd2807SJeff Garzik 	return rc;
3124c6fd2807SJeff Garzik }
3125c6fd2807SJeff Garzik 
3126fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3127fbf14e2fSByron Bradley {
3128fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3129fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3130fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3131fbf14e2fSByron Bradley 		return -ENOMEM;
3132fbf14e2fSByron Bradley 
3133fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3134fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3135fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3136fbf14e2fSByron Bradley 		return -ENOMEM;
3137fbf14e2fSByron Bradley 
3138fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3139fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3140fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3141fbf14e2fSByron Bradley 		return -ENOMEM;
3142fbf14e2fSByron Bradley 
3143fbf14e2fSByron Bradley 	return 0;
3144fbf14e2fSByron Bradley }
3145fbf14e2fSByron Bradley 
314615a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
314715a32632SLennert Buytenhek 				 struct mbus_dram_target_info *dram)
314815a32632SLennert Buytenhek {
314915a32632SLennert Buytenhek 	int i;
315015a32632SLennert Buytenhek 
315115a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
315215a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
315315a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
315415a32632SLennert Buytenhek 	}
315515a32632SLennert Buytenhek 
315615a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
315715a32632SLennert Buytenhek 		struct mbus_dram_window *cs = dram->cs + i;
315815a32632SLennert Buytenhek 
315915a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
316015a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
316115a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
316215a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
316315a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
316415a32632SLennert Buytenhek 	}
316515a32632SLennert Buytenhek }
316615a32632SLennert Buytenhek 
3167f351b2d6SSaeed Bishara /**
3168f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
3169f351b2d6SSaeed Bishara  *      host
3170f351b2d6SSaeed Bishara  *      @pdev: platform device found
3171f351b2d6SSaeed Bishara  *
3172f351b2d6SSaeed Bishara  *      LOCKING:
3173f351b2d6SSaeed Bishara  *      Inherited from caller.
3174f351b2d6SSaeed Bishara  */
3175f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
3176f351b2d6SSaeed Bishara {
3177f351b2d6SSaeed Bishara 	static int printed_version;
3178f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
3179f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
3180f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
3181f351b2d6SSaeed Bishara 	struct ata_host *host;
3182f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
3183f351b2d6SSaeed Bishara 	struct resource *res;
3184f351b2d6SSaeed Bishara 	int n_ports, rc;
3185f351b2d6SSaeed Bishara 
3186f351b2d6SSaeed Bishara 	if (!printed_version++)
3187f351b2d6SSaeed Bishara 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3188f351b2d6SSaeed Bishara 
3189f351b2d6SSaeed Bishara 	/*
3190f351b2d6SSaeed Bishara 	 * Simple resource validation ..
3191f351b2d6SSaeed Bishara 	 */
3192f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
3193f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
3194f351b2d6SSaeed Bishara 		return -EINVAL;
3195f351b2d6SSaeed Bishara 	}
3196f351b2d6SSaeed Bishara 
3197f351b2d6SSaeed Bishara 	/*
3198f351b2d6SSaeed Bishara 	 * Get the register base first
3199f351b2d6SSaeed Bishara 	 */
3200f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3201f351b2d6SSaeed Bishara 	if (res == NULL)
3202f351b2d6SSaeed Bishara 		return -EINVAL;
3203f351b2d6SSaeed Bishara 
3204f351b2d6SSaeed Bishara 	/* allocate host */
3205f351b2d6SSaeed Bishara 	mv_platform_data = pdev->dev.platform_data;
3206f351b2d6SSaeed Bishara 	n_ports = mv_platform_data->n_ports;
3207f351b2d6SSaeed Bishara 
3208f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3209f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3210f351b2d6SSaeed Bishara 
3211f351b2d6SSaeed Bishara 	if (!host || !hpriv)
3212f351b2d6SSaeed Bishara 		return -ENOMEM;
3213f351b2d6SSaeed Bishara 	host->private_data = hpriv;
3214f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
3215f351b2d6SSaeed Bishara 
3216f351b2d6SSaeed Bishara 	host->iomap = NULL;
3217f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
3218f1cb0ea1SSaeed Bishara 				   res->end - res->start + 1);
3219f351b2d6SSaeed Bishara 	hpriv->base -= MV_SATAHC0_REG_BASE;
3220f351b2d6SSaeed Bishara 
322115a32632SLennert Buytenhek 	/*
322215a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
322315a32632SLennert Buytenhek 	 */
322415a32632SLennert Buytenhek 	if (mv_platform_data->dram != NULL)
322515a32632SLennert Buytenhek 		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
322615a32632SLennert Buytenhek 
3227fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3228fbf14e2fSByron Bradley 	if (rc)
3229fbf14e2fSByron Bradley 		return rc;
3230fbf14e2fSByron Bradley 
3231f351b2d6SSaeed Bishara 	/* initialize adapter */
3232f351b2d6SSaeed Bishara 	rc = mv_init_host(host, chip_soc);
3233f351b2d6SSaeed Bishara 	if (rc)
3234f351b2d6SSaeed Bishara 		return rc;
3235f351b2d6SSaeed Bishara 
3236f351b2d6SSaeed Bishara 	dev_printk(KERN_INFO, &pdev->dev,
3237f351b2d6SSaeed Bishara 		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3238f351b2d6SSaeed Bishara 		   host->n_ports);
3239f351b2d6SSaeed Bishara 
3240f351b2d6SSaeed Bishara 	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3241f351b2d6SSaeed Bishara 				 IRQF_SHARED, &mv6_sht);
3242f351b2d6SSaeed Bishara }
3243f351b2d6SSaeed Bishara 
3244f351b2d6SSaeed Bishara /*
3245f351b2d6SSaeed Bishara  *
3246f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
3247f351b2d6SSaeed Bishara  *      @pdev: platform device
3248f351b2d6SSaeed Bishara  *
3249f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
3250f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
3251f351b2d6SSaeed Bishara  */
3252f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev)
3253f351b2d6SSaeed Bishara {
3254f351b2d6SSaeed Bishara 	struct device *dev = &pdev->dev;
3255f351b2d6SSaeed Bishara 	struct ata_host *host = dev_get_drvdata(dev);
3256f351b2d6SSaeed Bishara 
3257f351b2d6SSaeed Bishara 	ata_host_detach(host);
3258f351b2d6SSaeed Bishara 	return 0;
3259f351b2d6SSaeed Bishara }
3260f351b2d6SSaeed Bishara 
3261f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
3262f351b2d6SSaeed Bishara 	.probe			= mv_platform_probe,
3263f351b2d6SSaeed Bishara 	.remove			= __devexit_p(mv_platform_remove),
3264f351b2d6SSaeed Bishara 	.driver			= {
3265f351b2d6SSaeed Bishara 				   .name = DRV_NAME,
3266f351b2d6SSaeed Bishara 				   .owner = THIS_MODULE,
3267f351b2d6SSaeed Bishara 				  },
3268f351b2d6SSaeed Bishara };
3269f351b2d6SSaeed Bishara 
3270f351b2d6SSaeed Bishara 
32717bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3272f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3273f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
3274f351b2d6SSaeed Bishara 
32757bb3c529SSaeed Bishara 
32767bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
32777bb3c529SSaeed Bishara 	.name			= DRV_NAME,
32787bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
3279f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
32807bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
32817bb3c529SSaeed Bishara };
32827bb3c529SSaeed Bishara 
32837bb3c529SSaeed Bishara /*
32847bb3c529SSaeed Bishara  * module options
32857bb3c529SSaeed Bishara  */
32867bb3c529SSaeed Bishara static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */
32877bb3c529SSaeed Bishara 
32887bb3c529SSaeed Bishara 
32897bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
32907bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
32917bb3c529SSaeed Bishara {
32927bb3c529SSaeed Bishara 	int rc;
32937bb3c529SSaeed Bishara 
32947bb3c529SSaeed Bishara 	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
32957bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
32967bb3c529SSaeed Bishara 		if (rc) {
32977bb3c529SSaeed Bishara 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
32987bb3c529SSaeed Bishara 			if (rc) {
32997bb3c529SSaeed Bishara 				dev_printk(KERN_ERR, &pdev->dev,
33007bb3c529SSaeed Bishara 					   "64-bit DMA enable failed\n");
33017bb3c529SSaeed Bishara 				return rc;
33027bb3c529SSaeed Bishara 			}
33037bb3c529SSaeed Bishara 		}
33047bb3c529SSaeed Bishara 	} else {
33057bb3c529SSaeed Bishara 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
33067bb3c529SSaeed Bishara 		if (rc) {
33077bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
33087bb3c529SSaeed Bishara 				   "32-bit DMA enable failed\n");
33097bb3c529SSaeed Bishara 			return rc;
33107bb3c529SSaeed Bishara 		}
33117bb3c529SSaeed Bishara 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
33127bb3c529SSaeed Bishara 		if (rc) {
33137bb3c529SSaeed Bishara 			dev_printk(KERN_ERR, &pdev->dev,
33147bb3c529SSaeed Bishara 				   "32-bit consistent DMA enable failed\n");
33157bb3c529SSaeed Bishara 			return rc;
33167bb3c529SSaeed Bishara 		}
33177bb3c529SSaeed Bishara 	}
33187bb3c529SSaeed Bishara 
33197bb3c529SSaeed Bishara 	return rc;
33207bb3c529SSaeed Bishara }
33217bb3c529SSaeed Bishara 
3322c6fd2807SJeff Garzik /**
3323c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
33244447d351STejun Heo  *      @host: ATA host to print info about
3325c6fd2807SJeff Garzik  *
3326c6fd2807SJeff Garzik  *      FIXME: complete this.
3327c6fd2807SJeff Garzik  *
3328c6fd2807SJeff Garzik  *      LOCKING:
3329c6fd2807SJeff Garzik  *      Inherited from caller.
3330c6fd2807SJeff Garzik  */
33314447d351STejun Heo static void mv_print_info(struct ata_host *host)
3332c6fd2807SJeff Garzik {
33334447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
33344447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
333544c10138SAuke Kok 	u8 scc;
3336c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
3337c6fd2807SJeff Garzik 
3338c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
3339c6fd2807SJeff Garzik 	 * what errata to workaround
3340c6fd2807SJeff Garzik 	 */
3341c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3342c6fd2807SJeff Garzik 	if (scc == 0)
3343c6fd2807SJeff Garzik 		scc_s = "SCSI";
3344c6fd2807SJeff Garzik 	else if (scc == 0x01)
3345c6fd2807SJeff Garzik 		scc_s = "RAID";
3346c6fd2807SJeff Garzik 	else
3347c1e4fe71SJeff Garzik 		scc_s = "?";
3348c1e4fe71SJeff Garzik 
3349c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
3350c1e4fe71SJeff Garzik 		gen = "I";
3351c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
3352c1e4fe71SJeff Garzik 		gen = "II";
3353c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
3354c1e4fe71SJeff Garzik 		gen = "IIE";
3355c1e4fe71SJeff Garzik 	else
3356c1e4fe71SJeff Garzik 		gen = "?";
3357c6fd2807SJeff Garzik 
3358c6fd2807SJeff Garzik 	dev_printk(KERN_INFO, &pdev->dev,
3359c1e4fe71SJeff Garzik 	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3360c1e4fe71SJeff Garzik 	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3361c6fd2807SJeff Garzik 	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3362c6fd2807SJeff Garzik }
3363c6fd2807SJeff Garzik 
3364c6fd2807SJeff Garzik /**
3365f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3366c6fd2807SJeff Garzik  *      @pdev: PCI device found
3367c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
3368c6fd2807SJeff Garzik  *
3369c6fd2807SJeff Garzik  *      LOCKING:
3370c6fd2807SJeff Garzik  *      Inherited from caller.
3371c6fd2807SJeff Garzik  */
3372f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
3373f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
3374c6fd2807SJeff Garzik {
33752dcb407eSJeff Garzik 	static int printed_version;
3376c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
33774447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
33784447d351STejun Heo 	struct ata_host *host;
33794447d351STejun Heo 	struct mv_host_priv *hpriv;
33804447d351STejun Heo 	int n_ports, rc;
3381c6fd2807SJeff Garzik 
3382c6fd2807SJeff Garzik 	if (!printed_version++)
3383c6fd2807SJeff Garzik 		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3384c6fd2807SJeff Garzik 
33854447d351STejun Heo 	/* allocate host */
33864447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
33874447d351STejun Heo 
33884447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
33894447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
33904447d351STejun Heo 	if (!host || !hpriv)
33914447d351STejun Heo 		return -ENOMEM;
33924447d351STejun Heo 	host->private_data = hpriv;
3393f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
33944447d351STejun Heo 
33954447d351STejun Heo 	/* acquire resources */
339624dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
339724dc5f33STejun Heo 	if (rc)
3398c6fd2807SJeff Garzik 		return rc;
3399c6fd2807SJeff Garzik 
34000d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
34010d5ff566STejun Heo 	if (rc == -EBUSY)
340224dc5f33STejun Heo 		pcim_pin_device(pdev);
34030d5ff566STejun Heo 	if (rc)
340424dc5f33STejun Heo 		return rc;
34054447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
3406f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3407c6fd2807SJeff Garzik 
3408d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
3409d88184fbSJeff Garzik 	if (rc)
3410d88184fbSJeff Garzik 		return rc;
3411d88184fbSJeff Garzik 
3412da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
3413da2fa9baSMark Lord 	if (rc)
3414da2fa9baSMark Lord 		return rc;
3415da2fa9baSMark Lord 
3416c6fd2807SJeff Garzik 	/* initialize adapter */
34174447d351STejun Heo 	rc = mv_init_host(host, board_idx);
341824dc5f33STejun Heo 	if (rc)
341924dc5f33STejun Heo 		return rc;
3420c6fd2807SJeff Garzik 
3421c6fd2807SJeff Garzik 	/* Enable interrupts */
34226a59dcf8STejun Heo 	if (msi && pci_enable_msi(pdev))
3423c6fd2807SJeff Garzik 		pci_intx(pdev, 1);
3424c6fd2807SJeff Garzik 
3425c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
34264447d351STejun Heo 	mv_print_info(host);
3427c6fd2807SJeff Garzik 
34284447d351STejun Heo 	pci_set_master(pdev);
3429ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
34304447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3431c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3432c6fd2807SJeff Garzik }
34337bb3c529SSaeed Bishara #endif
3434c6fd2807SJeff Garzik 
3435f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev);
3436f351b2d6SSaeed Bishara static int __devexit mv_platform_remove(struct platform_device *pdev);
3437f351b2d6SSaeed Bishara 
3438c6fd2807SJeff Garzik static int __init mv_init(void)
3439c6fd2807SJeff Garzik {
34407bb3c529SSaeed Bishara 	int rc = -ENODEV;
34417bb3c529SSaeed Bishara #ifdef CONFIG_PCI
34427bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
3443f351b2d6SSaeed Bishara 	if (rc < 0)
3444f351b2d6SSaeed Bishara 		return rc;
3445f351b2d6SSaeed Bishara #endif
3446f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
3447f351b2d6SSaeed Bishara 
3448f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
3449f351b2d6SSaeed Bishara 	if (rc < 0)
3450f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
34517bb3c529SSaeed Bishara #endif
34527bb3c529SSaeed Bishara 	return rc;
3453c6fd2807SJeff Garzik }
3454c6fd2807SJeff Garzik 
3455c6fd2807SJeff Garzik static void __exit mv_exit(void)
3456c6fd2807SJeff Garzik {
34577bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3458c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
34597bb3c529SSaeed Bishara #endif
3460f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
3461c6fd2807SJeff Garzik }
3462c6fd2807SJeff Garzik 
3463c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
3464c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3465c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
3466c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3467c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
346817c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
3469c6fd2807SJeff Garzik 
34707bb3c529SSaeed Bishara #ifdef CONFIG_PCI
3471c6fd2807SJeff Garzik module_param(msi, int, 0444);
3472c6fd2807SJeff Garzik MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
34737bb3c529SSaeed Bishara #endif
3474c6fd2807SJeff Garzik 
3475c6fd2807SJeff Garzik module_init(mv_init);
3476c6fd2807SJeff Garzik module_exit(mv_exit);
3477