11fd7a697STejun Heo /* 21fd7a697STejun Heo * sata_inic162x.c - Driver for Initio 162x SATA controllers 31fd7a697STejun Heo * 41fd7a697STejun Heo * Copyright 2006 SUSE Linux Products GmbH 51fd7a697STejun Heo * Copyright 2006 Tejun Heo <teheo@novell.com> 61fd7a697STejun Heo * 71fd7a697STejun Heo * This file is released under GPL v2. 81fd7a697STejun Heo * 91fd7a697STejun Heo * This controller is eccentric and easily locks up if something isn't 101fd7a697STejun Heo * right. Documentation is available at initio's website but it only 111fd7a697STejun Heo * documents registers (not programming model). 121fd7a697STejun Heo * 131fd7a697STejun Heo * - ATA disks work. 141fd7a697STejun Heo * - Hotplug works. 151fd7a697STejun Heo * - ATAPI read works but burning doesn't. This thing is really 161fd7a697STejun Heo * peculiar about ATAPI and I couldn't figure out how ATAPI PIO and 171fd7a697STejun Heo * ATAPI DMA WRITE should be programmed. If you've got a clue, be 181fd7a697STejun Heo * my guest. 191fd7a697STejun Heo * - Both STR and STD work. 201fd7a697STejun Heo */ 211fd7a697STejun Heo 221fd7a697STejun Heo #include <linux/kernel.h> 231fd7a697STejun Heo #include <linux/module.h> 241fd7a697STejun Heo #include <linux/pci.h> 251fd7a697STejun Heo #include <scsi/scsi_host.h> 261fd7a697STejun Heo #include <linux/libata.h> 271fd7a697STejun Heo #include <linux/blkdev.h> 281fd7a697STejun Heo #include <scsi/scsi_device.h> 291fd7a697STejun Heo 301fd7a697STejun Heo #define DRV_NAME "sata_inic162x" 312a3103ceSJeff Garzik #define DRV_VERSION "0.3" 321fd7a697STejun Heo 331fd7a697STejun Heo enum { 341fd7a697STejun Heo MMIO_BAR = 5, 351fd7a697STejun Heo 361fd7a697STejun Heo NR_PORTS = 2, 371fd7a697STejun Heo 383ad400a9STejun Heo IDMA_CPB_TBL_SIZE = 4 * 32, 393ad400a9STejun Heo 403ad400a9STejun Heo INIC_DMA_BOUNDARY = 0xffffff, 413ad400a9STejun Heo 42b0dd9b8eSTejun Heo HOST_ACTRL = 0x08, 431fd7a697STejun Heo HOST_CTL = 0x7c, 441fd7a697STejun Heo HOST_STAT = 0x7e, 451fd7a697STejun Heo HOST_IRQ_STAT = 0xbc, 461fd7a697STejun Heo HOST_IRQ_MASK = 0xbe, 471fd7a697STejun Heo 481fd7a697STejun Heo PORT_SIZE = 0x40, 491fd7a697STejun Heo 501fd7a697STejun Heo /* registers for ATA TF operation */ 51b0dd9b8eSTejun Heo PORT_TF_DATA = 0x00, 52b0dd9b8eSTejun Heo PORT_TF_FEATURE = 0x01, 53b0dd9b8eSTejun Heo PORT_TF_NSECT = 0x02, 54b0dd9b8eSTejun Heo PORT_TF_LBAL = 0x03, 55b0dd9b8eSTejun Heo PORT_TF_LBAM = 0x04, 56b0dd9b8eSTejun Heo PORT_TF_LBAH = 0x05, 57b0dd9b8eSTejun Heo PORT_TF_DEVICE = 0x06, 58b0dd9b8eSTejun Heo PORT_TF_COMMAND = 0x07, 59b0dd9b8eSTejun Heo PORT_TF_ALT_STAT = 0x08, 601fd7a697STejun Heo PORT_IRQ_STAT = 0x09, 611fd7a697STejun Heo PORT_IRQ_MASK = 0x0a, 621fd7a697STejun Heo PORT_PRD_CTL = 0x0b, 631fd7a697STejun Heo PORT_PRD_ADDR = 0x0c, 641fd7a697STejun Heo PORT_PRD_XFERLEN = 0x10, 65b0dd9b8eSTejun Heo PORT_CPB_CPBLAR = 0x18, 66b0dd9b8eSTejun Heo PORT_CPB_PTQFIFO = 0x1c, 671fd7a697STejun Heo 681fd7a697STejun Heo /* IDMA register */ 691fd7a697STejun Heo PORT_IDMA_CTL = 0x14, 70b0dd9b8eSTejun Heo PORT_IDMA_STAT = 0x16, 71b0dd9b8eSTejun Heo 72b0dd9b8eSTejun Heo PORT_RPQ_FIFO = 0x1e, 73b0dd9b8eSTejun Heo PORT_RPQ_CNT = 0x1f, 741fd7a697STejun Heo 751fd7a697STejun Heo PORT_SCR = 0x20, 761fd7a697STejun Heo 771fd7a697STejun Heo /* HOST_CTL bits */ 781fd7a697STejun Heo HCTL_IRQOFF = (1 << 8), /* global IRQ off */ 79b0dd9b8eSTejun Heo HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */ 80b0dd9b8eSTejun Heo HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/ 81b0dd9b8eSTejun Heo HCTL_PWRDWN = (1 << 12), /* power down PHYs */ 821fd7a697STejun Heo HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */ 831fd7a697STejun Heo HCTL_RPGSEL = (1 << 15), /* register page select */ 841fd7a697STejun Heo 851fd7a697STejun Heo HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST | 861fd7a697STejun Heo HCTL_RPGSEL, 871fd7a697STejun Heo 881fd7a697STejun Heo /* HOST_IRQ_(STAT|MASK) bits */ 891fd7a697STejun Heo HIRQ_PORT0 = (1 << 0), 901fd7a697STejun Heo HIRQ_PORT1 = (1 << 1), 911fd7a697STejun Heo HIRQ_SOFT = (1 << 14), 921fd7a697STejun Heo HIRQ_GLOBAL = (1 << 15), /* STAT only */ 931fd7a697STejun Heo 941fd7a697STejun Heo /* PORT_IRQ_(STAT|MASK) bits */ 951fd7a697STejun Heo PIRQ_OFFLINE = (1 << 0), /* device unplugged */ 961fd7a697STejun Heo PIRQ_ONLINE = (1 << 1), /* device plugged */ 971fd7a697STejun Heo PIRQ_COMPLETE = (1 << 2), /* completion interrupt */ 981fd7a697STejun Heo PIRQ_FATAL = (1 << 3), /* fatal error */ 991fd7a697STejun Heo PIRQ_ATA = (1 << 4), /* ATA interrupt */ 1001fd7a697STejun Heo PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */ 1011fd7a697STejun Heo PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */ 1021fd7a697STejun Heo 1031fd7a697STejun Heo PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL, 104*f8b0685aSTejun Heo PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA, 1051fd7a697STejun Heo PIRQ_MASK_FREEZE = 0xff, 1061fd7a697STejun Heo 1071fd7a697STejun Heo /* PORT_PRD_CTL bits */ 1081fd7a697STejun Heo PRD_CTL_START = (1 << 0), 1091fd7a697STejun Heo PRD_CTL_WR = (1 << 3), 1101fd7a697STejun Heo PRD_CTL_DMAEN = (1 << 7), /* DMA enable */ 1111fd7a697STejun Heo 1121fd7a697STejun Heo /* PORT_IDMA_CTL bits */ 1131fd7a697STejun Heo IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */ 1141fd7a697STejun Heo IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */ 1151fd7a697STejun Heo IDMA_CTL_GO = (1 << 7), /* IDMA mode go */ 1161fd7a697STejun Heo IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */ 117b0dd9b8eSTejun Heo 118b0dd9b8eSTejun Heo /* PORT_IDMA_STAT bits */ 119b0dd9b8eSTejun Heo IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */ 120b0dd9b8eSTejun Heo IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */ 121b0dd9b8eSTejun Heo IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */ 122b0dd9b8eSTejun Heo IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */ 123b0dd9b8eSTejun Heo IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */ 124b0dd9b8eSTejun Heo IDMA_STAT_PSD = (1 << 6), /* ADMA pause */ 125b0dd9b8eSTejun Heo IDMA_STAT_DONE = (1 << 7), /* ADMA done */ 126b0dd9b8eSTejun Heo 127b0dd9b8eSTejun Heo IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR, 128b0dd9b8eSTejun Heo 129b0dd9b8eSTejun Heo /* CPB Control Flags*/ 130b0dd9b8eSTejun Heo CPB_CTL_VALID = (1 << 0), /* CPB valid */ 131b0dd9b8eSTejun Heo CPB_CTL_QUEUED = (1 << 1), /* queued command */ 132b0dd9b8eSTejun Heo CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */ 133b0dd9b8eSTejun Heo CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */ 134b0dd9b8eSTejun Heo CPB_CTL_DEVDIR = (1 << 4), /* device direction control */ 135b0dd9b8eSTejun Heo 136b0dd9b8eSTejun Heo /* CPB Response Flags */ 137b0dd9b8eSTejun Heo CPB_RESP_DONE = (1 << 0), /* ATA command complete */ 138b0dd9b8eSTejun Heo CPB_RESP_REL = (1 << 1), /* ATA release */ 139b0dd9b8eSTejun Heo CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */ 140b0dd9b8eSTejun Heo CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */ 141b0dd9b8eSTejun Heo CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */ 142b0dd9b8eSTejun Heo CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */ 143b0dd9b8eSTejun Heo CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */ 144b0dd9b8eSTejun Heo CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */ 145b0dd9b8eSTejun Heo 146b0dd9b8eSTejun Heo /* PRD Control Flags */ 147b0dd9b8eSTejun Heo PRD_DRAIN = (1 << 1), /* ignore data excess */ 148b0dd9b8eSTejun Heo PRD_CDB = (1 << 2), /* atapi packet command pointer */ 149b0dd9b8eSTejun Heo PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */ 150b0dd9b8eSTejun Heo PRD_DMA = (1 << 4), /* data transfer method */ 151b0dd9b8eSTejun Heo PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */ 152b0dd9b8eSTejun Heo PRD_IOM = (1 << 6), /* io/memory transfer */ 153b0dd9b8eSTejun Heo PRD_END = (1 << 7), /* APRD chain end */ 1541fd7a697STejun Heo }; 1551fd7a697STejun Heo 1563ad400a9STejun Heo /* Comman Parameter Block */ 1573ad400a9STejun Heo struct inic_cpb { 1583ad400a9STejun Heo u8 resp_flags; /* Response Flags */ 1593ad400a9STejun Heo u8 error; /* ATA Error */ 1603ad400a9STejun Heo u8 status; /* ATA Status */ 1613ad400a9STejun Heo u8 ctl_flags; /* Control Flags */ 1623ad400a9STejun Heo __le32 len; /* Total Transfer Length */ 1633ad400a9STejun Heo __le32 prd; /* First PRD pointer */ 1643ad400a9STejun Heo u8 rsvd[4]; 1653ad400a9STejun Heo /* 16 bytes */ 1663ad400a9STejun Heo u8 feature; /* ATA Feature */ 1673ad400a9STejun Heo u8 hob_feature; /* ATA Ex. Feature */ 1683ad400a9STejun Heo u8 device; /* ATA Device/Head */ 1693ad400a9STejun Heo u8 mirctl; /* Mirror Control */ 1703ad400a9STejun Heo u8 nsect; /* ATA Sector Count */ 1713ad400a9STejun Heo u8 hob_nsect; /* ATA Ex. Sector Count */ 1723ad400a9STejun Heo u8 lbal; /* ATA Sector Number */ 1733ad400a9STejun Heo u8 hob_lbal; /* ATA Ex. Sector Number */ 1743ad400a9STejun Heo u8 lbam; /* ATA Cylinder Low */ 1753ad400a9STejun Heo u8 hob_lbam; /* ATA Ex. Cylinder Low */ 1763ad400a9STejun Heo u8 lbah; /* ATA Cylinder High */ 1773ad400a9STejun Heo u8 hob_lbah; /* ATA Ex. Cylinder High */ 1783ad400a9STejun Heo u8 command; /* ATA Command */ 1793ad400a9STejun Heo u8 ctl; /* ATA Control */ 1803ad400a9STejun Heo u8 slave_error; /* Slave ATA Error */ 1813ad400a9STejun Heo u8 slave_status; /* Slave ATA Status */ 1823ad400a9STejun Heo /* 32 bytes */ 1833ad400a9STejun Heo } __packed; 1843ad400a9STejun Heo 1853ad400a9STejun Heo /* Physical Region Descriptor */ 1863ad400a9STejun Heo struct inic_prd { 1873ad400a9STejun Heo __le32 mad; /* Physical Memory Address */ 1883ad400a9STejun Heo __le16 len; /* Transfer Length */ 1893ad400a9STejun Heo u8 rsvd; 1903ad400a9STejun Heo u8 flags; /* Control Flags */ 1913ad400a9STejun Heo } __packed; 1923ad400a9STejun Heo 1933ad400a9STejun Heo struct inic_pkt { 1943ad400a9STejun Heo struct inic_cpb cpb; 195b3f677e5STejun Heo struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */ 196b3f677e5STejun Heo u8 cdb[ATAPI_CDB_LEN]; 1973ad400a9STejun Heo } __packed; 1983ad400a9STejun Heo 1991fd7a697STejun Heo struct inic_host_priv { 2001fd7a697STejun Heo u16 cached_hctl; 2011fd7a697STejun Heo }; 2021fd7a697STejun Heo 2031fd7a697STejun Heo struct inic_port_priv { 2043ad400a9STejun Heo struct inic_pkt *pkt; 2053ad400a9STejun Heo dma_addr_t pkt_dma; 2063ad400a9STejun Heo u32 *cpb_tbl; 2073ad400a9STejun Heo dma_addr_t cpb_tbl_dma; 2081fd7a697STejun Heo }; 2091fd7a697STejun Heo 2101fd7a697STejun Heo static struct scsi_host_template inic_sht = { 211ab5b0235STejun Heo ATA_BASE_SHT(DRV_NAME), 212ab5b0235STejun Heo .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */ 2133ad400a9STejun Heo .dma_boundary = INIC_DMA_BOUNDARY, 2141fd7a697STejun Heo }; 2151fd7a697STejun Heo 2161fd7a697STejun Heo static const int scr_map[] = { 2171fd7a697STejun Heo [SCR_STATUS] = 0, 2181fd7a697STejun Heo [SCR_ERROR] = 1, 2191fd7a697STejun Heo [SCR_CONTROL] = 2, 2201fd7a697STejun Heo }; 2211fd7a697STejun Heo 2221fd7a697STejun Heo static void __iomem *inic_port_base(struct ata_port *ap) 2231fd7a697STejun Heo { 2240d5ff566STejun Heo return ap->host->iomap[MMIO_BAR] + ap->port_no * PORT_SIZE; 2251fd7a697STejun Heo } 2261fd7a697STejun Heo 2271fd7a697STejun Heo static void inic_reset_port(void __iomem *port_base) 2281fd7a697STejun Heo { 2291fd7a697STejun Heo void __iomem *idma_ctl = port_base + PORT_IDMA_CTL; 2301fd7a697STejun Heo 231*f8b0685aSTejun Heo /* stop IDMA engine */ 232*f8b0685aSTejun Heo readw(idma_ctl); /* flush */ 233*f8b0685aSTejun Heo msleep(1); 2341fd7a697STejun Heo 2351fd7a697STejun Heo /* mask IRQ and assert reset */ 236*f8b0685aSTejun Heo writew(IDMA_CTL_RST_IDMA, idma_ctl); 2371fd7a697STejun Heo readw(idma_ctl); /* flush */ 2381fd7a697STejun Heo msleep(1); 2391fd7a697STejun Heo 2401fd7a697STejun Heo /* release reset */ 241*f8b0685aSTejun Heo writew(0, idma_ctl); 2421fd7a697STejun Heo 2431fd7a697STejun Heo /* clear irq */ 2441fd7a697STejun Heo writeb(0xff, port_base + PORT_IRQ_STAT); 2451fd7a697STejun Heo } 2461fd7a697STejun Heo 247da3dbb17STejun Heo static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val) 2481fd7a697STejun Heo { 249*f8b0685aSTejun Heo void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR; 2501fd7a697STejun Heo void __iomem *addr; 2511fd7a697STejun Heo 2521fd7a697STejun Heo if (unlikely(sc_reg >= ARRAY_SIZE(scr_map))) 253da3dbb17STejun Heo return -EINVAL; 2541fd7a697STejun Heo 2551fd7a697STejun Heo addr = scr_addr + scr_map[sc_reg] * 4; 256da3dbb17STejun Heo *val = readl(scr_addr + scr_map[sc_reg] * 4); 2571fd7a697STejun Heo 2581fd7a697STejun Heo /* this controller has stuck DIAG.N, ignore it */ 2591fd7a697STejun Heo if (sc_reg == SCR_ERROR) 260da3dbb17STejun Heo *val &= ~SERR_PHYRDY_CHG; 261da3dbb17STejun Heo return 0; 2621fd7a697STejun Heo } 2631fd7a697STejun Heo 264da3dbb17STejun Heo static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val) 2651fd7a697STejun Heo { 266*f8b0685aSTejun Heo void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR; 2671fd7a697STejun Heo 2681fd7a697STejun Heo if (unlikely(sc_reg >= ARRAY_SIZE(scr_map))) 269da3dbb17STejun Heo return -EINVAL; 2701fd7a697STejun Heo 2711fd7a697STejun Heo writel(val, scr_addr + scr_map[sc_reg] * 4); 272da3dbb17STejun Heo return 0; 2731fd7a697STejun Heo } 2741fd7a697STejun Heo 2753ad400a9STejun Heo static void inic_stop_idma(struct ata_port *ap) 2763ad400a9STejun Heo { 2773ad400a9STejun Heo void __iomem *port_base = inic_port_base(ap); 2783ad400a9STejun Heo 2793ad400a9STejun Heo readb(port_base + PORT_RPQ_FIFO); 2803ad400a9STejun Heo readb(port_base + PORT_RPQ_CNT); 2813ad400a9STejun Heo writew(0, port_base + PORT_IDMA_CTL); 2823ad400a9STejun Heo } 2833ad400a9STejun Heo 2843ad400a9STejun Heo static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat) 2853ad400a9STejun Heo { 2863ad400a9STejun Heo struct ata_eh_info *ehi = &ap->link.eh_info; 2873ad400a9STejun Heo struct inic_port_priv *pp = ap->private_data; 2883ad400a9STejun Heo struct inic_cpb *cpb = &pp->pkt->cpb; 2893ad400a9STejun Heo bool freeze = false; 2903ad400a9STejun Heo 2913ad400a9STejun Heo ata_ehi_clear_desc(ehi); 2923ad400a9STejun Heo ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x", 2933ad400a9STejun Heo irq_stat, idma_stat); 2943ad400a9STejun Heo 2953ad400a9STejun Heo inic_stop_idma(ap); 2963ad400a9STejun Heo 2973ad400a9STejun Heo if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) { 2983ad400a9STejun Heo ata_ehi_push_desc(ehi, "hotplug"); 2993ad400a9STejun Heo ata_ehi_hotplugged(ehi); 3003ad400a9STejun Heo freeze = true; 3013ad400a9STejun Heo } 3023ad400a9STejun Heo 3033ad400a9STejun Heo if (idma_stat & IDMA_STAT_PERR) { 3043ad400a9STejun Heo ata_ehi_push_desc(ehi, "PCI error"); 3053ad400a9STejun Heo freeze = true; 3063ad400a9STejun Heo } 3073ad400a9STejun Heo 3083ad400a9STejun Heo if (idma_stat & IDMA_STAT_CPBERR) { 3093ad400a9STejun Heo ata_ehi_push_desc(ehi, "CPB error"); 3103ad400a9STejun Heo 3113ad400a9STejun Heo if (cpb->resp_flags & CPB_RESP_IGNORED) { 3123ad400a9STejun Heo __ata_ehi_push_desc(ehi, " ignored"); 3133ad400a9STejun Heo ehi->err_mask |= AC_ERR_INVALID; 3143ad400a9STejun Heo freeze = true; 3153ad400a9STejun Heo } 3163ad400a9STejun Heo 3173ad400a9STejun Heo if (cpb->resp_flags & CPB_RESP_ATA_ERR) 3183ad400a9STejun Heo ehi->err_mask |= AC_ERR_DEV; 3193ad400a9STejun Heo 3203ad400a9STejun Heo if (cpb->resp_flags & CPB_RESP_SPURIOUS) { 3213ad400a9STejun Heo __ata_ehi_push_desc(ehi, " spurious-intr"); 3223ad400a9STejun Heo ehi->err_mask |= AC_ERR_HSM; 3233ad400a9STejun Heo freeze = true; 3243ad400a9STejun Heo } 3253ad400a9STejun Heo 3263ad400a9STejun Heo if (cpb->resp_flags & 3273ad400a9STejun Heo (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) { 3283ad400a9STejun Heo __ata_ehi_push_desc(ehi, " data-over/underflow"); 3293ad400a9STejun Heo ehi->err_mask |= AC_ERR_HSM; 3303ad400a9STejun Heo freeze = true; 3313ad400a9STejun Heo } 3323ad400a9STejun Heo } 3333ad400a9STejun Heo 3343ad400a9STejun Heo if (freeze) 3353ad400a9STejun Heo ata_port_freeze(ap); 3363ad400a9STejun Heo else 3373ad400a9STejun Heo ata_port_abort(ap); 3383ad400a9STejun Heo } 3393ad400a9STejun Heo 3401fd7a697STejun Heo static void inic_host_intr(struct ata_port *ap) 3411fd7a697STejun Heo { 3421fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 3433ad400a9STejun Heo struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); 3441fd7a697STejun Heo u8 irq_stat; 3453ad400a9STejun Heo u16 idma_stat; 3461fd7a697STejun Heo 3473ad400a9STejun Heo /* read and clear IRQ status */ 3481fd7a697STejun Heo irq_stat = readb(port_base + PORT_IRQ_STAT); 3491fd7a697STejun Heo writeb(irq_stat, port_base + PORT_IRQ_STAT); 3503ad400a9STejun Heo idma_stat = readw(port_base + PORT_IDMA_STAT); 3511fd7a697STejun Heo 3523ad400a9STejun Heo if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR))) 3533ad400a9STejun Heo inic_host_err_intr(ap, irq_stat, idma_stat); 3541fd7a697STejun Heo 355*f8b0685aSTejun Heo if (unlikely(!qc)) 3563ad400a9STejun Heo goto spurious; 3571fd7a697STejun Heo 3583ad400a9STejun Heo if (likely(idma_stat & IDMA_STAT_DONE)) { 3593ad400a9STejun Heo inic_stop_idma(ap); 3603ad400a9STejun Heo 3613ad400a9STejun Heo /* Depending on circumstances, device error 3623ad400a9STejun Heo * isn't reported by IDMA, check it explicitly. 3633ad400a9STejun Heo */ 3643ad400a9STejun Heo if (unlikely(readb(port_base + PORT_TF_COMMAND) & 3653ad400a9STejun Heo (ATA_DF | ATA_ERR))) 3663ad400a9STejun Heo qc->err_mask |= AC_ERR_DEV; 3673ad400a9STejun Heo 3683ad400a9STejun Heo ata_qc_complete(qc); 3693ad400a9STejun Heo return; 3703ad400a9STejun Heo } 3711fd7a697STejun Heo 3723ad400a9STejun Heo spurious: 373*f8b0685aSTejun Heo ata_port_printk(ap, KERN_WARNING, "unhandled interrupt: " 374*f8b0685aSTejun Heo "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n", 375*f8b0685aSTejun Heo qc ? qc->tf.command : 0xff, irq_stat, idma_stat); 3761fd7a697STejun Heo } 3771fd7a697STejun Heo 3781fd7a697STejun Heo static irqreturn_t inic_interrupt(int irq, void *dev_instance) 3791fd7a697STejun Heo { 3801fd7a697STejun Heo struct ata_host *host = dev_instance; 3810d5ff566STejun Heo void __iomem *mmio_base = host->iomap[MMIO_BAR]; 3821fd7a697STejun Heo u16 host_irq_stat; 3831fd7a697STejun Heo int i, handled = 0;; 3841fd7a697STejun Heo 3851fd7a697STejun Heo host_irq_stat = readw(mmio_base + HOST_IRQ_STAT); 3861fd7a697STejun Heo 3871fd7a697STejun Heo if (unlikely(!(host_irq_stat & HIRQ_GLOBAL))) 3881fd7a697STejun Heo goto out; 3891fd7a697STejun Heo 3901fd7a697STejun Heo spin_lock(&host->lock); 3911fd7a697STejun Heo 3921fd7a697STejun Heo for (i = 0; i < NR_PORTS; i++) { 3931fd7a697STejun Heo struct ata_port *ap = host->ports[i]; 3941fd7a697STejun Heo 3951fd7a697STejun Heo if (!(host_irq_stat & (HIRQ_PORT0 << i))) 3961fd7a697STejun Heo continue; 3971fd7a697STejun Heo 3981fd7a697STejun Heo if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) { 3991fd7a697STejun Heo inic_host_intr(ap); 4001fd7a697STejun Heo handled++; 4011fd7a697STejun Heo } else { 4021fd7a697STejun Heo if (ata_ratelimit()) 4031fd7a697STejun Heo dev_printk(KERN_ERR, host->dev, "interrupt " 4041fd7a697STejun Heo "from disabled port %d (0x%x)\n", 4051fd7a697STejun Heo i, host_irq_stat); 4061fd7a697STejun Heo } 4071fd7a697STejun Heo } 4081fd7a697STejun Heo 4091fd7a697STejun Heo spin_unlock(&host->lock); 4101fd7a697STejun Heo 4111fd7a697STejun Heo out: 4121fd7a697STejun Heo return IRQ_RETVAL(handled); 4131fd7a697STejun Heo } 4141fd7a697STejun Heo 415b3f677e5STejun Heo static int inic_check_atapi_dma(struct ata_queued_cmd *qc) 416b3f677e5STejun Heo { 417b3f677e5STejun Heo /* For some reason ATAPI_PROT_DMA doesn't work for some 418b3f677e5STejun Heo * commands including writes and other misc ops. Use PIO 419b3f677e5STejun Heo * protocol instead, which BTW is driven by the DMA engine 420b3f677e5STejun Heo * anyway, so it shouldn't make much difference for native 421b3f677e5STejun Heo * SATA devices. 422b3f677e5STejun Heo */ 423b3f677e5STejun Heo if (atapi_cmd_type(qc->cdb[0]) == READ) 424b3f677e5STejun Heo return 0; 425b3f677e5STejun Heo return 1; 426b3f677e5STejun Heo } 427b3f677e5STejun Heo 4283ad400a9STejun Heo static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc) 4293ad400a9STejun Heo { 4303ad400a9STejun Heo struct scatterlist *sg; 4313ad400a9STejun Heo unsigned int si; 432049e8e04STejun Heo u8 flags = 0; 4333ad400a9STejun Heo 4343ad400a9STejun Heo if (qc->tf.flags & ATA_TFLAG_WRITE) 4353ad400a9STejun Heo flags |= PRD_WRITE; 4363ad400a9STejun Heo 437049e8e04STejun Heo if (ata_is_dma(qc->tf.protocol)) 438049e8e04STejun Heo flags |= PRD_DMA; 439049e8e04STejun Heo 4403ad400a9STejun Heo for_each_sg(qc->sg, sg, qc->n_elem, si) { 4413ad400a9STejun Heo prd->mad = cpu_to_le32(sg_dma_address(sg)); 4423ad400a9STejun Heo prd->len = cpu_to_le16(sg_dma_len(sg)); 4433ad400a9STejun Heo prd->flags = flags; 4443ad400a9STejun Heo prd++; 4453ad400a9STejun Heo } 4463ad400a9STejun Heo 4473ad400a9STejun Heo WARN_ON(!si); 4483ad400a9STejun Heo prd[-1].flags |= PRD_END; 4493ad400a9STejun Heo } 4503ad400a9STejun Heo 4513ad400a9STejun Heo static void inic_qc_prep(struct ata_queued_cmd *qc) 4523ad400a9STejun Heo { 4533ad400a9STejun Heo struct inic_port_priv *pp = qc->ap->private_data; 4543ad400a9STejun Heo struct inic_pkt *pkt = pp->pkt; 4553ad400a9STejun Heo struct inic_cpb *cpb = &pkt->cpb; 4563ad400a9STejun Heo struct inic_prd *prd = pkt->prd; 457049e8e04STejun Heo bool is_atapi = ata_is_atapi(qc->tf.protocol); 458049e8e04STejun Heo bool is_data = ata_is_data(qc->tf.protocol); 459b3f677e5STejun Heo unsigned int cdb_len = 0; 4603ad400a9STejun Heo 4613ad400a9STejun Heo VPRINTK("ENTER\n"); 4623ad400a9STejun Heo 463049e8e04STejun Heo if (is_atapi) 464b3f677e5STejun Heo cdb_len = qc->dev->cdb_len; 4653ad400a9STejun Heo 4663ad400a9STejun Heo /* prepare packet, based on initio driver */ 4673ad400a9STejun Heo memset(pkt, 0, sizeof(struct inic_pkt)); 4683ad400a9STejun Heo 469049e8e04STejun Heo cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN; 470b3f677e5STejun Heo if (is_atapi || is_data) 471049e8e04STejun Heo cpb->ctl_flags |= CPB_CTL_DATA; 4723ad400a9STejun Heo 473b3f677e5STejun Heo cpb->len = cpu_to_le32(qc->nbytes + cdb_len); 4743ad400a9STejun Heo cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd)); 4753ad400a9STejun Heo 4763ad400a9STejun Heo cpb->device = qc->tf.device; 4773ad400a9STejun Heo cpb->feature = qc->tf.feature; 4783ad400a9STejun Heo cpb->nsect = qc->tf.nsect; 4793ad400a9STejun Heo cpb->lbal = qc->tf.lbal; 4803ad400a9STejun Heo cpb->lbam = qc->tf.lbam; 4813ad400a9STejun Heo cpb->lbah = qc->tf.lbah; 4823ad400a9STejun Heo 4833ad400a9STejun Heo if (qc->tf.flags & ATA_TFLAG_LBA48) { 4843ad400a9STejun Heo cpb->hob_feature = qc->tf.hob_feature; 4853ad400a9STejun Heo cpb->hob_nsect = qc->tf.hob_nsect; 4863ad400a9STejun Heo cpb->hob_lbal = qc->tf.hob_lbal; 4873ad400a9STejun Heo cpb->hob_lbam = qc->tf.hob_lbam; 4883ad400a9STejun Heo cpb->hob_lbah = qc->tf.hob_lbah; 4893ad400a9STejun Heo } 4903ad400a9STejun Heo 4913ad400a9STejun Heo cpb->command = qc->tf.command; 4923ad400a9STejun Heo /* don't load ctl - dunno why. it's like that in the initio driver */ 4933ad400a9STejun Heo 494b3f677e5STejun Heo /* setup PRD for CDB */ 495b3f677e5STejun Heo if (is_atapi) { 496b3f677e5STejun Heo memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN); 497b3f677e5STejun Heo prd->mad = cpu_to_le32(pp->pkt_dma + 498b3f677e5STejun Heo offsetof(struct inic_pkt, cdb)); 499b3f677e5STejun Heo prd->len = cpu_to_le16(cdb_len); 500b3f677e5STejun Heo prd->flags = PRD_CDB | PRD_WRITE; 501b3f677e5STejun Heo if (!is_data) 502b3f677e5STejun Heo prd->flags |= PRD_END; 503b3f677e5STejun Heo prd++; 504b3f677e5STejun Heo } 505b3f677e5STejun Heo 5063ad400a9STejun Heo /* setup sg table */ 507049e8e04STejun Heo if (is_data) 5083ad400a9STejun Heo inic_fill_sg(prd, qc); 5093ad400a9STejun Heo 5103ad400a9STejun Heo pp->cpb_tbl[0] = pp->pkt_dma; 5113ad400a9STejun Heo } 5123ad400a9STejun Heo 5131fd7a697STejun Heo static unsigned int inic_qc_issue(struct ata_queued_cmd *qc) 5141fd7a697STejun Heo { 5151fd7a697STejun Heo struct ata_port *ap = qc->ap; 5163ad400a9STejun Heo void __iomem *port_base = inic_port_base(ap); 5171fd7a697STejun Heo 5183ad400a9STejun Heo /* fire up the ADMA engine */ 5193ad400a9STejun Heo writew(HCTL_FTHD0, port_base + HOST_CTL); 5203ad400a9STejun Heo writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL); 5213ad400a9STejun Heo writeb(0, port_base + PORT_CPB_PTQFIFO); 5223ad400a9STejun Heo 5233ad400a9STejun Heo return 0; 5243ad400a9STejun Heo } 5251fd7a697STejun Heo 526364fac0eSTejun Heo static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf) 527364fac0eSTejun Heo { 528364fac0eSTejun Heo void __iomem *port_base = inic_port_base(ap); 529364fac0eSTejun Heo 530364fac0eSTejun Heo tf->feature = readb(port_base + PORT_TF_FEATURE); 531364fac0eSTejun Heo tf->nsect = readb(port_base + PORT_TF_NSECT); 532364fac0eSTejun Heo tf->lbal = readb(port_base + PORT_TF_LBAL); 533364fac0eSTejun Heo tf->lbam = readb(port_base + PORT_TF_LBAM); 534364fac0eSTejun Heo tf->lbah = readb(port_base + PORT_TF_LBAH); 535364fac0eSTejun Heo tf->device = readb(port_base + PORT_TF_DEVICE); 536364fac0eSTejun Heo tf->command = readb(port_base + PORT_TF_COMMAND); 537364fac0eSTejun Heo } 538364fac0eSTejun Heo 539364fac0eSTejun Heo static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc) 540364fac0eSTejun Heo { 541364fac0eSTejun Heo struct ata_taskfile *rtf = &qc->result_tf; 542364fac0eSTejun Heo struct ata_taskfile tf; 543364fac0eSTejun Heo 544364fac0eSTejun Heo /* FIXME: Except for status and error, result TF access 545364fac0eSTejun Heo * doesn't work. I tried reading from BAR0/2, CPB and BAR5. 546364fac0eSTejun Heo * None works regardless of which command interface is used. 547364fac0eSTejun Heo * For now return true iff status indicates device error. 548364fac0eSTejun Heo * This means that we're reporting bogus sector for RW 549364fac0eSTejun Heo * failures. Eeekk.... 550364fac0eSTejun Heo */ 551364fac0eSTejun Heo inic_tf_read(qc->ap, &tf); 552364fac0eSTejun Heo 553364fac0eSTejun Heo if (!(tf.command & ATA_ERR)) 554364fac0eSTejun Heo return false; 555364fac0eSTejun Heo 556364fac0eSTejun Heo rtf->command = tf.command; 557364fac0eSTejun Heo rtf->feature = tf.feature; 558364fac0eSTejun Heo return true; 559364fac0eSTejun Heo } 560364fac0eSTejun Heo 5611fd7a697STejun Heo static void inic_freeze(struct ata_port *ap) 5621fd7a697STejun Heo { 5631fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 5641fd7a697STejun Heo 565ab5b0235STejun Heo writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK); 5661fd7a697STejun Heo writeb(0xff, port_base + PORT_IRQ_STAT); 5671fd7a697STejun Heo } 5681fd7a697STejun Heo 5691fd7a697STejun Heo static void inic_thaw(struct ata_port *ap) 5701fd7a697STejun Heo { 5711fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 5721fd7a697STejun Heo 5731fd7a697STejun Heo writeb(0xff, port_base + PORT_IRQ_STAT); 574ab5b0235STejun Heo writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK); 5751fd7a697STejun Heo } 5761fd7a697STejun Heo 577364fac0eSTejun Heo static int inic_check_ready(struct ata_link *link) 578364fac0eSTejun Heo { 579364fac0eSTejun Heo void __iomem *port_base = inic_port_base(link->ap); 580364fac0eSTejun Heo 581364fac0eSTejun Heo return ata_check_ready(readb(port_base + PORT_TF_COMMAND)); 582364fac0eSTejun Heo } 583364fac0eSTejun Heo 5841fd7a697STejun Heo /* 5851fd7a697STejun Heo * SRST and SControl hardreset don't give valid signature on this 5861fd7a697STejun Heo * controller. Only controller specific hardreset mechanism works. 5871fd7a697STejun Heo */ 588cc0680a5STejun Heo static int inic_hardreset(struct ata_link *link, unsigned int *class, 589d4b2bab4STejun Heo unsigned long deadline) 5901fd7a697STejun Heo { 591cc0680a5STejun Heo struct ata_port *ap = link->ap; 5921fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 5931fd7a697STejun Heo void __iomem *idma_ctl = port_base + PORT_IDMA_CTL; 594cc0680a5STejun Heo const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context); 5951fd7a697STejun Heo int rc; 5961fd7a697STejun Heo 5971fd7a697STejun Heo /* hammer it into sane state */ 5981fd7a697STejun Heo inic_reset_port(port_base); 5991fd7a697STejun Heo 600*f8b0685aSTejun Heo writew(IDMA_CTL_RST_ATA, idma_ctl); 6011fd7a697STejun Heo readw(idma_ctl); /* flush */ 6021fd7a697STejun Heo msleep(1); 603*f8b0685aSTejun Heo writew(0, idma_ctl); 6041fd7a697STejun Heo 605cc0680a5STejun Heo rc = sata_link_resume(link, timing, deadline); 6061fd7a697STejun Heo if (rc) { 607cc0680a5STejun Heo ata_link_printk(link, KERN_WARNING, "failed to resume " 608fe334602STejun Heo "link after reset (errno=%d)\n", rc); 6091fd7a697STejun Heo return rc; 6101fd7a697STejun Heo } 6111fd7a697STejun Heo 6121fd7a697STejun Heo *class = ATA_DEV_NONE; 613cc0680a5STejun Heo if (ata_link_online(link)) { 6141fd7a697STejun Heo struct ata_taskfile tf; 6151fd7a697STejun Heo 616705e76beSTejun Heo /* wait for link to become ready */ 617364fac0eSTejun Heo rc = ata_wait_after_reset(link, deadline, inic_check_ready); 6189b89391cSTejun Heo /* link occupied, -ENODEV too is an error */ 6199b89391cSTejun Heo if (rc) { 620cc0680a5STejun Heo ata_link_printk(link, KERN_WARNING, "device not ready " 621d4b2bab4STejun Heo "after hardreset (errno=%d)\n", rc); 622d4b2bab4STejun Heo return rc; 6231fd7a697STejun Heo } 6241fd7a697STejun Heo 625364fac0eSTejun Heo inic_tf_read(ap, &tf); 6261fd7a697STejun Heo *class = ata_dev_classify(&tf); 6271fd7a697STejun Heo } 6281fd7a697STejun Heo 6291fd7a697STejun Heo return 0; 6301fd7a697STejun Heo } 6311fd7a697STejun Heo 6321fd7a697STejun Heo static void inic_error_handler(struct ata_port *ap) 6331fd7a697STejun Heo { 6341fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 6351fd7a697STejun Heo 6361fd7a697STejun Heo inic_reset_port(port_base); 637a1efdabaSTejun Heo ata_std_error_handler(ap); 6381fd7a697STejun Heo } 6391fd7a697STejun Heo 6401fd7a697STejun Heo static void inic_post_internal_cmd(struct ata_queued_cmd *qc) 6411fd7a697STejun Heo { 6421fd7a697STejun Heo /* make DMA engine forget about the failed command */ 643a51d644aSTejun Heo if (qc->flags & ATA_QCFLAG_FAILED) 6441fd7a697STejun Heo inic_reset_port(inic_port_base(qc->ap)); 6451fd7a697STejun Heo } 6461fd7a697STejun Heo 6471fd7a697STejun Heo static void init_port(struct ata_port *ap) 6481fd7a697STejun Heo { 6491fd7a697STejun Heo void __iomem *port_base = inic_port_base(ap); 6503ad400a9STejun Heo struct inic_port_priv *pp = ap->private_data; 6511fd7a697STejun Heo 6523ad400a9STejun Heo /* clear packet and CPB table */ 6533ad400a9STejun Heo memset(pp->pkt, 0, sizeof(struct inic_pkt)); 6543ad400a9STejun Heo memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE); 6553ad400a9STejun Heo 6563ad400a9STejun Heo /* setup PRD and CPB lookup table addresses */ 6571fd7a697STejun Heo writel(ap->prd_dma, port_base + PORT_PRD_ADDR); 6583ad400a9STejun Heo writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR); 6591fd7a697STejun Heo } 6601fd7a697STejun Heo 6611fd7a697STejun Heo static int inic_port_resume(struct ata_port *ap) 6621fd7a697STejun Heo { 6631fd7a697STejun Heo init_port(ap); 6641fd7a697STejun Heo return 0; 6651fd7a697STejun Heo } 6661fd7a697STejun Heo 6671fd7a697STejun Heo static int inic_port_start(struct ata_port *ap) 6681fd7a697STejun Heo { 6693ad400a9STejun Heo struct device *dev = ap->host->dev; 6701fd7a697STejun Heo struct inic_port_priv *pp; 6711fd7a697STejun Heo int rc; 6721fd7a697STejun Heo 6731fd7a697STejun Heo /* alloc and initialize private data */ 6743ad400a9STejun Heo pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); 6751fd7a697STejun Heo if (!pp) 6761fd7a697STejun Heo return -ENOMEM; 6771fd7a697STejun Heo ap->private_data = pp; 6781fd7a697STejun Heo 6791fd7a697STejun Heo /* Alloc resources */ 6801fd7a697STejun Heo rc = ata_port_start(ap); 68136f674d9STejun Heo if (rc) 6821fd7a697STejun Heo return rc; 6831fd7a697STejun Heo 6843ad400a9STejun Heo pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt), 6853ad400a9STejun Heo &pp->pkt_dma, GFP_KERNEL); 6863ad400a9STejun Heo if (!pp->pkt) 6873ad400a9STejun Heo return -ENOMEM; 6883ad400a9STejun Heo 6893ad400a9STejun Heo pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE, 6903ad400a9STejun Heo &pp->cpb_tbl_dma, GFP_KERNEL); 6913ad400a9STejun Heo if (!pp->cpb_tbl) 6923ad400a9STejun Heo return -ENOMEM; 6933ad400a9STejun Heo 6941fd7a697STejun Heo init_port(ap); 6951fd7a697STejun Heo 6961fd7a697STejun Heo return 0; 6971fd7a697STejun Heo } 6981fd7a697STejun Heo 6991fd7a697STejun Heo static struct ata_port_operations inic_port_ops = { 700*f8b0685aSTejun Heo .inherits = &sata_port_ops, 7011fd7a697STejun Heo 702b3f677e5STejun Heo .check_atapi_dma = inic_check_atapi_dma, 7033ad400a9STejun Heo .qc_prep = inic_qc_prep, 7041fd7a697STejun Heo .qc_issue = inic_qc_issue, 705364fac0eSTejun Heo .qc_fill_rtf = inic_qc_fill_rtf, 7061fd7a697STejun Heo 7071fd7a697STejun Heo .freeze = inic_freeze, 7081fd7a697STejun Heo .thaw = inic_thaw, 709a1efdabaSTejun Heo .hardreset = inic_hardreset, 7101fd7a697STejun Heo .error_handler = inic_error_handler, 7111fd7a697STejun Heo .post_internal_cmd = inic_post_internal_cmd, 7121fd7a697STejun Heo 713029cfd6bSTejun Heo .scr_read = inic_scr_read, 714029cfd6bSTejun Heo .scr_write = inic_scr_write, 7151fd7a697STejun Heo 716029cfd6bSTejun Heo .port_resume = inic_port_resume, 7171fd7a697STejun Heo .port_start = inic_port_start, 7181fd7a697STejun Heo }; 7191fd7a697STejun Heo 7201fd7a697STejun Heo static struct ata_port_info inic_port_info = { 7211fd7a697STejun Heo .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA, 7221fd7a697STejun Heo .pio_mask = 0x1f, /* pio0-4 */ 7231fd7a697STejun Heo .mwdma_mask = 0x07, /* mwdma0-2 */ 724bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, 7251fd7a697STejun Heo .port_ops = &inic_port_ops 7261fd7a697STejun Heo }; 7271fd7a697STejun Heo 7281fd7a697STejun Heo static int init_controller(void __iomem *mmio_base, u16 hctl) 7291fd7a697STejun Heo { 7301fd7a697STejun Heo int i; 7311fd7a697STejun Heo u16 val; 7321fd7a697STejun Heo 7331fd7a697STejun Heo hctl &= ~HCTL_KNOWN_BITS; 7341fd7a697STejun Heo 7351fd7a697STejun Heo /* Soft reset whole controller. Spec says reset duration is 3 7361fd7a697STejun Heo * PCI clocks, be generous and give it 10ms. 7371fd7a697STejun Heo */ 7381fd7a697STejun Heo writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL); 7391fd7a697STejun Heo readw(mmio_base + HOST_CTL); /* flush */ 7401fd7a697STejun Heo 7411fd7a697STejun Heo for (i = 0; i < 10; i++) { 7421fd7a697STejun Heo msleep(1); 7431fd7a697STejun Heo val = readw(mmio_base + HOST_CTL); 7441fd7a697STejun Heo if (!(val & HCTL_SOFTRST)) 7451fd7a697STejun Heo break; 7461fd7a697STejun Heo } 7471fd7a697STejun Heo 7481fd7a697STejun Heo if (val & HCTL_SOFTRST) 7491fd7a697STejun Heo return -EIO; 7501fd7a697STejun Heo 7511fd7a697STejun Heo /* mask all interrupts and reset ports */ 7521fd7a697STejun Heo for (i = 0; i < NR_PORTS; i++) { 7531fd7a697STejun Heo void __iomem *port_base = mmio_base + i * PORT_SIZE; 7541fd7a697STejun Heo 7551fd7a697STejun Heo writeb(0xff, port_base + PORT_IRQ_MASK); 7561fd7a697STejun Heo inic_reset_port(port_base); 7571fd7a697STejun Heo } 7581fd7a697STejun Heo 7591fd7a697STejun Heo /* port IRQ is masked now, unmask global IRQ */ 7601fd7a697STejun Heo writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL); 7611fd7a697STejun Heo val = readw(mmio_base + HOST_IRQ_MASK); 7621fd7a697STejun Heo val &= ~(HIRQ_PORT0 | HIRQ_PORT1); 7631fd7a697STejun Heo writew(val, mmio_base + HOST_IRQ_MASK); 7641fd7a697STejun Heo 7651fd7a697STejun Heo return 0; 7661fd7a697STejun Heo } 7671fd7a697STejun Heo 768438ac6d5STejun Heo #ifdef CONFIG_PM 7691fd7a697STejun Heo static int inic_pci_device_resume(struct pci_dev *pdev) 7701fd7a697STejun Heo { 7711fd7a697STejun Heo struct ata_host *host = dev_get_drvdata(&pdev->dev); 7721fd7a697STejun Heo struct inic_host_priv *hpriv = host->private_data; 7730d5ff566STejun Heo void __iomem *mmio_base = host->iomap[MMIO_BAR]; 7741fd7a697STejun Heo int rc; 7751fd7a697STejun Heo 7765aea408dSDmitriy Monakhov rc = ata_pci_device_do_resume(pdev); 7775aea408dSDmitriy Monakhov if (rc) 7785aea408dSDmitriy Monakhov return rc; 7791fd7a697STejun Heo 7801fd7a697STejun Heo if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { 7811fd7a697STejun Heo rc = init_controller(mmio_base, hpriv->cached_hctl); 7821fd7a697STejun Heo if (rc) 7831fd7a697STejun Heo return rc; 7841fd7a697STejun Heo } 7851fd7a697STejun Heo 7861fd7a697STejun Heo ata_host_resume(host); 7871fd7a697STejun Heo 7881fd7a697STejun Heo return 0; 7891fd7a697STejun Heo } 790438ac6d5STejun Heo #endif 7911fd7a697STejun Heo 7921fd7a697STejun Heo static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 7931fd7a697STejun Heo { 7941fd7a697STejun Heo static int printed_version; 7954447d351STejun Heo const struct ata_port_info *ppi[] = { &inic_port_info, NULL }; 7964447d351STejun Heo struct ata_host *host; 7971fd7a697STejun Heo struct inic_host_priv *hpriv; 7980d5ff566STejun Heo void __iomem * const *iomap; 7991fd7a697STejun Heo int i, rc; 8001fd7a697STejun Heo 8011fd7a697STejun Heo if (!printed_version++) 8021fd7a697STejun Heo dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); 8031fd7a697STejun Heo 8044447d351STejun Heo /* alloc host */ 8054447d351STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS); 8064447d351STejun Heo hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); 8074447d351STejun Heo if (!host || !hpriv) 8084447d351STejun Heo return -ENOMEM; 8094447d351STejun Heo 8104447d351STejun Heo host->private_data = hpriv; 8114447d351STejun Heo 8124447d351STejun Heo /* acquire resources and fill host */ 81324dc5f33STejun Heo rc = pcim_enable_device(pdev); 8141fd7a697STejun Heo if (rc) 8151fd7a697STejun Heo return rc; 8161fd7a697STejun Heo 817*f8b0685aSTejun Heo rc = pcim_iomap_regions(pdev, 1 << MMIO_BAR, DRV_NAME); 8180d5ff566STejun Heo if (rc) 8190d5ff566STejun Heo return rc; 8204447d351STejun Heo host->iomap = iomap = pcim_iomap_table(pdev); 821*f8b0685aSTejun Heo hpriv->cached_hctl = readw(iomap[MMIO_BAR] + HOST_CTL); 8224447d351STejun Heo 8234447d351STejun Heo for (i = 0; i < NR_PORTS; i++) { 824cbcdd875STejun Heo struct ata_port *ap = host->ports[i]; 825cbcdd875STejun Heo 826cbcdd875STejun Heo ata_port_pbar_desc(ap, MMIO_BAR, -1, "mmio"); 827*f8b0685aSTejun Heo ata_port_pbar_desc(ap, MMIO_BAR, i * PORT_SIZE, "port"); 8284447d351STejun Heo } 8294447d351STejun Heo 8301fd7a697STejun Heo /* Set dma_mask. This devices doesn't support 64bit addressing. */ 8311fd7a697STejun Heo rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); 8321fd7a697STejun Heo if (rc) { 8331fd7a697STejun Heo dev_printk(KERN_ERR, &pdev->dev, 8341fd7a697STejun Heo "32-bit DMA enable failed\n"); 83524dc5f33STejun Heo return rc; 8361fd7a697STejun Heo } 8371fd7a697STejun Heo 8381fd7a697STejun Heo rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); 8391fd7a697STejun Heo if (rc) { 8401fd7a697STejun Heo dev_printk(KERN_ERR, &pdev->dev, 8411fd7a697STejun Heo "32-bit consistent DMA enable failed\n"); 84224dc5f33STejun Heo return rc; 8431fd7a697STejun Heo } 8441fd7a697STejun Heo 845b7d8629fSFUJITA Tomonori /* 846b7d8629fSFUJITA Tomonori * This controller is braindamaged. dma_boundary is 0xffff 847b7d8629fSFUJITA Tomonori * like others but it will lock up the whole machine HARD if 848b7d8629fSFUJITA Tomonori * 65536 byte PRD entry is fed. Reduce maximum segment size. 849b7d8629fSFUJITA Tomonori */ 850b7d8629fSFUJITA Tomonori rc = pci_set_dma_max_seg_size(pdev, 65536 - 512); 851b7d8629fSFUJITA Tomonori if (rc) { 852b7d8629fSFUJITA Tomonori dev_printk(KERN_ERR, &pdev->dev, 853b7d8629fSFUJITA Tomonori "failed to set the maximum segment size.\n"); 854b7d8629fSFUJITA Tomonori return rc; 855b7d8629fSFUJITA Tomonori } 856b7d8629fSFUJITA Tomonori 8570d5ff566STejun Heo rc = init_controller(iomap[MMIO_BAR], hpriv->cached_hctl); 8581fd7a697STejun Heo if (rc) { 8591fd7a697STejun Heo dev_printk(KERN_ERR, &pdev->dev, 8601fd7a697STejun Heo "failed to initialize controller\n"); 86124dc5f33STejun Heo return rc; 8621fd7a697STejun Heo } 8631fd7a697STejun Heo 8641fd7a697STejun Heo pci_set_master(pdev); 8654447d351STejun Heo return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED, 8664447d351STejun Heo &inic_sht); 8671fd7a697STejun Heo } 8681fd7a697STejun Heo 8691fd7a697STejun Heo static const struct pci_device_id inic_pci_tbl[] = { 8701fd7a697STejun Heo { PCI_VDEVICE(INIT, 0x1622), }, 8711fd7a697STejun Heo { }, 8721fd7a697STejun Heo }; 8731fd7a697STejun Heo 8741fd7a697STejun Heo static struct pci_driver inic_pci_driver = { 8751fd7a697STejun Heo .name = DRV_NAME, 8761fd7a697STejun Heo .id_table = inic_pci_tbl, 877438ac6d5STejun Heo #ifdef CONFIG_PM 8781fd7a697STejun Heo .suspend = ata_pci_device_suspend, 8791fd7a697STejun Heo .resume = inic_pci_device_resume, 880438ac6d5STejun Heo #endif 8811fd7a697STejun Heo .probe = inic_init_one, 8821fd7a697STejun Heo .remove = ata_pci_remove_one, 8831fd7a697STejun Heo }; 8841fd7a697STejun Heo 8851fd7a697STejun Heo static int __init inic_init(void) 8861fd7a697STejun Heo { 8871fd7a697STejun Heo return pci_register_driver(&inic_pci_driver); 8881fd7a697STejun Heo } 8891fd7a697STejun Heo 8901fd7a697STejun Heo static void __exit inic_exit(void) 8911fd7a697STejun Heo { 8921fd7a697STejun Heo pci_unregister_driver(&inic_pci_driver); 8931fd7a697STejun Heo } 8941fd7a697STejun Heo 8951fd7a697STejun Heo MODULE_AUTHOR("Tejun Heo"); 8961fd7a697STejun Heo MODULE_DESCRIPTION("low-level driver for Initio 162x SATA"); 8971fd7a697STejun Heo MODULE_LICENSE("GPL v2"); 8981fd7a697STejun Heo MODULE_DEVICE_TABLE(pci, inic_pci_tbl); 8991fd7a697STejun Heo MODULE_VERSION(DRV_VERSION); 9001fd7a697STejun Heo 9011fd7a697STejun Heo module_init(inic_init); 9021fd7a697STejun Heo module_exit(inic_exit); 903