xref: /openbmc/linux/drivers/ata/sata_gemini.c (revision e0d77d0f38aa60ca61b3ce6e60d64fad2aa0853d)
109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2be4e456eSLinus Walleij /*
3be4e456eSLinus Walleij  * Cortina Systems Gemini SATA bridge add-on to Faraday FTIDE010
4be4e456eSLinus Walleij  * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
5be4e456eSLinus Walleij  */
6be4e456eSLinus Walleij 
7be4e456eSLinus Walleij #include <linux/init.h>
8be4e456eSLinus Walleij #include <linux/module.h>
9be4e456eSLinus Walleij #include <linux/platform_device.h>
10be4e456eSLinus Walleij #include <linux/bitops.h>
11be4e456eSLinus Walleij #include <linux/mfd/syscon.h>
12be4e456eSLinus Walleij #include <linux/regmap.h>
13be4e456eSLinus Walleij #include <linux/delay.h>
14be4e456eSLinus Walleij #include <linux/reset.h>
1561e6ae71SRob Herring #include <linux/of.h>
16be4e456eSLinus Walleij #include <linux/clk.h>
17be4e456eSLinus Walleij #include <linux/io.h>
18d872ced2SLinus Walleij #include <linux/pinctrl/consumer.h>
19be4e456eSLinus Walleij #include "sata_gemini.h"
20be4e456eSLinus Walleij 
21be4e456eSLinus Walleij #define DRV_NAME "gemini_sata_bridge"
22be4e456eSLinus Walleij 
23be4e456eSLinus Walleij /**
24be4e456eSLinus Walleij  * struct sata_gemini - a state container for a Gemini SATA bridge
25be4e456eSLinus Walleij  * @dev: the containing device
26be4e456eSLinus Walleij  * @base: remapped I/O memory base
27be4e456eSLinus Walleij  * @muxmode: the current muxing mode
28be4e456eSLinus Walleij  * @ide_pins: if the device is using the plain IDE interface pins
29be4e456eSLinus Walleij  * @sata_bridge: if the device enables the SATA bridge
30be4e456eSLinus Walleij  * @sata0_reset: SATA0 reset handler
31be4e456eSLinus Walleij  * @sata1_reset: SATA1 reset handler
32be4e456eSLinus Walleij  * @sata0_pclk: SATA0 PCLK handler
33be4e456eSLinus Walleij  * @sata1_pclk: SATA1 PCLK handler
34be4e456eSLinus Walleij  */
35be4e456eSLinus Walleij struct sata_gemini {
36be4e456eSLinus Walleij 	struct device *dev;
37be4e456eSLinus Walleij 	void __iomem *base;
38be4e456eSLinus Walleij 	enum gemini_muxmode muxmode;
39be4e456eSLinus Walleij 	bool ide_pins;
40be4e456eSLinus Walleij 	bool sata_bridge;
41be4e456eSLinus Walleij 	struct reset_control *sata0_reset;
42be4e456eSLinus Walleij 	struct reset_control *sata1_reset;
43be4e456eSLinus Walleij 	struct clk *sata0_pclk;
44be4e456eSLinus Walleij 	struct clk *sata1_pclk;
45be4e456eSLinus Walleij };
46be4e456eSLinus Walleij 
47be4e456eSLinus Walleij /* Miscellaneous Control Register */
48be4e456eSLinus Walleij #define GEMINI_GLOBAL_MISC_CTRL		0x30
49be4e456eSLinus Walleij /*
50be4e456eSLinus Walleij  * Values of IDE IOMUX bits in the misc control register
51be4e456eSLinus Walleij  *
52be4e456eSLinus Walleij  * Bits 26:24 are "IDE IO Select", which decides what SATA
53be4e456eSLinus Walleij  * adapters are connected to which of the two IDE/ATA
54be4e456eSLinus Walleij  * controllers in the Gemini. We can connect the two IDE blocks
55be4e456eSLinus Walleij  * to one SATA adapter each, both acting as master, or one IDE
56be4e456eSLinus Walleij  * blocks to two SATA adapters so the IDE block can act in a
57be4e456eSLinus Walleij  * master/slave configuration.
58be4e456eSLinus Walleij  *
59be4e456eSLinus Walleij  * We also bring out different blocks on the actual IDE
60be4e456eSLinus Walleij  * pins (not SATA pins) if (and only if) these are muxed in.
61be4e456eSLinus Walleij  *
62be4e456eSLinus Walleij  * 111-100 - Reserved
63be4e456eSLinus Walleij  * Mode 0: 000 - ata0 master <-> sata0
64be4e456eSLinus Walleij  *               ata1 master <-> sata1
65be4e456eSLinus Walleij  *               ata0 slave interface brought out on IDE pads
66be4e456eSLinus Walleij  * Mode 1: 001 - ata0 master <-> sata0
67be4e456eSLinus Walleij  *               ata1 master <-> sata1
68be4e456eSLinus Walleij  *               ata1 slave interface brought out on IDE pads
69be4e456eSLinus Walleij  * Mode 2: 010 - ata1 master <-> sata1
70be4e456eSLinus Walleij  *               ata1 slave  <-> sata0
71be4e456eSLinus Walleij  *               ata0 master and slave interfaces brought out
72be4e456eSLinus Walleij  *                    on IDE pads
73be4e456eSLinus Walleij  * Mode 3: 011 - ata0 master <-> sata0
74be4e456eSLinus Walleij  *               ata1 slave  <-> sata1
75be4e456eSLinus Walleij  *               ata1 master and slave interfaces brought out
76be4e456eSLinus Walleij  *                    on IDE pads
77be4e456eSLinus Walleij  */
78be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_MASK			(7 << 24)
79be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_MODE0			(0 << 24)
80be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_MODE1			(1 << 24)
81be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_MODE2			(2 << 24)
82be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_MODE3			(3 << 24)
83be4e456eSLinus Walleij #define GEMINI_IDE_IOMUX_SHIFT			(24)
84be4e456eSLinus Walleij 
85be4e456eSLinus Walleij /*
86be4e456eSLinus Walleij  * Registers directly controlling the PATA<->SATA adapters
87be4e456eSLinus Walleij  */
88be4e456eSLinus Walleij #define GEMINI_SATA_ID				0x00
89be4e456eSLinus Walleij #define GEMINI_SATA_PHY_ID			0x04
90be4e456eSLinus Walleij #define GEMINI_SATA0_STATUS			0x08
91be4e456eSLinus Walleij #define GEMINI_SATA1_STATUS			0x0c
92be4e456eSLinus Walleij #define GEMINI_SATA0_CTRL			0x18
93be4e456eSLinus Walleij #define GEMINI_SATA1_CTRL			0x1c
94be4e456eSLinus Walleij 
95be4e456eSLinus Walleij #define GEMINI_SATA_STATUS_BIST_DONE		BIT(5)
96be4e456eSLinus Walleij #define GEMINI_SATA_STATUS_BIST_OK		BIT(4)
97be4e456eSLinus Walleij #define GEMINI_SATA_STATUS_PHY_READY		BIT(0)
98be4e456eSLinus Walleij 
99be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_PHY_BIST_EN		BIT(14)
100be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_PHY_FORCE_IDLE		BIT(13)
101be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_PHY_FORCE_READY	BIT(12)
102be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_PHY_AFE_LOOP_EN	BIT(10)
103be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_PHY_DIG_LOOP_EN	BIT(9)
104be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN	BIT(4)
105be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_ATAPI_EN		BIT(3)
106be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_BUS_WITH_20		BIT(2)
107be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_SLAVE_EN		BIT(1)
108be4e456eSLinus Walleij #define GEMINI_SATA_CTRL_EN			BIT(0)
109be4e456eSLinus Walleij 
110be4e456eSLinus Walleij /*
111be4e456eSLinus Walleij  * There is only ever one instance of this bridge on a system,
112be4e456eSLinus Walleij  * so create a singleton so that the FTIDE010 instances can grab
113be4e456eSLinus Walleij  * a reference to it.
114be4e456eSLinus Walleij  */
115be4e456eSLinus Walleij static struct sata_gemini *sg_singleton;
116be4e456eSLinus Walleij 
gemini_sata_bridge_get(void)117be4e456eSLinus Walleij struct sata_gemini *gemini_sata_bridge_get(void)
118be4e456eSLinus Walleij {
119be4e456eSLinus Walleij 	if (sg_singleton)
120be4e456eSLinus Walleij 		return sg_singleton;
121be4e456eSLinus Walleij 	return ERR_PTR(-EPROBE_DEFER);
122be4e456eSLinus Walleij }
123be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_bridge_get);
124be4e456eSLinus Walleij 
gemini_sata_bridge_enabled(struct sata_gemini * sg,bool is_ata1)125be4e456eSLinus Walleij bool gemini_sata_bridge_enabled(struct sata_gemini *sg, bool is_ata1)
126be4e456eSLinus Walleij {
127be4e456eSLinus Walleij 	if (!sg->sata_bridge)
128be4e456eSLinus Walleij 		return false;
129be4e456eSLinus Walleij 	/*
130be4e456eSLinus Walleij 	 * In muxmode 2 and 3 one of the ATA controllers is
131be4e456eSLinus Walleij 	 * actually not connected to any SATA bridge.
132be4e456eSLinus Walleij 	 */
133be4e456eSLinus Walleij 	if ((sg->muxmode == GEMINI_MUXMODE_2) &&
134be4e456eSLinus Walleij 	    !is_ata1)
135be4e456eSLinus Walleij 		return false;
136be4e456eSLinus Walleij 	if ((sg->muxmode == GEMINI_MUXMODE_3) &&
137be4e456eSLinus Walleij 	    is_ata1)
138be4e456eSLinus Walleij 		return false;
139be4e456eSLinus Walleij 
140be4e456eSLinus Walleij 	return true;
141be4e456eSLinus Walleij }
142be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_bridge_enabled);
143be4e456eSLinus Walleij 
gemini_sata_get_muxmode(struct sata_gemini * sg)144be4e456eSLinus Walleij enum gemini_muxmode gemini_sata_get_muxmode(struct sata_gemini *sg)
145be4e456eSLinus Walleij {
146be4e456eSLinus Walleij 	return sg->muxmode;
147be4e456eSLinus Walleij }
148be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_get_muxmode);
149be4e456eSLinus Walleij 
gemini_sata_setup_bridge(struct sata_gemini * sg,unsigned int bridge)150be4e456eSLinus Walleij static int gemini_sata_setup_bridge(struct sata_gemini *sg,
151be4e456eSLinus Walleij 				    unsigned int bridge)
152be4e456eSLinus Walleij {
153be4e456eSLinus Walleij 	unsigned long timeout = jiffies + (HZ * 1);
154be4e456eSLinus Walleij 	bool bridge_online;
155be4e456eSLinus Walleij 	u32 val;
156be4e456eSLinus Walleij 
157be4e456eSLinus Walleij 	if (bridge == 0) {
158be4e456eSLinus Walleij 		val = GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN | GEMINI_SATA_CTRL_EN;
159be4e456eSLinus Walleij 		/* SATA0 slave mode is only used in muxmode 2 */
160be4e456eSLinus Walleij 		if (sg->muxmode == GEMINI_MUXMODE_2)
161be4e456eSLinus Walleij 			val |= GEMINI_SATA_CTRL_SLAVE_EN;
162be4e456eSLinus Walleij 		writel(val, sg->base + GEMINI_SATA0_CTRL);
163be4e456eSLinus Walleij 	} else {
164be4e456eSLinus Walleij 		val = GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN | GEMINI_SATA_CTRL_EN;
165be4e456eSLinus Walleij 		/* SATA1 slave mode is only used in muxmode 3 */
166be4e456eSLinus Walleij 		if (sg->muxmode == GEMINI_MUXMODE_3)
167be4e456eSLinus Walleij 			val |= GEMINI_SATA_CTRL_SLAVE_EN;
168be4e456eSLinus Walleij 		writel(val, sg->base + GEMINI_SATA1_CTRL);
169be4e456eSLinus Walleij 	}
170be4e456eSLinus Walleij 
171be4e456eSLinus Walleij 	/* Vendor code waits 10 ms here */
172be4e456eSLinus Walleij 	msleep(10);
173be4e456eSLinus Walleij 
174be4e456eSLinus Walleij 	/* Wait for PHY to become ready */
175be4e456eSLinus Walleij 	do {
176be4e456eSLinus Walleij 		msleep(100);
177be4e456eSLinus Walleij 
178be4e456eSLinus Walleij 		if (bridge == 0)
179be4e456eSLinus Walleij 			val = readl(sg->base + GEMINI_SATA0_STATUS);
180be4e456eSLinus Walleij 		else
181be4e456eSLinus Walleij 			val = readl(sg->base + GEMINI_SATA1_STATUS);
182be4e456eSLinus Walleij 		if (val & GEMINI_SATA_STATUS_PHY_READY)
183be4e456eSLinus Walleij 			break;
184be4e456eSLinus Walleij 	} while (time_before(jiffies, timeout));
185be4e456eSLinus Walleij 
186be4e456eSLinus Walleij 	bridge_online = !!(val & GEMINI_SATA_STATUS_PHY_READY);
187be4e456eSLinus Walleij 
188be4e456eSLinus Walleij 	dev_info(sg->dev, "SATA%d PHY %s\n", bridge,
189be4e456eSLinus Walleij 		 bridge_online ? "ready" : "not ready");
190be4e456eSLinus Walleij 
191be4e456eSLinus Walleij 	return bridge_online ? 0: -ENODEV;
192be4e456eSLinus Walleij }
193be4e456eSLinus Walleij 
gemini_sata_start_bridge(struct sata_gemini * sg,unsigned int bridge)194be4e456eSLinus Walleij int gemini_sata_start_bridge(struct sata_gemini *sg, unsigned int bridge)
195be4e456eSLinus Walleij {
196be4e456eSLinus Walleij 	struct clk *pclk;
197be4e456eSLinus Walleij 	int ret;
198be4e456eSLinus Walleij 
199be4e456eSLinus Walleij 	if (bridge == 0)
200be4e456eSLinus Walleij 		pclk = sg->sata0_pclk;
201be4e456eSLinus Walleij 	else
202be4e456eSLinus Walleij 		pclk = sg->sata1_pclk;
203*dec0c371SChen Ni 	ret = clk_enable(pclk);
204*dec0c371SChen Ni 	if (ret)
205*dec0c371SChen Ni 		return ret;
206*dec0c371SChen Ni 
207be4e456eSLinus Walleij 	msleep(10);
208be4e456eSLinus Walleij 
209be4e456eSLinus Walleij 	/* Do not keep clocking a bridge that is not online */
210be4e456eSLinus Walleij 	ret = gemini_sata_setup_bridge(sg, bridge);
211be4e456eSLinus Walleij 	if (ret)
212be4e456eSLinus Walleij 		clk_disable(pclk);
213be4e456eSLinus Walleij 
214be4e456eSLinus Walleij 	return ret;
215be4e456eSLinus Walleij }
216be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_start_bridge);
217be4e456eSLinus Walleij 
gemini_sata_stop_bridge(struct sata_gemini * sg,unsigned int bridge)218be4e456eSLinus Walleij void gemini_sata_stop_bridge(struct sata_gemini *sg, unsigned int bridge)
219be4e456eSLinus Walleij {
220be4e456eSLinus Walleij 	if (bridge == 0)
221be4e456eSLinus Walleij 		clk_disable(sg->sata0_pclk);
222be4e456eSLinus Walleij 	else if (bridge == 1)
223be4e456eSLinus Walleij 		clk_disable(sg->sata1_pclk);
224be4e456eSLinus Walleij }
225be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_stop_bridge);
226be4e456eSLinus Walleij 
gemini_sata_reset_bridge(struct sata_gemini * sg,unsigned int bridge)227be4e456eSLinus Walleij int gemini_sata_reset_bridge(struct sata_gemini *sg,
228be4e456eSLinus Walleij 			     unsigned int bridge)
229be4e456eSLinus Walleij {
230be4e456eSLinus Walleij 	if (bridge == 0)
231be4e456eSLinus Walleij 		reset_control_reset(sg->sata0_reset);
232be4e456eSLinus Walleij 	else
233be4e456eSLinus Walleij 		reset_control_reset(sg->sata1_reset);
234be4e456eSLinus Walleij 	msleep(10);
235be4e456eSLinus Walleij 	return gemini_sata_setup_bridge(sg, bridge);
236be4e456eSLinus Walleij }
237be4e456eSLinus Walleij EXPORT_SYMBOL(gemini_sata_reset_bridge);
238be4e456eSLinus Walleij 
gemini_sata_bridge_init(struct sata_gemini * sg)239be4e456eSLinus Walleij static int gemini_sata_bridge_init(struct sata_gemini *sg)
240be4e456eSLinus Walleij {
241be4e456eSLinus Walleij 	struct device *dev = sg->dev;
242be4e456eSLinus Walleij 	u32 sata_id, sata_phy_id;
243be4e456eSLinus Walleij 	int ret;
244be4e456eSLinus Walleij 
245be4e456eSLinus Walleij 	sg->sata0_pclk = devm_clk_get(dev, "SATA0_PCLK");
246be4e456eSLinus Walleij 	if (IS_ERR(sg->sata0_pclk)) {
247be4e456eSLinus Walleij 		dev_err(dev, "no SATA0 PCLK");
248be4e456eSLinus Walleij 		return -ENODEV;
249be4e456eSLinus Walleij 	}
250be4e456eSLinus Walleij 	sg->sata1_pclk = devm_clk_get(dev, "SATA1_PCLK");
251be4e456eSLinus Walleij 	if (IS_ERR(sg->sata1_pclk)) {
252be4e456eSLinus Walleij 		dev_err(dev, "no SATA1 PCLK");
253be4e456eSLinus Walleij 		return -ENODEV;
254be4e456eSLinus Walleij 	}
255be4e456eSLinus Walleij 
256be4e456eSLinus Walleij 	ret = clk_prepare_enable(sg->sata0_pclk);
257be4e456eSLinus Walleij 	if (ret) {
25897b7925aSHannes Reinecke 		dev_err(dev, "failed to enable SATA0 PCLK\n");
259be4e456eSLinus Walleij 		return ret;
260be4e456eSLinus Walleij 	}
261be4e456eSLinus Walleij 	ret = clk_prepare_enable(sg->sata1_pclk);
262be4e456eSLinus Walleij 	if (ret) {
26397b7925aSHannes Reinecke 		dev_err(dev, "failed to enable SATA1 PCLK\n");
264be4e456eSLinus Walleij 		clk_disable_unprepare(sg->sata0_pclk);
265be4e456eSLinus Walleij 		return ret;
266be4e456eSLinus Walleij 	}
267be4e456eSLinus Walleij 
268afbd39a4SPhilipp Zabel 	sg->sata0_reset = devm_reset_control_get_exclusive(dev, "sata0");
269be4e456eSLinus Walleij 	if (IS_ERR(sg->sata0_reset)) {
270be4e456eSLinus Walleij 		dev_err(dev, "no SATA0 reset controller\n");
271be4e456eSLinus Walleij 		clk_disable_unprepare(sg->sata1_pclk);
272be4e456eSLinus Walleij 		clk_disable_unprepare(sg->sata0_pclk);
273be4e456eSLinus Walleij 		return PTR_ERR(sg->sata0_reset);
274be4e456eSLinus Walleij 	}
275afbd39a4SPhilipp Zabel 	sg->sata1_reset = devm_reset_control_get_exclusive(dev, "sata1");
276be4e456eSLinus Walleij 	if (IS_ERR(sg->sata1_reset)) {
277be4e456eSLinus Walleij 		dev_err(dev, "no SATA1 reset controller\n");
278be4e456eSLinus Walleij 		clk_disable_unprepare(sg->sata1_pclk);
279be4e456eSLinus Walleij 		clk_disable_unprepare(sg->sata0_pclk);
280be4e456eSLinus Walleij 		return PTR_ERR(sg->sata1_reset);
281be4e456eSLinus Walleij 	}
282be4e456eSLinus Walleij 
283be4e456eSLinus Walleij 	sata_id = readl(sg->base + GEMINI_SATA_ID);
284be4e456eSLinus Walleij 	sata_phy_id = readl(sg->base + GEMINI_SATA_PHY_ID);
285be4e456eSLinus Walleij 	sg->sata_bridge = true;
286be4e456eSLinus Walleij 	clk_disable(sg->sata0_pclk);
287be4e456eSLinus Walleij 	clk_disable(sg->sata1_pclk);
288be4e456eSLinus Walleij 
289be4e456eSLinus Walleij 	dev_info(dev, "SATA ID %08x, PHY ID: %08x\n", sata_id, sata_phy_id);
290be4e456eSLinus Walleij 
291be4e456eSLinus Walleij 	return 0;
292be4e456eSLinus Walleij }
293be4e456eSLinus Walleij 
gemini_setup_ide_pins(struct device * dev)294d872ced2SLinus Walleij static int gemini_setup_ide_pins(struct device *dev)
295d872ced2SLinus Walleij {
296d872ced2SLinus Walleij 	struct pinctrl *p;
297d872ced2SLinus Walleij 	struct pinctrl_state *ide_state;
298d872ced2SLinus Walleij 	int ret;
299d872ced2SLinus Walleij 
300d872ced2SLinus Walleij 	p = devm_pinctrl_get(dev);
301d872ced2SLinus Walleij 	if (IS_ERR(p))
302d872ced2SLinus Walleij 		return PTR_ERR(p);
303d872ced2SLinus Walleij 
304d872ced2SLinus Walleij 	ide_state = pinctrl_lookup_state(p, "ide");
305d872ced2SLinus Walleij 	if (IS_ERR(ide_state))
306d872ced2SLinus Walleij 		return PTR_ERR(ide_state);
307d872ced2SLinus Walleij 
308d872ced2SLinus Walleij 	ret = pinctrl_select_state(p, ide_state);
309d872ced2SLinus Walleij 	if (ret) {
310d872ced2SLinus Walleij 		dev_err(dev, "could not select IDE state\n");
311d872ced2SLinus Walleij 		return ret;
312d872ced2SLinus Walleij 	}
313d872ced2SLinus Walleij 
314d872ced2SLinus Walleij 	return 0;
315d872ced2SLinus Walleij }
316d872ced2SLinus Walleij 
gemini_sata_probe(struct platform_device * pdev)317be4e456eSLinus Walleij static int gemini_sata_probe(struct platform_device *pdev)
318be4e456eSLinus Walleij {
319be4e456eSLinus Walleij 	struct device *dev = &pdev->dev;
320be4e456eSLinus Walleij 	struct device_node *np = dev->of_node;
321be4e456eSLinus Walleij 	struct sata_gemini *sg;
322cea9c8d3SJulia Lawall 	struct regmap *map;
323be4e456eSLinus Walleij 	enum gemini_muxmode muxmode;
324be4e456eSLinus Walleij 	u32 gmode;
325be4e456eSLinus Walleij 	u32 gmask;
326be4e456eSLinus Walleij 	int ret;
327be4e456eSLinus Walleij 
328be4e456eSLinus Walleij 	sg = devm_kzalloc(dev, sizeof(*sg), GFP_KERNEL);
329be4e456eSLinus Walleij 	if (!sg)
330be4e456eSLinus Walleij 		return -ENOMEM;
331be4e456eSLinus Walleij 	sg->dev = dev;
332be4e456eSLinus Walleij 
3330cb63670SLv Ruyi 	sg->base = devm_platform_ioremap_resource(pdev, 0);
334be4e456eSLinus Walleij 	if (IS_ERR(sg->base))
335be4e456eSLinus Walleij 		return PTR_ERR(sg->base);
336be4e456eSLinus Walleij 
337be4e456eSLinus Walleij 	map = syscon_regmap_lookup_by_phandle(np, "syscon");
338be4e456eSLinus Walleij 	if (IS_ERR(map)) {
339be4e456eSLinus Walleij 		dev_err(dev, "no global syscon\n");
340be4e456eSLinus Walleij 		return PTR_ERR(map);
341be4e456eSLinus Walleij 	}
342be4e456eSLinus Walleij 
343be4e456eSLinus Walleij 	/* Set up the SATA bridge if need be */
344be4e456eSLinus Walleij 	if (of_property_read_bool(np, "cortina,gemini-enable-sata-bridge")) {
345be4e456eSLinus Walleij 		ret = gemini_sata_bridge_init(sg);
346be4e456eSLinus Walleij 		if (ret)
347be4e456eSLinus Walleij 			return ret;
348be4e456eSLinus Walleij 	}
349be4e456eSLinus Walleij 
350be4e456eSLinus Walleij 	if (of_property_read_bool(np, "cortina,gemini-enable-ide-pins"))
351be4e456eSLinus Walleij 		sg->ide_pins = true;
352be4e456eSLinus Walleij 
353be4e456eSLinus Walleij 	if (!sg->sata_bridge && !sg->ide_pins) {
354be4e456eSLinus Walleij 		dev_err(dev, "neither SATA bridge or IDE output enabled\n");
355be4e456eSLinus Walleij 		ret = -EINVAL;
356be4e456eSLinus Walleij 		goto out_unprep_clk;
357be4e456eSLinus Walleij 	}
358be4e456eSLinus Walleij 
359be4e456eSLinus Walleij 	ret = of_property_read_u32(np, "cortina,gemini-ata-muxmode", &muxmode);
360be4e456eSLinus Walleij 	if (ret) {
361be4e456eSLinus Walleij 		dev_err(dev, "could not parse ATA muxmode\n");
362be4e456eSLinus Walleij 		goto out_unprep_clk;
363be4e456eSLinus Walleij 	}
364be4e456eSLinus Walleij 	if (muxmode > GEMINI_MUXMODE_3) {
365be4e456eSLinus Walleij 		dev_err(dev, "illegal muxmode %d\n", muxmode);
366be4e456eSLinus Walleij 		ret = -EINVAL;
367be4e456eSLinus Walleij 		goto out_unprep_clk;
368be4e456eSLinus Walleij 	}
369be4e456eSLinus Walleij 	sg->muxmode = muxmode;
370be4e456eSLinus Walleij 	gmask = GEMINI_IDE_IOMUX_MASK;
371be4e456eSLinus Walleij 	gmode = (muxmode << GEMINI_IDE_IOMUX_SHIFT);
372be4e456eSLinus Walleij 
373be4e456eSLinus Walleij 	ret = regmap_update_bits(map, GEMINI_GLOBAL_MISC_CTRL, gmask, gmode);
374be4e456eSLinus Walleij 	if (ret) {
375be4e456eSLinus Walleij 		dev_err(dev, "unable to set up IDE muxing\n");
376be4e456eSLinus Walleij 		ret = -ENODEV;
377be4e456eSLinus Walleij 		goto out_unprep_clk;
378be4e456eSLinus Walleij 	}
379be4e456eSLinus Walleij 
380d872ced2SLinus Walleij 	/*
381d872ced2SLinus Walleij 	 * Route out the IDE pins if desired.
382d872ced2SLinus Walleij 	 * This is done by looking up a special pin control state called
383d872ced2SLinus Walleij 	 * "ide" that will route out the IDE pins.
384d872ced2SLinus Walleij 	 */
385d872ced2SLinus Walleij 	if (sg->ide_pins) {
386d872ced2SLinus Walleij 		ret = gemini_setup_ide_pins(dev);
387d872ced2SLinus Walleij 		if (ret)
388d872ced2SLinus Walleij 			return ret;
389d872ced2SLinus Walleij 	}
390d872ced2SLinus Walleij 
391be4e456eSLinus Walleij 	dev_info(dev, "set up the Gemini IDE/SATA nexus\n");
392be4e456eSLinus Walleij 	platform_set_drvdata(pdev, sg);
393be4e456eSLinus Walleij 	sg_singleton = sg;
394be4e456eSLinus Walleij 
395be4e456eSLinus Walleij 	return 0;
396be4e456eSLinus Walleij 
397be4e456eSLinus Walleij out_unprep_clk:
398be4e456eSLinus Walleij 	if (sg->sata_bridge) {
399be4e456eSLinus Walleij 		clk_unprepare(sg->sata1_pclk);
400be4e456eSLinus Walleij 		clk_unprepare(sg->sata0_pclk);
401be4e456eSLinus Walleij 	}
402be4e456eSLinus Walleij 	return ret;
403be4e456eSLinus Walleij }
404be4e456eSLinus Walleij 
gemini_sata_remove(struct platform_device * pdev)405114dda82SUwe Kleine-König static void gemini_sata_remove(struct platform_device *pdev)
406be4e456eSLinus Walleij {
407be4e456eSLinus Walleij 	struct sata_gemini *sg = platform_get_drvdata(pdev);
408be4e456eSLinus Walleij 
409be4e456eSLinus Walleij 	if (sg->sata_bridge) {
410be4e456eSLinus Walleij 		clk_unprepare(sg->sata1_pclk);
411be4e456eSLinus Walleij 		clk_unprepare(sg->sata0_pclk);
412be4e456eSLinus Walleij 	}
413be4e456eSLinus Walleij 	sg_singleton = NULL;
414be4e456eSLinus Walleij }
415be4e456eSLinus Walleij 
416be4e456eSLinus Walleij static const struct of_device_id gemini_sata_of_match[] = {
4175e776d7bSGeert Uytterhoeven 	{ .compatible = "cortina,gemini-sata-bridge", },
4185e776d7bSGeert Uytterhoeven 	{ /* sentinel */ }
419be4e456eSLinus Walleij };
420be4e456eSLinus Walleij 
421be4e456eSLinus Walleij static struct platform_driver gemini_sata_driver = {
422be4e456eSLinus Walleij 	.driver = {
423be4e456eSLinus Walleij 		.name = DRV_NAME,
4246c4c900bSDamien Le Moal 		.of_match_table = gemini_sata_of_match,
425be4e456eSLinus Walleij 	},
426be4e456eSLinus Walleij 	.probe = gemini_sata_probe,
427114dda82SUwe Kleine-König 	.remove_new = gemini_sata_remove,
428be4e456eSLinus Walleij };
429be4e456eSLinus Walleij module_platform_driver(gemini_sata_driver);
430be4e456eSLinus Walleij 
4318566572bSDamien Le Moal MODULE_DESCRIPTION("low level driver for Cortina Systems Gemini SATA bridge");
432be4e456eSLinus Walleij MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
433be4e456eSLinus Walleij MODULE_LICENSE("GPL");
434be4e456eSLinus Walleij MODULE_ALIAS("platform:" DRV_NAME);
435