109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * pata_via.c - VIA PATA for new ATA layer
4669a5db4SJeff Garzik * (C) 2005-2006 Red Hat Inc
5669a5db4SJeff Garzik *
6669a5db4SJeff Garzik * Documentation
7669a5db4SJeff Garzik * Most chipset documentation available under NDA only
8669a5db4SJeff Garzik *
9669a5db4SJeff Garzik * VIA version guide
10669a5db4SJeff Garzik * VIA VT82C561 - early design, uses ata_generic currently
11669a5db4SJeff Garzik * VIA VT82C576 - MWDMA, 33Mhz
12669a5db4SJeff Garzik * VIA VT82C586 - MWDMA, 33Mhz
13669a5db4SJeff Garzik * VIA VT82C586a - Added UDMA to 33Mhz
14669a5db4SJeff Garzik * VIA VT82C586b - UDMA33
15669a5db4SJeff Garzik * VIA VT82C596a - Nonfunctional UDMA66
16669a5db4SJeff Garzik * VIA VT82C596b - Working UDMA66
17669a5db4SJeff Garzik * VIA VT82C686 - Nonfunctional UDMA66
18669a5db4SJeff Garzik * VIA VT82C686a - Working UDMA66
19669a5db4SJeff Garzik * VIA VT82C686b - Updated to UDMA100
20669a5db4SJeff Garzik * VIA VT8231 - UDMA100
21669a5db4SJeff Garzik * VIA VT8233 - UDMA100
22669a5db4SJeff Garzik * VIA VT8233a - UDMA133
23669a5db4SJeff Garzik * VIA VT8233c - UDMA100
24669a5db4SJeff Garzik * VIA VT8235 - UDMA133
25669a5db4SJeff Garzik * VIA VT8237 - UDMA133
26460f5318SBartlomiej Zolnierkiewicz * VIA VT8237A - UDMA133
2705c39e50SAlan * VIA VT8237S - UDMA133
2875f609d2SAlan * VIA VT8251 - UDMA133
29669a5db4SJeff Garzik *
30669a5db4SJeff Garzik * Most registers remain compatible across chips. Others start reserved
31669a5db4SJeff Garzik * and acquire sensible semantics if set to 1 (eg cable detect). A few
32669a5db4SJeff Garzik * exceptions exist, notably around the FIFO settings.
33669a5db4SJeff Garzik *
34669a5db4SJeff Garzik * One additional quirk of the VIA design is that like ALi they use few
35669a5db4SJeff Garzik * PCI IDs for a lot of chips.
36669a5db4SJeff Garzik *
37669a5db4SJeff Garzik * Based heavily on:
38669a5db4SJeff Garzik *
39669a5db4SJeff Garzik * Version 3.38
40669a5db4SJeff Garzik *
41669a5db4SJeff Garzik * VIA IDE driver for Linux. Supported southbridges:
42669a5db4SJeff Garzik *
43669a5db4SJeff Garzik * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
44669a5db4SJeff Garzik * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
45669a5db4SJeff Garzik * vt8235, vt8237
46669a5db4SJeff Garzik *
47669a5db4SJeff Garzik * Copyright (c) 2000-2002 Vojtech Pavlik
48669a5db4SJeff Garzik *
49669a5db4SJeff Garzik * Based on the work of:
50669a5db4SJeff Garzik * Michel Aubry
51669a5db4SJeff Garzik * Jeff Garzik
52669a5db4SJeff Garzik * Andre Hedrick
53669a5db4SJeff Garzik
54669a5db4SJeff Garzik */
55669a5db4SJeff Garzik
56669a5db4SJeff Garzik #include <linux/kernel.h>
57669a5db4SJeff Garzik #include <linux/module.h>
58669a5db4SJeff Garzik #include <linux/pci.h>
59669a5db4SJeff Garzik #include <linux/blkdev.h>
60669a5db4SJeff Garzik #include <linux/delay.h>
615a0e3ad6STejun Heo #include <linux/gfp.h>
62669a5db4SJeff Garzik #include <scsi/scsi_host.h>
63669a5db4SJeff Garzik #include <linux/libata.h>
64cf5792d2SAlan Cox #include <linux/dmi.h>
65669a5db4SJeff Garzik
66669a5db4SJeff Garzik #define DRV_NAME "pata_via"
67b4746ed7SAlan Cox #define DRV_VERSION "0.3.4"
68669a5db4SJeff Garzik
69669a5db4SJeff Garzik enum {
70460f5318SBartlomiej Zolnierkiewicz VIA_BAD_PREQ = 0x01, /* Crashes if PREQ# till DDACK# set */
71460f5318SBartlomiej Zolnierkiewicz VIA_BAD_CLK66 = 0x02, /* 66 MHz clock doesn't work correctly */
72460f5318SBartlomiej Zolnierkiewicz VIA_SET_FIFO = 0x04, /* Needs to have FIFO split set */
73460f5318SBartlomiej Zolnierkiewicz VIA_NO_UNMASK = 0x08, /* Doesn't work with IRQ unmasking on */
74460f5318SBartlomiej Zolnierkiewicz VIA_BAD_ID = 0x10, /* Has wrong vendor ID (0x1107) */
75460f5318SBartlomiej Zolnierkiewicz VIA_BAD_AST = 0x20, /* Don't touch Address Setup Timing */
76460f5318SBartlomiej Zolnierkiewicz VIA_NO_ENABLES = 0x40, /* Has no enablebits */
77460f5318SBartlomiej Zolnierkiewicz VIA_SATA_PATA = 0x80, /* SATA/PATA combined configuration */
78669a5db4SJeff Garzik };
79669a5db4SJeff Garzik
80e4d866cdSJosephChan@via.com.tw enum {
81e4d866cdSJosephChan@via.com.tw VIA_IDFLAG_SINGLE = (1 << 0), /* single channel controller) */
82e4d866cdSJosephChan@via.com.tw };
83e4d866cdSJosephChan@via.com.tw
84669a5db4SJeff Garzik /*
85669a5db4SJeff Garzik * VIA SouthBridge chips.
86669a5db4SJeff Garzik */
87669a5db4SJeff Garzik
88669a5db4SJeff Garzik static const struct via_isa_bridge {
89669a5db4SJeff Garzik const char *name;
90669a5db4SJeff Garzik u16 id;
91669a5db4SJeff Garzik u8 rev_min;
92669a5db4SJeff Garzik u8 rev_max;
93460f5318SBartlomiej Zolnierkiewicz u8 udma_mask;
94460f5318SBartlomiej Zolnierkiewicz u8 flags;
95669a5db4SJeff Garzik } via_isa_bridges[] = {
96460f5318SBartlomiej Zolnierkiewicz { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
97460f5318SBartlomiej Zolnierkiewicz { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
98460f5318SBartlomiej Zolnierkiewicz { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
99460f5318SBartlomiej Zolnierkiewicz { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
100460f5318SBartlomiej Zolnierkiewicz { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
101460f5318SBartlomiej Zolnierkiewicz { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
102460f5318SBartlomiej Zolnierkiewicz { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_NO_ENABLES },
103460f5318SBartlomiej Zolnierkiewicz { "vt6415", PCI_DEVICE_ID_VIA_6415, 0x00, 0xff, ATA_UDMA6, VIA_BAD_AST | VIA_NO_ENABLES },
104460f5318SBartlomiej Zolnierkiewicz { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
105460f5318SBartlomiej Zolnierkiewicz { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
106460f5318SBartlomiej Zolnierkiewicz { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
107460f5318SBartlomiej Zolnierkiewicz { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
108460f5318SBartlomiej Zolnierkiewicz { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
109460f5318SBartlomiej Zolnierkiewicz { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
110460f5318SBartlomiej Zolnierkiewicz { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
111460f5318SBartlomiej Zolnierkiewicz { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
112460f5318SBartlomiej Zolnierkiewicz { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
113460f5318SBartlomiej Zolnierkiewicz { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
114460f5318SBartlomiej Zolnierkiewicz { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
115460f5318SBartlomiej Zolnierkiewicz { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
116460f5318SBartlomiej Zolnierkiewicz { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
117460f5318SBartlomiej Zolnierkiewicz { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
118460f5318SBartlomiej Zolnierkiewicz { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
119460f5318SBartlomiej Zolnierkiewicz { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
120460f5318SBartlomiej Zolnierkiewicz { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
121460f5318SBartlomiej Zolnierkiewicz { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
122460f5318SBartlomiej Zolnierkiewicz { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
123460f5318SBartlomiej Zolnierkiewicz { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
124669a5db4SJeff Garzik { NULL }
125669a5db4SJeff Garzik };
126669a5db4SJeff Garzik
1276d0e194dSTejun Heo static const struct dmi_system_id no_atapi_dma_dmi_table[] = {
1286d0e194dSTejun Heo {
1296d0e194dSTejun Heo .ident = "AVERATEC 3200",
1306d0e194dSTejun Heo .matches = {
1316d0e194dSTejun Heo DMI_MATCH(DMI_BOARD_VENDOR, "AVERATEC"),
1326d0e194dSTejun Heo DMI_MATCH(DMI_BOARD_NAME, "3200"),
1336d0e194dSTejun Heo },
1346d0e194dSTejun Heo },
1356d0e194dSTejun Heo { }
1366d0e194dSTejun Heo };
1376d0e194dSTejun Heo
138b4746ed7SAlan Cox struct via_port {
139b4746ed7SAlan Cox u8 cached_device;
140b4746ed7SAlan Cox };
141cf5792d2SAlan Cox
142cf5792d2SAlan Cox /*
143cf5792d2SAlan Cox * Cable special cases
144cf5792d2SAlan Cox */
145cf5792d2SAlan Cox
1461855256cSJeff Garzik static const struct dmi_system_id cable_dmi_table[] = {
147cf5792d2SAlan Cox {
148cf5792d2SAlan Cox .ident = "Acer Ferrari 3400",
149cf5792d2SAlan Cox .matches = {
150cf5792d2SAlan Cox DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
151cf5792d2SAlan Cox DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
152cf5792d2SAlan Cox },
153cf5792d2SAlan Cox },
154cf5792d2SAlan Cox { }
155cf5792d2SAlan Cox };
156cf5792d2SAlan Cox
via_cable_override(struct pci_dev * pdev)157cf5792d2SAlan Cox static int via_cable_override(struct pci_dev *pdev)
158cf5792d2SAlan Cox {
159cf5792d2SAlan Cox /* Systems by DMI */
160cf5792d2SAlan Cox if (dmi_check_system(cable_dmi_table))
161cf5792d2SAlan Cox return 1;
1629edbdbeaSAlan Cox /* Arima W730-K8/Targa Visionary 811/... */
1639edbdbeaSAlan Cox if (pdev->subsystem_vendor == 0x161F && pdev->subsystem_device == 0x2032)
1649edbdbeaSAlan Cox return 1;
165cf5792d2SAlan Cox return 0;
166cf5792d2SAlan Cox }
167cf5792d2SAlan Cox
168cf5792d2SAlan Cox
169669a5db4SJeff Garzik /**
170669a5db4SJeff Garzik * via_cable_detect - cable detection
171669a5db4SJeff Garzik * @ap: ATA port
172669a5db4SJeff Garzik *
173669a5db4SJeff Garzik * Perform cable detection. Actually for the VIA case the BIOS
174669a5db4SJeff Garzik * already did this for us. We read the values provided by the
175669a5db4SJeff Garzik * BIOS. If you are using an 8235 in a non-PC configuration you
176669a5db4SJeff Garzik * may need to update this code.
177669a5db4SJeff Garzik *
178669a5db4SJeff Garzik * Hotplug also impacts on this.
179669a5db4SJeff Garzik */
180669a5db4SJeff Garzik
via_cable_detect(struct ata_port * ap)181669a5db4SJeff Garzik static int via_cable_detect(struct ata_port *ap) {
18297cb81c3SAlan Cox const struct via_isa_bridge *config = ap->host->private_data;
183669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
184669a5db4SJeff Garzik u32 ata66;
185669a5db4SJeff Garzik
186cf5792d2SAlan Cox if (via_cable_override(pdev))
187cf5792d2SAlan Cox return ATA_CBL_PATA40_SHORT;
188cf5792d2SAlan Cox
1897585eb1bSTejun Heo if ((config->flags & VIA_SATA_PATA) && ap->port_no == 0)
1907585eb1bSTejun Heo return ATA_CBL_SATA;
1917585eb1bSTejun Heo
19297cb81c3SAlan Cox /* Early chips are 40 wire */
193460f5318SBartlomiej Zolnierkiewicz if (config->udma_mask < ATA_UDMA4)
19497cb81c3SAlan Cox return ATA_CBL_PATA40;
19597cb81c3SAlan Cox /* UDMA 66 chips have only drive side logic */
196460f5318SBartlomiej Zolnierkiewicz else if (config->udma_mask < ATA_UDMA5)
19797cb81c3SAlan Cox return ATA_CBL_PATA_UNK;
19897cb81c3SAlan Cox /* UDMA 100 or later */
199669a5db4SJeff Garzik pci_read_config_dword(pdev, 0x50, &ata66);
200669a5db4SJeff Garzik /* Check both the drive cable reporting bits, we might not have
201669a5db4SJeff Garzik two drives */
202669a5db4SJeff Garzik if (ata66 & (0x10100000 >> (16 * ap->port_no)))
203669a5db4SJeff Garzik return ATA_CBL_PATA80;
2047d73a363SAlan Cox /* Check with ACPI so we can spot BIOS reported SATA bridges */
205021ee9a6STejun Heo if (ata_acpi_init_gtm(ap) &&
206021ee9a6STejun Heo ata_acpi_cbl_80wire(ap, ata_acpi_init_gtm(ap)))
2077d73a363SAlan Cox return ATA_CBL_PATA80;
208669a5db4SJeff Garzik return ATA_CBL_PATA40;
209669a5db4SJeff Garzik }
210669a5db4SJeff Garzik
via_pre_reset(struct ata_link * link,unsigned long deadline)211cc0680a5STejun Heo static int via_pre_reset(struct ata_link *link, unsigned long deadline)
212669a5db4SJeff Garzik {
213cc0680a5STejun Heo struct ata_port *ap = link->ap;
214669a5db4SJeff Garzik const struct via_isa_bridge *config = ap->host->private_data;
215669a5db4SJeff Garzik
216669a5db4SJeff Garzik if (!(config->flags & VIA_NO_ENABLES)) {
217669a5db4SJeff Garzik static const struct pci_bits via_enable_bits[] = {
218669a5db4SJeff Garzik { 0x40, 1, 0x02, 0x02 },
219669a5db4SJeff Garzik { 0x40, 1, 0x01, 0x01 }
220669a5db4SJeff Garzik };
221669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
222c961922bSAlan Cox if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no]))
223c961922bSAlan Cox return -ENOENT;
224669a5db4SJeff Garzik }
225d4b2bab4STejun Heo
2269363c382STejun Heo return ata_sff_prereset(link, deadline);
227669a5db4SJeff Garzik }
228669a5db4SJeff Garzik
229669a5db4SJeff Garzik
230669a5db4SJeff Garzik /**
231f777582fSBartlomiej Zolnierkiewicz * via_do_set_mode - set transfer mode data
232669a5db4SJeff Garzik * @ap: ATA interface
233669a5db4SJeff Garzik * @adev: ATA device
234669a5db4SJeff Garzik * @mode: ATA mode being programmed
235669a5db4SJeff Garzik * @set_ast: Set to program address setup
236669a5db4SJeff Garzik * @udma_type: UDMA mode/format of registers
237669a5db4SJeff Garzik *
238669a5db4SJeff Garzik * Program the VIA registers for DMA and PIO modes. Uses the ata timing
239669a5db4SJeff Garzik * support in order to compute modes.
240669a5db4SJeff Garzik *
241669a5db4SJeff Garzik * FIXME: Hotplug will require we serialize multiple mode changes
242669a5db4SJeff Garzik * on the two channels.
243669a5db4SJeff Garzik */
244669a5db4SJeff Garzik
via_do_set_mode(struct ata_port * ap,struct ata_device * adev,int mode,int set_ast,int udma_type)245460f5318SBartlomiej Zolnierkiewicz static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev,
246460f5318SBartlomiej Zolnierkiewicz int mode, int set_ast, int udma_type)
247669a5db4SJeff Garzik {
248669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
249669a5db4SJeff Garzik struct ata_device *peer = ata_dev_pair(adev);
250669a5db4SJeff Garzik struct ata_timing t, p;
25135577381SSergey Shtylyov const int via_clock = 33333; /* Bus clock in kHz */
25235577381SSergey Shtylyov const int T = 1000000000 / via_clock;
25335577381SSergey Shtylyov int UT = T;
254669a5db4SJeff Garzik int ut;
255669a5db4SJeff Garzik int offset = 3 - (2*ap->port_no) - adev->devno;
256669a5db4SJeff Garzik
257460f5318SBartlomiej Zolnierkiewicz switch (udma_type) {
258460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA4:
259460f5318SBartlomiej Zolnierkiewicz UT = T / 2; break;
260460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA5:
261460f5318SBartlomiej Zolnierkiewicz UT = T / 3; break;
262460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA6:
263460f5318SBartlomiej Zolnierkiewicz UT = T / 4; break;
264460f5318SBartlomiej Zolnierkiewicz }
265460f5318SBartlomiej Zolnierkiewicz
266669a5db4SJeff Garzik /* Calculate the timing values we require */
267669a5db4SJeff Garzik ata_timing_compute(adev, mode, &t, T, UT);
268669a5db4SJeff Garzik
269669a5db4SJeff Garzik /* We share 8bit timing so we must merge the constraints */
270669a5db4SJeff Garzik if (peer) {
271669a5db4SJeff Garzik if (peer->pio_mode) {
272669a5db4SJeff Garzik ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
273669a5db4SJeff Garzik ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
274669a5db4SJeff Garzik }
275669a5db4SJeff Garzik }
276669a5db4SJeff Garzik
277669a5db4SJeff Garzik /* Address setup is programmable but breaks on UDMA133 setups */
278669a5db4SJeff Garzik if (set_ast) {
279669a5db4SJeff Garzik u8 setup; /* 2 bits per drive */
280669a5db4SJeff Garzik int shift = 2 * offset;
281669a5db4SJeff Garzik
282669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x4C, &setup);
283669a5db4SJeff Garzik setup &= ~(3 << shift);
284f777582fSBartlomiej Zolnierkiewicz setup |= (clamp_val(t.setup, 1, 4) - 1) << shift;
285669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x4C, setup);
286669a5db4SJeff Garzik }
287669a5db4SJeff Garzik
288669a5db4SJeff Garzik /* Load the PIO mode bits */
289669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x4F - ap->port_no,
29007633b5dSHarvey Harrison ((clamp_val(t.act8b, 1, 16) - 1) << 4) | (clamp_val(t.rec8b, 1, 16) - 1));
291669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x48 + offset,
29207633b5dSHarvey Harrison ((clamp_val(t.active, 1, 16) - 1) << 4) | (clamp_val(t.recover, 1, 16) - 1));
293669a5db4SJeff Garzik
294669a5db4SJeff Garzik /* Load the UDMA bits according to type */
295669a5db4SJeff Garzik switch (udma_type) {
296460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA2:
297669a5db4SJeff Garzik default:
29807633b5dSHarvey Harrison ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 5) - 2)) : 0x03;
299669a5db4SJeff Garzik break;
300460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA4:
30107633b5dSHarvey Harrison ut = t.udma ? (0xe8 | (clamp_val(t.udma, 2, 9) - 2)) : 0x0f;
302669a5db4SJeff Garzik break;
303460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA5:
30407633b5dSHarvey Harrison ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
305669a5db4SJeff Garzik break;
306460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA6:
30707633b5dSHarvey Harrison ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
308669a5db4SJeff Garzik break;
309669a5db4SJeff Garzik }
31008ebd43dSLaurent Riffard
311669a5db4SJeff Garzik /* Set UDMA unless device is not UDMA capable */
312c4d8a200SBartlomiej Zolnierkiewicz if (udma_type) {
313c4d8a200SBartlomiej Zolnierkiewicz u8 udma_etc;
31408ebd43dSLaurent Riffard
315c4d8a200SBartlomiej Zolnierkiewicz pci_read_config_byte(pdev, 0x50 + offset, &udma_etc);
31608ebd43dSLaurent Riffard
317c4d8a200SBartlomiej Zolnierkiewicz /* clear transfer mode bit */
318c4d8a200SBartlomiej Zolnierkiewicz udma_etc &= ~0x20;
319c4d8a200SBartlomiej Zolnierkiewicz
320c4d8a200SBartlomiej Zolnierkiewicz if (t.udma) {
321c4d8a200SBartlomiej Zolnierkiewicz /* preserve 80-wire cable detection bit */
322c4d8a200SBartlomiej Zolnierkiewicz udma_etc &= 0x10;
323c4d8a200SBartlomiej Zolnierkiewicz udma_etc |= ut;
324c4d8a200SBartlomiej Zolnierkiewicz }
325c4d8a200SBartlomiej Zolnierkiewicz
326c4d8a200SBartlomiej Zolnierkiewicz pci_write_config_byte(pdev, 0x50 + offset, udma_etc);
32708ebd43dSLaurent Riffard }
328669a5db4SJeff Garzik }
329669a5db4SJeff Garzik
via_set_piomode(struct ata_port * ap,struct ata_device * adev)330669a5db4SJeff Garzik static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
331669a5db4SJeff Garzik {
332669a5db4SJeff Garzik const struct via_isa_bridge *config = ap->host->private_data;
333669a5db4SJeff Garzik int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
334669a5db4SJeff Garzik
335460f5318SBartlomiej Zolnierkiewicz via_do_set_mode(ap, adev, adev->pio_mode, set_ast, config->udma_mask);
336669a5db4SJeff Garzik }
337669a5db4SJeff Garzik
via_set_dmamode(struct ata_port * ap,struct ata_device * adev)338669a5db4SJeff Garzik static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
339669a5db4SJeff Garzik {
340669a5db4SJeff Garzik const struct via_isa_bridge *config = ap->host->private_data;
341669a5db4SJeff Garzik int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
342669a5db4SJeff Garzik
343460f5318SBartlomiej Zolnierkiewicz via_do_set_mode(ap, adev, adev->dma_mode, set_ast, config->udma_mask);
344669a5db4SJeff Garzik }
345669a5db4SJeff Garzik
346bfce5e01SJosephChan@via.com.tw /**
34710734fc8SAlan Cox * via_mode_filter - filter buggy device/mode pairs
34810734fc8SAlan Cox * @dev: ATA device
34910734fc8SAlan Cox * @mask: Mode bitmask
35010734fc8SAlan Cox *
35110734fc8SAlan Cox * We need to apply some minimal filtering for old controllers and at least
35210734fc8SAlan Cox * one breed of Transcend SSD. Return the updated mask.
35310734fc8SAlan Cox */
35410734fc8SAlan Cox
via_mode_filter(struct ata_device * dev,unsigned int mask)355f0a6d77bSSergey Shtylyov static unsigned int via_mode_filter(struct ata_device *dev, unsigned int mask)
35610734fc8SAlan Cox {
35710734fc8SAlan Cox struct ata_host *host = dev->link->ap->host;
35810734fc8SAlan Cox const struct via_isa_bridge *config = host->private_data;
35910734fc8SAlan Cox unsigned char model_num[ATA_ID_PROD_LEN + 1];
36010734fc8SAlan Cox
36110734fc8SAlan Cox if (config->id == PCI_DEVICE_ID_VIA_82C586_0) {
36210734fc8SAlan Cox ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
36310734fc8SAlan Cox if (strcmp(model_num, "TS64GSSD25-M") == 0) {
364a9a79dfeSJoe Perches ata_dev_warn(dev,
365a9a79dfeSJoe Perches "disabling UDMA mode due to reported lockups with this device\n");
36610734fc8SAlan Cox mask &= ~ ATA_MASK_UDMA;
36710734fc8SAlan Cox }
36810734fc8SAlan Cox }
3696d0e194dSTejun Heo
3706d0e194dSTejun Heo if (dev->class == ATA_DEV_ATAPI &&
3716d0e194dSTejun Heo dmi_check_system(no_atapi_dma_dmi_table)) {
3726d0e194dSTejun Heo ata_dev_warn(dev, "controller locks up on ATAPI DMA, forcing PIO\n");
3736d0e194dSTejun Heo mask &= ATA_MASK_PIO;
3746d0e194dSTejun Heo }
3756d0e194dSTejun Heo
376c7087652STejun Heo return mask;
37710734fc8SAlan Cox }
37810734fc8SAlan Cox
37910734fc8SAlan Cox /**
380ff04715bSTejun Heo * via_tf_load - send taskfile registers to host controller
381bfce5e01SJosephChan@via.com.tw * @ap: Port to which output is sent
382bfce5e01SJosephChan@via.com.tw * @tf: ATA taskfile register set
383bfce5e01SJosephChan@via.com.tw *
384bfce5e01SJosephChan@via.com.tw * Outputs ATA taskfile to standard ATA host controller.
385bfce5e01SJosephChan@via.com.tw *
386bfce5e01SJosephChan@via.com.tw * Note: This is to fix the internal bug of via chipsets, which
387bfce5e01SJosephChan@via.com.tw * will reset the device register after changing the IEN bit on
388bfce5e01SJosephChan@via.com.tw * ctl register
389bfce5e01SJosephChan@via.com.tw */
via_tf_load(struct ata_port * ap,const struct ata_taskfile * tf)390ff04715bSTejun Heo static void via_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
391bfce5e01SJosephChan@via.com.tw {
392b4746ed7SAlan Cox struct ata_ioports *ioaddr = &ap->ioaddr;
393b4746ed7SAlan Cox struct via_port *vp = ap->private_data;
394b4746ed7SAlan Cox unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
395b4746ed7SAlan Cox int newctl = 0;
396bfce5e01SJosephChan@via.com.tw
397b4746ed7SAlan Cox if (tf->ctl != ap->last_ctl) {
398b4746ed7SAlan Cox iowrite8(tf->ctl, ioaddr->ctl_addr);
399b4746ed7SAlan Cox ap->last_ctl = tf->ctl;
400b4746ed7SAlan Cox ata_wait_idle(ap);
401b4746ed7SAlan Cox newctl = 1;
402bfce5e01SJosephChan@via.com.tw }
403b4746ed7SAlan Cox
404b4746ed7SAlan Cox if (tf->flags & ATA_TFLAG_DEVICE) {
405b4746ed7SAlan Cox iowrite8(tf->device, ioaddr->device_addr);
406b4746ed7SAlan Cox vp->cached_device = tf->device;
407b4746ed7SAlan Cox } else if (newctl)
408b4746ed7SAlan Cox iowrite8(vp->cached_device, ioaddr->device_addr);
409b4746ed7SAlan Cox
410b4746ed7SAlan Cox if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
411b4746ed7SAlan Cox WARN_ON_ONCE(!ioaddr->ctl_addr);
412b4746ed7SAlan Cox iowrite8(tf->hob_feature, ioaddr->feature_addr);
413b4746ed7SAlan Cox iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
414b4746ed7SAlan Cox iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
415b4746ed7SAlan Cox iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
416b4746ed7SAlan Cox iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
417b4746ed7SAlan Cox }
418b4746ed7SAlan Cox
419b4746ed7SAlan Cox if (is_addr) {
420b4746ed7SAlan Cox iowrite8(tf->feature, ioaddr->feature_addr);
421b4746ed7SAlan Cox iowrite8(tf->nsect, ioaddr->nsect_addr);
422b4746ed7SAlan Cox iowrite8(tf->lbal, ioaddr->lbal_addr);
423b4746ed7SAlan Cox iowrite8(tf->lbam, ioaddr->lbam_addr);
424b4746ed7SAlan Cox iowrite8(tf->lbah, ioaddr->lbah_addr);
425b4746ed7SAlan Cox }
42640c60230STejun Heo
42740c60230STejun Heo ata_wait_idle(ap);
428b4746ed7SAlan Cox }
429b4746ed7SAlan Cox
via_port_start(struct ata_port * ap)430b4746ed7SAlan Cox static int via_port_start(struct ata_port *ap)
431b4746ed7SAlan Cox {
432b4746ed7SAlan Cox struct via_port *vp;
433b4746ed7SAlan Cox struct pci_dev *pdev = to_pci_dev(ap->host->dev);
434b4746ed7SAlan Cox
435c7087652STejun Heo int ret = ata_bmdma_port_start(ap);
436b4746ed7SAlan Cox if (ret < 0)
437b4746ed7SAlan Cox return ret;
438b4746ed7SAlan Cox
439b4746ed7SAlan Cox vp = devm_kzalloc(&pdev->dev, sizeof(struct via_port), GFP_KERNEL);
440b4746ed7SAlan Cox if (vp == NULL)
441b4746ed7SAlan Cox return -ENOMEM;
442b4746ed7SAlan Cox ap->private_data = vp;
443b4746ed7SAlan Cox return 0;
444bfce5e01SJosephChan@via.com.tw }
445bfce5e01SJosephChan@via.com.tw
446*25df73d9SBart Van Assche static const struct scsi_host_template via_sht = {
44768d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
448669a5db4SJeff Garzik };
449669a5db4SJeff Garzik
450669a5db4SJeff Garzik static struct ata_port_operations via_port_ops = {
451029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
452029cfd6bSTejun Heo .cable_detect = via_cable_detect,
453669a5db4SJeff Garzik .set_piomode = via_set_piomode,
454669a5db4SJeff Garzik .set_dmamode = via_set_dmamode,
455a1efdabaSTejun Heo .prereset = via_pre_reset,
456ff04715bSTejun Heo .sff_tf_load = via_tf_load,
457b4746ed7SAlan Cox .port_start = via_port_start,
45810734fc8SAlan Cox .mode_filter = via_mode_filter,
459669a5db4SJeff Garzik };
460669a5db4SJeff Garzik
461669a5db4SJeff Garzik static struct ata_port_operations via_port_ops_noirq = {
462029cfd6bSTejun Heo .inherits = &via_port_ops,
46323ebda2fSSebastian Andrzej Siewior .sff_data_xfer = ata_sff_data_xfer32,
464669a5db4SJeff Garzik };
465669a5db4SJeff Garzik
466669a5db4SJeff Garzik /**
467627d2d32SAlan * via_config_fifo - set up the FIFO
468627d2d32SAlan * @pdev: PCI device
469627d2d32SAlan * @flags: configuration flags
470627d2d32SAlan *
4713a4fa0a2SRobert P. J. Day * Set the FIFO properties for this device if necessary. Used both on
472627d2d32SAlan * set up and on and the resume path
473627d2d32SAlan */
474627d2d32SAlan
via_config_fifo(struct pci_dev * pdev,unsigned int flags)475627d2d32SAlan static void via_config_fifo(struct pci_dev *pdev, unsigned int flags)
476627d2d32SAlan {
477627d2d32SAlan u8 enable;
478627d2d32SAlan
479627d2d32SAlan /* 0x40 low bits indicate enabled channels */
480627d2d32SAlan pci_read_config_byte(pdev, 0x40 , &enable);
481627d2d32SAlan enable &= 3;
482627d2d32SAlan
483627d2d32SAlan if (flags & VIA_SET_FIFO) {
48473720861SAndrew Morton static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
485627d2d32SAlan u8 fifo;
486627d2d32SAlan
487627d2d32SAlan pci_read_config_byte(pdev, 0x43, &fifo);
488627d2d32SAlan
489627d2d32SAlan /* Clear PREQ# until DDACK# for errata */
490627d2d32SAlan if (flags & VIA_BAD_PREQ)
491627d2d32SAlan fifo &= 0x7F;
492627d2d32SAlan else
493627d2d32SAlan fifo &= 0x9f;
494627d2d32SAlan /* Turn on FIFO for enabled channels */
495627d2d32SAlan fifo |= fifo_setting[enable];
496627d2d32SAlan pci_write_config_byte(pdev, 0x43, fifo);
497627d2d32SAlan }
498627d2d32SAlan }
499627d2d32SAlan
via_fixup(struct pci_dev * pdev,const struct via_isa_bridge * config)500d9d57984SBartlomiej Zolnierkiewicz static void via_fixup(struct pci_dev *pdev, const struct via_isa_bridge *config)
501d9d57984SBartlomiej Zolnierkiewicz {
502d9d57984SBartlomiej Zolnierkiewicz u32 timing;
503d9d57984SBartlomiej Zolnierkiewicz
504d9d57984SBartlomiej Zolnierkiewicz /* Initialise the FIFO for the enabled channels. */
505d9d57984SBartlomiej Zolnierkiewicz via_config_fifo(pdev, config->flags);
506d9d57984SBartlomiej Zolnierkiewicz
507d9d57984SBartlomiej Zolnierkiewicz if (config->udma_mask == ATA_UDMA4) {
508d9d57984SBartlomiej Zolnierkiewicz /* The 66 MHz devices require we enable the clock */
509d9d57984SBartlomiej Zolnierkiewicz pci_read_config_dword(pdev, 0x50, &timing);
510d9d57984SBartlomiej Zolnierkiewicz timing |= 0x80008;
511d9d57984SBartlomiej Zolnierkiewicz pci_write_config_dword(pdev, 0x50, timing);
512d9d57984SBartlomiej Zolnierkiewicz }
513d9d57984SBartlomiej Zolnierkiewicz if (config->flags & VIA_BAD_CLK66) {
514d9d57984SBartlomiej Zolnierkiewicz /* Disable the 66MHz clock on problem devices */
515d9d57984SBartlomiej Zolnierkiewicz pci_read_config_dword(pdev, 0x50, &timing);
516d9d57984SBartlomiej Zolnierkiewicz timing &= ~0x80008;
517d9d57984SBartlomiej Zolnierkiewicz pci_write_config_dword(pdev, 0x50, timing);
518d9d57984SBartlomiej Zolnierkiewicz }
519d9d57984SBartlomiej Zolnierkiewicz }
520d9d57984SBartlomiej Zolnierkiewicz
521627d2d32SAlan /**
522669a5db4SJeff Garzik * via_init_one - discovery callback
523627d2d32SAlan * @pdev: PCI device
524669a5db4SJeff Garzik * @id: PCI table info
525669a5db4SJeff Garzik *
526669a5db4SJeff Garzik * A VIA IDE interface has been discovered. Figure out what revision
527669a5db4SJeff Garzik * and perform configuration work before handing it to the ATA layer
528669a5db4SJeff Garzik */
529669a5db4SJeff Garzik
via_init_one(struct pci_dev * pdev,const struct pci_device_id * id)530669a5db4SJeff Garzik static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
531669a5db4SJeff Garzik {
532669a5db4SJeff Garzik /* Early VIA without UDMA support */
5331626aeb8STejun Heo static const struct ata_port_info via_mwdma_info = {
534464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
53514bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
53614bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
537669a5db4SJeff Garzik .port_ops = &via_port_ops
538669a5db4SJeff Garzik };
539669a5db4SJeff Garzik /* Ditto with IRQ masking required */
5401626aeb8STejun Heo static const struct ata_port_info via_mwdma_info_borked = {
541464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
54214bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
54314bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
544669a5db4SJeff Garzik .port_ops = &via_port_ops_noirq,
545669a5db4SJeff Garzik };
546669a5db4SJeff Garzik /* VIA UDMA 33 devices (and borked 66) */
5471626aeb8STejun Heo static const struct ata_port_info via_udma33_info = {
548464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
54914bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
55014bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
551bf6263a8SJeff Garzik .udma_mask = ATA_UDMA2,
552669a5db4SJeff Garzik .port_ops = &via_port_ops
553669a5db4SJeff Garzik };
554669a5db4SJeff Garzik /* VIA UDMA 66 devices */
5551626aeb8STejun Heo static const struct ata_port_info via_udma66_info = {
556464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
55714bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
55814bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
559bf6263a8SJeff Garzik .udma_mask = ATA_UDMA4,
560669a5db4SJeff Garzik .port_ops = &via_port_ops
561669a5db4SJeff Garzik };
562669a5db4SJeff Garzik /* VIA UDMA 100 devices */
5631626aeb8STejun Heo static const struct ata_port_info via_udma100_info = {
564464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
56514bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
56614bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
567bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5,
568669a5db4SJeff Garzik .port_ops = &via_port_ops
569669a5db4SJeff Garzik };
570669a5db4SJeff Garzik /* UDMA133 with bad AST (All current 133) */
5711626aeb8STejun Heo static const struct ata_port_info via_udma133_info = {
572464cf177STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
57314bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
57414bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
575bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6, /* FIXME: should check north bridge */
576669a5db4SJeff Garzik .port_ops = &via_port_ops
577669a5db4SJeff Garzik };
578887125e3STejun Heo const struct ata_port_info *ppi[] = { NULL, NULL };
5797095e3ebSJiri Slaby struct pci_dev *isa;
580669a5db4SJeff Garzik const struct via_isa_bridge *config;
581669a5db4SJeff Garzik u8 enable;
582e4d866cdSJosephChan@via.com.tw unsigned long flags = id->driver_data;
583f08048e9STejun Heo int rc;
584669a5db4SJeff Garzik
58506296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
586669a5db4SJeff Garzik
587f08048e9STejun Heo rc = pcim_enable_device(pdev);
588f08048e9STejun Heo if (rc)
589f08048e9STejun Heo return rc;
590f08048e9STejun Heo
591e4d866cdSJosephChan@via.com.tw if (flags & VIA_IDFLAG_SINGLE)
592e4d866cdSJosephChan@via.com.tw ppi[1] = &ata_dummy_port_info;
593e4d866cdSJosephChan@via.com.tw
594669a5db4SJeff Garzik /* To find out how the IDE will behave and what features we
595669a5db4SJeff Garzik actually have to look at the bridge not the IDE controller */
596e4d866cdSJosephChan@via.com.tw for (config = via_isa_bridges; config->id != PCI_DEVICE_ID_VIA_ANON;
597e4d866cdSJosephChan@via.com.tw config++)
598669a5db4SJeff Garzik if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
599669a5db4SJeff Garzik !!(config->flags & VIA_BAD_ID),
600669a5db4SJeff Garzik config->id, NULL))) {
6017095e3ebSJiri Slaby u8 rev = isa->revision;
6027095e3ebSJiri Slaby pci_dev_put(isa);
603669a5db4SJeff Garzik
604bc8a6738SJosephChan@via.com.tw if ((id->device == 0x0415 || id->device == 0x3164) &&
605bc8a6738SJosephChan@via.com.tw (config->id != id->device))
606bc8a6738SJosephChan@via.com.tw continue;
607bc8a6738SJosephChan@via.com.tw
6087095e3ebSJiri Slaby if (rev >= config->rev_min && rev <= config->rev_max)
609669a5db4SJeff Garzik break;
610669a5db4SJeff Garzik }
611669a5db4SJeff Garzik
61211f6400eSAlan Cox if (!(config->flags & VIA_NO_ENABLES)) {
613669a5db4SJeff Garzik /* 0x40 low bits indicate enabled channels */
614669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x40 , &enable);
615669a5db4SJeff Garzik enable &= 3;
61611f6400eSAlan Cox if (enable == 0)
617669a5db4SJeff Garzik return -ENODEV;
618669a5db4SJeff Garzik }
619669a5db4SJeff Garzik
620669a5db4SJeff Garzik /* Clock set up */
621460f5318SBartlomiej Zolnierkiewicz switch (config->udma_mask) {
622460f5318SBartlomiej Zolnierkiewicz case 0x00:
623669a5db4SJeff Garzik if (config->flags & VIA_NO_UNMASK)
624887125e3STejun Heo ppi[0] = &via_mwdma_info_borked;
625669a5db4SJeff Garzik else
626887125e3STejun Heo ppi[0] = &via_mwdma_info;
627669a5db4SJeff Garzik break;
628460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA2:
629887125e3STejun Heo ppi[0] = &via_udma33_info;
630669a5db4SJeff Garzik break;
631460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA4:
632887125e3STejun Heo ppi[0] = &via_udma66_info;
633669a5db4SJeff Garzik break;
634460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA5:
635887125e3STejun Heo ppi[0] = &via_udma100_info;
636669a5db4SJeff Garzik break;
637460f5318SBartlomiej Zolnierkiewicz case ATA_UDMA6:
638887125e3STejun Heo ppi[0] = &via_udma133_info;
639669a5db4SJeff Garzik break;
640669a5db4SJeff Garzik default:
641669a5db4SJeff Garzik WARN_ON(1);
642669a5db4SJeff Garzik return -ENODEV;
643669a5db4SJeff Garzik }
644669a5db4SJeff Garzik
645d9d57984SBartlomiej Zolnierkiewicz via_fixup(pdev, config);
646669a5db4SJeff Garzik
647669a5db4SJeff Garzik /* We have established the device type, now fire it up */
6481c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &via_sht, (void *)config, 0);
649669a5db4SJeff Garzik }
650669a5db4SJeff Garzik
65158eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
652627d2d32SAlan /**
653627d2d32SAlan * via_reinit_one - reinit after resume
65487eac27cSLee Jones * @pdev: PCI device
655627d2d32SAlan *
656627d2d32SAlan * Called when the VIA PATA device is resumed. We must then
657627d2d32SAlan * reconfigure the fifo and other setup we may have altered. In
658627d2d32SAlan * addition the kernel needs to have the resume methods on PCI
659627d2d32SAlan * quirk supported.
660627d2d32SAlan */
661627d2d32SAlan
via_reinit_one(struct pci_dev * pdev)662627d2d32SAlan static int via_reinit_one(struct pci_dev *pdev)
663627d2d32SAlan {
6640a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
665f08048e9STejun Heo int rc;
666f08048e9STejun Heo
667f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev);
668f08048e9STejun Heo if (rc)
669f08048e9STejun Heo return rc;
670627d2d32SAlan
671d9d57984SBartlomiej Zolnierkiewicz via_fixup(pdev, host->private_data);
672f08048e9STejun Heo
673f08048e9STejun Heo ata_host_resume(host);
674f08048e9STejun Heo return 0;
675627d2d32SAlan }
676438ac6d5STejun Heo #endif
677627d2d32SAlan
678669a5db4SJeff Garzik static const struct pci_device_id via[] = {
6795955c7a2SZlatko Calusic { PCI_VDEVICE(VIA, 0x0415), },
68052df0ee0SJeff Garzik { PCI_VDEVICE(VIA, 0x0571), },
68152df0ee0SJeff Garzik { PCI_VDEVICE(VIA, 0x0581), },
68252df0ee0SJeff Garzik { PCI_VDEVICE(VIA, 0x1571), },
68352df0ee0SJeff Garzik { PCI_VDEVICE(VIA, 0x3164), },
68452df0ee0SJeff Garzik { PCI_VDEVICE(VIA, 0x5324), },
685e4d866cdSJosephChan@via.com.tw { PCI_VDEVICE(VIA, 0xC409), VIA_IDFLAG_SINGLE },
6864f1deba4SJosephChan@via.com.tw { PCI_VDEVICE(VIA, 0x9001), VIA_IDFLAG_SINGLE },
6872d2744fcSJeff Garzik
6882d2744fcSJeff Garzik { },
689669a5db4SJeff Garzik };
690669a5db4SJeff Garzik
691669a5db4SJeff Garzik static struct pci_driver via_pci_driver = {
692669a5db4SJeff Garzik .name = DRV_NAME,
693669a5db4SJeff Garzik .id_table = via,
694669a5db4SJeff Garzik .probe = via_init_one,
695627d2d32SAlan .remove = ata_pci_remove_one,
69658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
697627d2d32SAlan .suspend = ata_pci_device_suspend,
698627d2d32SAlan .resume = via_reinit_one,
699438ac6d5STejun Heo #endif
700669a5db4SJeff Garzik };
701669a5db4SJeff Garzik
7022fc75da0SAxel Lin module_pci_driver(via_pci_driver);
703669a5db4SJeff Garzik
704669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
705669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for VIA PATA");
706669a5db4SJeff Garzik MODULE_LICENSE("GPL");
707669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, via);
708669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
709