1669a5db4SJeff Garzik /*
2669a5db4SJeff Garzik * pata_sil680.c - SIL680 PATA for new ATA layer
3669a5db4SJeff Garzik * (C) 2005 Red Hat Inc
4669a5db4SJeff Garzik *
5669a5db4SJeff Garzik * based upon
6669a5db4SJeff Garzik *
7669a5db4SJeff Garzik * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
8669a5db4SJeff Garzik *
9669a5db4SJeff Garzik * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
10669a5db4SJeff Garzik * Copyright (C) 2003 Red Hat <alan@redhat.com>
11669a5db4SJeff Garzik *
12669a5db4SJeff Garzik * May be copied or modified under the terms of the GNU General Public License
13669a5db4SJeff Garzik *
1425985edcSLucas De Marchi * Documentation publicly available.
15669a5db4SJeff Garzik *
16669a5db4SJeff Garzik * If you have strange problems with nVidia chipset systems please
17669a5db4SJeff Garzik * see the SI support documentation and update your system BIOS
183a4fa0a2SRobert P. J. Day * if necessary
19669a5db4SJeff Garzik *
20669a5db4SJeff Garzik * TODO
21669a5db4SJeff Garzik * If we know all our devices are LBA28 (or LBA28 sized) we could use
22669a5db4SJeff Garzik * the command fifo mode.
23669a5db4SJeff Garzik */
24669a5db4SJeff Garzik
25669a5db4SJeff Garzik #include <linux/kernel.h>
26669a5db4SJeff Garzik #include <linux/module.h>
27669a5db4SJeff Garzik #include <linux/pci.h>
28669a5db4SJeff Garzik #include <linux/blkdev.h>
29669a5db4SJeff Garzik #include <linux/delay.h>
30669a5db4SJeff Garzik #include <scsi/scsi_host.h>
31669a5db4SJeff Garzik #include <linux/libata.h>
32669a5db4SJeff Garzik
33669a5db4SJeff Garzik #define DRV_NAME "pata_sil680"
34871af121SAlan Cox #define DRV_VERSION "0.4.9"
35669a5db4SJeff Garzik
3679b0bde1SJeff Garzik #define SIL680_MMIO_BAR 5
3779b0bde1SJeff Garzik
38669a5db4SJeff Garzik /**
39669a5db4SJeff Garzik * sil680_selreg - return register base
406352187eSBartlomiej Zolnierkiewicz * @ap: ATA interface
41669a5db4SJeff Garzik * @r: config offset
42669a5db4SJeff Garzik *
436352187eSBartlomiej Zolnierkiewicz * Turn a config register offset into the right address in PCI space
446352187eSBartlomiej Zolnierkiewicz * to access the control register in question.
456352187eSBartlomiej Zolnierkiewicz *
4625985edcSLucas De Marchi * Thankfully this is a configuration operation so isn't performance
47669a5db4SJeff Garzik * criticial.
48669a5db4SJeff Garzik */
49669a5db4SJeff Garzik
sil680_selreg(struct ata_port * ap,int r)50dafbbf5cSSergey Shtylyov static int sil680_selreg(struct ata_port *ap, int r)
51669a5db4SJeff Garzik {
52dafbbf5cSSergey Shtylyov return 0xA0 + (ap->port_no << 4) + r;
53669a5db4SJeff Garzik }
54669a5db4SJeff Garzik
55669a5db4SJeff Garzik /**
56669a5db4SJeff Garzik * sil680_seldev - return register base
576352187eSBartlomiej Zolnierkiewicz * @ap: ATA interface
5891c50d8aSLee Jones * @adev: ATA device
59669a5db4SJeff Garzik * @r: config offset
60669a5db4SJeff Garzik *
616352187eSBartlomiej Zolnierkiewicz * Turn a config register offset into the right address in PCI space
626352187eSBartlomiej Zolnierkiewicz * to access the control register in question including accounting for
636352187eSBartlomiej Zolnierkiewicz * the unit shift.
64669a5db4SJeff Garzik */
65669a5db4SJeff Garzik
sil680_seldev(struct ata_port * ap,struct ata_device * adev,int r)66dafbbf5cSSergey Shtylyov static int sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r)
67669a5db4SJeff Garzik {
68dafbbf5cSSergey Shtylyov return 0xA0 + (ap->port_no << 4) + r + (adev->devno << 1);
69669a5db4SJeff Garzik }
70669a5db4SJeff Garzik
71669a5db4SJeff Garzik
72669a5db4SJeff Garzik /**
73669a5db4SJeff Garzik * sil680_cable_detect - cable detection
74669a5db4SJeff Garzik * @ap: ATA port
75669a5db4SJeff Garzik *
76669a5db4SJeff Garzik * Perform cable detection. The SIL680 stores this in PCI config
77669a5db4SJeff Garzik * space for us.
78669a5db4SJeff Garzik */
79669a5db4SJeff Garzik
sil680_cable_detect(struct ata_port * ap)807a113d38SBartlomiej Zolnierkiewicz static int sil680_cable_detect(struct ata_port *ap)
817a113d38SBartlomiej Zolnierkiewicz {
82669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
83dafbbf5cSSergey Shtylyov int addr = sil680_selreg(ap, 0);
84669a5db4SJeff Garzik u8 ata66;
85dafbbf5cSSergey Shtylyov
86669a5db4SJeff Garzik pci_read_config_byte(pdev, addr, &ata66);
87669a5db4SJeff Garzik if (ata66 & 1)
88669a5db4SJeff Garzik return ATA_CBL_PATA80;
89669a5db4SJeff Garzik else
90669a5db4SJeff Garzik return ATA_CBL_PATA40;
91669a5db4SJeff Garzik }
92669a5db4SJeff Garzik
93669a5db4SJeff Garzik /**
946352187eSBartlomiej Zolnierkiewicz * sil680_set_piomode - set PIO mode data
95669a5db4SJeff Garzik * @ap: ATA interface
96669a5db4SJeff Garzik * @adev: ATA device
97669a5db4SJeff Garzik *
98669a5db4SJeff Garzik * Program the SIL680 registers for PIO mode. Note that the task speed
99669a5db4SJeff Garzik * registers are shared between the devices so we must pick the lowest
100669a5db4SJeff Garzik * mode for command work.
101669a5db4SJeff Garzik */
102669a5db4SJeff Garzik
sil680_set_piomode(struct ata_port * ap,struct ata_device * adev)103669a5db4SJeff Garzik static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev)
104669a5db4SJeff Garzik {
1059b8ad4acSBartlomiej Zolnierkiewicz static const u16 speed_p[5] = {
1069b8ad4acSBartlomiej Zolnierkiewicz 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1
1079b8ad4acSBartlomiej Zolnierkiewicz };
1089b8ad4acSBartlomiej Zolnierkiewicz static const u16 speed_t[5] = {
1099b8ad4acSBartlomiej Zolnierkiewicz 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1
1109b8ad4acSBartlomiej Zolnierkiewicz };
111669a5db4SJeff Garzik
112dafbbf5cSSergey Shtylyov int tfaddr = sil680_selreg(ap, 0x02);
113dafbbf5cSSergey Shtylyov int addr = sil680_seldev(ap, adev, 0x04);
114dafbbf5cSSergey Shtylyov int addr_mask = 0x80 + 4 * ap->port_no;
115669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
116669a5db4SJeff Garzik int pio = adev->pio_mode - XFER_PIO_0;
117669a5db4SJeff Garzik int lowest_pio = pio;
118cb0e34baSAlan int port_shift = 4 * adev->devno;
119669a5db4SJeff Garzik u16 reg;
120cb0e34baSAlan u8 mode;
121669a5db4SJeff Garzik
122669a5db4SJeff Garzik struct ata_device *pair = ata_dev_pair(adev);
123669a5db4SJeff Garzik
124669a5db4SJeff Garzik if (pair != NULL && adev->pio_mode > pair->pio_mode)
125669a5db4SJeff Garzik lowest_pio = pair->pio_mode - XFER_PIO_0;
126669a5db4SJeff Garzik
127669a5db4SJeff Garzik pci_write_config_word(pdev, addr, speed_p[pio]);
128669a5db4SJeff Garzik pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]);
129669a5db4SJeff Garzik
130669a5db4SJeff Garzik pci_read_config_word(pdev, tfaddr-2, ®);
131cb0e34baSAlan pci_read_config_byte(pdev, addr_mask, &mode);
132cb0e34baSAlan
133669a5db4SJeff Garzik reg &= ~0x0200; /* Clear IORDY */
134cb0e34baSAlan mode &= ~(3 << port_shift); /* Clear IORDY and DMA bits */
135cb0e34baSAlan
136cb0e34baSAlan if (ata_pio_need_iordy(adev)) {
137669a5db4SJeff Garzik reg |= 0x0200; /* Enable IORDY */
138cb0e34baSAlan mode |= 1 << port_shift;
139cb0e34baSAlan }
140669a5db4SJeff Garzik pci_write_config_word(pdev, tfaddr-2, reg);
141cb0e34baSAlan pci_write_config_byte(pdev, addr_mask, mode);
142669a5db4SJeff Garzik }
143669a5db4SJeff Garzik
144669a5db4SJeff Garzik /**
1456352187eSBartlomiej Zolnierkiewicz * sil680_set_dmamode - set DMA mode data
146669a5db4SJeff Garzik * @ap: ATA interface
147669a5db4SJeff Garzik * @adev: ATA device
148669a5db4SJeff Garzik *
1496352187eSBartlomiej Zolnierkiewicz * Program the MWDMA/UDMA modes for the sil680 chipset.
1506352187eSBartlomiej Zolnierkiewicz *
1516352187eSBartlomiej Zolnierkiewicz * The MWDMA mode values are pulled from a lookup table
152669a5db4SJeff Garzik * while the chipset uses mode number for UDMA.
153669a5db4SJeff Garzik */
154669a5db4SJeff Garzik
sil680_set_dmamode(struct ata_port * ap,struct ata_device * adev)155669a5db4SJeff Garzik static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev)
156669a5db4SJeff Garzik {
1579b8ad4acSBartlomiej Zolnierkiewicz static const u8 ultra_table[2][7] = {
158669a5db4SJeff Garzik { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
159669a5db4SJeff Garzik { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
160669a5db4SJeff Garzik };
1619b8ad4acSBartlomiej Zolnierkiewicz static const u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 };
162669a5db4SJeff Garzik
163669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
164dafbbf5cSSergey Shtylyov int ma = sil680_seldev(ap, adev, 0x08);
165dafbbf5cSSergey Shtylyov int ua = sil680_seldev(ap, adev, 0x0C);
166dafbbf5cSSergey Shtylyov int addr_mask = 0x80 + 4 * ap->port_no;
167669a5db4SJeff Garzik int port_shift = adev->devno * 4;
168669a5db4SJeff Garzik u8 scsc, mode;
169669a5db4SJeff Garzik u16 multi, ultra;
170669a5db4SJeff Garzik
171669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x8A, &scsc);
172669a5db4SJeff Garzik pci_read_config_byte(pdev, addr_mask, &mode);
173669a5db4SJeff Garzik pci_read_config_word(pdev, ma, &multi);
174669a5db4SJeff Garzik pci_read_config_word(pdev, ua, &ultra);
175669a5db4SJeff Garzik
176669a5db4SJeff Garzik /* Mask timing bits */
177669a5db4SJeff Garzik ultra &= ~0x3F;
178669a5db4SJeff Garzik mode &= ~(0x03 << port_shift);
179669a5db4SJeff Garzik
180669a5db4SJeff Garzik /* Extract scsc */
181669a5db4SJeff Garzik scsc = (scsc & 0x30) ? 1 : 0;
182669a5db4SJeff Garzik
183669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0) {
184669a5db4SJeff Garzik multi = 0x10C1;
185669a5db4SJeff Garzik ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0];
186669a5db4SJeff Garzik mode |= (0x03 << port_shift);
187669a5db4SJeff Garzik } else {
188669a5db4SJeff Garzik multi = dma_table[adev->dma_mode - XFER_MW_DMA_0];
189669a5db4SJeff Garzik mode |= (0x02 << port_shift);
190669a5db4SJeff Garzik }
191669a5db4SJeff Garzik pci_write_config_byte(pdev, addr_mask, mode);
192669a5db4SJeff Garzik pci_write_config_word(pdev, ma, multi);
193669a5db4SJeff Garzik pci_write_config_word(pdev, ua, ultra);
194669a5db4SJeff Garzik }
195669a5db4SJeff Garzik
196c4acf99bSAlan Cox /**
197c4acf99bSAlan Cox * sil680_sff_exec_command - issue ATA command to host controller
198c4acf99bSAlan Cox * @ap: port to which command is being issued
199c4acf99bSAlan Cox * @tf: ATA taskfile register set
200c4acf99bSAlan Cox *
201c4acf99bSAlan Cox * Issues ATA command, with proper synchronization with interrupt
202c4acf99bSAlan Cox * handler / other threads. Use our MMIO space for PCI posting to avoid
203c4acf99bSAlan Cox * a hideously slow cycle all the way to the device.
204c4acf99bSAlan Cox *
205c4acf99bSAlan Cox * LOCKING:
206c4acf99bSAlan Cox * spin_lock_irqsave(host lock)
207c4acf99bSAlan Cox */
sil680_sff_exec_command(struct ata_port * ap,const struct ata_taskfile * tf)208ada5b12eSSergei Shtylyov static void sil680_sff_exec_command(struct ata_port *ap,
209c4acf99bSAlan Cox const struct ata_taskfile *tf)
210c4acf99bSAlan Cox {
211c4acf99bSAlan Cox iowrite8(tf->command, ap->ioaddr.command_addr);
212c4acf99bSAlan Cox ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
213c4acf99bSAlan Cox }
214c4acf99bSAlan Cox
sil680_sff_irq_check(struct ata_port * ap)2159b980e10SSergei Shtylyov static bool sil680_sff_irq_check(struct ata_port *ap)
2169b980e10SSergei Shtylyov {
2179b980e10SSergei Shtylyov struct pci_dev *pdev = to_pci_dev(ap->host->dev);
218dafbbf5cSSergey Shtylyov int addr = sil680_selreg(ap, 1);
2199b980e10SSergei Shtylyov u8 val;
2209b980e10SSergei Shtylyov
2219b980e10SSergei Shtylyov pci_read_config_byte(pdev, addr, &val);
2229b980e10SSergei Shtylyov
2239b980e10SSergei Shtylyov return val & 0x08;
2249b980e10SSergei Shtylyov }
2259b980e10SSergei Shtylyov
226*25df73d9SBart Van Assche static const struct scsi_host_template sil680_sht = {
22768d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
228669a5db4SJeff Garzik };
229669a5db4SJeff Garzik
230c4acf99bSAlan Cox
231669a5db4SJeff Garzik static struct ata_port_operations sil680_port_ops = {
232871af121SAlan Cox .inherits = &ata_bmdma32_port_ops,
233c4acf99bSAlan Cox .sff_exec_command = sil680_sff_exec_command,
2349b980e10SSergei Shtylyov .sff_irq_check = sil680_sff_irq_check,
235029cfd6bSTejun Heo .cable_detect = sil680_cable_detect,
236669a5db4SJeff Garzik .set_piomode = sil680_set_piomode,
237669a5db4SJeff Garzik .set_dmamode = sil680_set_dmamode,
238669a5db4SJeff Garzik };
239669a5db4SJeff Garzik
2408550c163SAlan /**
2418550c163SAlan * sil680_init_chip - chip setup
2428550c163SAlan * @pdev: PCI device
24391c50d8aSLee Jones * @try_mmio: Indicates to caller whether MMIO should be attempted
2448550c163SAlan *
2458550c163SAlan * Perform all the chip setup which must be done both when the device
2468550c163SAlan * is powered up on boot and when we resume in case we resumed from RAM.
2478550c163SAlan * Returns the final clock settings.
2488550c163SAlan */
2498550c163SAlan
sil680_init_chip(struct pci_dev * pdev,int * try_mmio)2502b9e68f7SBenjamin Herrenschmidt static u8 sil680_init_chip(struct pci_dev *pdev, int *try_mmio)
251669a5db4SJeff Garzik {
252669a5db4SJeff Garzik u8 tmpbyte = 0;
253669a5db4SJeff Garzik
254669a5db4SJeff Garzik /* FIXME: double check */
25589d3b360SSergei Shtylyov pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
25689d3b360SSergei Shtylyov pdev->revision ? 1 : 255);
257669a5db4SJeff Garzik
258669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x80, 0x00);
259669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x84, 0x00);
260669a5db4SJeff Garzik
261669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x8A, &tmpbyte);
262669a5db4SJeff Garzik
26379b0bde1SJeff Garzik dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
264669a5db4SJeff Garzik tmpbyte & 1, tmpbyte & 0x30);
265669a5db4SJeff Garzik
2660f436effSBenjamin Herrenschmidt *try_mmio = 0;
26747d692a9SKumar Gala #ifdef CONFIG_PPC
2680f436effSBenjamin Herrenschmidt if (machine_is(cell))
2692b9e68f7SBenjamin Herrenschmidt *try_mmio = (tmpbyte & 1) || pci_resource_start(pdev, 5);
2700f436effSBenjamin Herrenschmidt #endif
2712b9e68f7SBenjamin Herrenschmidt
272669a5db4SJeff Garzik switch (tmpbyte & 0x30) {
273669a5db4SJeff Garzik case 0x00:
274669a5db4SJeff Garzik /* 133 clock attempt to force it on */
275669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10);
276669a5db4SJeff Garzik break;
277669a5db4SJeff Garzik case 0x30:
278669a5db4SJeff Garzik /* if clocking is disabled */
279669a5db4SJeff Garzik /* 133 clock attempt to force it on */
280669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20);
281669a5db4SJeff Garzik break;
282669a5db4SJeff Garzik case 0x10:
283669a5db4SJeff Garzik /* 133 already */
284669a5db4SJeff Garzik break;
285669a5db4SJeff Garzik case 0x20:
286669a5db4SJeff Garzik /* BIOS set PCI x2 clocking */
287669a5db4SJeff Garzik break;
288669a5db4SJeff Garzik }
289669a5db4SJeff Garzik
290669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x8A, &tmpbyte);
29179b0bde1SJeff Garzik dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
292669a5db4SJeff Garzik tmpbyte & 1, tmpbyte & 0x30);
293669a5db4SJeff Garzik
294669a5db4SJeff Garzik pci_write_config_byte(pdev, 0xA1, 0x72);
295669a5db4SJeff Garzik pci_write_config_word(pdev, 0xA2, 0x328A);
296669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xA4, 0x62DD62DD);
297669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xA8, 0x43924392);
298669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xAC, 0x40094009);
299669a5db4SJeff Garzik pci_write_config_byte(pdev, 0xB1, 0x72);
300669a5db4SJeff Garzik pci_write_config_word(pdev, 0xB2, 0x328A);
301669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xB4, 0x62DD62DD);
302669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xB8, 0x43924392);
303669a5db4SJeff Garzik pci_write_config_dword(pdev, 0xBC, 0x40094009);
304669a5db4SJeff Garzik
305669a5db4SJeff Garzik switch (tmpbyte & 0x30) {
3067a113d38SBartlomiej Zolnierkiewicz case 0x00:
3073156234bSHannes Reinecke dev_info(&pdev->dev, "sil680: 100MHz clock.\n");
3087a113d38SBartlomiej Zolnierkiewicz break;
3097a113d38SBartlomiej Zolnierkiewicz case 0x10:
3103156234bSHannes Reinecke dev_info(&pdev->dev, "sil680: 133MHz clock.\n");
3117a113d38SBartlomiej Zolnierkiewicz break;
3127a113d38SBartlomiej Zolnierkiewicz case 0x20:
3133156234bSHannes Reinecke dev_info(&pdev->dev, "sil680: Using PCI clock.\n");
3147a113d38SBartlomiej Zolnierkiewicz break;
315669a5db4SJeff Garzik /* This last case is _NOT_ ok */
3167a113d38SBartlomiej Zolnierkiewicz case 0x30:
3173156234bSHannes Reinecke dev_err(&pdev->dev, "sil680: Clock disabled ?\n");
3188550c163SAlan }
3198550c163SAlan return tmpbyte & 0x30;
3208550c163SAlan }
3218550c163SAlan
sil680_init_one(struct pci_dev * pdev,const struct pci_device_id * id)3220ec24914SGreg Kroah-Hartman static int sil680_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
3238550c163SAlan {
3241626aeb8STejun Heo static const struct ata_port_info info = {
3251d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
32614bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
32714bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
328bf6263a8SJeff Garzik .udma_mask = ATA_UDMA6,
3298550c163SAlan .port_ops = &sil680_port_ops
3308550c163SAlan };
3311626aeb8STejun Heo static const struct ata_port_info info_slow = {
3321d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
33314bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
33414bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
335bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5,
3368550c163SAlan .port_ops = &sil680_port_ops
3378550c163SAlan };
3381626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info, NULL };
3392b9e68f7SBenjamin Herrenschmidt struct ata_host *host;
3402b9e68f7SBenjamin Herrenschmidt void __iomem *mmio_base;
3412b9e68f7SBenjamin Herrenschmidt int rc, try_mmio;
3428550c163SAlan
34306296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
3448550c163SAlan
345f08048e9STejun Heo rc = pcim_enable_device(pdev);
346f08048e9STejun Heo if (rc)
347f08048e9STejun Heo return rc;
348f08048e9STejun Heo
3492b9e68f7SBenjamin Herrenschmidt switch (sil680_init_chip(pdev, &try_mmio)) {
3508550c163SAlan case 0:
3511626aeb8STejun Heo ppi[0] = &info_slow;
3528550c163SAlan break;
3538550c163SAlan case 0x30:
3548550c163SAlan return -ENODEV;
355669a5db4SJeff Garzik }
3562b9e68f7SBenjamin Herrenschmidt
3572b9e68f7SBenjamin Herrenschmidt if (!try_mmio)
3582b9e68f7SBenjamin Herrenschmidt goto use_ioports;
3592b9e68f7SBenjamin Herrenschmidt
3602b9e68f7SBenjamin Herrenschmidt /* Try to acquire MMIO resources and fallback to PIO if
3612b9e68f7SBenjamin Herrenschmidt * that fails
3622b9e68f7SBenjamin Herrenschmidt */
3632b9e68f7SBenjamin Herrenschmidt rc = pcim_iomap_regions(pdev, 1 << SIL680_MMIO_BAR, DRV_NAME);
3642b9e68f7SBenjamin Herrenschmidt if (rc)
3652b9e68f7SBenjamin Herrenschmidt goto use_ioports;
3662b9e68f7SBenjamin Herrenschmidt
3672b9e68f7SBenjamin Herrenschmidt /* Allocate host and set it up */
3682b9e68f7SBenjamin Herrenschmidt host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
3692b9e68f7SBenjamin Herrenschmidt if (!host)
3702b9e68f7SBenjamin Herrenschmidt return -ENOMEM;
3712b9e68f7SBenjamin Herrenschmidt host->iomap = pcim_iomap_table(pdev);
3722b9e68f7SBenjamin Herrenschmidt
3732b9e68f7SBenjamin Herrenschmidt /* Setup DMA masks */
374b5e55556SChristoph Hellwig rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
3752b9e68f7SBenjamin Herrenschmidt if (rc)
3762b9e68f7SBenjamin Herrenschmidt return rc;
3772b9e68f7SBenjamin Herrenschmidt pci_set_master(pdev);
3782b9e68f7SBenjamin Herrenschmidt
3792b9e68f7SBenjamin Herrenschmidt /* Get MMIO base and initialize port addresses */
3802b9e68f7SBenjamin Herrenschmidt mmio_base = host->iomap[SIL680_MMIO_BAR];
3812b9e68f7SBenjamin Herrenschmidt host->ports[0]->ioaddr.bmdma_addr = mmio_base + 0x00;
3822b9e68f7SBenjamin Herrenschmidt host->ports[0]->ioaddr.cmd_addr = mmio_base + 0x80;
3832b9e68f7SBenjamin Herrenschmidt host->ports[0]->ioaddr.ctl_addr = mmio_base + 0x8a;
3842b9e68f7SBenjamin Herrenschmidt host->ports[0]->ioaddr.altstatus_addr = mmio_base + 0x8a;
3859363c382STejun Heo ata_sff_std_ports(&host->ports[0]->ioaddr);
3862b9e68f7SBenjamin Herrenschmidt host->ports[1]->ioaddr.bmdma_addr = mmio_base + 0x08;
3872b9e68f7SBenjamin Herrenschmidt host->ports[1]->ioaddr.cmd_addr = mmio_base + 0xc0;
3882b9e68f7SBenjamin Herrenschmidt host->ports[1]->ioaddr.ctl_addr = mmio_base + 0xca;
3892b9e68f7SBenjamin Herrenschmidt host->ports[1]->ioaddr.altstatus_addr = mmio_base + 0xca;
3909363c382STejun Heo ata_sff_std_ports(&host->ports[1]->ioaddr);
3912b9e68f7SBenjamin Herrenschmidt
3922b9e68f7SBenjamin Herrenschmidt /* Register & activate */
393c3b28894STejun Heo return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
3949363c382STejun Heo IRQF_SHARED, &sil680_sht);
3952b9e68f7SBenjamin Herrenschmidt
3962b9e68f7SBenjamin Herrenschmidt use_ioports:
3971c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &sil680_sht, NULL, 0);
398669a5db4SJeff Garzik }
399669a5db4SJeff Garzik
40058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
sil680_reinit_one(struct pci_dev * pdev)4018550c163SAlan static int sil680_reinit_one(struct pci_dev *pdev)
4028550c163SAlan {
4030a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
404f08048e9STejun Heo int try_mmio, rc;
4052b9e68f7SBenjamin Herrenschmidt
406f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev);
407f08048e9STejun Heo if (rc)
408f08048e9STejun Heo return rc;
4092b9e68f7SBenjamin Herrenschmidt sil680_init_chip(pdev, &try_mmio);
410f08048e9STejun Heo ata_host_resume(host);
411f08048e9STejun Heo return 0;
4128550c163SAlan }
413438ac6d5STejun Heo #endif
4148550c163SAlan
415669a5db4SJeff Garzik static const struct pci_device_id sil680[] = {
4162d2744fcSJeff Garzik { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), },
4172d2744fcSJeff Garzik
4182d2744fcSJeff Garzik { },
419669a5db4SJeff Garzik };
420669a5db4SJeff Garzik
421669a5db4SJeff Garzik static struct pci_driver sil680_pci_driver = {
422669a5db4SJeff Garzik .name = DRV_NAME,
423669a5db4SJeff Garzik .id_table = sil680,
424669a5db4SJeff Garzik .probe = sil680_init_one,
4258550c163SAlan .remove = ata_pci_remove_one,
42658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
4278550c163SAlan .suspend = ata_pci_device_suspend,
4288550c163SAlan .resume = sil680_reinit_one,
429438ac6d5STejun Heo #endif
430669a5db4SJeff Garzik };
431669a5db4SJeff Garzik
4322fc75da0SAxel Lin module_pci_driver(sil680_pci_driver);
433669a5db4SJeff Garzik
434669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
435669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for SI680 PATA");
436669a5db4SJeff Garzik MODULE_LICENSE("GPL");
437669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, sil680);
438669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
439