109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3a0fcdc02SJeff Garzik * pata_serverworks.c - Serverworks PATA for new ATA layer
4669a5db4SJeff Garzik * (C) 2005 Red Hat Inc
58490377aSBartlomiej Zolnierkiewicz * (C) 2010 Bartlomiej Zolnierkiewicz
6669a5db4SJeff Garzik *
7669a5db4SJeff Garzik * based upon
8669a5db4SJeff Garzik *
9669a5db4SJeff Garzik * serverworks.c
10669a5db4SJeff Garzik *
11669a5db4SJeff Garzik * Copyright (C) 1998-2000 Michel Aubry
12669a5db4SJeff Garzik * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
13669a5db4SJeff Garzik * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
14669a5db4SJeff Garzik * Portions copyright (c) 2001 Sun Microsystems
15669a5db4SJeff Garzik *
16669a5db4SJeff Garzik *
17669a5db4SJeff Garzik * RCC/ServerWorks IDE driver for Linux
18669a5db4SJeff Garzik *
19669a5db4SJeff Garzik * OSB4: `Open South Bridge' IDE Interface (fn 1)
20669a5db4SJeff Garzik * supports UDMA mode 2 (33 MB/s)
21669a5db4SJeff Garzik *
22669a5db4SJeff Garzik * CSB5: `Champion South Bridge' IDE Interface (fn 1)
23669a5db4SJeff Garzik * all revisions support UDMA mode 4 (66 MB/s)
24669a5db4SJeff Garzik * revision A2.0 and up support UDMA mode 5 (100 MB/s)
25669a5db4SJeff Garzik *
26669a5db4SJeff Garzik * *** The CSB5 does not provide ANY register ***
27669a5db4SJeff Garzik * *** to detect 80-conductor cable presence. ***
28669a5db4SJeff Garzik *
29669a5db4SJeff Garzik * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
30669a5db4SJeff Garzik *
31669a5db4SJeff Garzik * Documentation:
32669a5db4SJeff Garzik * Available under NDA only. Errata info very hard to get.
33669a5db4SJeff Garzik */
34669a5db4SJeff Garzik
35669a5db4SJeff Garzik #include <linux/kernel.h>
36669a5db4SJeff Garzik #include <linux/module.h>
37669a5db4SJeff Garzik #include <linux/pci.h>
38669a5db4SJeff Garzik #include <linux/blkdev.h>
39669a5db4SJeff Garzik #include <linux/delay.h>
40669a5db4SJeff Garzik #include <scsi/scsi_host.h>
41669a5db4SJeff Garzik #include <linux/libata.h>
42669a5db4SJeff Garzik
43669a5db4SJeff Garzik #define DRV_NAME "pata_serverworks"
440f069788SAlan Cox #define DRV_VERSION "0.4.3"
45669a5db4SJeff Garzik
46669a5db4SJeff Garzik #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
47669a5db4SJeff Garzik #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
48669a5db4SJeff Garzik
49*8fcf8519SDamien Le Moal /*
50*8fcf8519SDamien Le Moal * Seagate Barracuda ATA IV Family drives in UDMA mode 5
51*8fcf8519SDamien Le Moal * can overrun their FIFOs when used with the CSB5.
52*8fcf8519SDamien Le Moal */
53*8fcf8519SDamien Le Moal static const char * const csb_bad_ata100[] = {
54669a5db4SJeff Garzik "ST320011A",
55669a5db4SJeff Garzik "ST340016A",
56669a5db4SJeff Garzik "ST360021A",
57669a5db4SJeff Garzik "ST380021A",
58669a5db4SJeff Garzik NULL
59669a5db4SJeff Garzik };
60669a5db4SJeff Garzik
61669a5db4SJeff Garzik /**
62e69a70d9SBartlomiej Zolnierkiewicz * oem_cable - Dell/Sun serverworks cable detection
63669a5db4SJeff Garzik * @ap: ATA port to do cable detect
64669a5db4SJeff Garzik *
65e69a70d9SBartlomiej Zolnierkiewicz * Dell PowerEdge and Sun Cobalt 'Alpine' hide the 40/80 pin select
66e69a70d9SBartlomiej Zolnierkiewicz * for their interfaces in the top two bits of the subsystem ID.
67669a5db4SJeff Garzik */
68669a5db4SJeff Garzik
oem_cable(struct ata_port * ap)69e69a70d9SBartlomiej Zolnierkiewicz static int oem_cable(struct ata_port *ap)
705860a554SBartlomiej Zolnierkiewicz {
71669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
72669a5db4SJeff Garzik
73669a5db4SJeff Garzik if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
74669a5db4SJeff Garzik return ATA_CBL_PATA80;
75669a5db4SJeff Garzik return ATA_CBL_PATA40;
76669a5db4SJeff Garzik }
77669a5db4SJeff Garzik
78669a5db4SJeff Garzik struct sv_cable_table {
79669a5db4SJeff Garzik int device;
80669a5db4SJeff Garzik int subvendor;
81669a5db4SJeff Garzik int (*cable_detect)(struct ata_port *ap);
82669a5db4SJeff Garzik };
83669a5db4SJeff Garzik
84669a5db4SJeff Garzik static struct sv_cable_table cable_detect[] = {
85e69a70d9SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, oem_cable },
86e69a70d9SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, oem_cable },
87e69a70d9SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN, oem_cable },
885860a554SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, ata_cable_40wire },
895860a554SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, ata_cable_unknown },
905860a554SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, ata_cable_unknown },
915860a554SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, ata_cable_unknown },
925860a554SBartlomiej Zolnierkiewicz { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, ata_cable_unknown },
93669a5db4SJeff Garzik { }
94669a5db4SJeff Garzik };
95669a5db4SJeff Garzik
96669a5db4SJeff Garzik /**
97a0fcdc02SJeff Garzik * serverworks_cable_detect - cable detection
98669a5db4SJeff Garzik * @ap: ATA port
99669a5db4SJeff Garzik *
100669a5db4SJeff Garzik * Perform cable detection according to the device and subvendor
101669a5db4SJeff Garzik * identifications
102669a5db4SJeff Garzik */
103669a5db4SJeff Garzik
serverworks_cable_detect(struct ata_port * ap)104d4b2bab4STejun Heo static int serverworks_cable_detect(struct ata_port *ap)
105d4b2bab4STejun Heo {
106669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
107669a5db4SJeff Garzik struct sv_cable_table *cb = cable_detect;
108669a5db4SJeff Garzik
109669a5db4SJeff Garzik while(cb->device) {
110669a5db4SJeff Garzik if (cb->device == pdev->device &&
111669a5db4SJeff Garzik (cb->subvendor == pdev->subsystem_vendor ||
112669a5db4SJeff Garzik cb->subvendor == PCI_ANY_ID)) {
113a0fcdc02SJeff Garzik return cb->cable_detect(ap);
114669a5db4SJeff Garzik }
115669a5db4SJeff Garzik cb++;
116669a5db4SJeff Garzik }
117669a5db4SJeff Garzik
118669a5db4SJeff Garzik BUG();
119669a5db4SJeff Garzik return -1; /* kill compiler warning */
120669a5db4SJeff Garzik }
121669a5db4SJeff Garzik
122669a5db4SJeff Garzik /**
123669a5db4SJeff Garzik * serverworks_is_csb - Check for CSB or OSB
124669a5db4SJeff Garzik * @pdev: PCI device to check
125669a5db4SJeff Garzik *
126669a5db4SJeff Garzik * Returns true if the device being checked is known to be a CSB
127669a5db4SJeff Garzik * series device.
128669a5db4SJeff Garzik */
129669a5db4SJeff Garzik
serverworks_is_csb(struct pci_dev * pdev)130669a5db4SJeff Garzik static u8 serverworks_is_csb(struct pci_dev *pdev)
131669a5db4SJeff Garzik {
132669a5db4SJeff Garzik switch (pdev->device) {
133669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
134669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
135669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
136669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
137669a5db4SJeff Garzik return 1;
138669a5db4SJeff Garzik default:
139669a5db4SJeff Garzik break;
140669a5db4SJeff Garzik }
141669a5db4SJeff Garzik return 0;
142669a5db4SJeff Garzik }
143669a5db4SJeff Garzik
144669a5db4SJeff Garzik /**
145669a5db4SJeff Garzik * serverworks_osb4_filter - mode selection filter
146669a5db4SJeff Garzik * @adev: ATA device
147a76b62caSAlan Cox * @mask: Mask of proposed modes
148669a5db4SJeff Garzik *
149669a5db4SJeff Garzik * Filter the offered modes for the device to apply controller
150669a5db4SJeff Garzik * specific rules. OSB4 requires no UDMA for disks due to a FIFO
151669a5db4SJeff Garzik * bug we hit.
152669a5db4SJeff Garzik */
153669a5db4SJeff Garzik
serverworks_osb4_filter(struct ata_device * adev,unsigned int mask)154f0a6d77bSSergey Shtylyov static unsigned int serverworks_osb4_filter(struct ata_device *adev, unsigned int mask)
155669a5db4SJeff Garzik {
156669a5db4SJeff Garzik if (adev->class == ATA_DEV_ATA)
157669a5db4SJeff Garzik mask &= ~ATA_MASK_UDMA;
158c7087652STejun Heo return mask;
159669a5db4SJeff Garzik }
160669a5db4SJeff Garzik
161669a5db4SJeff Garzik
162669a5db4SJeff Garzik /**
163669a5db4SJeff Garzik * serverworks_csb_filter - mode selection filter
164669a5db4SJeff Garzik * @adev: ATA device
165a76b62caSAlan Cox * @mask: Mask of proposed modes
166669a5db4SJeff Garzik *
167*8fcf8519SDamien Le Moal * Check the list of devices with broken UDMA5 and
168*8fcf8519SDamien Le Moal * disable UDMA5 if matched.
169669a5db4SJeff Garzik */
serverworks_csb_filter(struct ata_device * adev,unsigned int mask)170*8fcf8519SDamien Le Moal static unsigned int serverworks_csb_filter(struct ata_device *adev,
171*8fcf8519SDamien Le Moal unsigned int mask)
172669a5db4SJeff Garzik {
173669a5db4SJeff Garzik const char *p;
1748bfa79fcSTejun Heo char model_num[ATA_ID_PROD_LEN + 1];
1758bfa79fcSTejun Heo int i;
176669a5db4SJeff Garzik
177669a5db4SJeff Garzik /* Disk, UDMA */
178669a5db4SJeff Garzik if (adev->class != ATA_DEV_ATA)
179c7087652STejun Heo return mask;
180669a5db4SJeff Garzik
181669a5db4SJeff Garzik /* Actually do need to check */
1828bfa79fcSTejun Heo ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
183669a5db4SJeff Garzik
184669a5db4SJeff Garzik for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) {
1858bfa79fcSTejun Heo if (!strcmp(p, model_num))
1866ddd6861SAlan Cox mask &= ~(0xE0 << ATA_SHIFT_UDMA);
187669a5db4SJeff Garzik }
188c7087652STejun Heo return mask;
189669a5db4SJeff Garzik }
190669a5db4SJeff Garzik
191669a5db4SJeff Garzik /**
192669a5db4SJeff Garzik * serverworks_set_piomode - set initial PIO mode data
193669a5db4SJeff Garzik * @ap: ATA interface
194669a5db4SJeff Garzik * @adev: ATA device
195669a5db4SJeff Garzik *
196669a5db4SJeff Garzik * Program the OSB4/CSB5 timing registers for PIO. The PIO register
197669a5db4SJeff Garzik * load is done as a simple lookup.
198669a5db4SJeff Garzik */
serverworks_set_piomode(struct ata_port * ap,struct ata_device * adev)199669a5db4SJeff Garzik static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev)
200669a5db4SJeff Garzik {
201669a5db4SJeff Garzik static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
2020f069788SAlan Cox int offset = 1 + 2 * ap->port_no - adev->devno;
203669a5db4SJeff Garzik int devbits = (2 * ap->port_no + adev->devno) * 4;
204669a5db4SJeff Garzik u16 csb5_pio;
205669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
206669a5db4SJeff Garzik int pio = adev->pio_mode - XFER_PIO_0;
207669a5db4SJeff Garzik
208669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]);
209669a5db4SJeff Garzik
210669a5db4SJeff Garzik /* The OSB4 just requires the timing but the CSB series want the
211669a5db4SJeff Garzik mode number as well */
212669a5db4SJeff Garzik if (serverworks_is_csb(pdev)) {
213669a5db4SJeff Garzik pci_read_config_word(pdev, 0x4A, &csb5_pio);
214669a5db4SJeff Garzik csb5_pio &= ~(0x0F << devbits);
2158490377aSBartlomiej Zolnierkiewicz pci_write_config_word(pdev, 0x4A, csb5_pio | (pio << devbits));
216669a5db4SJeff Garzik }
217669a5db4SJeff Garzik }
218669a5db4SJeff Garzik
219669a5db4SJeff Garzik /**
220669a5db4SJeff Garzik * serverworks_set_dmamode - set initial DMA mode data
221669a5db4SJeff Garzik * @ap: ATA interface
222669a5db4SJeff Garzik * @adev: ATA device
223669a5db4SJeff Garzik *
224669a5db4SJeff Garzik * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
225669a5db4SJeff Garzik * chipset. The MWDMA mode values are pulled from a lookup table
226669a5db4SJeff Garzik * while the chipset uses mode number for UDMA.
227669a5db4SJeff Garzik */
228669a5db4SJeff Garzik
serverworks_set_dmamode(struct ata_port * ap,struct ata_device * adev)229669a5db4SJeff Garzik static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev)
230669a5db4SJeff Garzik {
231669a5db4SJeff Garzik static const u8 dma_mode[] = { 0x77, 0x21, 0x20 };
232669a5db4SJeff Garzik int offset = 1 + 2 * ap->port_no - adev->devno;
23336beb823SAlan Cox int devbits = 2 * ap->port_no + adev->devno;
234669a5db4SJeff Garzik u8 ultra;
235669a5db4SJeff Garzik u8 ultra_cfg;
236669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
237669a5db4SJeff Garzik
238669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x54, &ultra_cfg);
23936beb823SAlan Cox pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra);
24036beb823SAlan Cox ultra &= ~(0x0F << (adev->devno * 4));
241669a5db4SJeff Garzik
242669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0) {
243669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + offset, 0x20);
244669a5db4SJeff Garzik
245669a5db4SJeff Garzik ultra |= (adev->dma_mode - XFER_UDMA_0)
24636beb823SAlan Cox << (adev->devno * 4);
247669a5db4SJeff Garzik ultra_cfg |= (1 << devbits);
248669a5db4SJeff Garzik } else {
249669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + offset,
250669a5db4SJeff Garzik dma_mode[adev->dma_mode - XFER_MW_DMA_0]);
251669a5db4SJeff Garzik ultra_cfg &= ~(1 << devbits);
252669a5db4SJeff Garzik }
25336beb823SAlan Cox pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra);
254669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x54, ultra_cfg);
255669a5db4SJeff Garzik }
256669a5db4SJeff Garzik
25725df73d9SBart Van Assche static const struct scsi_host_template serverworks_osb4_sht = {
258ec3d9518SLee Jones ATA_BASE_SHT(DRV_NAME),
25937017ac6SScott Carter .sg_tablesize = LIBATA_DUMB_MAX_PRD,
260ec3d9518SLee Jones .dma_boundary = ATA_DMA_BOUNDARY,
26137017ac6SScott Carter };
26237017ac6SScott Carter
26325df73d9SBart Van Assche static const struct scsi_host_template serverworks_csb_sht = {
26468d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
265669a5db4SJeff Garzik };
266669a5db4SJeff Garzik
267669a5db4SJeff Garzik static struct ata_port_operations serverworks_osb4_port_ops = {
268029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
26937017ac6SScott Carter .qc_prep = ata_bmdma_dumb_qc_prep,
270029cfd6bSTejun Heo .cable_detect = serverworks_cable_detect,
271029cfd6bSTejun Heo .mode_filter = serverworks_osb4_filter,
272669a5db4SJeff Garzik .set_piomode = serverworks_set_piomode,
273669a5db4SJeff Garzik .set_dmamode = serverworks_set_dmamode,
274669a5db4SJeff Garzik };
275669a5db4SJeff Garzik
276669a5db4SJeff Garzik static struct ata_port_operations serverworks_csb_port_ops = {
277029cfd6bSTejun Heo .inherits = &serverworks_osb4_port_ops,
27837017ac6SScott Carter .qc_prep = ata_bmdma_qc_prep,
279669a5db4SJeff Garzik .mode_filter = serverworks_csb_filter,
280669a5db4SJeff Garzik };
281669a5db4SJeff Garzik
serverworks_fixup_osb4(struct pci_dev * pdev)282669a5db4SJeff Garzik static int serverworks_fixup_osb4(struct pci_dev *pdev)
283669a5db4SJeff Garzik {
284669a5db4SJeff Garzik u32 reg;
285669a5db4SJeff Garzik struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
286669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
287669a5db4SJeff Garzik if (isa_dev) {
288669a5db4SJeff Garzik pci_read_config_dword(isa_dev, 0x64, ®);
289669a5db4SJeff Garzik reg &= ~0x00002000; /* disable 600ns interrupt mask */
290669a5db4SJeff Garzik if (!(reg & 0x00004000))
291f9bcf5baSHannes Reinecke dev_info(&pdev->dev, "UDMA not BIOS enabled.\n");
292669a5db4SJeff Garzik reg |= 0x00004000; /* enable UDMA/33 support */
293669a5db4SJeff Garzik pci_write_config_dword(isa_dev, 0x64, reg);
294669a5db4SJeff Garzik pci_dev_put(isa_dev);
295669a5db4SJeff Garzik return 0;
296669a5db4SJeff Garzik }
297f9bcf5baSHannes Reinecke dev_warn(&pdev->dev, "Unable to find bridge.\n");
298669a5db4SJeff Garzik return -ENODEV;
299669a5db4SJeff Garzik }
300669a5db4SJeff Garzik
serverworks_fixup_csb(struct pci_dev * pdev)301669a5db4SJeff Garzik static int serverworks_fixup_csb(struct pci_dev *pdev)
302669a5db4SJeff Garzik {
303669a5db4SJeff Garzik u8 btr;
304669a5db4SJeff Garzik
305669a5db4SJeff Garzik /* Third Channel Test */
306669a5db4SJeff Garzik if (!(PCI_FUNC(pdev->devfn) & 1)) {
307669a5db4SJeff Garzik struct pci_dev * findev = NULL;
308669a5db4SJeff Garzik u32 reg4c = 0;
309669a5db4SJeff Garzik findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
310669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
311669a5db4SJeff Garzik if (findev) {
312669a5db4SJeff Garzik pci_read_config_dword(findev, 0x4C, ®4c);
313669a5db4SJeff Garzik reg4c &= ~0x000007FF;
314669a5db4SJeff Garzik reg4c |= 0x00000040;
315669a5db4SJeff Garzik reg4c |= 0x00000020;
316669a5db4SJeff Garzik pci_write_config_dword(findev, 0x4C, reg4c);
317669a5db4SJeff Garzik pci_dev_put(findev);
318669a5db4SJeff Garzik }
319669a5db4SJeff Garzik } else {
320669a5db4SJeff Garzik struct pci_dev * findev = NULL;
321669a5db4SJeff Garzik u8 reg41 = 0;
322669a5db4SJeff Garzik
323669a5db4SJeff Garzik findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
324669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
325669a5db4SJeff Garzik if (findev) {
326669a5db4SJeff Garzik pci_read_config_byte(findev, 0x41, ®41);
327669a5db4SJeff Garzik reg41 &= ~0x40;
328669a5db4SJeff Garzik pci_write_config_byte(findev, 0x41, reg41);
329669a5db4SJeff Garzik pci_dev_put(findev);
330669a5db4SJeff Garzik }
331669a5db4SJeff Garzik }
332669a5db4SJeff Garzik /* setup the UDMA Control register
333669a5db4SJeff Garzik *
334669a5db4SJeff Garzik * 1. clear bit 6 to enable DMA
335669a5db4SJeff Garzik * 2. enable DMA modes with bits 0-1
336669a5db4SJeff Garzik * 00 : legacy
337669a5db4SJeff Garzik * 01 : udma2
338669a5db4SJeff Garzik * 10 : udma2/udma4
339669a5db4SJeff Garzik * 11 : udma2/udma4/udma5
340669a5db4SJeff Garzik */
341669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x5A, &btr);
342669a5db4SJeff Garzik btr &= ~0x40;
343669a5db4SJeff Garzik if (!(PCI_FUNC(pdev->devfn) & 1))
344669a5db4SJeff Garzik btr |= 0x2;
345669a5db4SJeff Garzik else
34644c10138SAuke Kok btr |= (pdev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
347669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x5A, btr);
348669a5db4SJeff Garzik
349669a5db4SJeff Garzik return btr;
350669a5db4SJeff Garzik }
351669a5db4SJeff Garzik
serverworks_fixup_ht1000(struct pci_dev * pdev)352669a5db4SJeff Garzik static void serverworks_fixup_ht1000(struct pci_dev *pdev)
353669a5db4SJeff Garzik {
354669a5db4SJeff Garzik u8 btr;
355669a5db4SJeff Garzik /* Setup HT1000 SouthBridge Controller - Single Channel Only */
356669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x5A, &btr);
357669a5db4SJeff Garzik btr &= ~0x40;
358669a5db4SJeff Garzik btr |= 0x3;
359669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x5A, btr);
360669a5db4SJeff Garzik }
361669a5db4SJeff Garzik
serverworks_fixup(struct pci_dev * pdev)362d912be2fSBartlomiej Zolnierkiewicz static int serverworks_fixup(struct pci_dev *pdev)
363d912be2fSBartlomiej Zolnierkiewicz {
364d912be2fSBartlomiej Zolnierkiewicz int rc = 0;
365d912be2fSBartlomiej Zolnierkiewicz
366d912be2fSBartlomiej Zolnierkiewicz /* Force master latency timer to 64 PCI clocks */
367d912be2fSBartlomiej Zolnierkiewicz pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
368d912be2fSBartlomiej Zolnierkiewicz
369d912be2fSBartlomiej Zolnierkiewicz switch (pdev->device) {
370d912be2fSBartlomiej Zolnierkiewicz case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE:
371d912be2fSBartlomiej Zolnierkiewicz rc = serverworks_fixup_osb4(pdev);
372d912be2fSBartlomiej Zolnierkiewicz break;
373d912be2fSBartlomiej Zolnierkiewicz case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
374d912be2fSBartlomiej Zolnierkiewicz ata_pci_bmdma_clear_simplex(pdev);
375df561f66SGustavo A. R. Silva fallthrough;
376d912be2fSBartlomiej Zolnierkiewicz case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
377d912be2fSBartlomiej Zolnierkiewicz case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
378d912be2fSBartlomiej Zolnierkiewicz rc = serverworks_fixup_csb(pdev);
379d912be2fSBartlomiej Zolnierkiewicz break;
380d912be2fSBartlomiej Zolnierkiewicz case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
381d912be2fSBartlomiej Zolnierkiewicz serverworks_fixup_ht1000(pdev);
382d912be2fSBartlomiej Zolnierkiewicz break;
383d912be2fSBartlomiej Zolnierkiewicz }
384d912be2fSBartlomiej Zolnierkiewicz
385d912be2fSBartlomiej Zolnierkiewicz return rc;
386d912be2fSBartlomiej Zolnierkiewicz }
387669a5db4SJeff Garzik
serverworks_init_one(struct pci_dev * pdev,const struct pci_device_id * id)388669a5db4SJeff Garzik static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
389669a5db4SJeff Garzik {
3901626aeb8STejun Heo static const struct ata_port_info info[4] = {
391669a5db4SJeff Garzik { /* OSB4 */
3921d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
39314bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
39414bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
39514bdef98SErik Inge Bolsø .udma_mask = ATA_UDMA2,
396669a5db4SJeff Garzik .port_ops = &serverworks_osb4_port_ops
397669a5db4SJeff Garzik }, { /* OSB4 no UDMA */
3981d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
39914bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
40014bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
40114bdef98SErik Inge Bolsø /* No UDMA */
402669a5db4SJeff Garzik .port_ops = &serverworks_osb4_port_ops
403669a5db4SJeff Garzik }, { /* CSB5 */
4041d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
40514bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
40614bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
407bf6263a8SJeff Garzik .udma_mask = ATA_UDMA4,
408669a5db4SJeff Garzik .port_ops = &serverworks_csb_port_ops
409669a5db4SJeff Garzik }, { /* CSB5 - later revisions*/
4101d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
41114bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
41214bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
413bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5,
414669a5db4SJeff Garzik .port_ops = &serverworks_csb_port_ops
415669a5db4SJeff Garzik }
416669a5db4SJeff Garzik };
4171626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
41825df73d9SBart Van Assche const struct scsi_host_template *sht = &serverworks_csb_sht;
419f08048e9STejun Heo int rc;
420f08048e9STejun Heo
421f08048e9STejun Heo rc = pcim_enable_device(pdev);
422f08048e9STejun Heo if (rc)
423f08048e9STejun Heo return rc;
424669a5db4SJeff Garzik
425d912be2fSBartlomiej Zolnierkiewicz rc = serverworks_fixup(pdev);
426669a5db4SJeff Garzik
427669a5db4SJeff Garzik /* OSB4 : South Bridge and IDE */
428669a5db4SJeff Garzik if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
429669a5db4SJeff Garzik /* Select non UDMA capable OSB4 if we can't do fixups */
430d912be2fSBartlomiej Zolnierkiewicz if (rc < 0)
4311626aeb8STejun Heo ppi[0] = &info[1];
43237017ac6SScott Carter sht = &serverworks_osb4_sht;
433669a5db4SJeff Garzik }
434669a5db4SJeff Garzik /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
435669a5db4SJeff Garzik else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
436669a5db4SJeff Garzik (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
437669a5db4SJeff Garzik (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
438669a5db4SJeff Garzik
439669a5db4SJeff Garzik /* If the returned btr is the newer revision then
440669a5db4SJeff Garzik select the right info block */
441d912be2fSBartlomiej Zolnierkiewicz if (rc == 3)
4421626aeb8STejun Heo ppi[0] = &info[3];
443669a5db4SJeff Garzik
444669a5db4SJeff Garzik /* Is this the 3rd channel CSB6 IDE ? */
445669a5db4SJeff Garzik if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)
4461626aeb8STejun Heo ppi[1] = &ata_dummy_port_info;
447669a5db4SJeff Garzik }
448669a5db4SJeff Garzik
44937017ac6SScott Carter return ata_pci_bmdma_init_one(pdev, ppi, sht, NULL, 0);
450669a5db4SJeff Garzik }
451669a5db4SJeff Garzik
45258eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
serverworks_reinit_one(struct pci_dev * pdev)45338e0d56eSAlan static int serverworks_reinit_one(struct pci_dev *pdev)
45438e0d56eSAlan {
4550a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
456f08048e9STejun Heo int rc;
457f08048e9STejun Heo
458f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev);
459f08048e9STejun Heo if (rc)
460f08048e9STejun Heo return rc;
461f08048e9STejun Heo
462d912be2fSBartlomiej Zolnierkiewicz (void)serverworks_fixup(pdev);
463f08048e9STejun Heo
464f08048e9STejun Heo ata_host_resume(host);
465f08048e9STejun Heo return 0;
46638e0d56eSAlan }
467438ac6d5STejun Heo #endif
46838e0d56eSAlan
4692d2744fcSJeff Garzik static const struct pci_device_id serverworks[] = {
4702d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0},
4712d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2},
4722d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2},
4732d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2},
4742d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2},
4752d2744fcSJeff Garzik
4762d2744fcSJeff Garzik { },
477669a5db4SJeff Garzik };
478669a5db4SJeff Garzik
479669a5db4SJeff Garzik static struct pci_driver serverworks_pci_driver = {
480669a5db4SJeff Garzik .name = DRV_NAME,
481669a5db4SJeff Garzik .id_table = serverworks,
482669a5db4SJeff Garzik .probe = serverworks_init_one,
48338e0d56eSAlan .remove = ata_pci_remove_one,
48458eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
48538e0d56eSAlan .suspend = ata_pci_device_suspend,
48638e0d56eSAlan .resume = serverworks_reinit_one,
487438ac6d5STejun Heo #endif
488669a5db4SJeff Garzik };
489669a5db4SJeff Garzik
4902fc75da0SAxel Lin module_pci_driver(serverworks_pci_driver);
491669a5db4SJeff Garzik
492669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
493669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
494669a5db4SJeff Garzik MODULE_LICENSE("GPL");
495669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, serverworks);
496669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
497