109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * pata_radisys.c - Intel PATA/SATA controllers
4669a5db4SJeff Garzik *
5ab771630SAlan Cox * (C) 2006 Red Hat <alan@lxorguk.ukuu.org.uk>
6669a5db4SJeff Garzik *
7669a5db4SJeff Garzik * Some parts based on ata_piix.c by Jeff Garzik and others.
8669a5db4SJeff Garzik *
9669a5db4SJeff Garzik * A PIIX relative, this device has a single ATA channel and no
10669a5db4SJeff Garzik * slave timings, SITRE or PPE. In that sense it is a close relative
11669a5db4SJeff Garzik * of the original PIIX. It does however support UDMA 33/66 per channel
12669a5db4SJeff Garzik * although no other modes/timings. Also lacking is 32bit I/O on the ATA
13669a5db4SJeff Garzik * port.
14669a5db4SJeff Garzik */
15669a5db4SJeff Garzik
16669a5db4SJeff Garzik #include <linux/kernel.h>
17669a5db4SJeff Garzik #include <linux/module.h>
18669a5db4SJeff Garzik #include <linux/pci.h>
19669a5db4SJeff Garzik #include <linux/blkdev.h>
20669a5db4SJeff Garzik #include <linux/delay.h>
21669a5db4SJeff Garzik #include <linux/device.h>
22669a5db4SJeff Garzik #include <scsi/scsi_host.h>
23669a5db4SJeff Garzik #include <linux/libata.h>
24669a5db4SJeff Garzik #include <linux/ata.h>
25669a5db4SJeff Garzik
26669a5db4SJeff Garzik #define DRV_NAME "pata_radisys"
27d36a7648SAlan Cox #define DRV_VERSION "0.4.4"
28669a5db4SJeff Garzik
29669a5db4SJeff Garzik /**
30669a5db4SJeff Garzik * radisys_set_piomode - Initialize host controller PATA PIO timings
31d36a7648SAlan Cox * @ap: ATA port
32d36a7648SAlan Cox * @adev: Device whose timings we are configuring
33669a5db4SJeff Garzik *
34669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space.
35669a5db4SJeff Garzik *
36669a5db4SJeff Garzik * LOCKING:
37669a5db4SJeff Garzik * None (inherited from caller).
38669a5db4SJeff Garzik */
39669a5db4SJeff Garzik
radisys_set_piomode(struct ata_port * ap,struct ata_device * adev)40669a5db4SJeff Garzik static void radisys_set_piomode (struct ata_port *ap, struct ata_device *adev)
41669a5db4SJeff Garzik {
42669a5db4SJeff Garzik unsigned int pio = adev->pio_mode - XFER_PIO_0;
43669a5db4SJeff Garzik struct pci_dev *dev = to_pci_dev(ap->host->dev);
44669a5db4SJeff Garzik u16 idetm_data;
45669a5db4SJeff Garzik int control = 0;
46669a5db4SJeff Garzik
47669a5db4SJeff Garzik /*
48669a5db4SJeff Garzik * See Intel Document 298600-004 for the timing programing rules
49669a5db4SJeff Garzik * for PIIX/ICH. Note that the early PIIX does not have the slave
50669a5db4SJeff Garzik * timing port at 0x44. The Radisys is a relative of the PIIX
51669a5db4SJeff Garzik * but not the same so be careful.
52669a5db4SJeff Garzik */
53669a5db4SJeff Garzik
54669a5db4SJeff Garzik static const /* ISP RTC */
55669a5db4SJeff Garzik u8 timings[][2] = { { 0, 0 }, /* Check me */
56669a5db4SJeff Garzik { 0, 0 },
57669a5db4SJeff Garzik { 1, 1 },
58669a5db4SJeff Garzik { 2, 2 },
59669a5db4SJeff Garzik { 3, 3 }, };
60669a5db4SJeff Garzik
61669a5db4SJeff Garzik if (pio > 0)
62669a5db4SJeff Garzik control |= 1; /* TIME1 enable */
63669a5db4SJeff Garzik if (ata_pio_need_iordy(adev))
64669a5db4SJeff Garzik control |= 2; /* IE IORDY */
65669a5db4SJeff Garzik
66669a5db4SJeff Garzik pci_read_config_word(dev, 0x40, &idetm_data);
67669a5db4SJeff Garzik
68669a5db4SJeff Garzik /* Enable IE and TIME as appropriate. Clear the other
69669a5db4SJeff Garzik drive timing bits */
70669a5db4SJeff Garzik idetm_data &= 0xCCCC;
71669a5db4SJeff Garzik idetm_data |= (control << (4 * adev->devno));
72669a5db4SJeff Garzik idetm_data |= (timings[pio][0] << 12) |
73669a5db4SJeff Garzik (timings[pio][1] << 8);
74669a5db4SJeff Garzik pci_write_config_word(dev, 0x40, idetm_data);
75669a5db4SJeff Garzik
76669a5db4SJeff Garzik /* Track which port is configured */
77669a5db4SJeff Garzik ap->private_data = adev;
78669a5db4SJeff Garzik }
79669a5db4SJeff Garzik
80669a5db4SJeff Garzik /**
81669a5db4SJeff Garzik * radisys_set_dmamode - Initialize host controller PATA DMA timings
82669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
83669a5db4SJeff Garzik * @adev: Device to program
84669a5db4SJeff Garzik *
85669a5db4SJeff Garzik * Set MWDMA mode for device, in host controller PCI config space.
86669a5db4SJeff Garzik *
87669a5db4SJeff Garzik * LOCKING:
88669a5db4SJeff Garzik * None (inherited from caller).
89669a5db4SJeff Garzik */
90669a5db4SJeff Garzik
radisys_set_dmamode(struct ata_port * ap,struct ata_device * adev)91669a5db4SJeff Garzik static void radisys_set_dmamode (struct ata_port *ap, struct ata_device *adev)
92669a5db4SJeff Garzik {
93669a5db4SJeff Garzik struct pci_dev *dev = to_pci_dev(ap->host->dev);
94669a5db4SJeff Garzik u16 idetm_data;
95669a5db4SJeff Garzik u8 udma_enable;
96669a5db4SJeff Garzik
97669a5db4SJeff Garzik static const /* ISP RTC */
98669a5db4SJeff Garzik u8 timings[][2] = { { 0, 0 },
99669a5db4SJeff Garzik { 0, 0 },
100669a5db4SJeff Garzik { 1, 1 },
101669a5db4SJeff Garzik { 2, 2 },
102669a5db4SJeff Garzik { 3, 3 }, };
103669a5db4SJeff Garzik
104669a5db4SJeff Garzik /*
105669a5db4SJeff Garzik * MWDMA is driven by the PIO timings. We must also enable
106669a5db4SJeff Garzik * IORDY unconditionally.
107669a5db4SJeff Garzik */
108669a5db4SJeff Garzik
109669a5db4SJeff Garzik pci_read_config_word(dev, 0x40, &idetm_data);
110669a5db4SJeff Garzik pci_read_config_byte(dev, 0x48, &udma_enable);
111669a5db4SJeff Garzik
112669a5db4SJeff Garzik if (adev->dma_mode < XFER_UDMA_0) {
113669a5db4SJeff Garzik unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
114669a5db4SJeff Garzik const unsigned int needed_pio[3] = {
115669a5db4SJeff Garzik XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
116669a5db4SJeff Garzik };
117669a5db4SJeff Garzik int pio = needed_pio[mwdma] - XFER_PIO_0;
118669a5db4SJeff Garzik int control = 3; /* IORDY|TIME0 */
119669a5db4SJeff Garzik
120669a5db4SJeff Garzik /* If the drive MWDMA is faster than it can do PIO then
121669a5db4SJeff Garzik we must force PIO0 for PIO cycles. */
122669a5db4SJeff Garzik
123669a5db4SJeff Garzik if (adev->pio_mode < needed_pio[mwdma])
124669a5db4SJeff Garzik control = 1;
125669a5db4SJeff Garzik
126669a5db4SJeff Garzik /* Mask out the relevant control and timing bits we will load. Also
127669a5db4SJeff Garzik clear the other drive TIME register as a precaution */
128669a5db4SJeff Garzik
129669a5db4SJeff Garzik idetm_data &= 0xCCCC;
130669a5db4SJeff Garzik idetm_data |= control << (4 * adev->devno);
131669a5db4SJeff Garzik idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
132669a5db4SJeff Garzik
133669a5db4SJeff Garzik udma_enable &= ~(1 << adev->devno);
134669a5db4SJeff Garzik } else {
135669a5db4SJeff Garzik u8 udma_mode;
136669a5db4SJeff Garzik
137669a5db4SJeff Garzik /* UDMA66 on: UDMA 33 and 66 are switchable via register 0x4A */
138669a5db4SJeff Garzik
139669a5db4SJeff Garzik pci_read_config_byte(dev, 0x4A, &udma_mode);
140669a5db4SJeff Garzik
141669a5db4SJeff Garzik if (adev->xfer_mode == XFER_UDMA_2)
142dd4a43c9SBartlomiej Zolnierkiewicz udma_mode &= ~(2 << (adev->devno * 4));
143669a5db4SJeff Garzik else /* UDMA 4 */
144dd4a43c9SBartlomiej Zolnierkiewicz udma_mode |= (2 << (adev->devno * 4));
145669a5db4SJeff Garzik
146669a5db4SJeff Garzik pci_write_config_byte(dev, 0x4A, udma_mode);
147669a5db4SJeff Garzik
148669a5db4SJeff Garzik udma_enable |= (1 << adev->devno);
149669a5db4SJeff Garzik }
150669a5db4SJeff Garzik pci_write_config_word(dev, 0x40, idetm_data);
151669a5db4SJeff Garzik pci_write_config_byte(dev, 0x48, udma_enable);
152669a5db4SJeff Garzik
153669a5db4SJeff Garzik /* Track which port is configured */
154669a5db4SJeff Garzik ap->private_data = adev;
155669a5db4SJeff Garzik }
156669a5db4SJeff Garzik
157669a5db4SJeff Garzik /**
1589363c382STejun Heo * radisys_qc_issue - command issue
159669a5db4SJeff Garzik * @qc: command pending
160669a5db4SJeff Garzik *
161669a5db4SJeff Garzik * Called when the libata layer is about to issue a command. We wrap
162669a5db4SJeff Garzik * this interface so that we can load the correct ATA timings if
1633a4fa0a2SRobert P. J. Day * necessary. Our logic also clears TIME0/TIME1 for the other device so
164669a5db4SJeff Garzik * that, even if we get this wrong, cycles to the other device will
165669a5db4SJeff Garzik * be made PIO0.
166669a5db4SJeff Garzik */
167669a5db4SJeff Garzik
radisys_qc_issue(struct ata_queued_cmd * qc)1689363c382STejun Heo static unsigned int radisys_qc_issue(struct ata_queued_cmd *qc)
169669a5db4SJeff Garzik {
170669a5db4SJeff Garzik struct ata_port *ap = qc->ap;
171669a5db4SJeff Garzik struct ata_device *adev = qc->dev;
172669a5db4SJeff Garzik
173669a5db4SJeff Garzik if (adev != ap->private_data) {
174669a5db4SJeff Garzik /* UDMA timing is not shared */
1751af5f7afSReimar Döffinger if (adev->dma_mode < XFER_UDMA_0 || !ata_dma_enabled(adev)) {
1761af5f7afSReimar Döffinger if (ata_dma_enabled(adev))
177669a5db4SJeff Garzik radisys_set_dmamode(ap, adev);
178669a5db4SJeff Garzik else if (adev->pio_mode)
179669a5db4SJeff Garzik radisys_set_piomode(ap, adev);
180669a5db4SJeff Garzik }
181669a5db4SJeff Garzik }
182360ff783STejun Heo return ata_bmdma_qc_issue(qc);
183669a5db4SJeff Garzik }
184669a5db4SJeff Garzik
185669a5db4SJeff Garzik
186*25df73d9SBart Van Assche static const struct scsi_host_template radisys_sht = {
18768d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
188669a5db4SJeff Garzik };
189669a5db4SJeff Garzik
190029cfd6bSTejun Heo static struct ata_port_operations radisys_pata_ops = {
191029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
1929363c382STejun Heo .qc_issue = radisys_qc_issue,
193029cfd6bSTejun Heo .cable_detect = ata_cable_unknown,
194669a5db4SJeff Garzik .set_piomode = radisys_set_piomode,
195669a5db4SJeff Garzik .set_dmamode = radisys_set_dmamode,
196669a5db4SJeff Garzik };
197669a5db4SJeff Garzik
198669a5db4SJeff Garzik
199669a5db4SJeff Garzik /**
200669a5db4SJeff Garzik * radisys_init_one - Register PIIX ATA PCI device with kernel services
201669a5db4SJeff Garzik * @pdev: PCI device to register
202669a5db4SJeff Garzik * @ent: Entry in radisys_pci_tbl matching with @pdev
203669a5db4SJeff Garzik *
204669a5db4SJeff Garzik * Called from kernel PCI layer. We probe for combined mode (sigh),
205669a5db4SJeff Garzik * and then hand over control to libata, for it to do the rest.
206669a5db4SJeff Garzik *
207669a5db4SJeff Garzik * LOCKING:
208669a5db4SJeff Garzik * Inherited from PCI layer (may sleep).
209669a5db4SJeff Garzik *
210669a5db4SJeff Garzik * RETURNS:
211669a5db4SJeff Garzik * Zero on success, or -ERRNO value.
212669a5db4SJeff Garzik */
213669a5db4SJeff Garzik
radisys_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)214669a5db4SJeff Garzik static int radisys_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
215669a5db4SJeff Garzik {
2161626aeb8STejun Heo static const struct ata_port_info info = {
2171d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
21814bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
219aef37d8dSErik Inge Bolsø .mwdma_mask = ATA_MWDMA12_ONLY,
22014bdef98SErik Inge Bolsø .udma_mask = ATA_UDMA24_ONLY,
221669a5db4SJeff Garzik .port_ops = &radisys_pata_ops,
222669a5db4SJeff Garzik };
2231626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info, NULL };
224669a5db4SJeff Garzik
22506296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
226669a5db4SJeff Garzik
2271c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &radisys_sht, NULL, 0);
228669a5db4SJeff Garzik }
229669a5db4SJeff Garzik
230669a5db4SJeff Garzik static const struct pci_device_id radisys_pci_tbl[] = {
2312d2744fcSJeff Garzik { PCI_VDEVICE(RADISYS, 0x8201), },
2322d2744fcSJeff Garzik
233669a5db4SJeff Garzik { } /* terminate list */
234669a5db4SJeff Garzik };
235669a5db4SJeff Garzik
236669a5db4SJeff Garzik static struct pci_driver radisys_pci_driver = {
237669a5db4SJeff Garzik .name = DRV_NAME,
238669a5db4SJeff Garzik .id_table = radisys_pci_tbl,
239669a5db4SJeff Garzik .probe = radisys_init_one,
240669a5db4SJeff Garzik .remove = ata_pci_remove_one,
24158eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
24230ced0f0SAlan .suspend = ata_pci_device_suspend,
24330ced0f0SAlan .resume = ata_pci_device_resume,
244438ac6d5STejun Heo #endif
245669a5db4SJeff Garzik };
246669a5db4SJeff Garzik
2472fc75da0SAxel Lin module_pci_driver(radisys_pci_driver);
248669a5db4SJeff Garzik
249669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
250669a5db4SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Radisys R82600 controllers");
251669a5db4SJeff Garzik MODULE_LICENSE("GPL");
252669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, radisys_pci_tbl);
253669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
254