151dbd490SAlan Cox /* 251dbd490SAlan Cox * pata_ninja32.c - Ninja32 PATA for new ATA layer 351dbd490SAlan Cox * (C) 2007 Red Hat Inc 451dbd490SAlan Cox * Alan Cox <alan@redhat.com> 551dbd490SAlan Cox * 651dbd490SAlan Cox * Note: The controller like many controllers has shared timings for 751dbd490SAlan Cox * PIO and DMA. We thus flip to the DMA timings in dma_start and flip back 851dbd490SAlan Cox * in the dma_stop function. Thus we actually don't need a set_dmamode 951dbd490SAlan Cox * method as the PIO method is always called and will set the right PIO 1051dbd490SAlan Cox * timing parameters. 1151dbd490SAlan Cox * 1251dbd490SAlan Cox * The Ninja32 Cardbus is not a generic SFF controller. Instead it is 1351dbd490SAlan Cox * laid out as follows off BAR 0. This is based upon Mark Lord's delkin 1451dbd490SAlan Cox * driver and the extensive analysis done by the BSD developers, notably 1551dbd490SAlan Cox * ITOH Yasufumi. 1651dbd490SAlan Cox * 1751dbd490SAlan Cox * Base + 0x00 IRQ Status 1851dbd490SAlan Cox * Base + 0x01 IRQ control 1951dbd490SAlan Cox * Base + 0x02 Chipset control 2041946450SAlan Cox * Base + 0x03 Unknown 2151dbd490SAlan Cox * Base + 0x04 VDMA and reset control + wait bits 2251dbd490SAlan Cox * Base + 0x08 BMIMBA 2351dbd490SAlan Cox * Base + 0x0C DMA Length 2451dbd490SAlan Cox * Base + 0x10 Taskfile 2551dbd490SAlan Cox * Base + 0x18 BMDMA Status ? 2651dbd490SAlan Cox * Base + 0x1C 2751dbd490SAlan Cox * Base + 0x1D Bus master control 2851dbd490SAlan Cox * bit 0 = enable 2951dbd490SAlan Cox * bit 1 = 0 write/1 read 3051dbd490SAlan Cox * bit 2 = 1 sgtable 3151dbd490SAlan Cox * bit 3 = go 3251dbd490SAlan Cox * bit 4-6 wait bits 3351dbd490SAlan Cox * bit 7 = done 3451dbd490SAlan Cox * Base + 0x1E AltStatus 3551dbd490SAlan Cox * Base + 0x1F timing register 3651dbd490SAlan Cox */ 3751dbd490SAlan Cox 3851dbd490SAlan Cox #include <linux/kernel.h> 3951dbd490SAlan Cox #include <linux/module.h> 4051dbd490SAlan Cox #include <linux/pci.h> 4151dbd490SAlan Cox #include <linux/init.h> 4251dbd490SAlan Cox #include <linux/blkdev.h> 4351dbd490SAlan Cox #include <linux/delay.h> 4451dbd490SAlan Cox #include <scsi/scsi_host.h> 4551dbd490SAlan Cox #include <linux/libata.h> 4651dbd490SAlan Cox 4751dbd490SAlan Cox #define DRV_NAME "pata_ninja32" 4851dbd490SAlan Cox #define DRV_VERSION "0.0.1" 4951dbd490SAlan Cox 5051dbd490SAlan Cox 5151dbd490SAlan Cox /** 5251dbd490SAlan Cox * ninja32_set_piomode - set initial PIO mode data 5351dbd490SAlan Cox * @ap: ATA interface 5451dbd490SAlan Cox * @adev: ATA device 5551dbd490SAlan Cox * 5651dbd490SAlan Cox * Called to do the PIO mode setup. Our timing registers are shared 5751dbd490SAlan Cox * but we want to set the PIO timing by default. 5851dbd490SAlan Cox */ 5951dbd490SAlan Cox 6051dbd490SAlan Cox static void ninja32_set_piomode(struct ata_port *ap, struct ata_device *adev) 6151dbd490SAlan Cox { 6251dbd490SAlan Cox static u16 pio_timing[5] = { 6351dbd490SAlan Cox 0xd6, 0x85, 0x44, 0x33, 0x13 6451dbd490SAlan Cox }; 6511b7beccSJeff Garzik iowrite8(pio_timing[adev->pio_mode - XFER_PIO_0], 6611b7beccSJeff Garzik ap->ioaddr.bmdma_addr + 0x1f); 6751dbd490SAlan Cox ap->private_data = adev; 6851dbd490SAlan Cox } 6951dbd490SAlan Cox 7051dbd490SAlan Cox 7151dbd490SAlan Cox static void ninja32_dev_select(struct ata_port *ap, unsigned int device) 7251dbd490SAlan Cox { 7351dbd490SAlan Cox struct ata_device *adev = &ap->link.device[device]; 7451dbd490SAlan Cox if (ap->private_data != adev) { 7551dbd490SAlan Cox iowrite8(0xd6, ap->ioaddr.bmdma_addr + 0x1f); 769363c382STejun Heo ata_sff_dev_select(ap, device); 7751dbd490SAlan Cox ninja32_set_piomode(ap, adev); 7851dbd490SAlan Cox } 7951dbd490SAlan Cox } 8051dbd490SAlan Cox 8151dbd490SAlan Cox static struct scsi_host_template ninja32_sht = { 8268d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME), 8351dbd490SAlan Cox }; 8451dbd490SAlan Cox 8551dbd490SAlan Cox static struct ata_port_operations ninja32_port_ops = { 86029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops, 87*5682ed33STejun Heo .sff_dev_select = ninja32_dev_select, 8851dbd490SAlan Cox .cable_detect = ata_cable_40wire, 89029cfd6bSTejun Heo .set_piomode = ninja32_set_piomode, 9051dbd490SAlan Cox }; 9151dbd490SAlan Cox 9251dbd490SAlan Cox static int ninja32_init_one(struct pci_dev *dev, const struct pci_device_id *id) 9351dbd490SAlan Cox { 9451dbd490SAlan Cox struct ata_host *host; 9551dbd490SAlan Cox struct ata_port *ap; 9651dbd490SAlan Cox void __iomem *base; 9751dbd490SAlan Cox int rc; 9851dbd490SAlan Cox 9951dbd490SAlan Cox host = ata_host_alloc(&dev->dev, 1); 10051dbd490SAlan Cox if (!host) 10151dbd490SAlan Cox return -ENOMEM; 10251dbd490SAlan Cox ap = host->ports[0]; 10351dbd490SAlan Cox 10451dbd490SAlan Cox /* Set up the PCI device */ 10551dbd490SAlan Cox rc = pcim_enable_device(dev); 10651dbd490SAlan Cox if (rc) 10751dbd490SAlan Cox return rc; 10851dbd490SAlan Cox rc = pcim_iomap_regions(dev, 1 << 0, DRV_NAME); 10951dbd490SAlan Cox if (rc == -EBUSY) 11051dbd490SAlan Cox pcim_pin_device(dev); 11151dbd490SAlan Cox if (rc) 11251dbd490SAlan Cox return rc; 11351dbd490SAlan Cox 11451dbd490SAlan Cox host->iomap = pcim_iomap_table(dev); 11551dbd490SAlan Cox rc = pci_set_dma_mask(dev, ATA_DMA_MASK); 11651dbd490SAlan Cox if (rc) 11751dbd490SAlan Cox return rc; 11851dbd490SAlan Cox rc = pci_set_consistent_dma_mask(dev, ATA_DMA_MASK); 11951dbd490SAlan Cox if (rc) 12051dbd490SAlan Cox return rc; 12151dbd490SAlan Cox pci_set_master(dev); 12251dbd490SAlan Cox 12351dbd490SAlan Cox /* Set up the register mappings */ 12451dbd490SAlan Cox base = host->iomap[0]; 12551dbd490SAlan Cox if (!base) 12651dbd490SAlan Cox return -ENOMEM; 12751dbd490SAlan Cox ap->ops = &ninja32_port_ops; 12851dbd490SAlan Cox ap->pio_mask = 0x1F; 12951dbd490SAlan Cox ap->flags |= ATA_FLAG_SLAVE_POSS; 13051dbd490SAlan Cox 13151dbd490SAlan Cox ap->ioaddr.cmd_addr = base + 0x10; 13251dbd490SAlan Cox ap->ioaddr.ctl_addr = base + 0x1E; 13351dbd490SAlan Cox ap->ioaddr.altstatus_addr = base + 0x1E; 13451dbd490SAlan Cox ap->ioaddr.bmdma_addr = base; 1359363c382STejun Heo ata_sff_std_ports(&ap->ioaddr); 13651dbd490SAlan Cox 13751dbd490SAlan Cox iowrite8(0x05, base + 0x01); /* Enable interrupt lines */ 13841946450SAlan Cox iowrite8(0xBE, base + 0x02); /* Burst, ?? setup */ 13941946450SAlan Cox iowrite8(0x01, base + 0x03); /* Unknown */ 14041946450SAlan Cox iowrite8(0x20, base + 0x04); /* WAIT0 */ 14141946450SAlan Cox iowrite8(0x8f, base + 0x05); /* Unknown */ 14241946450SAlan Cox iowrite8(0xa4, base + 0x1c); /* Unknown */ 14341946450SAlan Cox iowrite8(0x83, base + 0x1d); /* BMDMA control: WAIT0 */ 14451dbd490SAlan Cox /* FIXME: Should we disable them at remove ? */ 1459363c382STejun Heo return ata_host_activate(host, dev->irq, ata_sff_interrupt, 14611b7beccSJeff Garzik IRQF_SHARED, &ninja32_sht); 14751dbd490SAlan Cox } 14851dbd490SAlan Cox 14951dbd490SAlan Cox static const struct pci_device_id ninja32[] = { 15051dbd490SAlan Cox { 0x1145, 0xf021, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, 15151dbd490SAlan Cox { 0x1145, 0xf024, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, 15251dbd490SAlan Cox { }, 15351dbd490SAlan Cox }; 15451dbd490SAlan Cox 15551dbd490SAlan Cox static struct pci_driver ninja32_pci_driver = { 15651dbd490SAlan Cox .name = DRV_NAME, 15751dbd490SAlan Cox .id_table = ninja32, 15851dbd490SAlan Cox .probe = ninja32_init_one, 15951dbd490SAlan Cox .remove = ata_pci_remove_one 16051dbd490SAlan Cox }; 16151dbd490SAlan Cox 16251dbd490SAlan Cox static int __init ninja32_init(void) 16351dbd490SAlan Cox { 16451dbd490SAlan Cox return pci_register_driver(&ninja32_pci_driver); 16551dbd490SAlan Cox } 16651dbd490SAlan Cox 16751dbd490SAlan Cox static void __exit ninja32_exit(void) 16851dbd490SAlan Cox { 16951dbd490SAlan Cox pci_unregister_driver(&ninja32_pci_driver); 17051dbd490SAlan Cox } 17151dbd490SAlan Cox 17251dbd490SAlan Cox MODULE_AUTHOR("Alan Cox"); 17351dbd490SAlan Cox MODULE_DESCRIPTION("low-level driver for Ninja32 ATA"); 17451dbd490SAlan Cox MODULE_LICENSE("GPL"); 17551dbd490SAlan Cox MODULE_DEVICE_TABLE(pci, ninja32); 17651dbd490SAlan Cox MODULE_VERSION(DRV_VERSION); 17751dbd490SAlan Cox 17851dbd490SAlan Cox module_init(ninja32_init); 17951dbd490SAlan Cox module_exit(ninja32_exit); 180