xref: /openbmc/linux/drivers/ata/pata_mpc52xx.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1155d2916SSylvain Munaut /*
2155d2916SSylvain Munaut  * drivers/ata/pata_mpc52xx.c
3155d2916SSylvain Munaut  *
4155d2916SSylvain Munaut  * libata driver for the Freescale MPC52xx on-chip IDE interface
5155d2916SSylvain Munaut  *
6155d2916SSylvain Munaut  * Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com>
7155d2916SSylvain Munaut  * Copyright (C) 2003 Mipsys - Benjamin Herrenschmidt
8155d2916SSylvain Munaut  *
96b61e69eSTim Yamin  * UDMA support based on patches by Freescale (Bernard Kuhn, John Rigby),
106b61e69eSTim Yamin  * Domen Puncer and Tim Yamin.
116b61e69eSTim Yamin  *
12155d2916SSylvain Munaut  * This file is licensed under the terms of the GNU General Public License
13155d2916SSylvain Munaut  * version 2. This program is licensed "as is" without any warranty of any
14155d2916SSylvain Munaut  * kind, whether express or implied.
15155d2916SSylvain Munaut  */
16155d2916SSylvain Munaut 
17155d2916SSylvain Munaut #include <linux/kernel.h>
18155d2916SSylvain Munaut #include <linux/module.h>
195a0e3ad6STejun Heo #include <linux/gfp.h>
20155d2916SSylvain Munaut #include <linux/delay.h>
21155d2916SSylvain Munaut #include <linux/libata.h>
2261e6ae71SRob Herring #include <linux/of.h>
23c956b92eSChristophe Leroy #include <linux/of_address.h>
24c956b92eSChristophe Leroy #include <linux/of_irq.h>
2561e6ae71SRob Herring #include <linux/platform_device.h>
266b61e69eSTim Yamin #include <linux/types.h>
27155d2916SSylvain Munaut 
286b61e69eSTim Yamin #include <asm/cacheflush.h>
29155d2916SSylvain Munaut #include <asm/mpc52xx.h>
30155d2916SSylvain Munaut 
319a322993SPhilippe De Muyter #include <linux/fsl/bestcomm/bestcomm.h>
329a322993SPhilippe De Muyter #include <linux/fsl/bestcomm/bestcomm_priv.h>
339a322993SPhilippe De Muyter #include <linux/fsl/bestcomm/ata.h>
34155d2916SSylvain Munaut 
35155d2916SSylvain Munaut #define DRV_NAME	"mpc52xx_ata"
36155d2916SSylvain Munaut 
37155d2916SSylvain Munaut /* Private structures used by the driver */
38155d2916SSylvain Munaut struct mpc52xx_ata_timings {
39155d2916SSylvain Munaut 	u32	pio1;
40155d2916SSylvain Munaut 	u32	pio2;
416b61e69eSTim Yamin 	u32	mdma1;
426b61e69eSTim Yamin 	u32	mdma2;
436b61e69eSTim Yamin 	u32	udma1;
446b61e69eSTim Yamin 	u32	udma2;
456b61e69eSTim Yamin 	u32	udma3;
466b61e69eSTim Yamin 	u32	udma4;
476b61e69eSTim Yamin 	u32	udma5;
486b61e69eSTim Yamin 	int	using_udma;
49155d2916SSylvain Munaut };
50155d2916SSylvain Munaut 
51155d2916SSylvain Munaut struct mpc52xx_ata_priv {
52155d2916SSylvain Munaut 	unsigned int			ipb_period;
53155d2916SSylvain Munaut 	struct mpc52xx_ata __iomem	*ata_regs;
546b61e69eSTim Yamin 	phys_addr_t			ata_regs_pa;
55155d2916SSylvain Munaut 	int				ata_irq;
56155d2916SSylvain Munaut 	struct mpc52xx_ata_timings	timings[2];
57155d2916SSylvain Munaut 	int				csel;
586b61e69eSTim Yamin 
596b61e69eSTim Yamin 	/* DMA */
606b61e69eSTim Yamin 	struct bcom_task		*dmatsk;
616b61e69eSTim Yamin 	const struct udmaspec		*udmaspec;
626b61e69eSTim Yamin 	const struct mdmaspec		*mdmaspec;
636b61e69eSTim Yamin 	int 				mpc52xx_ata_dma_last_write;
646b61e69eSTim Yamin 	int				waiting_for_dma;
65155d2916SSylvain Munaut };
66155d2916SSylvain Munaut 
67155d2916SSylvain Munaut 
68155d2916SSylvain Munaut /* ATAPI-4 PIO specs (in ns) */
69ec569af8SRoman Fietze static const u16 ataspec_t0[5]		= {600, 383, 240, 180, 120};
70ec569af8SRoman Fietze static const u16 ataspec_t1[5]		= { 70,  50,  30,  30,  25};
71ec569af8SRoman Fietze static const u16 ataspec_t2_8[5]	= {290, 290, 290,  80,  70};
72ec569af8SRoman Fietze static const u16 ataspec_t2_16[5]	= {165, 125, 100,  80,  70};
73ec569af8SRoman Fietze static const u16 ataspec_t2i[5]		= {  0,   0,   0,  70,  25};
74ec569af8SRoman Fietze static const u16 ataspec_t4[5]		= { 30,  20,  15,  10,  10};
75ec569af8SRoman Fietze static const u16 ataspec_ta[5]		= { 35,  35,  35,  35,  35};
76155d2916SSylvain Munaut 
77155d2916SSylvain Munaut #define CALC_CLKCYC(c,v) ((((v)+(c)-1)/(c)))
78155d2916SSylvain Munaut 
796b61e69eSTim Yamin /* ======================================================================== */
806b61e69eSTim Yamin 
816b61e69eSTim Yamin /* ATAPI-4 MDMA specs (in clocks) */
826b61e69eSTim Yamin struct mdmaspec {
83ec569af8SRoman Fietze 	u8 t0M;
84ec569af8SRoman Fietze 	u8 td;
85ec569af8SRoman Fietze 	u8 th;
86ec569af8SRoman Fietze 	u8 tj;
87ec569af8SRoman Fietze 	u8 tkw;
88ec569af8SRoman Fietze 	u8 tm;
89ec569af8SRoman Fietze 	u8 tn;
906b61e69eSTim Yamin };
916b61e69eSTim Yamin 
926b61e69eSTim Yamin static const struct mdmaspec mdmaspec66[3] = {
936b61e69eSTim Yamin 	{ .t0M = 32, .td = 15, .th = 2, .tj = 2, .tkw = 15, .tm = 4, .tn = 1 },
946b61e69eSTim Yamin 	{ .t0M = 10, .td = 6,  .th = 1, .tj = 1, .tkw = 4,  .tm = 2, .tn = 1 },
956b61e69eSTim Yamin 	{ .t0M = 8,  .td = 5,  .th = 1, .tj = 1, .tkw = 2,  .tm = 2, .tn = 1 },
966b61e69eSTim Yamin };
976b61e69eSTim Yamin 
986b61e69eSTim Yamin static const struct mdmaspec mdmaspec132[3] = {
996b61e69eSTim Yamin 	{ .t0M = 64, .td = 29, .th = 3, .tj = 3, .tkw = 29, .tm = 7, .tn = 2 },
1006b61e69eSTim Yamin 	{ .t0M = 20, .td = 11, .th = 2, .tj = 1, .tkw = 7,  .tm = 4, .tn = 1 },
1016b61e69eSTim Yamin 	{ .t0M = 16, .td = 10, .th = 2, .tj = 1, .tkw = 4,  .tm = 4, .tn = 1 },
1026b61e69eSTim Yamin };
1036b61e69eSTim Yamin 
1046b61e69eSTim Yamin /* ATAPI-4 UDMA specs (in clocks) */
1056b61e69eSTim Yamin struct udmaspec {
106ec569af8SRoman Fietze 	u8 tcyc;
107ec569af8SRoman Fietze 	u8 t2cyc;
108ec569af8SRoman Fietze 	u8 tds;
109ec569af8SRoman Fietze 	u8 tdh;
110ec569af8SRoman Fietze 	u8 tdvs;
111ec569af8SRoman Fietze 	u8 tdvh;
112ec569af8SRoman Fietze 	u8 tfs;
113ec569af8SRoman Fietze 	u8 tli;
114ec569af8SRoman Fietze 	u8 tmli;
115ec569af8SRoman Fietze 	u8 taz;
116ec569af8SRoman Fietze 	u8 tzah;
117ec569af8SRoman Fietze 	u8 tenv;
118ec569af8SRoman Fietze 	u8 tsr;
119ec569af8SRoman Fietze 	u8 trfs;
120ec569af8SRoman Fietze 	u8 trp;
121ec569af8SRoman Fietze 	u8 tack;
122ec569af8SRoman Fietze 	u8 tss;
1236b61e69eSTim Yamin };
1246b61e69eSTim Yamin 
1256b61e69eSTim Yamin static const struct udmaspec udmaspec66[6] = {
1266b61e69eSTim Yamin 	{ .tcyc = 8,  .t2cyc = 16, .tds  = 1,  .tdh  = 1, .tdvs = 5,  .tdvh = 1,
1276b61e69eSTim Yamin 	  .tfs  = 16, .tli   = 10, .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1286b61e69eSTim Yamin 	  .tsr  = 3,  .trfs  = 5,  .trp  = 11, .tack = 2, .tss  = 4,
1296b61e69eSTim Yamin 	},
1306b61e69eSTim Yamin 	{ .tcyc = 5,  .t2cyc = 11, .tds  = 1,  .tdh  = 1, .tdvs = 4,  .tdvh = 1,
1316b61e69eSTim Yamin 	  .tfs  = 14, .tli   = 10, .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1326b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 5,  .trp  = 9,  .tack = 2, .tss  = 4,
1336b61e69eSTim Yamin 	},
1346b61e69eSTim Yamin 	{ .tcyc = 4,  .t2cyc = 8,  .tds  = 1,  .tdh  = 1, .tdvs = 3,  .tdvh = 1,
1356b61e69eSTim Yamin 	  .tfs  = 12, .tli   = 10, .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1366b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 4,  .trp  = 7,  .tack = 2, .tss  = 4,
1376b61e69eSTim Yamin 	},
1386b61e69eSTim Yamin 	{ .tcyc = 3,  .t2cyc = 6,  .tds  = 1,  .tdh  = 1, .tdvs = 2,  .tdvh = 1,
1396b61e69eSTim Yamin 	  .tfs  = 9,  .tli   = 7,  .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1406b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 4,  .trp  = 7,  .tack = 2, .tss  = 4,
1416b61e69eSTim Yamin 	},
1426b61e69eSTim Yamin 	{ .tcyc = 2,  .t2cyc = 4,  .tds  = 1,  .tdh  = 1, .tdvs = 1,  .tdvh = 1,
1436b61e69eSTim Yamin 	  .tfs  = 8,  .tli   = 8,  .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1446b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 4,  .trp  = 7,  .tack = 2, .tss  = 4,
1456b61e69eSTim Yamin 	},
1466b61e69eSTim Yamin 	{ .tcyc = 2,  .t2cyc = 2,  .tds  = 1,  .tdh  = 1, .tdvs = 1,  .tdvh = 1,
1476b61e69eSTim Yamin 	  .tfs  = 6,  .tli   = 5,  .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1486b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 4,  .trp  = 6,  .tack = 2, .tss  = 4,
1496b61e69eSTim Yamin 	},
1506b61e69eSTim Yamin };
1516b61e69eSTim Yamin 
1526b61e69eSTim Yamin static const struct udmaspec udmaspec132[6] = {
1536b61e69eSTim Yamin 	{ .tcyc = 15, .t2cyc = 31, .tds  = 2,  .tdh  = 1, .tdvs = 10, .tdvh = 1,
1546b61e69eSTim Yamin 	  .tfs  = 30, .tli   = 20, .tmli = 3,  .taz  = 2, .tzah = 3,  .tenv = 3,
1556b61e69eSTim Yamin 	  .tsr  = 7,  .trfs  = 10, .trp  = 22, .tack = 3, .tss  = 7,
1566b61e69eSTim Yamin 	},
1576b61e69eSTim Yamin 	{ .tcyc = 10, .t2cyc = 21, .tds  = 2,  .tdh  = 1, .tdvs = 7,  .tdvh = 1,
1586b61e69eSTim Yamin 	  .tfs  = 27, .tli   = 20, .tmli = 3,  .taz  = 2, .tzah = 3,  .tenv = 3,
1596b61e69eSTim Yamin 	  .tsr  = 4,  .trfs  = 10, .trp  = 17, .tack = 3, .tss  = 7,
1606b61e69eSTim Yamin 	},
1616b61e69eSTim Yamin 	{ .tcyc = 6,  .t2cyc = 12, .tds  = 1,  .tdh  = 1, .tdvs = 5,  .tdvh = 1,
1626b61e69eSTim Yamin 	  .tfs  = 23, .tli   = 20, .tmli = 3,  .taz  = 2, .tzah = 3,  .tenv = 3,
1636b61e69eSTim Yamin 	  .tsr  = 3,  .trfs  = 8,  .trp  = 14, .tack = 3, .tss  = 7,
1646b61e69eSTim Yamin 	},
1656b61e69eSTim Yamin 	{ .tcyc = 7,  .t2cyc = 12, .tds  = 1,  .tdh  = 1, .tdvs = 3,  .tdvh = 1,
1666b61e69eSTim Yamin 	  .tfs  = 15, .tli   = 13, .tmli = 3,  .taz  = 2, .tzah = 3,  .tenv = 3,
1676b61e69eSTim Yamin 	  .tsr  = 3,  .trfs  = 8,  .trp  = 14, .tack = 3, .tss  = 7,
1686b61e69eSTim Yamin 	},
1696b61e69eSTim Yamin 	{ .tcyc = 2,  .t2cyc = 5,  .tds  = 0,  .tdh  = 0, .tdvs = 1,  .tdvh = 1,
1706b61e69eSTim Yamin 	  .tfs  = 16, .tli   = 14, .tmli = 2,  .taz  = 1, .tzah = 2,  .tenv = 2,
1716b61e69eSTim Yamin 	  .tsr  = 2,  .trfs  = 7,  .trp  = 13, .tack = 2, .tss  = 6,
1726b61e69eSTim Yamin 	},
1736b61e69eSTim Yamin 	{ .tcyc = 3,  .t2cyc = 6,  .tds  = 1,  .tdh  = 1, .tdvs = 1,  .tdvh = 1,
1746b61e69eSTim Yamin 	  .tfs  = 12, .tli   = 10, .tmli = 3,  .taz  = 2, .tzah = 3,  .tenv = 3,
1756b61e69eSTim Yamin 	  .tsr  = 3,  .trfs  = 7,  .trp  = 12, .tack = 3, .tss  = 7,
1766b61e69eSTim Yamin 	},
1776b61e69eSTim Yamin };
1786b61e69eSTim Yamin 
1796b61e69eSTim Yamin /* ======================================================================== */
180155d2916SSylvain Munaut 
181155d2916SSylvain Munaut /* Bit definitions inside the registers */
182155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTCONF_SMR	0x80000000UL /* State machine reset */
183155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTCONF_FR		0x40000000UL /* FIFO Reset */
184155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTCONF_IE		0x02000000UL /* Enable interrupt in PIO */
185155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTCONF_IORDY	0x01000000UL /* Drive supports IORDY protocol */
186155d2916SSylvain Munaut 
187155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTSTAT_TIP	0x80000000UL /* Transaction in progress */
188155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTSTAT_UREP	0x40000000UL /* UDMA Read Extended Pause */
189155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTSTAT_RERR	0x02000000UL /* Read Error */
190155d2916SSylvain Munaut #define MPC52xx_ATA_HOSTSTAT_WERR	0x01000000UL /* Write Error */
191155d2916SSylvain Munaut 
192155d2916SSylvain Munaut #define MPC52xx_ATA_FIFOSTAT_EMPTY	0x01 /* FIFO Empty */
1936b61e69eSTim Yamin #define MPC52xx_ATA_FIFOSTAT_ERROR	0x40 /* FIFO Error */
194155d2916SSylvain Munaut 
195155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_WRITE	0x01 /* Write DMA */
196155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_READ	0x02 /* Read DMA */
197155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_UDMA	0x04 /* UDMA enabled */
198155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_IE		0x08 /* Enable drive interrupt to CPU in DMA mode */
199155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_FE		0x10 /* FIFO Flush enable in Rx mode */
200155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_FR		0x20 /* FIFO Reset */
201155d2916SSylvain Munaut #define MPC52xx_ATA_DMAMODE_HUT		0x40 /* Host UDMA burst terminate */
202155d2916SSylvain Munaut 
2036b61e69eSTim Yamin #define MAX_DMA_BUFFERS 128
2046b61e69eSTim Yamin #define MAX_DMA_BUFFER_SIZE 0x20000u
205155d2916SSylvain Munaut 
206155d2916SSylvain Munaut /* Structure of the hardware registers */
207155d2916SSylvain Munaut struct mpc52xx_ata {
208155d2916SSylvain Munaut 
209155d2916SSylvain Munaut 	/* Host interface registers */
210155d2916SSylvain Munaut 	u32 config;		/* ATA + 0x00 Host configuration */
211155d2916SSylvain Munaut 	u32 host_status;	/* ATA + 0x04 Host controller status */
212155d2916SSylvain Munaut 	u32 pio1;		/* ATA + 0x08 PIO Timing 1 */
213155d2916SSylvain Munaut 	u32 pio2;		/* ATA + 0x0c PIO Timing 2 */
214155d2916SSylvain Munaut 	u32 mdma1;		/* ATA + 0x10 MDMA Timing 1 */
215155d2916SSylvain Munaut 	u32 mdma2;		/* ATA + 0x14 MDMA Timing 2 */
216155d2916SSylvain Munaut 	u32 udma1;		/* ATA + 0x18 UDMA Timing 1 */
217155d2916SSylvain Munaut 	u32 udma2;		/* ATA + 0x1c UDMA Timing 2 */
218155d2916SSylvain Munaut 	u32 udma3;		/* ATA + 0x20 UDMA Timing 3 */
219155d2916SSylvain Munaut 	u32 udma4;		/* ATA + 0x24 UDMA Timing 4 */
220155d2916SSylvain Munaut 	u32 udma5;		/* ATA + 0x28 UDMA Timing 5 */
221155d2916SSylvain Munaut 	u32 share_cnt;		/* ATA + 0x2c ATA share counter */
222155d2916SSylvain Munaut 	u32 reserved0[3];
223155d2916SSylvain Munaut 
224155d2916SSylvain Munaut 	/* FIFO registers */
225155d2916SSylvain Munaut 	u32 fifo_data;		/* ATA + 0x3c */
226155d2916SSylvain Munaut 	u8  fifo_status_frame;	/* ATA + 0x40 */
227155d2916SSylvain Munaut 	u8  fifo_status;	/* ATA + 0x41 */
228155d2916SSylvain Munaut 	u16 reserved7[1];
229155d2916SSylvain Munaut 	u8  fifo_control;	/* ATA + 0x44 */
230155d2916SSylvain Munaut 	u8  reserved8[5];
231155d2916SSylvain Munaut 	u16 fifo_alarm;		/* ATA + 0x4a */
232155d2916SSylvain Munaut 	u16 reserved9;
233155d2916SSylvain Munaut 	u16 fifo_rdp;		/* ATA + 0x4e */
234155d2916SSylvain Munaut 	u16 reserved10;
235155d2916SSylvain Munaut 	u16 fifo_wrp;		/* ATA + 0x52 */
236155d2916SSylvain Munaut 	u16 reserved11;
237155d2916SSylvain Munaut 	u16 fifo_lfrdp;		/* ATA + 0x56 */
238155d2916SSylvain Munaut 	u16 reserved12;
239155d2916SSylvain Munaut 	u16 fifo_lfwrp;		/* ATA + 0x5a */
240155d2916SSylvain Munaut 
241155d2916SSylvain Munaut 	/* Drive TaskFile registers */
242155d2916SSylvain Munaut 	u8  tf_control;		/* ATA + 0x5c TASKFILE Control/Alt Status */
243155d2916SSylvain Munaut 	u8  reserved13[3];
244155d2916SSylvain Munaut 	u16 tf_data;		/* ATA + 0x60 TASKFILE Data */
245155d2916SSylvain Munaut 	u16 reserved14;
246155d2916SSylvain Munaut 	u8  tf_features;	/* ATA + 0x64 TASKFILE Features/Error */
247155d2916SSylvain Munaut 	u8  reserved15[3];
248155d2916SSylvain Munaut 	u8  tf_sec_count;	/* ATA + 0x68 TASKFILE Sector Count */
249155d2916SSylvain Munaut 	u8  reserved16[3];
250155d2916SSylvain Munaut 	u8  tf_sec_num;		/* ATA + 0x6c TASKFILE Sector Number */
251155d2916SSylvain Munaut 	u8  reserved17[3];
252155d2916SSylvain Munaut 	u8  tf_cyl_low;		/* ATA + 0x70 TASKFILE Cylinder Low */
253155d2916SSylvain Munaut 	u8  reserved18[3];
254155d2916SSylvain Munaut 	u8  tf_cyl_high;	/* ATA + 0x74 TASKFILE Cylinder High */
255155d2916SSylvain Munaut 	u8  reserved19[3];
256155d2916SSylvain Munaut 	u8  tf_dev_head;	/* ATA + 0x78 TASKFILE Device/Head */
257155d2916SSylvain Munaut 	u8  reserved20[3];
258155d2916SSylvain Munaut 	u8  tf_command;		/* ATA + 0x7c TASKFILE Command/Status */
259155d2916SSylvain Munaut 	u8  dma_mode;		/* ATA + 0x7d ATA Host DMA Mode configuration */
260155d2916SSylvain Munaut 	u8  reserved21[2];
261155d2916SSylvain Munaut };
262155d2916SSylvain Munaut 
263155d2916SSylvain Munaut 
264155d2916SSylvain Munaut /* ======================================================================== */
265155d2916SSylvain Munaut /* Aux fns                                                                  */
266155d2916SSylvain Munaut /* ======================================================================== */
267155d2916SSylvain Munaut 
268155d2916SSylvain Munaut 
269155d2916SSylvain Munaut /* MPC52xx low level hw control */
270155d2916SSylvain Munaut static int
mpc52xx_ata_compute_pio_timings(struct mpc52xx_ata_priv * priv,int dev,int pio)271155d2916SSylvain Munaut mpc52xx_ata_compute_pio_timings(struct mpc52xx_ata_priv *priv, int dev, int pio)
272155d2916SSylvain Munaut {
273155d2916SSylvain Munaut 	struct mpc52xx_ata_timings *timing = &priv->timings[dev];
274155d2916SSylvain Munaut 	unsigned int ipb_period = priv->ipb_period;
275ec569af8SRoman Fietze 	u32 t0, t1, t2_8, t2_16, t2i, t4, ta;
276155d2916SSylvain Munaut 
277155d2916SSylvain Munaut 	if ((pio < 0) || (pio > 4))
278155d2916SSylvain Munaut 		return -EINVAL;
279155d2916SSylvain Munaut 
280155d2916SSylvain Munaut 	t0	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t0[pio]);
281155d2916SSylvain Munaut 	t1	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t1[pio]);
282155d2916SSylvain Munaut 	t2_8	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_8[pio]);
283155d2916SSylvain Munaut 	t2_16	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_16[pio]);
284155d2916SSylvain Munaut 	t2i	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t2i[pio]);
285155d2916SSylvain Munaut 	t4	= CALC_CLKCYC(ipb_period, 1000 * ataspec_t4[pio]);
286155d2916SSylvain Munaut 	ta	= CALC_CLKCYC(ipb_period, 1000 * ataspec_ta[pio]);
287155d2916SSylvain Munaut 
288155d2916SSylvain Munaut 	timing->pio1 = (t0 << 24) | (t2_8 << 16) | (t2_16 << 8) | (t2i);
289155d2916SSylvain Munaut 	timing->pio2 = (t4 << 24) | (t1 << 16) | (ta << 8);
290155d2916SSylvain Munaut 
291155d2916SSylvain Munaut 	return 0;
292155d2916SSylvain Munaut }
293155d2916SSylvain Munaut 
2946b61e69eSTim Yamin static int
mpc52xx_ata_compute_mdma_timings(struct mpc52xx_ata_priv * priv,int dev,int speed)2956b61e69eSTim Yamin mpc52xx_ata_compute_mdma_timings(struct mpc52xx_ata_priv *priv, int dev,
2966b61e69eSTim Yamin 				 int speed)
2976b61e69eSTim Yamin {
2986b61e69eSTim Yamin 	struct mpc52xx_ata_timings *t = &priv->timings[dev];
2996b61e69eSTim Yamin 	const struct mdmaspec *s = &priv->mdmaspec[speed];
3006b61e69eSTim Yamin 
3016b61e69eSTim Yamin 	if (speed < 0 || speed > 2)
3026b61e69eSTim Yamin 		return -EINVAL;
3036b61e69eSTim Yamin 
304ec569af8SRoman Fietze 	t->mdma1 = ((u32)s->t0M << 24) | ((u32)s->td << 16) | ((u32)s->tkw << 8) | s->tm;
305ec569af8SRoman Fietze 	t->mdma2 = ((u32)s->th << 24) | ((u32)s->tj << 16) | ((u32)s->tn << 8);
3066b61e69eSTim Yamin 	t->using_udma = 0;
3076b61e69eSTim Yamin 
3086b61e69eSTim Yamin 	return 0;
3096b61e69eSTim Yamin }
3106b61e69eSTim Yamin 
3116b61e69eSTim Yamin static int
mpc52xx_ata_compute_udma_timings(struct mpc52xx_ata_priv * priv,int dev,int speed)3126b61e69eSTim Yamin mpc52xx_ata_compute_udma_timings(struct mpc52xx_ata_priv *priv, int dev,
3136b61e69eSTim Yamin 				 int speed)
3146b61e69eSTim Yamin {
3156b61e69eSTim Yamin 	struct mpc52xx_ata_timings *t = &priv->timings[dev];
3166b61e69eSTim Yamin 	const struct udmaspec *s = &priv->udmaspec[speed];
3176b61e69eSTim Yamin 
3186b61e69eSTim Yamin 	if (speed < 0 || speed > 2)
3196b61e69eSTim Yamin 		return -EINVAL;
3206b61e69eSTim Yamin 
321ec569af8SRoman Fietze 	t->udma1 = ((u32)s->t2cyc << 24) | ((u32)s->tcyc << 16) | ((u32)s->tds << 8) | s->tdh;
322ec569af8SRoman Fietze 	t->udma2 = ((u32)s->tdvs << 24) | ((u32)s->tdvh << 16) | ((u32)s->tfs << 8) | s->tli;
323ec569af8SRoman Fietze 	t->udma3 = ((u32)s->tmli << 24) | ((u32)s->taz << 16) | ((u32)s->tenv << 8) | s->tsr;
324ec569af8SRoman Fietze 	t->udma4 = ((u32)s->tss << 24) | ((u32)s->trfs << 16) | ((u32)s->trp << 8) | s->tack;
325ec569af8SRoman Fietze 	t->udma5 = (u32)s->tzah << 24;
3266b61e69eSTim Yamin 	t->using_udma = 1;
3276b61e69eSTim Yamin 
3286b61e69eSTim Yamin 	return 0;
3296b61e69eSTim Yamin }
3306b61e69eSTim Yamin 
331155d2916SSylvain Munaut static void
mpc52xx_ata_apply_timings(struct mpc52xx_ata_priv * priv,int device)332155d2916SSylvain Munaut mpc52xx_ata_apply_timings(struct mpc52xx_ata_priv *priv, int device)
333155d2916SSylvain Munaut {
334155d2916SSylvain Munaut 	struct mpc52xx_ata __iomem *regs = priv->ata_regs;
335155d2916SSylvain Munaut 	struct mpc52xx_ata_timings *timing = &priv->timings[device];
336155d2916SSylvain Munaut 
337155d2916SSylvain Munaut 	out_be32(&regs->pio1,  timing->pio1);
338155d2916SSylvain Munaut 	out_be32(&regs->pio2,  timing->pio2);
3396b61e69eSTim Yamin 	out_be32(&regs->mdma1, timing->mdma1);
3406b61e69eSTim Yamin 	out_be32(&regs->mdma2, timing->mdma2);
3416b61e69eSTim Yamin 	out_be32(&regs->udma1, timing->udma1);
3426b61e69eSTim Yamin 	out_be32(&regs->udma2, timing->udma2);
3436b61e69eSTim Yamin 	out_be32(&regs->udma3, timing->udma3);
3446b61e69eSTim Yamin 	out_be32(&regs->udma4, timing->udma4);
3456b61e69eSTim Yamin 	out_be32(&regs->udma5, timing->udma5);
346155d2916SSylvain Munaut 	priv->csel = device;
347155d2916SSylvain Munaut }
348155d2916SSylvain Munaut 
349155d2916SSylvain Munaut static int
mpc52xx_ata_hw_init(struct mpc52xx_ata_priv * priv)350155d2916SSylvain Munaut mpc52xx_ata_hw_init(struct mpc52xx_ata_priv *priv)
351155d2916SSylvain Munaut {
352155d2916SSylvain Munaut 	struct mpc52xx_ata __iomem *regs = priv->ata_regs;
353155d2916SSylvain Munaut 	int tslot;
354155d2916SSylvain Munaut 
355155d2916SSylvain Munaut 	/* Clear share_cnt (all sample code do this ...) */
356155d2916SSylvain Munaut 	out_be32(&regs->share_cnt, 0);
357155d2916SSylvain Munaut 
358155d2916SSylvain Munaut 	/* Configure and reset host */
359155d2916SSylvain Munaut 	out_be32(&regs->config,
360155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_IE |
361155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_IORDY |
362155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_SMR |
363155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_FR);
364155d2916SSylvain Munaut 
365155d2916SSylvain Munaut 	udelay(10);
366155d2916SSylvain Munaut 
367155d2916SSylvain Munaut 	out_be32(&regs->config,
368155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_IE |
369155d2916SSylvain Munaut 			MPC52xx_ATA_HOSTCONF_IORDY);
370155d2916SSylvain Munaut 
371155d2916SSylvain Munaut 	/* Set the time slot to 1us */
372155d2916SSylvain Munaut 	tslot = CALC_CLKCYC(priv->ipb_period, 1000000);
373155d2916SSylvain Munaut 	out_be32(&regs->share_cnt, tslot << 16);
374155d2916SSylvain Munaut 
375155d2916SSylvain Munaut 	/* Init timings to PIO0 */
376155d2916SSylvain Munaut 	memset(priv->timings, 0x00, 2*sizeof(struct mpc52xx_ata_timings));
377155d2916SSylvain Munaut 
378155d2916SSylvain Munaut 	mpc52xx_ata_compute_pio_timings(priv, 0, 0);
379155d2916SSylvain Munaut 	mpc52xx_ata_compute_pio_timings(priv, 1, 0);
380155d2916SSylvain Munaut 
381155d2916SSylvain Munaut 	mpc52xx_ata_apply_timings(priv, 0);
382155d2916SSylvain Munaut 
383155d2916SSylvain Munaut 	return 0;
384155d2916SSylvain Munaut }
385155d2916SSylvain Munaut 
386155d2916SSylvain Munaut 
387155d2916SSylvain Munaut /* ======================================================================== */
388155d2916SSylvain Munaut /* libata driver                                                            */
389155d2916SSylvain Munaut /* ======================================================================== */
390155d2916SSylvain Munaut 
391155d2916SSylvain Munaut static void
mpc52xx_ata_set_piomode(struct ata_port * ap,struct ata_device * adev)392155d2916SSylvain Munaut mpc52xx_ata_set_piomode(struct ata_port *ap, struct ata_device *adev)
393155d2916SSylvain Munaut {
394155d2916SSylvain Munaut 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
395155d2916SSylvain Munaut 	int pio, rv;
396155d2916SSylvain Munaut 
397155d2916SSylvain Munaut 	pio = adev->pio_mode - XFER_PIO_0;
398155d2916SSylvain Munaut 
399155d2916SSylvain Munaut 	rv = mpc52xx_ata_compute_pio_timings(priv, adev->devno, pio);
400155d2916SSylvain Munaut 
401155d2916SSylvain Munaut 	if (rv) {
4026b61e69eSTim Yamin 		dev_err(ap->dev, "error: invalid PIO mode: %d\n", pio);
403155d2916SSylvain Munaut 		return;
404155d2916SSylvain Munaut 	}
405155d2916SSylvain Munaut 
406155d2916SSylvain Munaut 	mpc52xx_ata_apply_timings(priv, adev->devno);
407155d2916SSylvain Munaut }
4086b61e69eSTim Yamin 
4096b61e69eSTim Yamin static void
mpc52xx_ata_set_dmamode(struct ata_port * ap,struct ata_device * adev)4106b61e69eSTim Yamin mpc52xx_ata_set_dmamode(struct ata_port *ap, struct ata_device *adev)
4116b61e69eSTim Yamin {
4126b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
4136b61e69eSTim Yamin 	int rv;
4146b61e69eSTim Yamin 
4156b61e69eSTim Yamin 	if (adev->dma_mode >= XFER_UDMA_0) {
4166b61e69eSTim Yamin 		int dma = adev->dma_mode - XFER_UDMA_0;
4176b61e69eSTim Yamin 		rv = mpc52xx_ata_compute_udma_timings(priv, adev->devno, dma);
4186b61e69eSTim Yamin 	} else {
4196b61e69eSTim Yamin 		int dma = adev->dma_mode - XFER_MW_DMA_0;
4206b61e69eSTim Yamin 		rv = mpc52xx_ata_compute_mdma_timings(priv, adev->devno, dma);
4216b61e69eSTim Yamin 	}
4226b61e69eSTim Yamin 
4236b61e69eSTim Yamin 	if (rv) {
4246b61e69eSTim Yamin 		dev_alert(ap->dev,
4256b61e69eSTim Yamin 			"Trying to select invalid DMA mode %d\n",
4266b61e69eSTim Yamin 			adev->dma_mode);
4276b61e69eSTim Yamin 		return;
4286b61e69eSTim Yamin 	}
4296b61e69eSTim Yamin 
4306b61e69eSTim Yamin 	mpc52xx_ata_apply_timings(priv, adev->devno);
4316b61e69eSTim Yamin }
4326b61e69eSTim Yamin 
433155d2916SSylvain Munaut static void
mpc52xx_ata_dev_select(struct ata_port * ap,unsigned int device)434155d2916SSylvain Munaut mpc52xx_ata_dev_select(struct ata_port *ap, unsigned int device)
435155d2916SSylvain Munaut {
436155d2916SSylvain Munaut 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
437155d2916SSylvain Munaut 
438155d2916SSylvain Munaut 	if (device != priv->csel)
439155d2916SSylvain Munaut 		mpc52xx_ata_apply_timings(priv, device);
440155d2916SSylvain Munaut 
4419363c382STejun Heo 	ata_sff_dev_select(ap, device);
442155d2916SSylvain Munaut }
443155d2916SSylvain Munaut 
4446b61e69eSTim Yamin static int
mpc52xx_ata_build_dmatable(struct ata_queued_cmd * qc)4456b61e69eSTim Yamin mpc52xx_ata_build_dmatable(struct ata_queued_cmd *qc)
4466b61e69eSTim Yamin {
4476b61e69eSTim Yamin 	struct ata_port *ap = qc->ap;
4486b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
4496b61e69eSTim Yamin 	struct bcom_ata_bd *bd;
4506b61e69eSTim Yamin 	unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE), si;
4516b61e69eSTim Yamin 	struct scatterlist *sg;
4526b61e69eSTim Yamin 	int count = 0;
4536b61e69eSTim Yamin 
4546b61e69eSTim Yamin 	if (read)
4556b61e69eSTim Yamin 		bcom_ata_rx_prepare(priv->dmatsk);
4566b61e69eSTim Yamin 	else
4576b61e69eSTim Yamin 		bcom_ata_tx_prepare(priv->dmatsk);
4586b61e69eSTim Yamin 
4596b61e69eSTim Yamin 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
4606b61e69eSTim Yamin 		dma_addr_t cur_addr = sg_dma_address(sg);
4616b61e69eSTim Yamin 		u32 cur_len = sg_dma_len(sg);
4626b61e69eSTim Yamin 
4636b61e69eSTim Yamin 		while (cur_len) {
4646b61e69eSTim Yamin 			unsigned int tc = min(cur_len, MAX_DMA_BUFFER_SIZE);
4656b61e69eSTim Yamin 			bd = (struct bcom_ata_bd *)
4666b61e69eSTim Yamin 				bcom_prepare_next_buffer(priv->dmatsk);
4676b61e69eSTim Yamin 
4686b61e69eSTim Yamin 			if (read) {
4696b61e69eSTim Yamin 				bd->status = tc;
4706b61e69eSTim Yamin 				bd->src_pa = (__force u32) priv->ata_regs_pa +
4716b61e69eSTim Yamin 					offsetof(struct mpc52xx_ata, fifo_data);
4726b61e69eSTim Yamin 				bd->dst_pa = (__force u32) cur_addr;
4736b61e69eSTim Yamin 			} else {
4746b61e69eSTim Yamin 				bd->status = tc;
4756b61e69eSTim Yamin 				bd->src_pa = (__force u32) cur_addr;
4766b61e69eSTim Yamin 				bd->dst_pa = (__force u32) priv->ata_regs_pa +
4776b61e69eSTim Yamin 					offsetof(struct mpc52xx_ata, fifo_data);
4786b61e69eSTim Yamin 			}
4796b61e69eSTim Yamin 
4806b61e69eSTim Yamin 			bcom_submit_next_buffer(priv->dmatsk, NULL);
4816b61e69eSTim Yamin 
4826b61e69eSTim Yamin 			cur_addr += tc;
4836b61e69eSTim Yamin 			cur_len -= tc;
4846b61e69eSTim Yamin 			count++;
4856b61e69eSTim Yamin 
4866b61e69eSTim Yamin 			if (count > MAX_DMA_BUFFERS) {
4876b61e69eSTim Yamin 				dev_alert(ap->dev, "dma table"
4886b61e69eSTim Yamin 					"too small\n");
4896b61e69eSTim Yamin 				goto use_pio_instead;
4906b61e69eSTim Yamin 			}
4916b61e69eSTim Yamin 		}
4926b61e69eSTim Yamin 	}
4936b61e69eSTim Yamin 	return 1;
4946b61e69eSTim Yamin 
4956b61e69eSTim Yamin  use_pio_instead:
4966b61e69eSTim Yamin 	bcom_ata_reset_bd(priv->dmatsk);
4976b61e69eSTim Yamin 	return 0;
4986b61e69eSTim Yamin }
4996b61e69eSTim Yamin 
5006b61e69eSTim Yamin static void
mpc52xx_bmdma_setup(struct ata_queued_cmd * qc)5016b61e69eSTim Yamin mpc52xx_bmdma_setup(struct ata_queued_cmd *qc)
5026b61e69eSTim Yamin {
5036b61e69eSTim Yamin 	struct ata_port *ap = qc->ap;
5046b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
5056b61e69eSTim Yamin 	struct mpc52xx_ata __iomem *regs = priv->ata_regs;
5066b61e69eSTim Yamin 
5076b61e69eSTim Yamin 	unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE);
5086b61e69eSTim Yamin 	u8 dma_mode;
5096b61e69eSTim Yamin 
5106b61e69eSTim Yamin 	if (!mpc52xx_ata_build_dmatable(qc))
5116b61e69eSTim Yamin 		dev_alert(ap->dev, "%s: %i, return 1?\n",
5126b61e69eSTim Yamin 			__func__, __LINE__);
5136b61e69eSTim Yamin 
5146b61e69eSTim Yamin 	/* Check FIFO is OK... */
5156b61e69eSTim Yamin 	if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
5166b61e69eSTim Yamin 		dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
5176b61e69eSTim Yamin 			__func__, in_8(&priv->ata_regs->fifo_status));
5186b61e69eSTim Yamin 
5196b61e69eSTim Yamin 	if (read) {
5206b61e69eSTim Yamin 		dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_READ |
5216b61e69eSTim Yamin 				MPC52xx_ATA_DMAMODE_FE;
5226b61e69eSTim Yamin 
5236b61e69eSTim Yamin 		/* Setup FIFO if direction changed */
5246b61e69eSTim Yamin 		if (priv->mpc52xx_ata_dma_last_write != 0) {
5256b61e69eSTim Yamin 			priv->mpc52xx_ata_dma_last_write = 0;
5266b61e69eSTim Yamin 
5276b61e69eSTim Yamin 			/* Configure FIFO with granularity to 7 */
5286b61e69eSTim Yamin 			out_8(&regs->fifo_control, 7);
5296b61e69eSTim Yamin 			out_be16(&regs->fifo_alarm, 128);
5306b61e69eSTim Yamin 
5316b61e69eSTim Yamin 			/* Set FIFO Reset bit (FR) */
5326b61e69eSTim Yamin 			out_8(&regs->dma_mode, MPC52xx_ATA_DMAMODE_FR);
5336b61e69eSTim Yamin 		}
5346b61e69eSTim Yamin 	} else {
5356b61e69eSTim Yamin 		dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_WRITE;
5366b61e69eSTim Yamin 
5376b61e69eSTim Yamin 		/* Setup FIFO if direction changed */
5386b61e69eSTim Yamin 		if (priv->mpc52xx_ata_dma_last_write != 1) {
5396b61e69eSTim Yamin 			priv->mpc52xx_ata_dma_last_write = 1;
5406b61e69eSTim Yamin 
5416b61e69eSTim Yamin 			/* Configure FIFO with granularity to 4 */
5426b61e69eSTim Yamin 			out_8(&regs->fifo_control, 4);
5436b61e69eSTim Yamin 			out_be16(&regs->fifo_alarm, 128);
5446b61e69eSTim Yamin 		}
5456b61e69eSTim Yamin 	}
5466b61e69eSTim Yamin 
5476b61e69eSTim Yamin 	if (priv->timings[qc->dev->devno].using_udma)
5486b61e69eSTim Yamin 		dma_mode |= MPC52xx_ATA_DMAMODE_UDMA;
5496b61e69eSTim Yamin 
5506b61e69eSTim Yamin 	out_8(&regs->dma_mode, dma_mode);
5516b61e69eSTim Yamin 	priv->waiting_for_dma = ATA_DMA_ACTIVE;
5526b61e69eSTim Yamin 
5536b61e69eSTim Yamin 	ata_wait_idle(ap);
5546b61e69eSTim Yamin 	ap->ops->sff_exec_command(ap, &qc->tf);
5556b61e69eSTim Yamin }
5566b61e69eSTim Yamin 
5576b61e69eSTim Yamin static void
mpc52xx_bmdma_start(struct ata_queued_cmd * qc)5586b61e69eSTim Yamin mpc52xx_bmdma_start(struct ata_queued_cmd *qc)
5596b61e69eSTim Yamin {
5606b61e69eSTim Yamin 	struct ata_port *ap = qc->ap;
5616b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
5626b61e69eSTim Yamin 
5636b61e69eSTim Yamin 	bcom_set_task_auto_start(priv->dmatsk->tasknum, priv->dmatsk->tasknum);
5646b61e69eSTim Yamin 	bcom_enable(priv->dmatsk);
5656b61e69eSTim Yamin }
5666b61e69eSTim Yamin 
5676b61e69eSTim Yamin static void
mpc52xx_bmdma_stop(struct ata_queued_cmd * qc)5686b61e69eSTim Yamin mpc52xx_bmdma_stop(struct ata_queued_cmd *qc)
5696b61e69eSTim Yamin {
5706b61e69eSTim Yamin 	struct ata_port *ap = qc->ap;
5716b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
5726b61e69eSTim Yamin 
5736b61e69eSTim Yamin 	bcom_disable(priv->dmatsk);
5746b61e69eSTim Yamin 	bcom_ata_reset_bd(priv->dmatsk);
5756b61e69eSTim Yamin 	priv->waiting_for_dma = 0;
5766b61e69eSTim Yamin 
5776b61e69eSTim Yamin 	/* Check FIFO is OK... */
5786b61e69eSTim Yamin 	if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
5796b61e69eSTim Yamin 		dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
5806b61e69eSTim Yamin 			__func__, in_8(&priv->ata_regs->fifo_status));
5816b61e69eSTim Yamin }
5826b61e69eSTim Yamin 
5836b61e69eSTim Yamin static u8
mpc52xx_bmdma_status(struct ata_port * ap)5846b61e69eSTim Yamin mpc52xx_bmdma_status(struct ata_port *ap)
5856b61e69eSTim Yamin {
5866b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = ap->host->private_data;
5876b61e69eSTim Yamin 
5886b61e69eSTim Yamin 	/* Check FIFO is OK... */
5896b61e69eSTim Yamin 	if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR) {
5906b61e69eSTim Yamin 		dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
5916b61e69eSTim Yamin 			__func__, in_8(&priv->ata_regs->fifo_status));
5926b61e69eSTim Yamin 		return priv->waiting_for_dma | ATA_DMA_ERR;
5936b61e69eSTim Yamin 	}
5946b61e69eSTim Yamin 
5956b61e69eSTim Yamin 	return priv->waiting_for_dma;
5966b61e69eSTim Yamin }
5976b61e69eSTim Yamin 
5986b61e69eSTim Yamin static irqreturn_t
mpc52xx_ata_task_irq(int irq,void * vpriv)5996b61e69eSTim Yamin mpc52xx_ata_task_irq(int irq, void *vpriv)
6006b61e69eSTim Yamin {
6016b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = vpriv;
6026b61e69eSTim Yamin 	while (bcom_buffer_done(priv->dmatsk))
6036b61e69eSTim Yamin 		bcom_retrieve_buffer(priv->dmatsk, NULL, NULL);
6046b61e69eSTim Yamin 
6056b61e69eSTim Yamin 	priv->waiting_for_dma |= ATA_DMA_INTR;
6066b61e69eSTim Yamin 
6076b61e69eSTim Yamin 	return IRQ_HANDLED;
6086b61e69eSTim Yamin }
6096b61e69eSTim Yamin 
61025df73d9SBart Van Assche static const struct scsi_host_template mpc52xx_ata_sht = {
61168d1d07bSTejun Heo 	ATA_PIO_SHT(DRV_NAME),
612155d2916SSylvain Munaut };
613155d2916SSylvain Munaut 
614155d2916SSylvain Munaut static struct ata_port_operations mpc52xx_ata_port_ops = {
61577c5fd19STejun Heo 	.inherits		= &ata_bmdma_port_ops,
6165682ed33STejun Heo 	.sff_dev_select		= mpc52xx_ata_dev_select,
617029cfd6bSTejun Heo 	.set_piomode		= mpc52xx_ata_set_piomode,
6186b61e69eSTim Yamin 	.set_dmamode		= mpc52xx_ata_set_dmamode,
6196b61e69eSTim Yamin 	.bmdma_setup		= mpc52xx_bmdma_setup,
6206b61e69eSTim Yamin 	.bmdma_start		= mpc52xx_bmdma_start,
6216b61e69eSTim Yamin 	.bmdma_stop		= mpc52xx_bmdma_stop,
6226b61e69eSTim Yamin 	.bmdma_status		= mpc52xx_bmdma_status,
6236b61e69eSTim Yamin 	.qc_prep		= ata_noop_qc_prep,
624155d2916SSylvain Munaut };
625155d2916SSylvain Munaut 
mpc52xx_ata_init_one(struct device * dev,struct mpc52xx_ata_priv * priv,unsigned long raw_ata_regs,int mwdma_mask,int udma_mask)6260ec24914SGreg Kroah-Hartman static int mpc52xx_ata_init_one(struct device *dev,
6270ec24914SGreg Kroah-Hartman 				struct mpc52xx_ata_priv *priv,
6280ec24914SGreg Kroah-Hartman 				unsigned long raw_ata_regs,
6290ec24914SGreg Kroah-Hartman 				int mwdma_mask, int udma_mask)
630155d2916SSylvain Munaut {
6315d728824STejun Heo 	struct ata_host *host;
6325d728824STejun Heo 	struct ata_port *ap;
6335d728824STejun Heo 	struct ata_ioports *aio;
634155d2916SSylvain Munaut 
6355d728824STejun Heo 	host = ata_host_alloc(dev, 1);
6365d728824STejun Heo 	if (!host)
6375d728824STejun Heo 		return -ENOMEM;
638155d2916SSylvain Munaut 
6395d728824STejun Heo 	ap = host->ports[0];
6405d728824STejun Heo 	ap->flags		|= ATA_FLAG_SLAVE_POSS;
6416b61e69eSTim Yamin 	ap->pio_mask		= ATA_PIO4;
6426b61e69eSTim Yamin 	ap->mwdma_mask		= mwdma_mask;
6436b61e69eSTim Yamin 	ap->udma_mask		= udma_mask;
6445d728824STejun Heo 	ap->ops			= &mpc52xx_ata_port_ops;
6455d728824STejun Heo 	host->private_data	= priv;
6465d728824STejun Heo 
6475d728824STejun Heo 	aio = &ap->ioaddr;
64889952d13SAl Viro 	aio->cmd_addr		= NULL;	/* Don't have a classic reg block */
6490d5ff566STejun Heo 	aio->altstatus_addr	= &priv->ata_regs->tf_control;
6500d5ff566STejun Heo 	aio->ctl_addr		= &priv->ata_regs->tf_control;
6510d5ff566STejun Heo 	aio->data_addr		= &priv->ata_regs->tf_data;
6520d5ff566STejun Heo 	aio->error_addr		= &priv->ata_regs->tf_features;
6530d5ff566STejun Heo 	aio->feature_addr	= &priv->ata_regs->tf_features;
6540d5ff566STejun Heo 	aio->nsect_addr		= &priv->ata_regs->tf_sec_count;
6550d5ff566STejun Heo 	aio->lbal_addr		= &priv->ata_regs->tf_sec_num;
6560d5ff566STejun Heo 	aio->lbam_addr		= &priv->ata_regs->tf_cyl_low;
6570d5ff566STejun Heo 	aio->lbah_addr		= &priv->ata_regs->tf_cyl_high;
6580d5ff566STejun Heo 	aio->device_addr	= &priv->ata_regs->tf_dev_head;
6590d5ff566STejun Heo 	aio->status_addr	= &priv->ata_regs->tf_command;
6600d5ff566STejun Heo 	aio->command_addr	= &priv->ata_regs->tf_command;
661155d2916SSylvain Munaut 
662cbcdd875STejun Heo 	ata_port_desc(ap, "ata_regs 0x%lx", raw_ata_regs);
663cbcdd875STejun Heo 
6645d728824STejun Heo 	/* activate host */
665c3b28894STejun Heo 	return ata_host_activate(host, priv->ata_irq, ata_bmdma_interrupt, 0,
6665d728824STejun Heo 				 &mpc52xx_ata_sht);
667155d2916SSylvain Munaut }
668155d2916SSylvain Munaut 
669155d2916SSylvain Munaut /* ======================================================================== */
670155d2916SSylvain Munaut /* OF Platform driver                                                       */
671155d2916SSylvain Munaut /* ======================================================================== */
672155d2916SSylvain Munaut 
mpc52xx_ata_probe(struct platform_device * op)6730ec24914SGreg Kroah-Hartman static int mpc52xx_ata_probe(struct platform_device *op)
674155d2916SSylvain Munaut {
675155d2916SSylvain Munaut 	unsigned int ipb_freq;
676155d2916SSylvain Munaut 	struct resource res_mem;
6776b61e69eSTim Yamin 	int ata_irq = 0;
67824dc5f33STejun Heo 	struct mpc52xx_ata __iomem *ata_regs;
6796b61e69eSTim Yamin 	struct mpc52xx_ata_priv *priv = NULL;
680d01159dfSJulia Lawall 	int rv, task_irq;
6816b61e69eSTim Yamin 	int mwdma_mask = 0, udma_mask = 0;
6826b61e69eSTim Yamin 	const __be32 *prop;
6836b61e69eSTim Yamin 	int proplen;
684d01159dfSJulia Lawall 	struct bcom_task *dmatsk;
685155d2916SSylvain Munaut 
686155d2916SSylvain Munaut 	/* Get ipb frequency */
687de06fba6SAndy Shevchenko 	ipb_freq = mpc5xxx_get_bus_frequency(&op->dev);
688155d2916SSylvain Munaut 	if (!ipb_freq) {
6896b61e69eSTim Yamin 		dev_err(&op->dev, "could not determine IPB bus frequency\n");
690155d2916SSylvain Munaut 		return -ENODEV;
691155d2916SSylvain Munaut 	}
692155d2916SSylvain Munaut 
6936b61e69eSTim Yamin 	/* Get device base address from device tree, request the region
6946b61e69eSTim Yamin 	 * and ioremap it. */
69561c7a080SGrant Likely 	rv = of_address_to_resource(op->dev.of_node, 0, &res_mem);
696155d2916SSylvain Munaut 	if (rv) {
6976b61e69eSTim Yamin 		dev_err(&op->dev, "could not determine device base address\n");
698155d2916SSylvain Munaut 		return rv;
699155d2916SSylvain Munaut 	}
700155d2916SSylvain Munaut 
70124dc5f33STejun Heo 	if (!devm_request_mem_region(&op->dev, res_mem.start,
7026b61e69eSTim Yamin 				     sizeof(*ata_regs), DRV_NAME)) {
7036b61e69eSTim Yamin 		dev_err(&op->dev, "error requesting register region\n");
7046b61e69eSTim Yamin 		return -EBUSY;
705155d2916SSylvain Munaut 	}
706155d2916SSylvain Munaut 
7076b61e69eSTim Yamin 	ata_regs = devm_ioremap(&op->dev, res_mem.start, sizeof(*ata_regs));
708155d2916SSylvain Munaut 	if (!ata_regs) {
7096b61e69eSTim Yamin 		dev_err(&op->dev, "error mapping device registers\n");
710d01159dfSJulia Lawall 		return -ENOMEM;
711155d2916SSylvain Munaut 	}
712155d2916SSylvain Munaut 
7136b61e69eSTim Yamin 	/*
7146b61e69eSTim Yamin 	 * By default, all DMA modes are disabled for the MPC5200.  Some
7156b61e69eSTim Yamin 	 * boards don't have the required signals routed to make DMA work.
7166b61e69eSTim Yamin 	 * Also, the MPC5200B has a silicon bug that causes data corruption
7176b61e69eSTim Yamin 	 * with UDMA if it is used at the same time as the LocalPlus bus.
7186b61e69eSTim Yamin 	 *
7196b61e69eSTim Yamin 	 * Instead of trying to guess what modes are usable, check the
7206b61e69eSTim Yamin 	 * ATA device tree node to find out what DMA modes work on the board.
7216b61e69eSTim Yamin 	 * UDMA/MWDMA modes can also be forced by adding "libata.force=<mode>"
7226b61e69eSTim Yamin 	 * to the kernel boot parameters.
7236b61e69eSTim Yamin 	 *
7246b61e69eSTim Yamin 	 * The MPC5200 ATA controller supports MWDMA modes 0, 1 and 2 and
7256b61e69eSTim Yamin 	 * UDMA modes 0, 1 and 2.
7266b61e69eSTim Yamin 	 */
72761c7a080SGrant Likely 	prop = of_get_property(op->dev.of_node, "mwdma-mode", &proplen);
7286b61e69eSTim Yamin 	if ((prop) && (proplen >= 4))
72914bdef98SErik Inge Bolsø 		mwdma_mask = ATA_MWDMA2 & ((1 << (*prop + 1)) - 1);
73061c7a080SGrant Likely 	prop = of_get_property(op->dev.of_node, "udma-mode", &proplen);
7316b61e69eSTim Yamin 	if ((prop) && (proplen >= 4))
73214bdef98SErik Inge Bolsø 		udma_mask = ATA_UDMA2 & ((1 << (*prop + 1)) - 1);
7336b61e69eSTim Yamin 
73461c7a080SGrant Likely 	ata_irq = irq_of_parse_and_map(op->dev.of_node, 0);
7351dea5edcSChristophe Leroy 	if (!ata_irq) {
7366b61e69eSTim Yamin 		dev_err(&op->dev, "error mapping irq\n");
7376b61e69eSTim Yamin 		return -EINVAL;
7386b61e69eSTim Yamin 	}
7396b61e69eSTim Yamin 
740155d2916SSylvain Munaut 	/* Prepare our private structure */
741cf369e4eSJulia Lawall 	priv = devm_kzalloc(&op->dev, sizeof(*priv), GFP_KERNEL);
742155d2916SSylvain Munaut 	if (!priv) {
743155d2916SSylvain Munaut 		rv = -ENOMEM;
744d01159dfSJulia Lawall 		goto err1;
745155d2916SSylvain Munaut 	}
746155d2916SSylvain Munaut 
747155d2916SSylvain Munaut 	priv->ipb_period = 1000000000 / (ipb_freq / 1000);
748155d2916SSylvain Munaut 	priv->ata_regs = ata_regs;
7496b61e69eSTim Yamin 	priv->ata_regs_pa = res_mem.start;
750155d2916SSylvain Munaut 	priv->ata_irq = ata_irq;
751155d2916SSylvain Munaut 	priv->csel = -1;
7526b61e69eSTim Yamin 	priv->mpc52xx_ata_dma_last_write = -1;
7536b61e69eSTim Yamin 
7546b61e69eSTim Yamin 	if (ipb_freq/1000000 == 66) {
7556b61e69eSTim Yamin 		priv->mdmaspec = mdmaspec66;
7566b61e69eSTim Yamin 		priv->udmaspec = udmaspec66;
7576b61e69eSTim Yamin 	} else {
7586b61e69eSTim Yamin 		priv->mdmaspec = mdmaspec132;
7596b61e69eSTim Yamin 		priv->udmaspec = udmaspec132;
7606b61e69eSTim Yamin 	}
7616b61e69eSTim Yamin 
7626b61e69eSTim Yamin 	/* Allocate a BestComm task for DMA */
7636b61e69eSTim Yamin 	dmatsk = bcom_ata_init(MAX_DMA_BUFFERS, MAX_DMA_BUFFER_SIZE);
7646b61e69eSTim Yamin 	if (!dmatsk) {
7656b61e69eSTim Yamin 		dev_err(&op->dev, "bestcomm initialization failed\n");
7666b61e69eSTim Yamin 		rv = -ENOMEM;
767d01159dfSJulia Lawall 		goto err1;
7686b61e69eSTim Yamin 	}
7696b61e69eSTim Yamin 
7706b61e69eSTim Yamin 	task_irq = bcom_get_task_irq(dmatsk);
771d01159dfSJulia Lawall 	rv = devm_request_irq(&op->dev, task_irq, &mpc52xx_ata_task_irq, 0,
7726b61e69eSTim Yamin 				"ATA task", priv);
773d01159dfSJulia Lawall 	if (rv) {
7746b61e69eSTim Yamin 		dev_err(&op->dev, "error requesting DMA IRQ\n");
775d01159dfSJulia Lawall 		goto err2;
7766b61e69eSTim Yamin 	}
7776b61e69eSTim Yamin 	priv->dmatsk = dmatsk;
778155d2916SSylvain Munaut 
779155d2916SSylvain Munaut 	/* Init the hw */
780155d2916SSylvain Munaut 	rv = mpc52xx_ata_hw_init(priv);
781155d2916SSylvain Munaut 	if (rv) {
7826b61e69eSTim Yamin 		dev_err(&op->dev, "error initializing hardware\n");
783d01159dfSJulia Lawall 		goto err2;
784155d2916SSylvain Munaut 	}
785155d2916SSylvain Munaut 
786155d2916SSylvain Munaut 	/* Register ourselves to libata */
7876b61e69eSTim Yamin 	rv = mpc52xx_ata_init_one(&op->dev, priv, res_mem.start,
7886b61e69eSTim Yamin 				  mwdma_mask, udma_mask);
789155d2916SSylvain Munaut 	if (rv) {
7906b61e69eSTim Yamin 		dev_err(&op->dev, "error registering with ATA layer\n");
791d01159dfSJulia Lawall 		goto err2;
792155d2916SSylvain Munaut 	}
793155d2916SSylvain Munaut 
794155d2916SSylvain Munaut 	return 0;
795155d2916SSylvain Munaut 
796d01159dfSJulia Lawall  err2:
7976b61e69eSTim Yamin 	irq_dispose_mapping(task_irq);
7986b61e69eSTim Yamin 	bcom_ata_release(dmatsk);
799d01159dfSJulia Lawall  err1:
800d01159dfSJulia Lawall 	irq_dispose_mapping(ata_irq);
801155d2916SSylvain Munaut 	return rv;
802155d2916SSylvain Munaut }
803155d2916SSylvain Munaut 
mpc52xx_ata_remove(struct platform_device * op)804*b5ba32b6SUwe Kleine-König static void mpc52xx_ata_remove(struct platform_device *op)
805155d2916SSylvain Munaut {
80637e1b022SBrian Norris 	struct ata_host *host = platform_get_drvdata(op);
80737e1b022SBrian Norris 	struct mpc52xx_ata_priv *priv = host->private_data;
8086b61e69eSTim Yamin 	int task_irq;
809155d2916SSylvain Munaut 
8106b61e69eSTim Yamin 	/* Deregister the ATA interface */
81137e1b022SBrian Norris 	ata_platform_remove_one(op);
8126b61e69eSTim Yamin 
8136b61e69eSTim Yamin 	/* Clean up DMA */
8146b61e69eSTim Yamin 	task_irq = bcom_get_task_irq(priv->dmatsk);
8156b61e69eSTim Yamin 	irq_dispose_mapping(task_irq);
8166b61e69eSTim Yamin 	bcom_ata_release(priv->dmatsk);
817155d2916SSylvain Munaut 	irq_dispose_mapping(priv->ata_irq);
818155d2916SSylvain Munaut }
819155d2916SSylvain Munaut 
82058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
821155d2916SSylvain Munaut static int
mpc52xx_ata_suspend(struct platform_device * op,pm_message_t state)8222dc11581SGrant Likely mpc52xx_ata_suspend(struct platform_device *op, pm_message_t state)
823155d2916SSylvain Munaut {
824d89995dbSJingoo Han 	struct ata_host *host = platform_get_drvdata(op);
82535142ddbSDomen Puncer 
826ec87cf37SSergey Shtylyov 	ata_host_suspend(host, state);
827ec87cf37SSergey Shtylyov 	return 0;
828155d2916SSylvain Munaut }
829155d2916SSylvain Munaut 
830155d2916SSylvain Munaut static int
mpc52xx_ata_resume(struct platform_device * op)8312dc11581SGrant Likely mpc52xx_ata_resume(struct platform_device *op)
832155d2916SSylvain Munaut {
833d89995dbSJingoo Han 	struct ata_host *host = platform_get_drvdata(op);
83435142ddbSDomen Puncer 	struct mpc52xx_ata_priv *priv = host->private_data;
83535142ddbSDomen Puncer 	int rv;
83635142ddbSDomen Puncer 
83735142ddbSDomen Puncer 	rv = mpc52xx_ata_hw_init(priv);
83835142ddbSDomen Puncer 	if (rv) {
8396b61e69eSTim Yamin 		dev_err(host->dev, "error initializing hardware\n");
84035142ddbSDomen Puncer 		return rv;
84135142ddbSDomen Puncer 	}
84235142ddbSDomen Puncer 
84335142ddbSDomen Puncer 	ata_host_resume(host);
84435142ddbSDomen Puncer 
84535142ddbSDomen Puncer 	return 0;
846155d2916SSylvain Munaut }
847155d2916SSylvain Munaut #endif
848155d2916SSylvain Munaut 
849e3779f6aSBhumika Goyal static const struct of_device_id mpc52xx_ata_of_match[] = {
85066ffbe49SGrant Likely 	{ .compatible = "fsl,mpc5200-ata", },
85166ffbe49SGrant Likely 	{ .compatible = "mpc5200-ata", },
8525e776d7bSGeert Uytterhoeven 	{ /* sentinel */ }
853155d2916SSylvain Munaut };
854155d2916SSylvain Munaut 
855155d2916SSylvain Munaut 
8561c48a5c9SGrant Likely static struct platform_driver mpc52xx_ata_of_platform_driver = {
857155d2916SSylvain Munaut 	.probe		= mpc52xx_ata_probe,
858*b5ba32b6SUwe Kleine-König 	.remove_new	= mpc52xx_ata_remove,
85958eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
860155d2916SSylvain Munaut 	.suspend	= mpc52xx_ata_suspend,
861155d2916SSylvain Munaut 	.resume		= mpc52xx_ata_resume,
862155d2916SSylvain Munaut #endif
863155d2916SSylvain Munaut 	.driver		= {
864155d2916SSylvain Munaut 		.name	= DRV_NAME,
8654018294bSGrant Likely 		.of_match_table = mpc52xx_ata_of_match,
866155d2916SSylvain Munaut 	},
867155d2916SSylvain Munaut };
868155d2916SSylvain Munaut 
86999c8ea3eSAxel Lin module_platform_driver(mpc52xx_ata_of_platform_driver);
870155d2916SSylvain Munaut 
871155d2916SSylvain Munaut MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
872155d2916SSylvain Munaut MODULE_DESCRIPTION("Freescale MPC52xx IDE/ATA libata driver");
873155d2916SSylvain Munaut MODULE_LICENSE("GPL");
874155d2916SSylvain Munaut MODULE_DEVICE_TABLE(of, mpc52xx_ata_of_match);
875155d2916SSylvain Munaut 
876