xref: /openbmc/linux/drivers/ata/pata_it8213.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29b13b682SAlan /*
39b13b682SAlan  *    pata_it8213.c - iTE Tech. Inc.  IT8213 PATA driver
49b13b682SAlan  *
59b13b682SAlan  *    The IT8213 is a very Intel ICH like device for timing purposes, having
69b13b682SAlan  *    a similar register layout and the same split clock arrangement. Cable
79b13b682SAlan  *    detection is different, and it does not have slave channels or all the
89b13b682SAlan  *    clutter of later ICH/SATA setups.
99b13b682SAlan  */
109b13b682SAlan 
119b13b682SAlan #include <linux/kernel.h>
129b13b682SAlan #include <linux/module.h>
139b13b682SAlan #include <linux/pci.h>
149b13b682SAlan #include <linux/blkdev.h>
159b13b682SAlan #include <linux/delay.h>
169b13b682SAlan #include <linux/device.h>
179b13b682SAlan #include <scsi/scsi_host.h>
189b13b682SAlan #include <linux/libata.h>
199b13b682SAlan #include <linux/ata.h>
209b13b682SAlan 
219b13b682SAlan #define DRV_NAME	"pata_it8213"
228bc3fc47SJeff Garzik #define DRV_VERSION	"0.0.3"
239b13b682SAlan 
249b13b682SAlan /**
2513a28c15SBartlomiej Zolnierkiewicz  *	it8213_pre_reset	-	probe begin
26cc0680a5STejun Heo  *	@link: link
27d4b2bab4STejun Heo  *	@deadline: deadline jiffies for the operation
289b13b682SAlan  *
295816fbbfSAlan Cox  *	Filter out ports by the enable bits before doing the normal reset
305816fbbfSAlan Cox  *	and probe.
319b13b682SAlan  */
329b13b682SAlan 
it8213_pre_reset(struct ata_link * link,unsigned long deadline)33cc0680a5STejun Heo static int it8213_pre_reset(struct ata_link *link, unsigned long deadline)
349b13b682SAlan {
359b13b682SAlan 	static const struct pci_bits it8213_enable_bits[] = {
369b13b682SAlan 		{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
379b13b682SAlan 	};
38cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
399b13b682SAlan 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
409b13b682SAlan 	if (!pci_test_config_bits(pdev, &it8213_enable_bits[ap->port_no]))
419b13b682SAlan 		return -ENOENT;
42d4b2bab4STejun Heo 
439363c382STejun Heo 	return ata_sff_prereset(link, deadline);
449b13b682SAlan }
459b13b682SAlan 
469b13b682SAlan /**
475816fbbfSAlan Cox  *	it8213_cable_detect	-	check for 40/80 pin
485816fbbfSAlan Cox  *	@ap: Port
495816fbbfSAlan Cox  *
505816fbbfSAlan Cox  *	Perform cable detection for the 8213 ATA interface. This is
515816fbbfSAlan Cox  *	different to the PIIX arrangement
525816fbbfSAlan Cox  */
535816fbbfSAlan Cox 
it8213_cable_detect(struct ata_port * ap)545816fbbfSAlan Cox static int it8213_cable_detect(struct ata_port *ap)
555816fbbfSAlan Cox {
565816fbbfSAlan Cox 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
575816fbbfSAlan Cox 	u8 tmp;
585816fbbfSAlan Cox 	pci_read_config_byte(pdev, 0x42, &tmp);
595816fbbfSAlan Cox 	if (tmp & 2)	/* The initial docs are incorrect */
605816fbbfSAlan Cox 		return ATA_CBL_PATA40;
615816fbbfSAlan Cox 	return ATA_CBL_PATA80;
625816fbbfSAlan Cox }
635816fbbfSAlan Cox 
645816fbbfSAlan Cox /**
659b13b682SAlan  *	it8213_set_piomode - Initialize host controller PATA PIO timings
669b13b682SAlan  *	@ap: Port whose timings we are configuring
675816fbbfSAlan Cox  *	@adev: Device whose timings we are configuring
689b13b682SAlan  *
699b13b682SAlan  *	Set PIO mode for device, in host controller PCI config space.
709b13b682SAlan  *
719b13b682SAlan  *	LOCKING:
729b13b682SAlan  *	None (inherited from caller).
739b13b682SAlan  */
749b13b682SAlan 
it8213_set_piomode(struct ata_port * ap,struct ata_device * adev)759b13b682SAlan static void it8213_set_piomode (struct ata_port *ap, struct ata_device *adev)
769b13b682SAlan {
779b13b682SAlan 	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
789b13b682SAlan 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
794780c0b2SBartlomiej Zolnierkiewicz 	unsigned int master_port = ap->port_no ? 0x42 : 0x40;
804780c0b2SBartlomiej Zolnierkiewicz 	u16 master_data;
819b13b682SAlan 	int control = 0;
829b13b682SAlan 
839b13b682SAlan 	/*
849b13b682SAlan 	 *	See Intel Document 298600-004 for the timing programing rules
859b13b682SAlan 	 *	for PIIX/ICH. The 8213 is a clone so very similar
869b13b682SAlan 	 */
879b13b682SAlan 
889b13b682SAlan 	static const	 /* ISP  RTC */
899b13b682SAlan 	u8 timings[][2]	= { { 0, 0 },
909b13b682SAlan 			    { 0, 0 },
919b13b682SAlan 			    { 1, 0 },
929b13b682SAlan 			    { 2, 1 },
939b13b682SAlan 			    { 2, 3 }, };
949b13b682SAlan 
95ed869ff0SBartlomiej Zolnierkiewicz 	if (pio > 1)
96ed869ff0SBartlomiej Zolnierkiewicz 		control |= 1;	/* TIME */
979b13b682SAlan 	if (ata_pio_need_iordy(adev))	/* PIO 3/4 require IORDY */
98ed869ff0SBartlomiej Zolnierkiewicz 		control |= 2;	/* IE */
999b13b682SAlan 	/* Bit 2 is set for ATAPI on the IT8213 - reverse of ICH/PIIX */
1009b13b682SAlan 	if (adev->class != ATA_DEV_ATA)
101ed869ff0SBartlomiej Zolnierkiewicz 		control |= 4;	/* PPE */
1029b13b682SAlan 
1034780c0b2SBartlomiej Zolnierkiewicz 	pci_read_config_word(dev, master_port, &master_data);
1049b13b682SAlan 
105ed869ff0SBartlomiej Zolnierkiewicz 	/* Set PPE, IE, and TIME as appropriate */
1069b13b682SAlan 	if (adev->devno == 0) {
1074780c0b2SBartlomiej Zolnierkiewicz 		master_data &= 0xCCF0;
1084780c0b2SBartlomiej Zolnierkiewicz 		master_data |= control;
1094780c0b2SBartlomiej Zolnierkiewicz 		master_data |= (timings[pio][0] << 12) |
1109b13b682SAlan 			(timings[pio][1] << 8);
1119b13b682SAlan 	} else {
1129b13b682SAlan 		u8 slave_data;
1139b13b682SAlan 
1144780c0b2SBartlomiej Zolnierkiewicz 		master_data &= 0xFF0F;
1154780c0b2SBartlomiej Zolnierkiewicz 		master_data |= (control << 4);
1169b13b682SAlan 
1171967b7ffSJoe Perches 		/* Slave timing in separate register */
1189b13b682SAlan 		pci_read_config_byte(dev, 0x44, &slave_data);
1199b13b682SAlan 		slave_data &= 0xF0;
120088ccb53SBartlomiej Zolnierkiewicz 		slave_data |= (timings[pio][0] << 2) | timings[pio][1];
1219b13b682SAlan 		pci_write_config_byte(dev, 0x44, slave_data);
1229b13b682SAlan 	}
1239b13b682SAlan 
1244780c0b2SBartlomiej Zolnierkiewicz 	master_data |= 0x4000;	/* Ensure SITRE is set */
1254780c0b2SBartlomiej Zolnierkiewicz 	pci_write_config_word(dev, master_port, master_data);
1269b13b682SAlan }
1279b13b682SAlan 
1289b13b682SAlan /**
1299b13b682SAlan  *	it8213_set_dmamode - Initialize host controller PATA DMA timings
1309b13b682SAlan  *	@ap: Port whose timings we are configuring
1319b13b682SAlan  *	@adev: Device to program
1329b13b682SAlan  *
1339b13b682SAlan  *	Set UDMA/MWDMA mode for device, in host controller PCI config space.
1349b13b682SAlan  *	This device is basically an ICH alike.
1359b13b682SAlan  *
1369b13b682SAlan  *	LOCKING:
1379b13b682SAlan  *	None (inherited from caller).
1389b13b682SAlan  */
1399b13b682SAlan 
it8213_set_dmamode(struct ata_port * ap,struct ata_device * adev)1409b13b682SAlan static void it8213_set_dmamode (struct ata_port *ap, struct ata_device *adev)
1419b13b682SAlan {
1429b13b682SAlan 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
1439b13b682SAlan 	u16 master_data;
1449b13b682SAlan 	u8 speed		= adev->dma_mode;
1459b13b682SAlan 	int devid		= adev->devno;
1469b13b682SAlan 	u8 udma_enable;
1479b13b682SAlan 
1489b13b682SAlan 	static const	 /* ISP  RTC */
1499b13b682SAlan 	u8 timings[][2]	= { { 0, 0 },
1509b13b682SAlan 			    { 0, 0 },
1519b13b682SAlan 			    { 1, 0 },
1529b13b682SAlan 			    { 2, 1 },
1539b13b682SAlan 			    { 2, 3 }, };
1549b13b682SAlan 
1559b13b682SAlan 	pci_read_config_word(dev, 0x40, &master_data);
1569b13b682SAlan 	pci_read_config_byte(dev, 0x48, &udma_enable);
1579b13b682SAlan 
1589b13b682SAlan 	if (speed >= XFER_UDMA_0) {
1599b13b682SAlan 		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
1609b13b682SAlan 		u16 udma_timing;
1619b13b682SAlan 		u16 ideconf;
1629b13b682SAlan 		int u_clock, u_speed;
1639b13b682SAlan 
1649b13b682SAlan 		/* Clocks follow the PIIX style */
1659b13b682SAlan 		u_speed = min(2 - (udma & 1), udma);
16611e872a3SBartlomiej Zolnierkiewicz 		if (udma > 4)
1679b13b682SAlan 			u_clock = 0x1000;	/* 100Mhz */
1689b13b682SAlan 		else if (udma > 2)
1699b13b682SAlan 			u_clock = 1;		/* 66Mhz */
1709b13b682SAlan 		else
1719b13b682SAlan 			u_clock = 0;		/* 33Mhz */
1729b13b682SAlan 
1739b13b682SAlan 		udma_enable |= (1 << devid);
1749b13b682SAlan 
175e0ee792bSBartlomiej Zolnierkiewicz 		/* Load the UDMA cycle time */
1769b13b682SAlan 		pci_read_config_word(dev, 0x4A, &udma_timing);
1779b13b682SAlan 		udma_timing &= ~(3 << (4 * devid));
178e0ee792bSBartlomiej Zolnierkiewicz 		udma_timing |= u_speed << (4 * devid);
1799b13b682SAlan 		pci_write_config_word(dev, 0x4A, udma_timing);
1809b13b682SAlan 
1819b13b682SAlan 		/* Load the clock selection */
1829b13b682SAlan 		pci_read_config_word(dev, 0x54, &ideconf);
1839b13b682SAlan 		ideconf &= ~(0x1001 << devid);
1849b13b682SAlan 		ideconf |= u_clock << devid;
1859b13b682SAlan 		pci_write_config_word(dev, 0x54, ideconf);
1869b13b682SAlan 	} else {
1879b13b682SAlan 		/*
1889b13b682SAlan 		 * MWDMA is driven by the PIO timings. We must also enable
1899b13b682SAlan 		 * IORDY unconditionally along with TIME1. PPE has already
1909b13b682SAlan 		 * been set when the PIO timing was set.
1919b13b682SAlan 		 */
1929b13b682SAlan 		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
1939b13b682SAlan 		unsigned int control;
1949b13b682SAlan 		u8 slave_data;
1959b13b682SAlan 		static const unsigned int needed_pio[3] = {
1969b13b682SAlan 			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
1979b13b682SAlan 		};
1989b13b682SAlan 		int pio = needed_pio[mwdma] - XFER_PIO_0;
1999b13b682SAlan 
2009b13b682SAlan 		control = 3;	/* IORDY|TIME1 */
2019b13b682SAlan 
2029b13b682SAlan 		/* If the drive MWDMA is faster than it can do PIO then
2039b13b682SAlan 		   we must force PIO into PIO0 */
2049b13b682SAlan 
2059b13b682SAlan 		if (adev->pio_mode < needed_pio[mwdma])
2069b13b682SAlan 			/* Enable DMA timing only */
2079b13b682SAlan 			control |= 8;	/* PIO cycles in PIO0 */
2089b13b682SAlan 
2099b13b682SAlan 		if (devid) {	/* Slave */
2109b13b682SAlan 			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
2119b13b682SAlan 			master_data |= control << 4;
2129b13b682SAlan 			pci_read_config_byte(dev, 0x44, &slave_data);
213e3f1d5cdSBartlomiej Zolnierkiewicz 			slave_data &= 0xF0;
2149b13b682SAlan 			/* Load the matching timing */
2159b13b682SAlan 			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
2169b13b682SAlan 			pci_write_config_byte(dev, 0x44, slave_data);
2179b13b682SAlan 		} else { 	/* Master */
2189b13b682SAlan 			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
2199b13b682SAlan 						   and master timing bits */
2209b13b682SAlan 			master_data |= control;
2219b13b682SAlan 			master_data |=
2229b13b682SAlan 				(timings[pio][0] << 12) |
2239b13b682SAlan 				(timings[pio][1] << 8);
2249b13b682SAlan 		}
2259b13b682SAlan 		udma_enable &= ~(1 << devid);
2269b13b682SAlan 		pci_write_config_word(dev, 0x40, master_data);
2279b13b682SAlan 	}
2289b13b682SAlan 	pci_write_config_byte(dev, 0x48, udma_enable);
2299b13b682SAlan }
2309b13b682SAlan 
231*25df73d9SBart Van Assche static const struct scsi_host_template it8213_sht = {
23268d1d07bSTejun Heo 	ATA_BMDMA_SHT(DRV_NAME),
2339b13b682SAlan };
2349b13b682SAlan 
235029cfd6bSTejun Heo 
236029cfd6bSTejun Heo static struct ata_port_operations it8213_ops = {
237029cfd6bSTejun Heo 	.inherits		= &ata_bmdma_port_ops,
238029cfd6bSTejun Heo 	.cable_detect		= it8213_cable_detect,
2399b13b682SAlan 	.set_piomode		= it8213_set_piomode,
2409b13b682SAlan 	.set_dmamode		= it8213_set_dmamode,
241a1efdabaSTejun Heo 	.prereset		= it8213_pre_reset,
2429b13b682SAlan };
2439b13b682SAlan 
2449b13b682SAlan 
2459b13b682SAlan /**
2469b13b682SAlan  *	it8213_init_one - Register 8213 ATA PCI device with kernel services
2479b13b682SAlan  *	@pdev: PCI device to register
2489b13b682SAlan  *	@ent: Entry in it8213_pci_tbl matching with @pdev
2499b13b682SAlan  *
2509b13b682SAlan  *	Called from kernel PCI layer.
2519b13b682SAlan  *
2529b13b682SAlan  *	LOCKING:
2539b13b682SAlan  *	Inherited from PCI layer (may sleep).
2549b13b682SAlan  *
2559b13b682SAlan  *	RETURNS:
2569b13b682SAlan  *	Zero on success, or -ERRNO value.
2579b13b682SAlan  */
2589b13b682SAlan 
it8213_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)2599b13b682SAlan static int it8213_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
2609b13b682SAlan {
2611626aeb8STejun Heo 	static const struct ata_port_info info = {
2621d2808fdSJeff Garzik 		.flags		= ATA_FLAG_SLAVE_POSS,
26314bdef98SErik Inge Bolsø 		.pio_mask	= ATA_PIO4,
264fd87e792SBartlomiej Zolnierkiewicz 		.mwdma_mask	= ATA_MWDMA12_ONLY,
26511e872a3SBartlomiej Zolnierkiewicz 		.udma_mask	= ATA_UDMA6,
2669b13b682SAlan 		.port_ops	= &it8213_ops,
2679b13b682SAlan 	};
2681626aeb8STejun Heo 	/* Current IT8213 stuff is single port */
2691626aeb8STejun Heo 	const struct ata_port_info *ppi[] = { &info, &ata_dummy_port_info };
2709b13b682SAlan 
27106296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
2729b13b682SAlan 
2731c5afdf7STejun Heo 	return ata_pci_bmdma_init_one(pdev, ppi, &it8213_sht, NULL, 0);
2749b13b682SAlan }
2759b13b682SAlan 
2769b13b682SAlan static const struct pci_device_id it8213_pci_tbl[] = {
2779b13b682SAlan 	{ PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8213), },
2789b13b682SAlan 
2799b13b682SAlan 	{ }	/* terminate list */
2809b13b682SAlan };
2819b13b682SAlan 
2829b13b682SAlan static struct pci_driver it8213_pci_driver = {
2839b13b682SAlan 	.name			= DRV_NAME,
2849b13b682SAlan 	.id_table		= it8213_pci_tbl,
2859b13b682SAlan 	.probe			= it8213_init_one,
2869b13b682SAlan 	.remove			= ata_pci_remove_one,
28758eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
2889b13b682SAlan 	.suspend		= ata_pci_device_suspend,
2899b13b682SAlan 	.resume			= ata_pci_device_resume,
290438ac6d5STejun Heo #endif
2919b13b682SAlan };
2929b13b682SAlan 
2932fc75da0SAxel Lin module_pci_driver(it8213_pci_driver);
2949b13b682SAlan 
2959b13b682SAlan MODULE_AUTHOR("Alan Cox");
2969b13b682SAlan MODULE_DESCRIPTION("SCSI low-level driver for the ITE 8213");
2979b13b682SAlan MODULE_LICENSE("GPL");
2989b13b682SAlan MODULE_DEVICE_TABLE(pci, it8213_pci_tbl);
2999b13b682SAlan MODULE_VERSION(DRV_VERSION);
300