1669a5db4SJeff Garzik /*
2669a5db4SJeff Garzik * pata_hpt3x3 - HPT3x3 driver
3669a5db4SJeff Garzik * (c) Copyright 2005-2006 Red Hat
4669a5db4SJeff Garzik *
5669a5db4SJeff Garzik * Was pata_hpt34x but the naming was confusing as it supported the
6669a5db4SJeff Garzik * 343 and 363 so it has been renamed.
7669a5db4SJeff Garzik *
8669a5db4SJeff Garzik * Based on:
9669a5db4SJeff Garzik * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
10669a5db4SJeff Garzik * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
11669a5db4SJeff Garzik *
12669a5db4SJeff Garzik * May be copied or modified under the terms of the GNU General Public
13669a5db4SJeff Garzik * License
14669a5db4SJeff Garzik */
15669a5db4SJeff Garzik
16669a5db4SJeff Garzik #include <linux/kernel.h>
17669a5db4SJeff Garzik #include <linux/module.h>
18669a5db4SJeff Garzik #include <linux/pci.h>
19669a5db4SJeff Garzik #include <linux/blkdev.h>
20669a5db4SJeff Garzik #include <linux/delay.h>
21669a5db4SJeff Garzik #include <scsi/scsi_host.h>
22669a5db4SJeff Garzik #include <linux/libata.h>
23669a5db4SJeff Garzik
24669a5db4SJeff Garzik #define DRV_NAME "pata_hpt3x3"
25978ff6dbSAlan Cox #define DRV_VERSION "0.6.1"
26669a5db4SJeff Garzik
27669a5db4SJeff Garzik /**
28669a5db4SJeff Garzik * hpt3x3_set_piomode - PIO setup
29669a5db4SJeff Garzik * @ap: ATA interface
30669a5db4SJeff Garzik * @adev: device on the interface
31669a5db4SJeff Garzik *
32669a5db4SJeff Garzik * Set our PIO requirements. This is fairly simple on the HPT3x3 as
33669a5db4SJeff Garzik * all we have to do is clear the MWDMA and UDMA bits then load the
34669a5db4SJeff Garzik * mode number.
35669a5db4SJeff Garzik */
36669a5db4SJeff Garzik
hpt3x3_set_piomode(struct ata_port * ap,struct ata_device * adev)37669a5db4SJeff Garzik static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
38669a5db4SJeff Garzik {
39669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
40669a5db4SJeff Garzik u32 r1, r2;
41669a5db4SJeff Garzik int dn = 2 * ap->port_no + adev->devno;
42669a5db4SJeff Garzik
43669a5db4SJeff Garzik pci_read_config_dword(pdev, 0x44, &r1);
44669a5db4SJeff Garzik pci_read_config_dword(pdev, 0x48, &r2);
45669a5db4SJeff Garzik /* Load the PIO timing number */
46669a5db4SJeff Garzik r1 &= ~(7 << (3 * dn));
47669a5db4SJeff Garzik r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
48669a5db4SJeff Garzik r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
49669a5db4SJeff Garzik
50669a5db4SJeff Garzik pci_write_config_dword(pdev, 0x44, r1);
51669a5db4SJeff Garzik pci_write_config_dword(pdev, 0x48, r2);
52669a5db4SJeff Garzik }
53669a5db4SJeff Garzik
54790956e7SJeff Garzik #if defined(CONFIG_PATA_HPT3X3_DMA)
55669a5db4SJeff Garzik /**
56669a5db4SJeff Garzik * hpt3x3_set_dmamode - DMA timing setup
57669a5db4SJeff Garzik * @ap: ATA interface
58669a5db4SJeff Garzik * @adev: Device being configured
59669a5db4SJeff Garzik *
60669a5db4SJeff Garzik * Set up the channel for MWDMA or UDMA modes. Much the same as with
61669a5db4SJeff Garzik * PIO, load the mode number and then set MWDMA or UDMA flag.
6266e7da4eSAlan Cox *
6366e7da4eSAlan Cox * 0x44 : bit 0-2 master mode, 3-5 slave mode, etc
6466e7da4eSAlan Cox * 0x48 : bit 4/0 DMA/UDMA bit 5/1 for slave etc
65669a5db4SJeff Garzik */
66669a5db4SJeff Garzik
hpt3x3_set_dmamode(struct ata_port * ap,struct ata_device * adev)67669a5db4SJeff Garzik static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
68669a5db4SJeff Garzik {
69669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
70669a5db4SJeff Garzik u32 r1, r2;
71669a5db4SJeff Garzik int dn = 2 * ap->port_no + adev->devno;
72669a5db4SJeff Garzik int mode_num = adev->dma_mode & 0x0F;
73669a5db4SJeff Garzik
74669a5db4SJeff Garzik pci_read_config_dword(pdev, 0x44, &r1);
75669a5db4SJeff Garzik pci_read_config_dword(pdev, 0x48, &r2);
76669a5db4SJeff Garzik /* Load the timing number */
77669a5db4SJeff Garzik r1 &= ~(7 << (3 * dn));
78669a5db4SJeff Garzik r1 |= (mode_num << (3 * dn));
79669a5db4SJeff Garzik r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
80669a5db4SJeff Garzik
81669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0)
82978ff6dbSAlan Cox r2 |= (0x01 << dn); /* Ultra mode */
83669a5db4SJeff Garzik else
84978ff6dbSAlan Cox r2 |= (0x10 << dn); /* MWDMA */
85669a5db4SJeff Garzik
86669a5db4SJeff Garzik pci_write_config_dword(pdev, 0x44, r1);
87669a5db4SJeff Garzik pci_write_config_dword(pdev, 0x48, r2);
88669a5db4SJeff Garzik }
89978ff6dbSAlan Cox
90978ff6dbSAlan Cox /**
91978ff6dbSAlan Cox * hpt3x3_freeze - DMA workaround
92978ff6dbSAlan Cox * @ap: port to freeze
93978ff6dbSAlan Cox *
94978ff6dbSAlan Cox * When freezing an HPT3x3 we must stop any pending DMA before
95978ff6dbSAlan Cox * writing to the control register or the chip will hang
96978ff6dbSAlan Cox */
97978ff6dbSAlan Cox
hpt3x3_freeze(struct ata_port * ap)98b63d3953SJeff Garzik static void hpt3x3_freeze(struct ata_port *ap)
99978ff6dbSAlan Cox {
100978ff6dbSAlan Cox void __iomem *mmio = ap->ioaddr.bmdma_addr;
101978ff6dbSAlan Cox
102978ff6dbSAlan Cox iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ ATA_DMA_START,
103978ff6dbSAlan Cox mmio + ATA_DMA_CMD);
104978ff6dbSAlan Cox ata_sff_dma_pause(ap);
105978ff6dbSAlan Cox ata_sff_freeze(ap);
106978ff6dbSAlan Cox }
107978ff6dbSAlan Cox
108978ff6dbSAlan Cox /**
109978ff6dbSAlan Cox * hpt3x3_bmdma_setup - DMA workaround
110978ff6dbSAlan Cox * @qc: Queued command
111978ff6dbSAlan Cox *
112978ff6dbSAlan Cox * When issuing BMDMA we must clean up the error/active bits in
113978ff6dbSAlan Cox * software on this device
114978ff6dbSAlan Cox */
115978ff6dbSAlan Cox
hpt3x3_bmdma_setup(struct ata_queued_cmd * qc)116978ff6dbSAlan Cox static void hpt3x3_bmdma_setup(struct ata_queued_cmd *qc)
117978ff6dbSAlan Cox {
118978ff6dbSAlan Cox struct ata_port *ap = qc->ap;
119978ff6dbSAlan Cox u8 r = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
120978ff6dbSAlan Cox r |= ATA_DMA_INTR | ATA_DMA_ERR;
121978ff6dbSAlan Cox iowrite8(r, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
122978ff6dbSAlan Cox return ata_bmdma_setup(qc);
123978ff6dbSAlan Cox }
124669a5db4SJeff Garzik
12566e7da4eSAlan Cox /**
12666e7da4eSAlan Cox * hpt3x3_atapi_dma - ATAPI DMA check
12766e7da4eSAlan Cox * @qc: Queued command
12866e7da4eSAlan Cox *
12966e7da4eSAlan Cox * Just say no - we don't do ATAPI DMA
13066e7da4eSAlan Cox */
13166e7da4eSAlan Cox
hpt3x3_atapi_dma(struct ata_queued_cmd * qc)13266e7da4eSAlan Cox static int hpt3x3_atapi_dma(struct ata_queued_cmd *qc)
13366e7da4eSAlan Cox {
13466e7da4eSAlan Cox return 1;
13566e7da4eSAlan Cox }
13666e7da4eSAlan Cox
137978ff6dbSAlan Cox #endif /* CONFIG_PATA_HPT3X3_DMA */
138978ff6dbSAlan Cox
139*25df73d9SBart Van Assche static const struct scsi_host_template hpt3x3_sht = {
14068d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
141669a5db4SJeff Garzik };
142669a5db4SJeff Garzik
143669a5db4SJeff Garzik static struct ata_port_operations hpt3x3_port_ops = {
144029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
145029cfd6bSTejun Heo .cable_detect = ata_cable_40wire,
146669a5db4SJeff Garzik .set_piomode = hpt3x3_set_piomode,
147790956e7SJeff Garzik #if defined(CONFIG_PATA_HPT3X3_DMA)
148790956e7SJeff Garzik .set_dmamode = hpt3x3_set_dmamode,
149978ff6dbSAlan Cox .bmdma_setup = hpt3x3_bmdma_setup,
150978ff6dbSAlan Cox .check_atapi_dma= hpt3x3_atapi_dma,
151978ff6dbSAlan Cox .freeze = hpt3x3_freeze,
152790956e7SJeff Garzik #endif
153978ff6dbSAlan Cox
154669a5db4SJeff Garzik };
155669a5db4SJeff Garzik
156669a5db4SJeff Garzik /**
157aff0df05SAlan * hpt3x3_init_chipset - chip setup
158aff0df05SAlan * @dev: PCI device
159aff0df05SAlan *
160aff0df05SAlan * Perform the setup required at boot and on resume.
161aff0df05SAlan */
162aff0df05SAlan
hpt3x3_init_chipset(struct pci_dev * dev)163aff0df05SAlan static void hpt3x3_init_chipset(struct pci_dev *dev)
164aff0df05SAlan {
165aff0df05SAlan u16 cmd;
166aff0df05SAlan /* Initialize the board */
167aff0df05SAlan pci_write_config_word(dev, 0x80, 0x00);
168aff0df05SAlan /* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
169aff0df05SAlan pci_read_config_word(dev, PCI_COMMAND, &cmd);
170aff0df05SAlan if (cmd & PCI_COMMAND_MEMORY)
171aff0df05SAlan pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
172aff0df05SAlan else
173aff0df05SAlan pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
174aff0df05SAlan }
175aff0df05SAlan
176aff0df05SAlan /**
177669a5db4SJeff Garzik * hpt3x3_init_one - Initialise an HPT343/363
17866e7da4eSAlan Cox * @pdev: PCI device
179669a5db4SJeff Garzik * @id: Entry in match table
180669a5db4SJeff Garzik *
18166e7da4eSAlan Cox * Perform basic initialisation. We set the device up so we access all
1823ad2f3fbSDaniel Mack * ports via BAR4. This is necessary to work around errata.
183669a5db4SJeff Garzik */
184669a5db4SJeff Garzik
hpt3x3_init_one(struct pci_dev * pdev,const struct pci_device_id * id)18566e7da4eSAlan Cox static int hpt3x3_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
186669a5db4SJeff Garzik {
1871626aeb8STejun Heo static const struct ata_port_info info = {
1881d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
18914bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
19066e7da4eSAlan Cox #if defined(CONFIG_PATA_HPT3X3_DMA)
19166e7da4eSAlan Cox /* Further debug needed */
19214bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
19314bdef98SErik Inge Bolsø .udma_mask = ATA_UDMA2,
19466e7da4eSAlan Cox #endif
195669a5db4SJeff Garzik .port_ops = &hpt3x3_port_ops
196669a5db4SJeff Garzik };
19766e7da4eSAlan Cox /* Register offsets of taskfiles in BAR4 area */
19866e7da4eSAlan Cox static const u8 offset_cmd[2] = { 0x20, 0x28 };
19966e7da4eSAlan Cox static const u8 offset_ctl[2] = { 0x36, 0x3E };
2001626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info, NULL };
20166e7da4eSAlan Cox struct ata_host *host;
20266e7da4eSAlan Cox int i, rc;
20366e7da4eSAlan Cox void __iomem *base;
204669a5db4SJeff Garzik
20566e7da4eSAlan Cox hpt3x3_init_chipset(pdev);
20666e7da4eSAlan Cox
20706296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
20866e7da4eSAlan Cox
20966e7da4eSAlan Cox host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
21066e7da4eSAlan Cox if (!host)
21166e7da4eSAlan Cox return -ENOMEM;
21266e7da4eSAlan Cox /* acquire resources and fill host */
21366e7da4eSAlan Cox rc = pcim_enable_device(pdev);
21466e7da4eSAlan Cox if (rc)
21566e7da4eSAlan Cox return rc;
21666e7da4eSAlan Cox
21766e7da4eSAlan Cox /* Everything is relative to BAR4 if we set up this way */
21866e7da4eSAlan Cox rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
21966e7da4eSAlan Cox if (rc == -EBUSY)
22066e7da4eSAlan Cox pcim_pin_device(pdev);
22166e7da4eSAlan Cox if (rc)
22266e7da4eSAlan Cox return rc;
22366e7da4eSAlan Cox host->iomap = pcim_iomap_table(pdev);
224b5e55556SChristoph Hellwig rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
22566e7da4eSAlan Cox if (rc)
22666e7da4eSAlan Cox return rc;
22766e7da4eSAlan Cox
22866e7da4eSAlan Cox base = host->iomap[4]; /* Bus mastering base */
22966e7da4eSAlan Cox
23066e7da4eSAlan Cox for (i = 0; i < host->n_ports; i++) {
231cbcdd875STejun Heo struct ata_port *ap = host->ports[i];
232cbcdd875STejun Heo struct ata_ioports *ioaddr = &ap->ioaddr;
23366e7da4eSAlan Cox
23466e7da4eSAlan Cox ioaddr->cmd_addr = base + offset_cmd[i];
23566e7da4eSAlan Cox ioaddr->altstatus_addr =
23666e7da4eSAlan Cox ioaddr->ctl_addr = base + offset_ctl[i];
23766e7da4eSAlan Cox ioaddr->scr_addr = NULL;
2389363c382STejun Heo ata_sff_std_ports(ioaddr);
23966e7da4eSAlan Cox ioaddr->bmdma_addr = base + 8 * i;
240cbcdd875STejun Heo
241cbcdd875STejun Heo ata_port_pbar_desc(ap, 4, -1, "ioport");
242cbcdd875STejun Heo ata_port_pbar_desc(ap, 4, offset_cmd[i], "cmd");
24366e7da4eSAlan Cox }
24466e7da4eSAlan Cox pci_set_master(pdev);
245c3b28894STejun Heo return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
2469363c382STejun Heo IRQF_SHARED, &hpt3x3_sht);
247669a5db4SJeff Garzik }
248669a5db4SJeff Garzik
24958eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
hpt3x3_reinit_one(struct pci_dev * dev)250aff0df05SAlan static int hpt3x3_reinit_one(struct pci_dev *dev)
251aff0df05SAlan {
2520a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(dev);
25339150444SBartlomiej Zolnierkiewicz int rc;
25439150444SBartlomiej Zolnierkiewicz
25539150444SBartlomiej Zolnierkiewicz rc = ata_pci_device_do_resume(dev);
25639150444SBartlomiej Zolnierkiewicz if (rc)
25739150444SBartlomiej Zolnierkiewicz return rc;
25839150444SBartlomiej Zolnierkiewicz
259aff0df05SAlan hpt3x3_init_chipset(dev);
26039150444SBartlomiej Zolnierkiewicz
26139150444SBartlomiej Zolnierkiewicz ata_host_resume(host);
26239150444SBartlomiej Zolnierkiewicz return 0;
263aff0df05SAlan }
264438ac6d5STejun Heo #endif
265aff0df05SAlan
2662d2744fcSJeff Garzik static const struct pci_device_id hpt3x3[] = {
2672d2744fcSJeff Garzik { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },
2682d2744fcSJeff Garzik
2692d2744fcSJeff Garzik { },
270669a5db4SJeff Garzik };
271669a5db4SJeff Garzik
272669a5db4SJeff Garzik static struct pci_driver hpt3x3_pci_driver = {
273669a5db4SJeff Garzik .name = DRV_NAME,
274669a5db4SJeff Garzik .id_table = hpt3x3,
275669a5db4SJeff Garzik .probe = hpt3x3_init_one,
276aff0df05SAlan .remove = ata_pci_remove_one,
27758eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
278aff0df05SAlan .suspend = ata_pci_device_suspend,
279aff0df05SAlan .resume = hpt3x3_reinit_one,
280438ac6d5STejun Heo #endif
281669a5db4SJeff Garzik };
282669a5db4SJeff Garzik
2832fc75da0SAxel Lin module_pci_driver(hpt3x3_pci_driver);
284669a5db4SJeff Garzik
285669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
286669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
287669a5db4SJeff Garzik MODULE_LICENSE("GPL");
288669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, hpt3x3);
289669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
290