109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * pata_efar.c - EFAR PIIX clone controller driver
4669a5db4SJeff Garzik *
5ab771630SAlan Cox * (C) 2005 Red Hat
673e2e3d0SBartlomiej Zolnierkiewicz * (C) 2009-2010 Bartlomiej Zolnierkiewicz
7669a5db4SJeff Garzik *
8669a5db4SJeff Garzik * Some parts based on ata_piix.c by Jeff Garzik and others.
9669a5db4SJeff Garzik *
10669a5db4SJeff Garzik * The EFAR is a PIIX4 clone with UDMA66 support. Unlike the later
11669a5db4SJeff Garzik * Intel ICH controllers the EFAR widened the UDMA mode register bits
12669a5db4SJeff Garzik * and doesn't require the funky clock selection.
13669a5db4SJeff Garzik */
14669a5db4SJeff Garzik
15669a5db4SJeff Garzik #include <linux/kernel.h>
16669a5db4SJeff Garzik #include <linux/module.h>
17669a5db4SJeff Garzik #include <linux/pci.h>
18669a5db4SJeff Garzik #include <linux/blkdev.h>
19669a5db4SJeff Garzik #include <linux/delay.h>
20669a5db4SJeff Garzik #include <linux/device.h>
21669a5db4SJeff Garzik #include <scsi/scsi_host.h>
22669a5db4SJeff Garzik #include <linux/libata.h>
23669a5db4SJeff Garzik #include <linux/ata.h>
24669a5db4SJeff Garzik
25669a5db4SJeff Garzik #define DRV_NAME "pata_efar"
265f33b3bcSSergei Shtylyov #define DRV_VERSION "0.4.5"
27669a5db4SJeff Garzik
28669a5db4SJeff Garzik /**
296bfed3fbSAlan Cox * efar_pre_reset - Enable bits
30cc0680a5STejun Heo * @link: ATA link
31d4b2bab4STejun Heo * @deadline: deadline jiffies for the operation
32669a5db4SJeff Garzik *
33669a5db4SJeff Garzik * Perform cable detection for the EFAR ATA interface. This is
34669a5db4SJeff Garzik * different to the PIIX arrangement
35669a5db4SJeff Garzik */
36669a5db4SJeff Garzik
efar_pre_reset(struct ata_link * link,unsigned long deadline)37cc0680a5STejun Heo static int efar_pre_reset(struct ata_link *link, unsigned long deadline)
38669a5db4SJeff Garzik {
39669a5db4SJeff Garzik static const struct pci_bits efar_enable_bits[] = {
40669a5db4SJeff Garzik { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
41669a5db4SJeff Garzik { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
42669a5db4SJeff Garzik };
43cc0680a5STejun Heo struct ata_port *ap = link->ap;
44669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
45669a5db4SJeff Garzik
46c961922bSAlan Cox if (!pci_test_config_bits(pdev, &efar_enable_bits[ap->port_no]))
47c961922bSAlan Cox return -ENOENT;
48c961922bSAlan Cox
499363c382STejun Heo return ata_sff_prereset(link, deadline);
50669a5db4SJeff Garzik }
51669a5db4SJeff Garzik
52669a5db4SJeff Garzik /**
536bfed3fbSAlan Cox * efar_cable_detect - check for 40/80 pin
546bfed3fbSAlan Cox * @ap: Port
556bfed3fbSAlan Cox *
566bfed3fbSAlan Cox * Perform cable detection for the EFAR ATA interface. This is
576bfed3fbSAlan Cox * different to the PIIX arrangement
586bfed3fbSAlan Cox */
596bfed3fbSAlan Cox
efar_cable_detect(struct ata_port * ap)606bfed3fbSAlan Cox static int efar_cable_detect(struct ata_port *ap)
616bfed3fbSAlan Cox {
626bfed3fbSAlan Cox struct pci_dev *pdev = to_pci_dev(ap->host->dev);
636bfed3fbSAlan Cox u8 tmp;
646bfed3fbSAlan Cox
656bfed3fbSAlan Cox pci_read_config_byte(pdev, 0x47, &tmp);
666bfed3fbSAlan Cox if (tmp & (2 >> ap->port_no))
676bfed3fbSAlan Cox return ATA_CBL_PATA40;
686bfed3fbSAlan Cox return ATA_CBL_PATA80;
696bfed3fbSAlan Cox }
706bfed3fbSAlan Cox
71303f1a76SBartlomiej Zolnierkiewicz static DEFINE_SPINLOCK(efar_lock);
72303f1a76SBartlomiej Zolnierkiewicz
736bfed3fbSAlan Cox /**
74669a5db4SJeff Garzik * efar_set_piomode - Initialize host controller PATA PIO timings
75669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
76a0da1914SBartlomiej Zolnierkiewicz * @adev: Device to program
77669a5db4SJeff Garzik *
78669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space.
79669a5db4SJeff Garzik *
80669a5db4SJeff Garzik * LOCKING:
81669a5db4SJeff Garzik * None (inherited from caller).
82669a5db4SJeff Garzik */
83669a5db4SJeff Garzik
efar_set_piomode(struct ata_port * ap,struct ata_device * adev)84669a5db4SJeff Garzik static void efar_set_piomode (struct ata_port *ap, struct ata_device *adev)
85669a5db4SJeff Garzik {
86669a5db4SJeff Garzik unsigned int pio = adev->pio_mode - XFER_PIO_0;
87669a5db4SJeff Garzik struct pci_dev *dev = to_pci_dev(ap->host->dev);
88a0da1914SBartlomiej Zolnierkiewicz unsigned int master_port = ap->port_no ? 0x42 : 0x40;
89303f1a76SBartlomiej Zolnierkiewicz unsigned long flags;
90a0da1914SBartlomiej Zolnierkiewicz u16 master_data;
91303f1a76SBartlomiej Zolnierkiewicz u8 udma_enable;
92669a5db4SJeff Garzik int control = 0;
93669a5db4SJeff Garzik
94669a5db4SJeff Garzik /*
95669a5db4SJeff Garzik * See Intel Document 298600-004 for the timing programing rules
96669a5db4SJeff Garzik * for PIIX/ICH. The EFAR is a clone so very similar
97669a5db4SJeff Garzik */
98669a5db4SJeff Garzik
99669a5db4SJeff Garzik static const /* ISP RTC */
100669a5db4SJeff Garzik u8 timings[][2] = { { 0, 0 },
101669a5db4SJeff Garzik { 0, 0 },
102669a5db4SJeff Garzik { 1, 0 },
103669a5db4SJeff Garzik { 2, 1 },
104669a5db4SJeff Garzik { 2, 3 }, };
105669a5db4SJeff Garzik
1065f33b3bcSSergei Shtylyov if (pio > 1)
1075f33b3bcSSergei Shtylyov control |= 1; /* TIME */
108669a5db4SJeff Garzik if (ata_pio_need_iordy(adev)) /* PIO 3/4 require IORDY */
1095f33b3bcSSergei Shtylyov control |= 2; /* IE */
1105f33b3bcSSergei Shtylyov /* Intel specifies that the prefetch/posting is for disk only */
111669a5db4SJeff Garzik if (adev->class == ATA_DEV_ATA)
1125f33b3bcSSergei Shtylyov control |= 4; /* PPE */
113669a5db4SJeff Garzik
114303f1a76SBartlomiej Zolnierkiewicz spin_lock_irqsave(&efar_lock, flags);
115303f1a76SBartlomiej Zolnierkiewicz
116a0da1914SBartlomiej Zolnierkiewicz pci_read_config_word(dev, master_port, &master_data);
117669a5db4SJeff Garzik
1185f33b3bcSSergei Shtylyov /* Set PPE, IE, and TIME as appropriate */
119669a5db4SJeff Garzik if (adev->devno == 0) {
120a0da1914SBartlomiej Zolnierkiewicz master_data &= 0xCCF0;
121a0da1914SBartlomiej Zolnierkiewicz master_data |= control;
122a0da1914SBartlomiej Zolnierkiewicz master_data |= (timings[pio][0] << 12) |
123669a5db4SJeff Garzik (timings[pio][1] << 8);
124669a5db4SJeff Garzik } else {
125669a5db4SJeff Garzik int shift = 4 * ap->port_no;
126669a5db4SJeff Garzik u8 slave_data;
127669a5db4SJeff Garzik
128a0da1914SBartlomiej Zolnierkiewicz master_data &= 0xFF0F;
129a0da1914SBartlomiej Zolnierkiewicz master_data |= (control << 4);
130669a5db4SJeff Garzik
1311967b7ffSJoe Perches /* Slave timing in separate register */
132669a5db4SJeff Garzik pci_read_config_byte(dev, 0x44, &slave_data);
133f79ff926SBartlomiej Zolnierkiewicz slave_data &= ap->port_no ? 0x0F : 0xF0;
134669a5db4SJeff Garzik slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << shift;
135669a5db4SJeff Garzik pci_write_config_byte(dev, 0x44, slave_data);
136669a5db4SJeff Garzik }
137669a5db4SJeff Garzik
138a0da1914SBartlomiej Zolnierkiewicz master_data |= 0x4000; /* Ensure SITRE is set */
139a0da1914SBartlomiej Zolnierkiewicz pci_write_config_word(dev, master_port, master_data);
140303f1a76SBartlomiej Zolnierkiewicz
141303f1a76SBartlomiej Zolnierkiewicz pci_read_config_byte(dev, 0x48, &udma_enable);
142303f1a76SBartlomiej Zolnierkiewicz udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
143303f1a76SBartlomiej Zolnierkiewicz pci_write_config_byte(dev, 0x48, udma_enable);
144303f1a76SBartlomiej Zolnierkiewicz spin_unlock_irqrestore(&efar_lock, flags);
145669a5db4SJeff Garzik }
146669a5db4SJeff Garzik
147669a5db4SJeff Garzik /**
148669a5db4SJeff Garzik * efar_set_dmamode - Initialize host controller PATA DMA timings
149669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
150669a5db4SJeff Garzik * @adev: Device to program
151669a5db4SJeff Garzik *
152669a5db4SJeff Garzik * Set UDMA/MWDMA mode for device, in host controller PCI config space.
153669a5db4SJeff Garzik *
154669a5db4SJeff Garzik * LOCKING:
155669a5db4SJeff Garzik * None (inherited from caller).
156669a5db4SJeff Garzik */
157669a5db4SJeff Garzik
efar_set_dmamode(struct ata_port * ap,struct ata_device * adev)158669a5db4SJeff Garzik static void efar_set_dmamode (struct ata_port *ap, struct ata_device *adev)
159669a5db4SJeff Garzik {
160669a5db4SJeff Garzik struct pci_dev *dev = to_pci_dev(ap->host->dev);
161669a5db4SJeff Garzik u8 master_port = ap->port_no ? 0x42 : 0x40;
162669a5db4SJeff Garzik u16 master_data;
163669a5db4SJeff Garzik u8 speed = adev->dma_mode;
164669a5db4SJeff Garzik int devid = adev->devno + 2 * ap->port_no;
165303f1a76SBartlomiej Zolnierkiewicz unsigned long flags;
166669a5db4SJeff Garzik u8 udma_enable;
167669a5db4SJeff Garzik
168669a5db4SJeff Garzik static const /* ISP RTC */
169669a5db4SJeff Garzik u8 timings[][2] = { { 0, 0 },
170669a5db4SJeff Garzik { 0, 0 },
171669a5db4SJeff Garzik { 1, 0 },
172669a5db4SJeff Garzik { 2, 1 },
173669a5db4SJeff Garzik { 2, 3 }, };
174669a5db4SJeff Garzik
175303f1a76SBartlomiej Zolnierkiewicz spin_lock_irqsave(&efar_lock, flags);
176303f1a76SBartlomiej Zolnierkiewicz
177669a5db4SJeff Garzik pci_read_config_word(dev, master_port, &master_data);
178669a5db4SJeff Garzik pci_read_config_byte(dev, 0x48, &udma_enable);
179669a5db4SJeff Garzik
180669a5db4SJeff Garzik if (speed >= XFER_UDMA_0) {
181669a5db4SJeff Garzik unsigned int udma = adev->dma_mode - XFER_UDMA_0;
182669a5db4SJeff Garzik u16 udma_timing;
183669a5db4SJeff Garzik
184669a5db4SJeff Garzik udma_enable |= (1 << devid);
185669a5db4SJeff Garzik
186669a5db4SJeff Garzik /* Load the UDMA mode number */
187669a5db4SJeff Garzik pci_read_config_word(dev, 0x4A, &udma_timing);
188669a5db4SJeff Garzik udma_timing &= ~(7 << (4 * devid));
189669a5db4SJeff Garzik udma_timing |= udma << (4 * devid);
190669a5db4SJeff Garzik pci_write_config_word(dev, 0x4A, udma_timing);
191669a5db4SJeff Garzik } else {
192669a5db4SJeff Garzik /*
193669a5db4SJeff Garzik * MWDMA is driven by the PIO timings. We must also enable
194669a5db4SJeff Garzik * IORDY unconditionally along with TIME1. PPE has already
195669a5db4SJeff Garzik * been set when the PIO timing was set.
196669a5db4SJeff Garzik */
197669a5db4SJeff Garzik unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
198669a5db4SJeff Garzik unsigned int control;
199669a5db4SJeff Garzik u8 slave_data;
200669a5db4SJeff Garzik const unsigned int needed_pio[3] = {
201669a5db4SJeff Garzik XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
202669a5db4SJeff Garzik };
203669a5db4SJeff Garzik int pio = needed_pio[mwdma] - XFER_PIO_0;
204669a5db4SJeff Garzik
205669a5db4SJeff Garzik control = 3; /* IORDY|TIME1 */
206669a5db4SJeff Garzik
207669a5db4SJeff Garzik /* If the drive MWDMA is faster than it can do PIO then
208669a5db4SJeff Garzik we must force PIO into PIO0 */
209669a5db4SJeff Garzik
210669a5db4SJeff Garzik if (adev->pio_mode < needed_pio[mwdma])
211669a5db4SJeff Garzik /* Enable DMA timing only */
212669a5db4SJeff Garzik control |= 8; /* PIO cycles in PIO0 */
213669a5db4SJeff Garzik
214669a5db4SJeff Garzik if (adev->devno) { /* Slave */
215669a5db4SJeff Garzik master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
216669a5db4SJeff Garzik master_data |= control << 4;
217669a5db4SJeff Garzik pci_read_config_byte(dev, 0x44, &slave_data);
218dd221f9cSBartlomiej Zolnierkiewicz slave_data &= ap->port_no ? 0x0F : 0xF0;
219669a5db4SJeff Garzik /* Load the matching timing */
220669a5db4SJeff Garzik slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
221669a5db4SJeff Garzik pci_write_config_byte(dev, 0x44, slave_data);
222669a5db4SJeff Garzik } else { /* Master */
223669a5db4SJeff Garzik master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
224669a5db4SJeff Garzik and master timing bits */
225669a5db4SJeff Garzik master_data |= control;
226669a5db4SJeff Garzik master_data |=
227669a5db4SJeff Garzik (timings[pio][0] << 12) |
228669a5db4SJeff Garzik (timings[pio][1] << 8);
229669a5db4SJeff Garzik }
230669a5db4SJeff Garzik udma_enable &= ~(1 << devid);
231669a5db4SJeff Garzik pci_write_config_word(dev, master_port, master_data);
232669a5db4SJeff Garzik }
233669a5db4SJeff Garzik pci_write_config_byte(dev, 0x48, udma_enable);
234303f1a76SBartlomiej Zolnierkiewicz spin_unlock_irqrestore(&efar_lock, flags);
235669a5db4SJeff Garzik }
236669a5db4SJeff Garzik
237*25df73d9SBart Van Assche static const struct scsi_host_template efar_sht = {
23868d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
239669a5db4SJeff Garzik };
240669a5db4SJeff Garzik
241029cfd6bSTejun Heo static struct ata_port_operations efar_ops = {
242029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
243029cfd6bSTejun Heo .cable_detect = efar_cable_detect,
244669a5db4SJeff Garzik .set_piomode = efar_set_piomode,
245669a5db4SJeff Garzik .set_dmamode = efar_set_dmamode,
246a1efdabaSTejun Heo .prereset = efar_pre_reset,
247669a5db4SJeff Garzik };
248669a5db4SJeff Garzik
249669a5db4SJeff Garzik
250669a5db4SJeff Garzik /**
251669a5db4SJeff Garzik * efar_init_one - Register EFAR ATA PCI device with kernel services
252669a5db4SJeff Garzik * @pdev: PCI device to register
253669a5db4SJeff Garzik * @ent: Entry in efar_pci_tbl matching with @pdev
254669a5db4SJeff Garzik *
255669a5db4SJeff Garzik * Called from kernel PCI layer.
256669a5db4SJeff Garzik *
257669a5db4SJeff Garzik * LOCKING:
258669a5db4SJeff Garzik * Inherited from PCI layer (may sleep).
259669a5db4SJeff Garzik *
260669a5db4SJeff Garzik * RETURNS:
261669a5db4SJeff Garzik * Zero on success, or -ERRNO value.
262669a5db4SJeff Garzik */
263669a5db4SJeff Garzik
efar_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)264669a5db4SJeff Garzik static int efar_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
265669a5db4SJeff Garzik {
2661626aeb8STejun Heo static const struct ata_port_info info = {
2671d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
26814bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
26982563232SBartlomiej Zolnierkiewicz .mwdma_mask = ATA_MWDMA12_ONLY,
270b2a034cfSErik Inge Bolsø .udma_mask = ATA_UDMA4,
271669a5db4SJeff Garzik .port_ops = &efar_ops,
272669a5db4SJeff Garzik };
27373e2e3d0SBartlomiej Zolnierkiewicz const struct ata_port_info *ppi[] = { &info, &info };
274669a5db4SJeff Garzik
27506296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
276669a5db4SJeff Garzik
2771c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &efar_sht, NULL,
2787e044a12SAlan Cox ATA_HOST_PARALLEL_SCAN);
279669a5db4SJeff Garzik }
280669a5db4SJeff Garzik
281669a5db4SJeff Garzik static const struct pci_device_id efar_pci_tbl[] = {
2822d2744fcSJeff Garzik { PCI_VDEVICE(EFAR, 0x9130), },
2832d2744fcSJeff Garzik
284669a5db4SJeff Garzik { } /* terminate list */
285669a5db4SJeff Garzik };
286669a5db4SJeff Garzik
287669a5db4SJeff Garzik static struct pci_driver efar_pci_driver = {
288669a5db4SJeff Garzik .name = DRV_NAME,
289669a5db4SJeff Garzik .id_table = efar_pci_tbl,
290669a5db4SJeff Garzik .probe = efar_init_one,
291669a5db4SJeff Garzik .remove = ata_pci_remove_one,
29258eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
29330ced0f0SAlan .suspend = ata_pci_device_suspend,
29430ced0f0SAlan .resume = ata_pci_device_resume,
295438ac6d5STejun Heo #endif
296669a5db4SJeff Garzik };
297669a5db4SJeff Garzik
2982fc75da0SAxel Lin module_pci_driver(efar_pci_driver);
299669a5db4SJeff Garzik
300669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
301669a5db4SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for EFAR PIIX clones");
302669a5db4SJeff Garzik MODULE_LICENSE("GPL");
303669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, efar_pci_tbl);
304669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
305