145051539SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * pata-cs5530.c - CS5530 PATA for new ATA layer
4669a5db4SJeff Garzik * (C) 2005 Red Hat Inc
5669a5db4SJeff Garzik *
6669a5db4SJeff Garzik * based upon cs5530.c by Mark Lord.
7669a5db4SJeff Garzik *
8669a5db4SJeff Garzik * Loosely based on the piix & svwks drivers.
9669a5db4SJeff Garzik *
10669a5db4SJeff Garzik * Documentation:
11669a5db4SJeff Garzik * Available from AMD web site.
12669a5db4SJeff Garzik */
13669a5db4SJeff Garzik
14669a5db4SJeff Garzik #include <linux/kernel.h>
15669a5db4SJeff Garzik #include <linux/module.h>
16669a5db4SJeff Garzik #include <linux/pci.h>
17669a5db4SJeff Garzik #include <linux/blkdev.h>
18669a5db4SJeff Garzik #include <linux/delay.h>
19669a5db4SJeff Garzik #include <scsi/scsi_host.h>
20669a5db4SJeff Garzik #include <linux/libata.h>
21669a5db4SJeff Garzik #include <linux/dmi.h>
22669a5db4SJeff Garzik
23669a5db4SJeff Garzik #define DRV_NAME "pata_cs5530"
242a3103ceSJeff Garzik #define DRV_VERSION "0.7.4"
25669a5db4SJeff Garzik
cs5530_port_base(struct ata_port * ap)260d5ff566STejun Heo static void __iomem *cs5530_port_base(struct ata_port *ap)
270d5ff566STejun Heo {
280d5ff566STejun Heo unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
290d5ff566STejun Heo
300d5ff566STejun Heo return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
310d5ff566STejun Heo }
320d5ff566STejun Heo
33669a5db4SJeff Garzik /**
34669a5db4SJeff Garzik * cs5530_set_piomode - PIO setup
35669a5db4SJeff Garzik * @ap: ATA interface
36669a5db4SJeff Garzik * @adev: device on the interface
37669a5db4SJeff Garzik *
38669a5db4SJeff Garzik * Set our PIO requirements. This is fairly simple on the CS5530
39669a5db4SJeff Garzik * chips.
40669a5db4SJeff Garzik */
41669a5db4SJeff Garzik
cs5530_set_piomode(struct ata_port * ap,struct ata_device * adev)42669a5db4SJeff Garzik static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
43669a5db4SJeff Garzik {
44669a5db4SJeff Garzik static const unsigned int cs5530_pio_timings[2][5] = {
45669a5db4SJeff Garzik {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
46669a5db4SJeff Garzik {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
47669a5db4SJeff Garzik };
480d5ff566STejun Heo void __iomem *base = cs5530_port_base(ap);
49669a5db4SJeff Garzik u32 tuning;
50669a5db4SJeff Garzik int format;
51669a5db4SJeff Garzik
52669a5db4SJeff Garzik /* Find out which table to use */
530d5ff566STejun Heo tuning = ioread32(base + 0x04);
54669a5db4SJeff Garzik format = (tuning & 0x80000000UL) ? 1 : 0;
55669a5db4SJeff Garzik
56669a5db4SJeff Garzik /* Now load the right timing register */
57669a5db4SJeff Garzik if (adev->devno)
58669a5db4SJeff Garzik base += 0x08;
59669a5db4SJeff Garzik
600d5ff566STejun Heo iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
61669a5db4SJeff Garzik }
62669a5db4SJeff Garzik
63669a5db4SJeff Garzik /**
64669a5db4SJeff Garzik * cs5530_set_dmamode - DMA timing setup
65669a5db4SJeff Garzik * @ap: ATA interface
66669a5db4SJeff Garzik * @adev: Device being configured
67669a5db4SJeff Garzik *
68669a5db4SJeff Garzik * We cannot mix MWDMA and UDMA without reloading timings each switch
69669a5db4SJeff Garzik * master to slave. We track the last DMA setup in order to minimise
70669a5db4SJeff Garzik * reloads.
71669a5db4SJeff Garzik */
72669a5db4SJeff Garzik
cs5530_set_dmamode(struct ata_port * ap,struct ata_device * adev)73669a5db4SJeff Garzik static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
74669a5db4SJeff Garzik {
750d5ff566STejun Heo void __iomem *base = cs5530_port_base(ap);
76669a5db4SJeff Garzik u32 tuning, timing = 0;
77669a5db4SJeff Garzik u8 reg;
78669a5db4SJeff Garzik
79669a5db4SJeff Garzik /* Find out which table to use */
800d5ff566STejun Heo tuning = ioread32(base + 0x04);
81669a5db4SJeff Garzik
82669a5db4SJeff Garzik switch(adev->dma_mode) {
83669a5db4SJeff Garzik case XFER_UDMA_0:
84669a5db4SJeff Garzik timing = 0x00921250;break;
85669a5db4SJeff Garzik case XFER_UDMA_1:
86669a5db4SJeff Garzik timing = 0x00911140;break;
87669a5db4SJeff Garzik case XFER_UDMA_2:
88669a5db4SJeff Garzik timing = 0x00911030;break;
89669a5db4SJeff Garzik case XFER_MW_DMA_0:
90669a5db4SJeff Garzik timing = 0x00077771;break;
91669a5db4SJeff Garzik case XFER_MW_DMA_1:
92669a5db4SJeff Garzik timing = 0x00012121;break;
93669a5db4SJeff Garzik case XFER_MW_DMA_2:
94669a5db4SJeff Garzik timing = 0x00002020;break;
95669a5db4SJeff Garzik default:
96669a5db4SJeff Garzik BUG();
97669a5db4SJeff Garzik }
98669a5db4SJeff Garzik /* Merge in the PIO format bit */
99669a5db4SJeff Garzik timing |= (tuning & 0x80000000UL);
100669a5db4SJeff Garzik if (adev->devno == 0) /* Master */
1010d5ff566STejun Heo iowrite32(timing, base + 0x04);
102669a5db4SJeff Garzik else {
103669a5db4SJeff Garzik if (timing & 0x00100000)
104669a5db4SJeff Garzik tuning |= 0x00100000; /* UDMA for both */
105669a5db4SJeff Garzik else
106669a5db4SJeff Garzik tuning &= ~0x00100000; /* MWDMA for both */
1070d5ff566STejun Heo iowrite32(tuning, base + 0x04);
1080d5ff566STejun Heo iowrite32(timing, base + 0x0C);
109669a5db4SJeff Garzik }
110669a5db4SJeff Garzik
111669a5db4SJeff Garzik /* Set the DMA capable bit in the BMDMA area */
1120d5ff566STejun Heo reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
113669a5db4SJeff Garzik reg |= (1 << (5 + adev->devno));
1140d5ff566STejun Heo iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
115669a5db4SJeff Garzik
116669a5db4SJeff Garzik /* Remember the last DMA setup we did */
117669a5db4SJeff Garzik
118669a5db4SJeff Garzik ap->private_data = adev;
119669a5db4SJeff Garzik }
120669a5db4SJeff Garzik
121669a5db4SJeff Garzik /**
1229363c382STejun Heo * cs5530_qc_issue - command issue
123669a5db4SJeff Garzik * @qc: command pending
124669a5db4SJeff Garzik *
125669a5db4SJeff Garzik * Called when the libata layer is about to issue a command. We wrap
126669a5db4SJeff Garzik * this interface so that we can load the correct ATA timings if
1273a4fa0a2SRobert P. J. Day * necessary. Specifically we have a problem that there is only
128669a5db4SJeff Garzik * one MWDMA/UDMA bit.
129669a5db4SJeff Garzik */
130669a5db4SJeff Garzik
cs5530_qc_issue(struct ata_queued_cmd * qc)1319363c382STejun Heo static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
132669a5db4SJeff Garzik {
133669a5db4SJeff Garzik struct ata_port *ap = qc->ap;
134669a5db4SJeff Garzik struct ata_device *adev = qc->dev;
135669a5db4SJeff Garzik struct ata_device *prev = ap->private_data;
136669a5db4SJeff Garzik
137669a5db4SJeff Garzik /* See if the DMA settings could be wrong */
138b15b3ebaSAlan Cox if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
139669a5db4SJeff Garzik /* Maybe, but do the channels match MWDMA/UDMA ? */
140b15b3ebaSAlan Cox if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
141b15b3ebaSAlan Cox (ata_using_udma(prev) && !ata_using_udma(adev)))
142669a5db4SJeff Garzik /* Switch the mode bits */
143669a5db4SJeff Garzik cs5530_set_dmamode(ap, adev);
144669a5db4SJeff Garzik }
145669a5db4SJeff Garzik
146360ff783STejun Heo return ata_bmdma_qc_issue(qc);
147669a5db4SJeff Garzik }
148669a5db4SJeff Garzik
149*25df73d9SBart Van Assche static const struct scsi_host_template cs5530_sht = {
15052ebd712SLee Jones ATA_BASE_SHT(DRV_NAME),
151d26fc955SAlan Cox .sg_tablesize = LIBATA_DUMB_MAX_PRD,
15252ebd712SLee Jones .dma_boundary = ATA_DMA_BOUNDARY,
153669a5db4SJeff Garzik };
154669a5db4SJeff Garzik
155669a5db4SJeff Garzik static struct ata_port_operations cs5530_port_ops = {
156029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
157669a5db4SJeff Garzik
158f47451c4STejun Heo .qc_prep = ata_bmdma_dumb_qc_prep,
1599363c382STejun Heo .qc_issue = cs5530_qc_issue,
160bda30288SJeff Garzik
161029cfd6bSTejun Heo .cable_detect = ata_cable_40wire,
162029cfd6bSTejun Heo .set_piomode = cs5530_set_piomode,
163029cfd6bSTejun Heo .set_dmamode = cs5530_set_dmamode,
164669a5db4SJeff Garzik };
165669a5db4SJeff Garzik
1661855256cSJeff Garzik static const struct dmi_system_id palmax_dmi_table[] = {
167669a5db4SJeff Garzik {
168669a5db4SJeff Garzik .ident = "Palmax PD1100",
169669a5db4SJeff Garzik .matches = {
170669a5db4SJeff Garzik DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
171669a5db4SJeff Garzik DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
172669a5db4SJeff Garzik },
173669a5db4SJeff Garzik },
174669a5db4SJeff Garzik { }
175669a5db4SJeff Garzik };
176669a5db4SJeff Garzik
cs5530_is_palmax(void)177669a5db4SJeff Garzik static int cs5530_is_palmax(void)
178669a5db4SJeff Garzik {
179669a5db4SJeff Garzik if (dmi_check_system(palmax_dmi_table)) {
180669a5db4SJeff Garzik printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
181669a5db4SJeff Garzik return 1;
182669a5db4SJeff Garzik }
183669a5db4SJeff Garzik return 0;
184669a5db4SJeff Garzik }
185669a5db4SJeff Garzik
186f7e37ba8SAlan
187669a5db4SJeff Garzik /**
188f7e37ba8SAlan * cs5530_init_chip - Chipset init
189669a5db4SJeff Garzik *
190f7e37ba8SAlan * Perform the chip initialisation work that is shared between both
191f7e37ba8SAlan * setup and resume paths
192669a5db4SJeff Garzik */
193669a5db4SJeff Garzik
cs5530_init_chip(void)194f7e37ba8SAlan static int cs5530_init_chip(void)
195669a5db4SJeff Garzik {
196f7e37ba8SAlan struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
197669a5db4SJeff Garzik
198669a5db4SJeff Garzik while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
199669a5db4SJeff Garzik switch (dev->device) {
200669a5db4SJeff Garzik case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
201669a5db4SJeff Garzik master_0 = pci_dev_get(dev);
202669a5db4SJeff Garzik break;
203669a5db4SJeff Garzik case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
204669a5db4SJeff Garzik cs5530_0 = pci_dev_get(dev);
205669a5db4SJeff Garzik break;
206669a5db4SJeff Garzik }
207669a5db4SJeff Garzik }
208669a5db4SJeff Garzik if (!master_0) {
209669a5db4SJeff Garzik printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
210669a5db4SJeff Garzik goto fail_put;
211669a5db4SJeff Garzik }
212669a5db4SJeff Garzik if (!cs5530_0) {
213669a5db4SJeff Garzik printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
214669a5db4SJeff Garzik goto fail_put;
215669a5db4SJeff Garzik }
216669a5db4SJeff Garzik
217669a5db4SJeff Garzik pci_set_master(cs5530_0);
218694625c0SRandy Dunlap pci_try_set_mwi(cs5530_0);
219669a5db4SJeff Garzik
220669a5db4SJeff Garzik /*
221669a5db4SJeff Garzik * Set PCI CacheLineSize to 16-bytes:
222669a5db4SJeff Garzik * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
223669a5db4SJeff Garzik *
224669a5db4SJeff Garzik * Note: This value is constant because the 5530 is only a Geode companion
225669a5db4SJeff Garzik */
226669a5db4SJeff Garzik
227669a5db4SJeff Garzik pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
228669a5db4SJeff Garzik
229669a5db4SJeff Garzik /*
230669a5db4SJeff Garzik * Disable trapping of UDMA register accesses (Win98 hack):
231669a5db4SJeff Garzik * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
232669a5db4SJeff Garzik */
233669a5db4SJeff Garzik
234669a5db4SJeff Garzik pci_write_config_word(cs5530_0, 0xd0, 0x5006);
235669a5db4SJeff Garzik
236669a5db4SJeff Garzik /*
237669a5db4SJeff Garzik * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
238669a5db4SJeff Garzik * The other settings are what is necessary to get the register
239669a5db4SJeff Garzik * into a sane state for IDE DMA operation.
240669a5db4SJeff Garzik */
241669a5db4SJeff Garzik
242669a5db4SJeff Garzik pci_write_config_byte(master_0, 0x40, 0x1e);
243669a5db4SJeff Garzik
244669a5db4SJeff Garzik /*
245669a5db4SJeff Garzik * Set max PCI burst size (16-bytes seems to work best):
246669a5db4SJeff Garzik * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
247669a5db4SJeff Garzik * all others: clear bit-1 at 0x41, and do:
248669a5db4SJeff Garzik * 128bytes: OR 0x00 at 0x41
249669a5db4SJeff Garzik * 256bytes: OR 0x04 at 0x41
250669a5db4SJeff Garzik * 512bytes: OR 0x08 at 0x41
251669a5db4SJeff Garzik * 1024bytes: OR 0x0c at 0x41
252669a5db4SJeff Garzik */
253669a5db4SJeff Garzik
254669a5db4SJeff Garzik pci_write_config_byte(master_0, 0x41, 0x14);
255669a5db4SJeff Garzik
256669a5db4SJeff Garzik /*
257669a5db4SJeff Garzik * These settings are necessary to get the chip
258669a5db4SJeff Garzik * into a sane state for IDE DMA operation.
259669a5db4SJeff Garzik */
260669a5db4SJeff Garzik
261669a5db4SJeff Garzik pci_write_config_byte(master_0, 0x42, 0x00);
262669a5db4SJeff Garzik pci_write_config_byte(master_0, 0x43, 0xc1);
263669a5db4SJeff Garzik
264669a5db4SJeff Garzik pci_dev_put(master_0);
265669a5db4SJeff Garzik pci_dev_put(cs5530_0);
266f7e37ba8SAlan return 0;
267669a5db4SJeff Garzik fail_put:
268669a5db4SJeff Garzik pci_dev_put(master_0);
269669a5db4SJeff Garzik pci_dev_put(cs5530_0);
270669a5db4SJeff Garzik return -ENODEV;
271669a5db4SJeff Garzik }
272669a5db4SJeff Garzik
273f7e37ba8SAlan /**
274f7e37ba8SAlan * cs5530_init_one - Initialise a CS5530
2751cade50fSLee Jones * @pdev: PCI device
276f7e37ba8SAlan * @id: Entry in match table
277f7e37ba8SAlan *
278f7e37ba8SAlan * Install a driver for the newly found CS5530 companion chip. Most of
279f7e37ba8SAlan * this is just housekeeping. We have to set the chip up correctly and
280f7e37ba8SAlan * turn off various bits of emulation magic.
281f7e37ba8SAlan */
282f7e37ba8SAlan
cs5530_init_one(struct pci_dev * pdev,const struct pci_device_id * id)283f7e37ba8SAlan static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
284f7e37ba8SAlan {
2851626aeb8STejun Heo static const struct ata_port_info info = {
2861d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
28714bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
28814bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
28914bdef98SErik Inge Bolsø .udma_mask = ATA_UDMA2,
290f7e37ba8SAlan .port_ops = &cs5530_port_ops
291f7e37ba8SAlan };
292f7e37ba8SAlan /* The docking connector doesn't do UDMA, and it seems not MWDMA */
2931626aeb8STejun Heo static const struct ata_port_info info_palmax_secondary = {
2941d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
29514bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
296f7e37ba8SAlan .port_ops = &cs5530_port_ops
297f7e37ba8SAlan };
2981626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info, NULL };
299f08048e9STejun Heo int rc;
300f08048e9STejun Heo
301f08048e9STejun Heo rc = pcim_enable_device(pdev);
302f08048e9STejun Heo if (rc)
303f08048e9STejun Heo return rc;
304f7e37ba8SAlan
305f7e37ba8SAlan /* Chip initialisation */
306f7e37ba8SAlan if (cs5530_init_chip())
307f7e37ba8SAlan return -ENODEV;
308f7e37ba8SAlan
309f7e37ba8SAlan if (cs5530_is_palmax())
3101626aeb8STejun Heo ppi[1] = &info_palmax_secondary;
311f7e37ba8SAlan
312f7e37ba8SAlan /* Now kick off ATA set up */
3131c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
314f7e37ba8SAlan }
315f7e37ba8SAlan
31658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
cs5530_reinit_one(struct pci_dev * pdev)317f7e37ba8SAlan static int cs5530_reinit_one(struct pci_dev *pdev)
318f7e37ba8SAlan {
3190a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
320f08048e9STejun Heo int rc;
321f08048e9STejun Heo
322f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev);
323f08048e9STejun Heo if (rc)
324f08048e9STejun Heo return rc;
325f08048e9STejun Heo
326f7e37ba8SAlan /* If we fail on resume we are doomed */
3270153260aSAndrew Morton if (cs5530_init_chip())
328f08048e9STejun Heo return -EIO;
329f08048e9STejun Heo
330f08048e9STejun Heo ata_host_resume(host);
331f08048e9STejun Heo return 0;
332f7e37ba8SAlan }
33358eb8cd5SBartlomiej Zolnierkiewicz #endif /* CONFIG_PM_SLEEP */
334f7e37ba8SAlan
3352d2744fcSJeff Garzik static const struct pci_device_id cs5530[] = {
3362d2744fcSJeff Garzik { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
3372d2744fcSJeff Garzik
3382d2744fcSJeff Garzik { },
339669a5db4SJeff Garzik };
340669a5db4SJeff Garzik
341669a5db4SJeff Garzik static struct pci_driver cs5530_pci_driver = {
342669a5db4SJeff Garzik .name = DRV_NAME,
343669a5db4SJeff Garzik .id_table = cs5530,
344669a5db4SJeff Garzik .probe = cs5530_init_one,
345f7e37ba8SAlan .remove = ata_pci_remove_one,
34658eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
347f7e37ba8SAlan .suspend = ata_pci_device_suspend,
348f7e37ba8SAlan .resume = cs5530_reinit_one,
349438ac6d5STejun Heo #endif
350669a5db4SJeff Garzik };
351669a5db4SJeff Garzik
3522fc75da0SAxel Lin module_pci_driver(cs5530_pci_driver);
353669a5db4SJeff Garzik
354669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
355669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
356669a5db4SJeff Garzik MODULE_LICENSE("GPL");
357669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, cs5530);
358669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
359