13e0a4e85SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * IDE tuning and bus mastering support for the CS5510/CS5520
4669a5db4SJeff Garzik * chipsets
5669a5db4SJeff Garzik *
6669a5db4SJeff Garzik * The CS5510/CS5520 are slightly unusual devices. Unlike the
7669a5db4SJeff Garzik * typical IDE controllers they do bus mastering with the drive in
8669a5db4SJeff Garzik * PIO mode and smarter silicon.
9669a5db4SJeff Garzik *
10669a5db4SJeff Garzik * The practical upshot of this is that we must always tune the
11669a5db4SJeff Garzik * drive for the right PIO mode. We must also ignore all the blacklists
12669a5db4SJeff Garzik * and the drive bus mastering DMA information. Also to confuse matters
13669a5db4SJeff Garzik * further we can do DMA on PIO only drives.
14669a5db4SJeff Garzik *
15669a5db4SJeff Garzik * DMA on the 5510 also requires we disable_hlt() during DMA on early
16669a5db4SJeff Garzik * revisions.
17669a5db4SJeff Garzik *
18669a5db4SJeff Garzik * *** This driver is strictly experimental ***
19669a5db4SJeff Garzik *
20669a5db4SJeff Garzik * (c) Copyright Red Hat Inc 2002
21669a5db4SJeff Garzik *
22669a5db4SJeff Garzik * Documentation:
2325985edcSLucas De Marchi * Not publicly available.
24669a5db4SJeff Garzik */
25669a5db4SJeff Garzik #include <linux/kernel.h>
26669a5db4SJeff Garzik #include <linux/module.h>
27669a5db4SJeff Garzik #include <linux/pci.h>
28669a5db4SJeff Garzik #include <linux/blkdev.h>
29669a5db4SJeff Garzik #include <linux/delay.h>
30669a5db4SJeff Garzik #include <scsi/scsi_host.h>
31669a5db4SJeff Garzik #include <linux/libata.h>
32669a5db4SJeff Garzik
33669a5db4SJeff Garzik #define DRV_NAME "pata_cs5520"
342a3103ceSJeff Garzik #define DRV_VERSION "0.6.6"
35669a5db4SJeff Garzik
36669a5db4SJeff Garzik struct pio_clocks
37669a5db4SJeff Garzik {
38669a5db4SJeff Garzik int address;
39669a5db4SJeff Garzik int assert;
40669a5db4SJeff Garzik int recovery;
41669a5db4SJeff Garzik };
42669a5db4SJeff Garzik
43669a5db4SJeff Garzik static const struct pio_clocks cs5520_pio_clocks[]={
44669a5db4SJeff Garzik {3, 6, 11},
45669a5db4SJeff Garzik {2, 5, 6},
46669a5db4SJeff Garzik {1, 4, 3},
47669a5db4SJeff Garzik {1, 3, 2},
48669a5db4SJeff Garzik {1, 2, 1}
49669a5db4SJeff Garzik };
50669a5db4SJeff Garzik
51669a5db4SJeff Garzik /**
52669a5db4SJeff Garzik * cs5520_set_timings - program PIO timings
53669a5db4SJeff Garzik * @ap: ATA port
54669a5db4SJeff Garzik * @adev: ATA device
554fabc4b6SLee Jones * @pio: PIO ID
56669a5db4SJeff Garzik *
57669a5db4SJeff Garzik * Program the PIO mode timings for the controller according to the pio
58669a5db4SJeff Garzik * clocking table.
59669a5db4SJeff Garzik */
60669a5db4SJeff Garzik
cs5520_set_timings(struct ata_port * ap,struct ata_device * adev,int pio)61669a5db4SJeff Garzik static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
62669a5db4SJeff Garzik {
63669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
64669a5db4SJeff Garzik int slave = adev->devno;
65669a5db4SJeff Garzik
66669a5db4SJeff Garzik pio -= XFER_PIO_0;
67669a5db4SJeff Garzik
68669a5db4SJeff Garzik /* Channel command timing */
69669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x62 + ap->port_no,
70669a5db4SJeff Garzik (cs5520_pio_clocks[pio].recovery << 4) |
71669a5db4SJeff Garzik (cs5520_pio_clocks[pio].assert));
72669a5db4SJeff Garzik /* FIXME: should these use address ? */
73669a5db4SJeff Garzik /* Read command timing */
74669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
75669a5db4SJeff Garzik (cs5520_pio_clocks[pio].recovery << 4) |
76669a5db4SJeff Garzik (cs5520_pio_clocks[pio].assert));
77669a5db4SJeff Garzik /* Write command timing */
78669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
79669a5db4SJeff Garzik (cs5520_pio_clocks[pio].recovery << 4) |
80669a5db4SJeff Garzik (cs5520_pio_clocks[pio].assert));
81669a5db4SJeff Garzik }
82669a5db4SJeff Garzik
83669a5db4SJeff Garzik /**
84669a5db4SJeff Garzik * cs5520_set_piomode - program PIO timings
85669a5db4SJeff Garzik * @ap: ATA port
86669a5db4SJeff Garzik * @adev: ATA device
87669a5db4SJeff Garzik *
88669a5db4SJeff Garzik * Program the PIO mode timings for the controller according to the pio
89940a68deSBartlomiej Zolnierkiewicz * clocking table.
90669a5db4SJeff Garzik */
91669a5db4SJeff Garzik
cs5520_set_piomode(struct ata_port * ap,struct ata_device * adev)92669a5db4SJeff Garzik static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
93669a5db4SJeff Garzik {
94669a5db4SJeff Garzik cs5520_set_timings(ap, adev, adev->pio_mode);
95669a5db4SJeff Garzik }
96669a5db4SJeff Garzik
97*25df73d9SBart Van Assche static const struct scsi_host_template cs5520_sht = {
9898eb8a6bSLee Jones ATA_BASE_SHT(DRV_NAME),
99d26fc955SAlan Cox .sg_tablesize = LIBATA_DUMB_MAX_PRD,
10098eb8a6bSLee Jones .dma_boundary = ATA_DMA_BOUNDARY,
101669a5db4SJeff Garzik };
102669a5db4SJeff Garzik
103669a5db4SJeff Garzik static struct ata_port_operations cs5520_port_ops = {
104029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
105f47451c4STejun Heo .qc_prep = ata_bmdma_dumb_qc_prep,
106029cfd6bSTejun Heo .cable_detect = ata_cable_40wire,
107669a5db4SJeff Garzik .set_piomode = cs5520_set_piomode,
108669a5db4SJeff Garzik };
109669a5db4SJeff Garzik
cs5520_init_one(struct pci_dev * pdev,const struct pci_device_id * id)1100ec24914SGreg Kroah-Hartman static int cs5520_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
111669a5db4SJeff Garzik {
112cbcdd875STejun Heo static const unsigned int cmd_port[] = { 0x1F0, 0x170 };
113cbcdd875STejun Heo static const unsigned int ctl_port[] = { 0x3F6, 0x376 };
1145d728824STejun Heo struct ata_port_info pi = {
1155d728824STejun Heo .flags = ATA_FLAG_SLAVE_POSS,
11614bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
1175d728824STejun Heo .port_ops = &cs5520_port_ops,
1185d728824STejun Heo };
1195d728824STejun Heo const struct ata_port_info *ppi[2];
120669a5db4SJeff Garzik u8 pcicfg;
1214ca4e439SAl Viro void __iomem *iomap[5];
1225d728824STejun Heo struct ata_host *host;
1235d728824STejun Heo struct ata_ioports *ioaddr;
1245d728824STejun Heo int i, rc;
125669a5db4SJeff Garzik
126f08048e9STejun Heo rc = pcim_enable_device(pdev);
127f08048e9STejun Heo if (rc)
128f08048e9STejun Heo return rc;
129f08048e9STejun Heo
130669a5db4SJeff Garzik /* IDE port enable bits */
1315d728824STejun Heo pci_read_config_byte(pdev, 0x60, &pcicfg);
132669a5db4SJeff Garzik
133669a5db4SJeff Garzik /* Check if the ATA ports are enabled */
134669a5db4SJeff Garzik if ((pcicfg & 3) == 0)
135669a5db4SJeff Garzik return -ENODEV;
136669a5db4SJeff Garzik
1375d728824STejun Heo ppi[0] = ppi[1] = &ata_dummy_port_info;
1385d728824STejun Heo if (pcicfg & 1)
1395d728824STejun Heo ppi[0] = π
1405d728824STejun Heo if (pcicfg & 2)
1415d728824STejun Heo ppi[1] = π
1425d728824STejun Heo
143669a5db4SJeff Garzik if ((pcicfg & 0x40) == 0) {
144a44fec1fSJoe Perches dev_warn(&pdev->dev, "DMA mode disabled. Enabling.\n");
1455d728824STejun Heo pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
146669a5db4SJeff Garzik }
147669a5db4SJeff Garzik
1485d728824STejun Heo pi.mwdma_mask = id->driver_data;
1495d728824STejun Heo
1505d728824STejun Heo host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
1515d728824STejun Heo if (!host)
1525d728824STejun Heo return -ENOMEM;
1535d728824STejun Heo
154669a5db4SJeff Garzik /* Perform set up for DMA */
15509483916SBenjamin Herrenschmidt if (pci_enable_device_io(pdev)) {
15656f7979eSHannes Reinecke dev_err(&pdev->dev, "unable to configure BAR2.\n");
157669a5db4SJeff Garzik return -ENODEV;
158669a5db4SJeff Garzik }
1595d728824STejun Heo
160b5e55556SChristoph Hellwig if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32))) {
16156f7979eSHannes Reinecke dev_err(&pdev->dev, "unable to configure DMA mask.\n");
162669a5db4SJeff Garzik return -ENODEV;
163669a5db4SJeff Garzik }
164669a5db4SJeff Garzik
1655d728824STejun Heo /* Map IO ports and initialize host accordingly */
166cbcdd875STejun Heo iomap[0] = devm_ioport_map(&pdev->dev, cmd_port[0], 8);
167cbcdd875STejun Heo iomap[1] = devm_ioport_map(&pdev->dev, ctl_port[0], 1);
168cbcdd875STejun Heo iomap[2] = devm_ioport_map(&pdev->dev, cmd_port[1], 8);
169cbcdd875STejun Heo iomap[3] = devm_ioport_map(&pdev->dev, ctl_port[1], 1);
1705d728824STejun Heo iomap[4] = pcim_iomap(pdev, 2, 0);
1710d5ff566STejun Heo
1720d5ff566STejun Heo if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
1730d5ff566STejun Heo return -ENOMEM;
1740d5ff566STejun Heo
1755d728824STejun Heo ioaddr = &host->ports[0]->ioaddr;
1765d728824STejun Heo ioaddr->cmd_addr = iomap[0];
1775d728824STejun Heo ioaddr->ctl_addr = iomap[1];
1785d728824STejun Heo ioaddr->altstatus_addr = iomap[1];
1795d728824STejun Heo ioaddr->bmdma_addr = iomap[4];
1809363c382STejun Heo ata_sff_std_ports(ioaddr);
181669a5db4SJeff Garzik
182cbcdd875STejun Heo ata_port_desc(host->ports[0],
183cbcdd875STejun Heo "cmd 0x%x ctl 0x%x", cmd_port[0], ctl_port[0]);
184cbcdd875STejun Heo ata_port_pbar_desc(host->ports[0], 4, 0, "bmdma");
185cbcdd875STejun Heo
1865d728824STejun Heo ioaddr = &host->ports[1]->ioaddr;
1875d728824STejun Heo ioaddr->cmd_addr = iomap[2];
1885d728824STejun Heo ioaddr->ctl_addr = iomap[3];
1895d728824STejun Heo ioaddr->altstatus_addr = iomap[3];
1905d728824STejun Heo ioaddr->bmdma_addr = iomap[4] + 8;
1919363c382STejun Heo ata_sff_std_ports(ioaddr);
192669a5db4SJeff Garzik
193cbcdd875STejun Heo ata_port_desc(host->ports[1],
194cbcdd875STejun Heo "cmd 0x%x ctl 0x%x", cmd_port[1], ctl_port[1]);
195cbcdd875STejun Heo ata_port_pbar_desc(host->ports[1], 4, 8, "bmdma");
196cbcdd875STejun Heo
1975d728824STejun Heo /* activate the host */
1985d728824STejun Heo pci_set_master(pdev);
1995d728824STejun Heo rc = ata_host_start(host);
2005d728824STejun Heo if (rc)
2015d728824STejun Heo return rc;
202669a5db4SJeff Garzik
2035d728824STejun Heo for (i = 0; i < 2; i++) {
2045d728824STejun Heo static const int irq[] = { 14, 15 };
2058c6b065bSAlan Cox struct ata_port *ap = host->ports[i];
206669a5db4SJeff Garzik
2075d728824STejun Heo if (ata_port_is_dummy(ap))
2085d728824STejun Heo continue;
209669a5db4SJeff Garzik
2105d728824STejun Heo rc = devm_request_irq(&pdev->dev, irq[ap->port_no],
211c3b28894STejun Heo ata_bmdma_interrupt, 0, DRV_NAME, host);
2125d728824STejun Heo if (rc)
2135d728824STejun Heo return rc;
2144031826bSTejun Heo
215cbcdd875STejun Heo ata_port_desc(ap, "irq %d", irq[i]);
2165d728824STejun Heo }
2175d728824STejun Heo
2185d728824STejun Heo return ata_host_register(host, &cs5520_sht);
219669a5db4SJeff Garzik }
220669a5db4SJeff Garzik
22158eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
2228501120fSAlan /**
2238501120fSAlan * cs5520_reinit_one - device resume
2248501120fSAlan * @pdev: PCI device
2258501120fSAlan *
2268501120fSAlan * Do any reconfiguration work needed by a resume from RAM. We need
2278501120fSAlan * to restore DMA mode support on BIOSen which disabled it
2288501120fSAlan */
2298501120fSAlan
cs5520_reinit_one(struct pci_dev * pdev)2308501120fSAlan static int cs5520_reinit_one(struct pci_dev *pdev)
2318501120fSAlan {
2320a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
2338501120fSAlan u8 pcicfg;
234f08048e9STejun Heo int rc;
235f08048e9STejun Heo
236f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev);
237f08048e9STejun Heo if (rc)
238f08048e9STejun Heo return rc;
239f08048e9STejun Heo
2408501120fSAlan pci_read_config_byte(pdev, 0x60, &pcicfg);
2418501120fSAlan if ((pcicfg & 0x40) == 0)
2428501120fSAlan pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
243f08048e9STejun Heo
244f08048e9STejun Heo ata_host_resume(host);
245f08048e9STejun Heo return 0;
2468501120fSAlan }
247aa6de494SAlan
248aa6de494SAlan /**
249aa6de494SAlan * cs5520_pci_device_suspend - device suspend
250aa6de494SAlan * @pdev: PCI device
2514fabc4b6SLee Jones * @mesg: PM event message
252aa6de494SAlan *
253aa6de494SAlan * We have to cut and waste bits from the standard method because
254aa6de494SAlan * the 5520 is a bit odd and not just a pure ATA device. As a result
255aa6de494SAlan * we must not disable it. The needed code is short and this avoids
256aa6de494SAlan * chip specific mess in the core code.
257aa6de494SAlan */
258aa6de494SAlan
cs5520_pci_device_suspend(struct pci_dev * pdev,pm_message_t mesg)259aa6de494SAlan static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
260aa6de494SAlan {
2610a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
262aa6de494SAlan
263ec87cf37SSergey Shtylyov ata_host_suspend(host, mesg);
264aa6de494SAlan
265aa6de494SAlan pci_save_state(pdev);
266aa6de494SAlan return 0;
267aa6de494SAlan }
26858eb8cd5SBartlomiej Zolnierkiewicz #endif /* CONFIG_PM_SLEEP */
269aa6de494SAlan
270669a5db4SJeff Garzik /* For now keep DMA off. We can set it for all but A rev CS5510 once the
271669a5db4SJeff Garzik core ATA code can handle it */
272669a5db4SJeff Garzik
2732d2744fcSJeff Garzik static const struct pci_device_id pata_cs5520[] = {
2742d2744fcSJeff Garzik { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
2752d2744fcSJeff Garzik { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
2762d2744fcSJeff Garzik
2772d2744fcSJeff Garzik { },
278669a5db4SJeff Garzik };
279669a5db4SJeff Garzik
280669a5db4SJeff Garzik static struct pci_driver cs5520_pci_driver = {
281669a5db4SJeff Garzik .name = DRV_NAME,
282669a5db4SJeff Garzik .id_table = pata_cs5520,
283669a5db4SJeff Garzik .probe = cs5520_init_one,
2842855568bSJeff Garzik .remove = ata_pci_remove_one,
28558eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
286aa6de494SAlan .suspend = cs5520_pci_device_suspend,
2878501120fSAlan .resume = cs5520_reinit_one,
288438ac6d5STejun Heo #endif
289669a5db4SJeff Garzik };
290669a5db4SJeff Garzik
2912fc75da0SAxel Lin module_pci_driver(cs5520_pci_driver);
292669a5db4SJeff Garzik
293669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
294669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
295669a5db4SJeff Garzik MODULE_LICENSE("GPL");
296669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, pata_cs5520);
297669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
298