109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik * pata_artop.c - ARTOP ATA controller driver
4669a5db4SJeff Garzik *
5ab771630SAlan Cox * (C) 2006 Red Hat
6067f8c7bSBartlomiej Zolnierkiewicz * (C) 2007,2011 Bartlomiej Zolnierkiewicz
7669a5db4SJeff Garzik *
8669a5db4SJeff Garzik * Based in part on drivers/ide/pci/aec62xx.c
9669a5db4SJeff Garzik * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
10669a5db4SJeff Garzik * 865/865R fixes for Macintosh card version from a patch to the old
11669a5db4SJeff Garzik * driver by Thibaut VARENE <varenet@parisc-linux.org>
12669a5db4SJeff Garzik * When setting the PCI latency we must set 0x80 or higher for burst
13669a5db4SJeff Garzik * performance Alessandro Zummo <alessandro.zummo@towertech.it>
14669a5db4SJeff Garzik *
15669a5db4SJeff Garzik * TODO
16669a5db4SJeff Garzik * Investigate no_dsc on 850R
17669a5db4SJeff Garzik * Clock detect
18669a5db4SJeff Garzik */
19669a5db4SJeff Garzik
20669a5db4SJeff Garzik #include <linux/kernel.h>
21669a5db4SJeff Garzik #include <linux/module.h>
22669a5db4SJeff Garzik #include <linux/pci.h>
23669a5db4SJeff Garzik #include <linux/blkdev.h>
24669a5db4SJeff Garzik #include <linux/delay.h>
25669a5db4SJeff Garzik #include <linux/device.h>
26669a5db4SJeff Garzik #include <scsi/scsi_host.h>
27669a5db4SJeff Garzik #include <linux/libata.h>
28669a5db4SJeff Garzik #include <linux/ata.h>
29669a5db4SJeff Garzik
30669a5db4SJeff Garzik #define DRV_NAME "pata_artop"
317ad3128eSSergey Shtylyov #define DRV_VERSION "0.4.8"
32669a5db4SJeff Garzik
33669a5db4SJeff Garzik /*
34669a5db4SJeff Garzik * The ARTOP has 33 Mhz and "over clocked" timing tables. Until we
35669a5db4SJeff Garzik * get PCI bus speed functionality we leave this as 0. Its a variable
36669a5db4SJeff Garzik * for when we get the functionality and also for folks wanting to
37669a5db4SJeff Garzik * test stuff.
38669a5db4SJeff Garzik */
39669a5db4SJeff Garzik
40669a5db4SJeff Garzik static int clock = 0;
41669a5db4SJeff Garzik
42669a5db4SJeff Garzik /**
43f6b56696SBartlomiej Zolnierkiewicz * artop62x0_pre_reset - probe begin
44cc0680a5STejun Heo * @link: link
45d4b2bab4STejun Heo * @deadline: deadline jiffies for the operation
46669a5db4SJeff Garzik *
47669a5db4SJeff Garzik * Nothing complicated needed here.
48669a5db4SJeff Garzik */
49669a5db4SJeff Garzik
artop62x0_pre_reset(struct ata_link * link,unsigned long deadline)50f6b56696SBartlomiej Zolnierkiewicz static int artop62x0_pre_reset(struct ata_link *link, unsigned long deadline)
51669a5db4SJeff Garzik {
52669a5db4SJeff Garzik static const struct pci_bits artop_enable_bits[] = {
53669a5db4SJeff Garzik { 0x4AU, 1U, 0x02UL, 0x02UL }, /* port 0 */
54669a5db4SJeff Garzik { 0x4AU, 1U, 0x04UL, 0x04UL }, /* port 1 */
55669a5db4SJeff Garzik };
56669a5db4SJeff Garzik
57cc0680a5STejun Heo struct ata_port *ap = link->ap;
58669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
59669a5db4SJeff Garzik
60f6b56696SBartlomiej Zolnierkiewicz /* Odd numbered device ids are the units with enable bits. */
61673424c0SJean Delvare if ((pdev->device & 1) &&
62673424c0SJean Delvare !pci_test_config_bits(pdev, &artop_enable_bits[ap->port_no]))
63c961922bSAlan Cox return -ENOENT;
6427c78b37SJeff Garzik
659363c382STejun Heo return ata_sff_prereset(link, deadline);
66a73984a0SJeff Garzik }
67c961922bSAlan Cox
68a73984a0SJeff Garzik /**
69a73984a0SJeff Garzik * artop6260_cable_detect - identify cable type
70a73984a0SJeff Garzik * @ap: Port
71a73984a0SJeff Garzik *
72c343a839SAlan Cox * Identify the cable type for the ARTOP interface in question
73a73984a0SJeff Garzik */
74a73984a0SJeff Garzik
artop6260_cable_detect(struct ata_port * ap)75a73984a0SJeff Garzik static int artop6260_cable_detect(struct ata_port *ap)
76a73984a0SJeff Garzik {
77a73984a0SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
78a73984a0SJeff Garzik u8 tmp;
79669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x49, &tmp);
803f9dd27aSAlexey Dobriyan if (tmp & (1 << ap->port_no))
81a73984a0SJeff Garzik return ATA_CBL_PATA40;
82a73984a0SJeff Garzik return ATA_CBL_PATA80;
83669a5db4SJeff Garzik }
84669a5db4SJeff Garzik
85669a5db4SJeff Garzik /**
86669a5db4SJeff Garzik * artop6210_load_piomode - Load a set of PATA PIO timings
87669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
88669a5db4SJeff Garzik * @adev: Device
89669a5db4SJeff Garzik * @pio: PIO mode
90669a5db4SJeff Garzik *
91669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space. This
92669a5db4SJeff Garzik * is used both to set PIO timings in PIO mode and also to set the
93669a5db4SJeff Garzik * matching PIO clocking for UDMA, as well as the MWDMA timings.
94669a5db4SJeff Garzik *
95669a5db4SJeff Garzik * LOCKING:
96669a5db4SJeff Garzik * None (inherited from caller).
97669a5db4SJeff Garzik */
98669a5db4SJeff Garzik
artop6210_load_piomode(struct ata_port * ap,struct ata_device * adev,unsigned int pio)99669a5db4SJeff Garzik static void artop6210_load_piomode(struct ata_port *ap, struct ata_device *adev, unsigned int pio)
100669a5db4SJeff Garzik {
101669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
102669a5db4SJeff Garzik int dn = adev->devno + 2 * ap->port_no;
10344bdc2fbSColin Ian King static const u16 timing[2][5] = {
104669a5db4SJeff Garzik { 0x0000, 0x000A, 0x0008, 0x0303, 0x0301 },
105669a5db4SJeff Garzik { 0x0700, 0x070A, 0x0708, 0x0403, 0x0401 }
106669a5db4SJeff Garzik
107669a5db4SJeff Garzik };
108669a5db4SJeff Garzik /* Load the PIO timing active/recovery bits */
109669a5db4SJeff Garzik pci_write_config_word(pdev, 0x40 + 2 * dn, timing[clock][pio]);
110669a5db4SJeff Garzik }
111669a5db4SJeff Garzik
112669a5db4SJeff Garzik /**
113669a5db4SJeff Garzik * artop6210_set_piomode - Initialize host controller PATA PIO timings
114669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
115669a5db4SJeff Garzik * @adev: Device we are configuring
116669a5db4SJeff Garzik *
117669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space. For
118669a5db4SJeff Garzik * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
119669a5db4SJeff Garzik * the event UDMA is used the later call to set_dmamode will set the
120669a5db4SJeff Garzik * bits as required.
121669a5db4SJeff Garzik *
122669a5db4SJeff Garzik * LOCKING:
123669a5db4SJeff Garzik * None (inherited from caller).
124669a5db4SJeff Garzik */
125669a5db4SJeff Garzik
artop6210_set_piomode(struct ata_port * ap,struct ata_device * adev)126669a5db4SJeff Garzik static void artop6210_set_piomode(struct ata_port *ap, struct ata_device *adev)
127669a5db4SJeff Garzik {
128669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
129669a5db4SJeff Garzik int dn = adev->devno + 2 * ap->port_no;
130669a5db4SJeff Garzik u8 ultra;
131669a5db4SJeff Garzik
132669a5db4SJeff Garzik artop6210_load_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
133669a5db4SJeff Garzik
134669a5db4SJeff Garzik /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
135669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x54, &ultra);
136669a5db4SJeff Garzik ultra &= ~(3 << (2 * dn));
137669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x54, ultra);
138669a5db4SJeff Garzik }
139669a5db4SJeff Garzik
140669a5db4SJeff Garzik /**
141669a5db4SJeff Garzik * artop6260_load_piomode - Initialize host controller PATA PIO timings
142669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
143669a5db4SJeff Garzik * @adev: Device we are configuring
144669a5db4SJeff Garzik * @pio: PIO mode
145669a5db4SJeff Garzik *
146669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space. The
147669a5db4SJeff Garzik * ARTOP6260 and relatives store the timing data differently.
148669a5db4SJeff Garzik *
149669a5db4SJeff Garzik * LOCKING:
150669a5db4SJeff Garzik * None (inherited from caller).
151669a5db4SJeff Garzik */
152669a5db4SJeff Garzik
artop6260_load_piomode(struct ata_port * ap,struct ata_device * adev,unsigned int pio)153669a5db4SJeff Garzik static void artop6260_load_piomode (struct ata_port *ap, struct ata_device *adev, unsigned int pio)
154669a5db4SJeff Garzik {
155669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
156669a5db4SJeff Garzik int dn = adev->devno + 2 * ap->port_no;
15744bdc2fbSColin Ian King static const u8 timing[2][5] = {
158669a5db4SJeff Garzik { 0x00, 0x0A, 0x08, 0x33, 0x31 },
159669a5db4SJeff Garzik { 0x70, 0x7A, 0x78, 0x43, 0x41 }
160669a5db4SJeff Garzik
161669a5db4SJeff Garzik };
162669a5db4SJeff Garzik /* Load the PIO timing active/recovery bits */
163669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x40 + dn, timing[clock][pio]);
164669a5db4SJeff Garzik }
165669a5db4SJeff Garzik
166669a5db4SJeff Garzik /**
167669a5db4SJeff Garzik * artop6260_set_piomode - Initialize host controller PATA PIO timings
168669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
169669a5db4SJeff Garzik * @adev: Device we are configuring
170669a5db4SJeff Garzik *
171669a5db4SJeff Garzik * Set PIO mode for device, in host controller PCI config space. For
172669a5db4SJeff Garzik * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
173669a5db4SJeff Garzik * the event UDMA is used the later call to set_dmamode will set the
174669a5db4SJeff Garzik * bits as required.
175669a5db4SJeff Garzik *
176669a5db4SJeff Garzik * LOCKING:
177669a5db4SJeff Garzik * None (inherited from caller).
178669a5db4SJeff Garzik */
179669a5db4SJeff Garzik
artop6260_set_piomode(struct ata_port * ap,struct ata_device * adev)180669a5db4SJeff Garzik static void artop6260_set_piomode(struct ata_port *ap, struct ata_device *adev)
181669a5db4SJeff Garzik {
182669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
183669a5db4SJeff Garzik u8 ultra;
184669a5db4SJeff Garzik
185669a5db4SJeff Garzik artop6260_load_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
186669a5db4SJeff Garzik
187669a5db4SJeff Garzik /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
188669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x44 + ap->port_no, &ultra);
189669a5db4SJeff Garzik ultra &= ~(7 << (4 * adev->devno)); /* One nibble per drive */
190669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + ap->port_no, ultra);
191669a5db4SJeff Garzik }
192669a5db4SJeff Garzik
193669a5db4SJeff Garzik /**
194669a5db4SJeff Garzik * artop6210_set_dmamode - Initialize host controller PATA PIO timings
195669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
196a73984a0SJeff Garzik * @adev: Device whose timings we are configuring
197669a5db4SJeff Garzik *
198669a5db4SJeff Garzik * Set DMA mode for device, in host controller PCI config space.
199669a5db4SJeff Garzik *
200669a5db4SJeff Garzik * LOCKING:
201669a5db4SJeff Garzik * None (inherited from caller).
202669a5db4SJeff Garzik */
203669a5db4SJeff Garzik
artop6210_set_dmamode(struct ata_port * ap,struct ata_device * adev)204669a5db4SJeff Garzik static void artop6210_set_dmamode (struct ata_port *ap, struct ata_device *adev)
205669a5db4SJeff Garzik {
206669a5db4SJeff Garzik unsigned int pio;
207669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
208669a5db4SJeff Garzik int dn = adev->devno + 2 * ap->port_no;
209669a5db4SJeff Garzik u8 ultra;
210669a5db4SJeff Garzik
211669a5db4SJeff Garzik if (adev->dma_mode == XFER_MW_DMA_0)
212669a5db4SJeff Garzik pio = 1;
213669a5db4SJeff Garzik else
214669a5db4SJeff Garzik pio = 4;
215669a5db4SJeff Garzik
216669a5db4SJeff Garzik /* Load the PIO timing active/recovery bits */
217669a5db4SJeff Garzik artop6210_load_piomode(ap, adev, pio);
218669a5db4SJeff Garzik
219669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x54, &ultra);
220669a5db4SJeff Garzik ultra &= ~(3 << (2 * dn));
221669a5db4SJeff Garzik
222669a5db4SJeff Garzik /* Add ultra DMA bits if in UDMA mode */
223669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0) {
224669a5db4SJeff Garzik u8 mode = (adev->dma_mode - XFER_UDMA_0) + 1 - clock;
225669a5db4SJeff Garzik if (mode == 0)
226669a5db4SJeff Garzik mode = 1;
227669a5db4SJeff Garzik ultra |= (mode << (2 * dn));
228669a5db4SJeff Garzik }
229669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x54, ultra);
230669a5db4SJeff Garzik }
231669a5db4SJeff Garzik
232669a5db4SJeff Garzik /**
233669a5db4SJeff Garzik * artop6260_set_dmamode - Initialize host controller PATA PIO timings
234669a5db4SJeff Garzik * @ap: Port whose timings we are configuring
235669a5db4SJeff Garzik * @adev: Device we are configuring
236669a5db4SJeff Garzik *
237669a5db4SJeff Garzik * Set DMA mode for device, in host controller PCI config space. The
238669a5db4SJeff Garzik * ARTOP6260 and relatives store the timing data differently.
239669a5db4SJeff Garzik *
240669a5db4SJeff Garzik * LOCKING:
241669a5db4SJeff Garzik * None (inherited from caller).
242669a5db4SJeff Garzik */
243669a5db4SJeff Garzik
artop6260_set_dmamode(struct ata_port * ap,struct ata_device * adev)244669a5db4SJeff Garzik static void artop6260_set_dmamode (struct ata_port *ap, struct ata_device *adev)
245669a5db4SJeff Garzik {
24601bb12e4SColin Ian King unsigned int pio;
247669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev);
248669a5db4SJeff Garzik u8 ultra;
249669a5db4SJeff Garzik
250669a5db4SJeff Garzik if (adev->dma_mode == XFER_MW_DMA_0)
251669a5db4SJeff Garzik pio = 1;
252669a5db4SJeff Garzik else
253669a5db4SJeff Garzik pio = 4;
254669a5db4SJeff Garzik
255669a5db4SJeff Garzik /* Load the PIO timing active/recovery bits */
256669a5db4SJeff Garzik artop6260_load_piomode(ap, adev, pio);
257669a5db4SJeff Garzik
258669a5db4SJeff Garzik /* Add ultra DMA bits if in UDMA mode */
259669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x44 + ap->port_no, &ultra);
260669a5db4SJeff Garzik ultra &= ~(7 << (4 * adev->devno)); /* One nibble per drive */
261669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0) {
262669a5db4SJeff Garzik u8 mode = adev->dma_mode - XFER_UDMA_0 + 1 - clock;
263669a5db4SJeff Garzik if (mode == 0)
264669a5db4SJeff Garzik mode = 1;
265669a5db4SJeff Garzik ultra |= (mode << (4 * adev->devno));
266669a5db4SJeff Garzik }
267669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + ap->port_no, ultra);
268669a5db4SJeff Garzik }
269669a5db4SJeff Garzik
270140d6fedSAlan Cox /**
2719c7d0b2aSLee Jones * artop6210_qc_defer - implement serialization
272140d6fedSAlan Cox * @qc: command
273140d6fedSAlan Cox *
274140d6fedSAlan Cox * Issue commands per host on this chip.
275140d6fedSAlan Cox */
276140d6fedSAlan Cox
artop6210_qc_defer(struct ata_queued_cmd * qc)277140d6fedSAlan Cox static int artop6210_qc_defer(struct ata_queued_cmd *qc)
278140d6fedSAlan Cox {
279140d6fedSAlan Cox struct ata_host *host = qc->ap->host;
280140d6fedSAlan Cox struct ata_port *alt = host->ports[1 ^ qc->ap->port_no];
281140d6fedSAlan Cox int rc;
282140d6fedSAlan Cox
283140d6fedSAlan Cox /* First apply the usual rules */
284140d6fedSAlan Cox rc = ata_std_qc_defer(qc);
285140d6fedSAlan Cox if (rc != 0)
286140d6fedSAlan Cox return rc;
287140d6fedSAlan Cox
288140d6fedSAlan Cox /* Now apply serialization rules. Only allow a command if the
289140d6fedSAlan Cox other channel state machine is idle */
290140d6fedSAlan Cox if (alt && alt->qc_active)
291140d6fedSAlan Cox return ATA_DEFER_PORT;
292140d6fedSAlan Cox return 0;
293140d6fedSAlan Cox }
294140d6fedSAlan Cox
295*25df73d9SBart Van Assche static const struct scsi_host_template artop_sht = {
29668d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME),
297669a5db4SJeff Garzik };
298669a5db4SJeff Garzik
299029cfd6bSTejun Heo static struct ata_port_operations artop6210_ops = {
300029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
301029cfd6bSTejun Heo .cable_detect = ata_cable_40wire,
302669a5db4SJeff Garzik .set_piomode = artop6210_set_piomode,
303669a5db4SJeff Garzik .set_dmamode = artop6210_set_dmamode,
304f6b56696SBartlomiej Zolnierkiewicz .prereset = artop62x0_pre_reset,
305140d6fedSAlan Cox .qc_defer = artop6210_qc_defer,
306669a5db4SJeff Garzik };
307669a5db4SJeff Garzik
308029cfd6bSTejun Heo static struct ata_port_operations artop6260_ops = {
309029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops,
310029cfd6bSTejun Heo .cable_detect = artop6260_cable_detect,
311669a5db4SJeff Garzik .set_piomode = artop6260_set_piomode,
312669a5db4SJeff Garzik .set_dmamode = artop6260_set_dmamode,
313f6b56696SBartlomiej Zolnierkiewicz .prereset = artop62x0_pre_reset,
314669a5db4SJeff Garzik };
315669a5db4SJeff Garzik
atp8xx_fixup(struct pci_dev * pdev)316067f8c7bSBartlomiej Zolnierkiewicz static void atp8xx_fixup(struct pci_dev *pdev)
317067f8c7bSBartlomiej Zolnierkiewicz {
318067f8c7bSBartlomiej Zolnierkiewicz u8 reg;
319067f8c7bSBartlomiej Zolnierkiewicz
3207ad3128eSSergey Shtylyov switch (pdev->device) {
3217ad3128eSSergey Shtylyov case 0x0005:
3227ad3128eSSergey Shtylyov /* BIOS may have left us in UDMA, clear it before libata probe */
3237ad3128eSSergey Shtylyov pci_write_config_byte(pdev, 0x54, 0);
3247ad3128eSSergey Shtylyov break;
3257ad3128eSSergey Shtylyov case 0x0008:
3267ad3128eSSergey Shtylyov case 0x0009:
327067f8c7bSBartlomiej Zolnierkiewicz /* Mac systems come up with some registers not set as we
328067f8c7bSBartlomiej Zolnierkiewicz will need them */
329067f8c7bSBartlomiej Zolnierkiewicz
330067f8c7bSBartlomiej Zolnierkiewicz /* Clear reset & test bits */
331067f8c7bSBartlomiej Zolnierkiewicz pci_read_config_byte(pdev, 0x49, ®);
332067f8c7bSBartlomiej Zolnierkiewicz pci_write_config_byte(pdev, 0x49, reg & ~0x30);
333067f8c7bSBartlomiej Zolnierkiewicz
334067f8c7bSBartlomiej Zolnierkiewicz /* PCI latency must be > 0x80 for burst mode, tweak it
335067f8c7bSBartlomiej Zolnierkiewicz * if required.
336067f8c7bSBartlomiej Zolnierkiewicz */
337067f8c7bSBartlomiej Zolnierkiewicz pci_read_config_byte(pdev, PCI_LATENCY_TIMER, ®);
338067f8c7bSBartlomiej Zolnierkiewicz if (reg <= 0x80)
339067f8c7bSBartlomiej Zolnierkiewicz pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x90);
340067f8c7bSBartlomiej Zolnierkiewicz
341067f8c7bSBartlomiej Zolnierkiewicz /* Enable IRQ output and burst mode */
342067f8c7bSBartlomiej Zolnierkiewicz pci_read_config_byte(pdev, 0x4a, ®);
343067f8c7bSBartlomiej Zolnierkiewicz pci_write_config_byte(pdev, 0x4a, (reg & ~0x01) | 0x80);
3447ad3128eSSergey Shtylyov break;
345067f8c7bSBartlomiej Zolnierkiewicz }
346067f8c7bSBartlomiej Zolnierkiewicz }
347669a5db4SJeff Garzik
348669a5db4SJeff Garzik /**
349669a5db4SJeff Garzik * artop_init_one - Register ARTOP ATA PCI device with kernel services
350669a5db4SJeff Garzik * @pdev: PCI device to register
3515c16c0ceSLee Jones * @id: PCI device ID
352669a5db4SJeff Garzik *
353669a5db4SJeff Garzik * Called from kernel PCI layer.
354669a5db4SJeff Garzik *
355669a5db4SJeff Garzik * LOCKING:
356669a5db4SJeff Garzik * Inherited from PCI layer (may sleep).
357669a5db4SJeff Garzik *
358669a5db4SJeff Garzik * RETURNS:
359669a5db4SJeff Garzik * Zero on success, or -ERRNO value.
360669a5db4SJeff Garzik */
361669a5db4SJeff Garzik
artop_init_one(struct pci_dev * pdev,const struct pci_device_id * id)362669a5db4SJeff Garzik static int artop_init_one (struct pci_dev *pdev, const struct pci_device_id *id)
363669a5db4SJeff Garzik {
3641626aeb8STejun Heo static const struct ata_port_info info_6210 = {
3651d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
36614bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
36714bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
368669a5db4SJeff Garzik .udma_mask = ATA_UDMA2,
369669a5db4SJeff Garzik .port_ops = &artop6210_ops,
370669a5db4SJeff Garzik };
3711626aeb8STejun Heo static const struct ata_port_info info_626x = {
3721d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
37314bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
37414bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
375669a5db4SJeff Garzik .udma_mask = ATA_UDMA4,
376669a5db4SJeff Garzik .port_ops = &artop6260_ops,
377669a5db4SJeff Garzik };
378be456b77SBartlomiej Zolnierkiewicz static const struct ata_port_info info_628x = {
3791d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS,
38014bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
38114bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
382669a5db4SJeff Garzik .udma_mask = ATA_UDMA5,
383669a5db4SJeff Garzik .port_ops = &artop6260_ops,
384669a5db4SJeff Garzik };
385be456b77SBartlomiej Zolnierkiewicz static const struct ata_port_info info_628x_fast = {
386be456b77SBartlomiej Zolnierkiewicz .flags = ATA_FLAG_SLAVE_POSS,
38714bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4,
38814bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2,
389be456b77SBartlomiej Zolnierkiewicz .udma_mask = ATA_UDMA6,
390be456b77SBartlomiej Zolnierkiewicz .port_ops = &artop6260_ops,
391be456b77SBartlomiej Zolnierkiewicz };
3921626aeb8STejun Heo const struct ata_port_info *ppi[] = { NULL, NULL };
393f08048e9STejun Heo int rc;
394669a5db4SJeff Garzik
39506296a1eSJoe Perches ata_print_version_once(&pdev->dev, DRV_VERSION);
396669a5db4SJeff Garzik
397f08048e9STejun Heo rc = pcim_enable_device(pdev);
398f08048e9STejun Heo if (rc)
399f08048e9STejun Heo return rc;
400f08048e9STejun Heo
401183a4bfbSSergey Shtylyov switch (id->driver_data) {
402183a4bfbSSergey Shtylyov case 0: /* 6210 variant */
4031626aeb8STejun Heo ppi[0] = &info_6210;
404183a4bfbSSergey Shtylyov break;
405183a4bfbSSergey Shtylyov case 1: /* 6260 */
4061626aeb8STejun Heo ppi[0] = &info_626x;
407183a4bfbSSergey Shtylyov break;
408183a4bfbSSergey Shtylyov case 2: /* 6280 or 6280 + fast */
409183a4bfbSSergey Shtylyov if (inb(pci_resource_start(pdev, 4)) & 0x10)
410be456b77SBartlomiej Zolnierkiewicz ppi[0] = &info_628x_fast;
411183a4bfbSSergey Shtylyov else
412183a4bfbSSergey Shtylyov ppi[0] = &info_628x;
413183a4bfbSSergey Shtylyov break;
414669a5db4SJeff Garzik }
41515a7c3bbSJeff Garzik
4161626aeb8STejun Heo BUG_ON(ppi[0] == NULL);
41715a7c3bbSJeff Garzik
418067f8c7bSBartlomiej Zolnierkiewicz atp8xx_fixup(pdev);
419067f8c7bSBartlomiej Zolnierkiewicz
4201c5afdf7STejun Heo return ata_pci_bmdma_init_one(pdev, ppi, &artop_sht, NULL, 0);
421669a5db4SJeff Garzik }
422669a5db4SJeff Garzik
423669a5db4SJeff Garzik static const struct pci_device_id artop_pci_tbl[] = {
4242d2744fcSJeff Garzik { PCI_VDEVICE(ARTOP, 0x0005), 0 },
4252d2744fcSJeff Garzik { PCI_VDEVICE(ARTOP, 0x0006), 1 },
4262d2744fcSJeff Garzik { PCI_VDEVICE(ARTOP, 0x0007), 1 },
4272d2744fcSJeff Garzik { PCI_VDEVICE(ARTOP, 0x0008), 2 },
4282d2744fcSJeff Garzik { PCI_VDEVICE(ARTOP, 0x0009), 2 },
4292d2744fcSJeff Garzik
430669a5db4SJeff Garzik { } /* terminate list */
431669a5db4SJeff Garzik };
432669a5db4SJeff Garzik
43358eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
atp8xx_reinit_one(struct pci_dev * pdev)434067f8c7bSBartlomiej Zolnierkiewicz static int atp8xx_reinit_one(struct pci_dev *pdev)
435067f8c7bSBartlomiej Zolnierkiewicz {
4360a86e1c8SJingoo Han struct ata_host *host = pci_get_drvdata(pdev);
437067f8c7bSBartlomiej Zolnierkiewicz int rc;
438067f8c7bSBartlomiej Zolnierkiewicz
439067f8c7bSBartlomiej Zolnierkiewicz rc = ata_pci_device_do_resume(pdev);
440067f8c7bSBartlomiej Zolnierkiewicz if (rc)
441067f8c7bSBartlomiej Zolnierkiewicz return rc;
442067f8c7bSBartlomiej Zolnierkiewicz
443067f8c7bSBartlomiej Zolnierkiewicz atp8xx_fixup(pdev);
444067f8c7bSBartlomiej Zolnierkiewicz
445067f8c7bSBartlomiej Zolnierkiewicz ata_host_resume(host);
446067f8c7bSBartlomiej Zolnierkiewicz return 0;
447067f8c7bSBartlomiej Zolnierkiewicz }
448067f8c7bSBartlomiej Zolnierkiewicz #endif
449067f8c7bSBartlomiej Zolnierkiewicz
450669a5db4SJeff Garzik static struct pci_driver artop_pci_driver = {
451669a5db4SJeff Garzik .name = DRV_NAME,
452669a5db4SJeff Garzik .id_table = artop_pci_tbl,
453669a5db4SJeff Garzik .probe = artop_init_one,
454669a5db4SJeff Garzik .remove = ata_pci_remove_one,
45558eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
456067f8c7bSBartlomiej Zolnierkiewicz .suspend = ata_pci_device_suspend,
457067f8c7bSBartlomiej Zolnierkiewicz .resume = atp8xx_reinit_one,
458067f8c7bSBartlomiej Zolnierkiewicz #endif
459669a5db4SJeff Garzik };
460669a5db4SJeff Garzik
4612fc75da0SAxel Lin module_pci_driver(artop_pci_driver);
462669a5db4SJeff Garzik
463067f8c7bSBartlomiej Zolnierkiewicz MODULE_AUTHOR("Alan Cox, Bartlomiej Zolnierkiewicz");
464669a5db4SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for ARTOP PATA");
465669a5db4SJeff Garzik MODULE_LICENSE("GPL");
466669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, artop_pci_tbl);
467669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
468