xref: /openbmc/linux/drivers/ata/pata_amd.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2669a5db4SJeff Garzik /*
3669a5db4SJeff Garzik  * pata_amd.c 	- AMD PATA for new ATA layer
4669a5db4SJeff Garzik  *			  (C) 2005-2006 Red Hat Inc
5669a5db4SJeff Garzik  *
6669a5db4SJeff Garzik  *  Based on pata-sil680. Errata information is taken from data sheets
7669a5db4SJeff Garzik  *  and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
8669a5db4SJeff Garzik  *  claimed by sata-nv.c.
9669a5db4SJeff Garzik  *
10669a5db4SJeff Garzik  *  TODO:
11669a5db4SJeff Garzik  *	Variable system clock when/if it makes sense
12669a5db4SJeff Garzik  *	Power management on ports
13669a5db4SJeff Garzik  *
14669a5db4SJeff Garzik  *
1525985edcSLucas De Marchi  *  Documentation publicly available.
16669a5db4SJeff Garzik  */
17669a5db4SJeff Garzik 
18669a5db4SJeff Garzik #include <linux/kernel.h>
19669a5db4SJeff Garzik #include <linux/module.h>
20669a5db4SJeff Garzik #include <linux/pci.h>
21669a5db4SJeff Garzik #include <linux/blkdev.h>
22669a5db4SJeff Garzik #include <linux/delay.h>
23669a5db4SJeff Garzik #include <scsi/scsi_host.h>
24669a5db4SJeff Garzik #include <linux/libata.h>
25669a5db4SJeff Garzik 
26669a5db4SJeff Garzik #define DRV_NAME "pata_amd"
27c48052ccSAlan Cox #define DRV_VERSION "0.4.1"
28669a5db4SJeff Garzik 
29669a5db4SJeff Garzik /**
30669a5db4SJeff Garzik  *	timing_setup		-	shared timing computation and load
31669a5db4SJeff Garzik  *	@ap: ATA port being set up
32669a5db4SJeff Garzik  *	@adev: drive being configured
33669a5db4SJeff Garzik  *	@offset: port offset
34669a5db4SJeff Garzik  *	@speed: target speed
35669a5db4SJeff Garzik  *	@clock: clock multiplier (number of times 33MHz for this part)
36669a5db4SJeff Garzik  *
37669a5db4SJeff Garzik  *	Perform the actual timing set up for Nvidia or AMD PATA devices.
38669a5db4SJeff Garzik  *	The actual devices vary so they all call into this helper function
39669a5db4SJeff Garzik  *	providing the clock multipler and offset (because AMD and Nvidia put
40669a5db4SJeff Garzik  *	the ports at different locations).
41669a5db4SJeff Garzik  */
42669a5db4SJeff Garzik 
timing_setup(struct ata_port * ap,struct ata_device * adev,int offset,int speed,int clock)43669a5db4SJeff Garzik static void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock)
44669a5db4SJeff Garzik {
45669a5db4SJeff Garzik 	static const unsigned char amd_cyc2udma[] = {
46669a5db4SJeff Garzik 		6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
47669a5db4SJeff Garzik 	};
48669a5db4SJeff Garzik 
49669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
50669a5db4SJeff Garzik 	struct ata_device *peer = ata_dev_pair(adev);
51669a5db4SJeff Garzik 	int dn = ap->port_no * 2 + adev->devno;
52669a5db4SJeff Garzik 	struct ata_timing at, apeer;
53669a5db4SJeff Garzik 	int T, UT;
54669a5db4SJeff Garzik 	const int amd_clock = 33333;	/* KHz. */
55669a5db4SJeff Garzik 	u8 t;
56669a5db4SJeff Garzik 
57669a5db4SJeff Garzik 	T = 1000000000 / amd_clock;
58d9c74fbeSHarvey Harrison 	UT = T;
59d9c74fbeSHarvey Harrison 	if (clock >= 2)
60d9c74fbeSHarvey Harrison 		UT = T / 2;
61669a5db4SJeff Garzik 
62669a5db4SJeff Garzik 	if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {
63a44fec1fSJoe Perches 		dev_err(&pdev->dev, "unknown mode %d\n", speed);
64669a5db4SJeff Garzik 		return;
65669a5db4SJeff Garzik 	}
66669a5db4SJeff Garzik 
67669a5db4SJeff Garzik 	if (peer) {
68669a5db4SJeff Garzik 		/* This may be over conservative */
692367ad63SReimar Döffinger 		if (ata_dma_enabled(peer)) {
70669a5db4SJeff Garzik 			ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);
71669a5db4SJeff Garzik 			ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
72669a5db4SJeff Garzik 		}
73669a5db4SJeff Garzik 		ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);
74669a5db4SJeff Garzik 		ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
75669a5db4SJeff Garzik 	}
76669a5db4SJeff Garzik 
77669a5db4SJeff Garzik 	if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;
78669a5db4SJeff Garzik 	if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;
79669a5db4SJeff Garzik 
80669a5db4SJeff Garzik 	/*
81669a5db4SJeff Garzik 	 *	Now do the setup work
82669a5db4SJeff Garzik 	 */
83669a5db4SJeff Garzik 
84669a5db4SJeff Garzik 	/* Configure the address set up timing */
85669a5db4SJeff Garzik 	pci_read_config_byte(pdev, offset + 0x0C, &t);
8607633b5dSHarvey Harrison 	t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(at.setup, 1, 4) - 1) << ((3 - dn) << 1));
87669a5db4SJeff Garzik 	pci_write_config_byte(pdev, offset + 0x0C , t);
88669a5db4SJeff Garzik 
89669a5db4SJeff Garzik 	/* Configure the 8bit I/O timing */
90669a5db4SJeff Garzik 	pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),
9107633b5dSHarvey Harrison 		((clamp_val(at.act8b, 1, 16) - 1) << 4) | (clamp_val(at.rec8b, 1, 16) - 1));
92669a5db4SJeff Garzik 
93669a5db4SJeff Garzik 	/* Drive timing */
94669a5db4SJeff Garzik 	pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),
9507633b5dSHarvey Harrison 		((clamp_val(at.active, 1, 16) - 1) << 4) | (clamp_val(at.recover, 1, 16) - 1));
96669a5db4SJeff Garzik 
97669a5db4SJeff Garzik 	switch (clock) {
98669a5db4SJeff Garzik 		case 1:
9907633b5dSHarvey Harrison 		t = at.udma ? (0xc0 | (clamp_val(at.udma, 2, 5) - 2)) : 0x03;
100669a5db4SJeff Garzik 		break;
101669a5db4SJeff Garzik 
102669a5db4SJeff Garzik 		case 2:
10307633b5dSHarvey Harrison 		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 2, 10)]) : 0x03;
104669a5db4SJeff Garzik 		break;
105669a5db4SJeff Garzik 
106669a5db4SJeff Garzik 		case 3:
10707633b5dSHarvey Harrison 		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 10)]) : 0x03;
108669a5db4SJeff Garzik 		break;
109669a5db4SJeff Garzik 
110669a5db4SJeff Garzik 		case 4:
11107633b5dSHarvey Harrison 		t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 15)]) : 0x03;
112669a5db4SJeff Garzik 		break;
113669a5db4SJeff Garzik 
114669a5db4SJeff Garzik 		default:
115669a5db4SJeff Garzik 			return;
116669a5db4SJeff Garzik 	}
117669a5db4SJeff Garzik 
118669a5db4SJeff Garzik 	/* UDMA timing */
119943547abSBartlomiej Zolnierkiewicz 	if (at.udma)
120669a5db4SJeff Garzik 		pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);
121669a5db4SJeff Garzik }
122669a5db4SJeff Garzik 
123669a5db4SJeff Garzik /**
124cc0680a5STejun Heo  *	amd_pre_reset		-	perform reset handling
125cc0680a5STejun Heo  *	@link: ATA link
126d4b2bab4STejun Heo  *	@deadline: deadline jiffies for the operation
127669a5db4SJeff Garzik  *
128eb4a2c7fSAlan Cox  *	Reset sequence checking enable bits to see which ports are
129eb4a2c7fSAlan Cox  *	active.
130669a5db4SJeff Garzik  */
131669a5db4SJeff Garzik 
amd_pre_reset(struct ata_link * link,unsigned long deadline)132cc0680a5STejun Heo static int amd_pre_reset(struct ata_link *link, unsigned long deadline)
133669a5db4SJeff Garzik {
134669a5db4SJeff Garzik 	static const struct pci_bits amd_enable_bits[] = {
135669a5db4SJeff Garzik 		{ 0x40, 1, 0x02, 0x02 },
136669a5db4SJeff Garzik 		{ 0x40, 1, 0x01, 0x01 }
137669a5db4SJeff Garzik 	};
138669a5db4SJeff Garzik 
139cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
140669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
141669a5db4SJeff Garzik 
142c961922bSAlan Cox 	if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))
143c961922bSAlan Cox 		return -ENOENT;
144669a5db4SJeff Garzik 
1459363c382STejun Heo 	return ata_sff_prereset(link, deadline);
146669a5db4SJeff Garzik }
147669a5db4SJeff Garzik 
148c48052ccSAlan Cox /**
149c48052ccSAlan Cox  *	amd_cable_detect	-	report cable type
150c48052ccSAlan Cox  *	@ap: port
151c48052ccSAlan Cox  *
152c48052ccSAlan Cox  *	AMD controller/BIOS setups record the cable type in word 0x42
153c48052ccSAlan Cox  */
154c48052ccSAlan Cox 
amd_cable_detect(struct ata_port * ap)155eb4a2c7fSAlan Cox static int amd_cable_detect(struct ata_port *ap)
156669a5db4SJeff Garzik {
157eb4a2c7fSAlan Cox 	static const u32 bitmask[2] = {0x03, 0x0C};
158669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
159eb4a2c7fSAlan Cox 	u8 ata66;
160669a5db4SJeff Garzik 
161eb4a2c7fSAlan Cox 	pci_read_config_byte(pdev, 0x42, &ata66);
162eb4a2c7fSAlan Cox 	if (ata66 & bitmask[ap->port_no])
163eb4a2c7fSAlan Cox 		return ATA_CBL_PATA80;
164eb4a2c7fSAlan Cox 	return ATA_CBL_PATA40;
165669a5db4SJeff Garzik }
166669a5db4SJeff Garzik 
167669a5db4SJeff Garzik /**
168c48052ccSAlan Cox  *	amd_fifo_setup		-	set the PIO FIFO for ATA/ATAPI
169c48052ccSAlan Cox  *	@ap: ATA interface
170c48052ccSAlan Cox  *
171c48052ccSAlan Cox  *	Set the PCI fifo for this device according to the devices present
172c48052ccSAlan Cox  *	on the bus at this point in time. We need to turn the post write buffer
173c48052ccSAlan Cox  *	off for ATAPI devices as we may need to issue a word sized write to the
174c48052ccSAlan Cox  *	device as the final I/O
175c48052ccSAlan Cox  */
176c48052ccSAlan Cox 
amd_fifo_setup(struct ata_port * ap)177c48052ccSAlan Cox static void amd_fifo_setup(struct ata_port *ap)
178c48052ccSAlan Cox {
179c48052ccSAlan Cox 	struct ata_device *adev;
180c48052ccSAlan Cox 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
181c48052ccSAlan Cox 	static const u8 fifobit[2] = { 0xC0, 0x30};
182c48052ccSAlan Cox 	u8 fifo = fifobit[ap->port_no];
183c48052ccSAlan Cox 	u8 r;
184c48052ccSAlan Cox 
185c48052ccSAlan Cox 
186c48052ccSAlan Cox 	ata_for_each_dev(adev, &ap->link, ENABLED) {
187c48052ccSAlan Cox 		if (adev->class == ATA_DEV_ATAPI)
188c48052ccSAlan Cox 			fifo = 0;
189c48052ccSAlan Cox 	}
190c48052ccSAlan Cox 	if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7411) /* FIFO is broken */
191c48052ccSAlan Cox 		fifo = 0;
192c48052ccSAlan Cox 
193c48052ccSAlan Cox 	/* On the later chips the read prefetch bits become no-op bits */
194c48052ccSAlan Cox 	pci_read_config_byte(pdev, 0x41, &r);
195c48052ccSAlan Cox 	r &= ~fifobit[ap->port_no];
196c48052ccSAlan Cox 	r |= fifo;
197c48052ccSAlan Cox 	pci_write_config_byte(pdev, 0x41, r);
198c48052ccSAlan Cox }
199c48052ccSAlan Cox 
200c48052ccSAlan Cox /**
201669a5db4SJeff Garzik  *	amd33_set_piomode	-	set initial PIO mode data
202669a5db4SJeff Garzik  *	@ap: ATA interface
203669a5db4SJeff Garzik  *	@adev: ATA device
204669a5db4SJeff Garzik  *
205669a5db4SJeff Garzik  *	Program the AMD registers for PIO mode.
206669a5db4SJeff Garzik  */
207669a5db4SJeff Garzik 
amd33_set_piomode(struct ata_port * ap,struct ata_device * adev)208669a5db4SJeff Garzik static void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev)
209669a5db4SJeff Garzik {
210c48052ccSAlan Cox 	amd_fifo_setup(ap);
211669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->pio_mode, 1);
212669a5db4SJeff Garzik }
213669a5db4SJeff Garzik 
amd66_set_piomode(struct ata_port * ap,struct ata_device * adev)214669a5db4SJeff Garzik static void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev)
215669a5db4SJeff Garzik {
216c48052ccSAlan Cox 	amd_fifo_setup(ap);
217669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->pio_mode, 2);
218669a5db4SJeff Garzik }
219669a5db4SJeff Garzik 
amd100_set_piomode(struct ata_port * ap,struct ata_device * adev)220669a5db4SJeff Garzik static void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev)
221669a5db4SJeff Garzik {
222c48052ccSAlan Cox 	amd_fifo_setup(ap);
223669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->pio_mode, 3);
224669a5db4SJeff Garzik }
225669a5db4SJeff Garzik 
amd133_set_piomode(struct ata_port * ap,struct ata_device * adev)226669a5db4SJeff Garzik static void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev)
227669a5db4SJeff Garzik {
228c48052ccSAlan Cox 	amd_fifo_setup(ap);
229669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->pio_mode, 4);
230669a5db4SJeff Garzik }
231669a5db4SJeff Garzik 
232669a5db4SJeff Garzik /**
233669a5db4SJeff Garzik  *	amd33_set_dmamode	-	set initial DMA mode data
234669a5db4SJeff Garzik  *	@ap: ATA interface
235669a5db4SJeff Garzik  *	@adev: ATA device
236669a5db4SJeff Garzik  *
237669a5db4SJeff Garzik  *	Program the MWDMA/UDMA modes for the AMD and Nvidia
238669a5db4SJeff Garzik  *	chipset.
239669a5db4SJeff Garzik  */
240669a5db4SJeff Garzik 
amd33_set_dmamode(struct ata_port * ap,struct ata_device * adev)241669a5db4SJeff Garzik static void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev)
242669a5db4SJeff Garzik {
243669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->dma_mode, 1);
244669a5db4SJeff Garzik }
245669a5db4SJeff Garzik 
amd66_set_dmamode(struct ata_port * ap,struct ata_device * adev)246669a5db4SJeff Garzik static void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev)
247669a5db4SJeff Garzik {
248669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->dma_mode, 2);
249669a5db4SJeff Garzik }
250669a5db4SJeff Garzik 
amd100_set_dmamode(struct ata_port * ap,struct ata_device * adev)251669a5db4SJeff Garzik static void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
252669a5db4SJeff Garzik {
253669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->dma_mode, 3);
254669a5db4SJeff Garzik }
255669a5db4SJeff Garzik 
amd133_set_dmamode(struct ata_port * ap,struct ata_device * adev)256669a5db4SJeff Garzik static void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
257669a5db4SJeff Garzik {
258669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x40, adev->dma_mode, 4);
259669a5db4SJeff Garzik }
260669a5db4SJeff Garzik 
261ce54d161STejun Heo /* Both host-side and drive-side detection results are worthless on NV
262ce54d161STejun Heo  * PATAs.  Ignore them and just follow what BIOS configured.  Both the
263ce54d161STejun Heo  * current configuration in PCI config reg and ACPI GTM result are
264ce54d161STejun Heo  * cached during driver attach and are consulted to select transfer
265ce54d161STejun Heo  * mode.
266ce54d161STejun Heo  */
nv_mode_filter(struct ata_device * dev,unsigned int xfer_mask)267f0a6d77bSSergey Shtylyov static unsigned int nv_mode_filter(struct ata_device *dev,
268f0a6d77bSSergey Shtylyov 				   unsigned int xfer_mask)
269ce54d161STejun Heo {
270ce54d161STejun Heo 	static const unsigned int udma_mask_map[] =
271ce54d161STejun Heo 		{ ATA_UDMA2, ATA_UDMA1, ATA_UDMA0, 0,
272ce54d161STejun Heo 		  ATA_UDMA3, ATA_UDMA4, ATA_UDMA5, ATA_UDMA6 };
273ce54d161STejun Heo 	struct ata_port *ap = dev->link->ap;
274ce54d161STejun Heo 	char acpi_str[32] = "";
275ce54d161STejun Heo 	u32 saved_udma, udma;
276ce54d161STejun Heo 	const struct ata_acpi_gtm *gtm;
277f0a6d77bSSergey Shtylyov 	unsigned int bios_limit = 0, acpi_limit = 0, limit;
278ce54d161STejun Heo 
279ce54d161STejun Heo 	/* find out what BIOS configured */
280ce54d161STejun Heo 	udma = saved_udma = (unsigned long)ap->host->private_data;
281ce54d161STejun Heo 
282ce54d161STejun Heo 	if (ap->port_no == 0)
283ce54d161STejun Heo 		udma >>= 16;
284ce54d161STejun Heo 	if (dev->devno == 0)
285ce54d161STejun Heo 		udma >>= 8;
286ce54d161STejun Heo 
287ce54d161STejun Heo 	if ((udma & 0xc0) == 0xc0)
288ce54d161STejun Heo 		bios_limit = ata_pack_xfermask(0, 0, udma_mask_map[udma & 0x7]);
289ce54d161STejun Heo 
290ce54d161STejun Heo 	/* consult ACPI GTM too */
291ce54d161STejun Heo 	gtm = ata_acpi_init_gtm(ap);
292ce54d161STejun Heo 	if (gtm) {
293ce54d161STejun Heo 		acpi_limit = ata_acpi_gtm_xfermask(dev, gtm);
294ce54d161STejun Heo 
295ce54d161STejun Heo 		snprintf(acpi_str, sizeof(acpi_str), " (%u:%u:0x%x)",
296ce54d161STejun Heo 			 gtm->drive[0].dma, gtm->drive[1].dma, gtm->flags);
297ce54d161STejun Heo 	}
298ce54d161STejun Heo 
299ce54d161STejun Heo 	/* be optimistic, EH can take care of things if something goes wrong */
300ce54d161STejun Heo 	limit = bios_limit | acpi_limit;
301ce54d161STejun Heo 
302ce54d161STejun Heo 	/* If PIO or DMA isn't configured at all, don't limit.  Let EH
303ce54d161STejun Heo 	 * handle it.
304ce54d161STejun Heo 	 */
305ce54d161STejun Heo 	if (!(limit & ATA_MASK_PIO))
306ce54d161STejun Heo 		limit |= ATA_MASK_PIO;
307ce54d161STejun Heo 	if (!(limit & (ATA_MASK_MWDMA | ATA_MASK_UDMA)))
308ce54d161STejun Heo 		limit |= ATA_MASK_MWDMA | ATA_MASK_UDMA;
30990950a25SRobert Hancock 	/* PIO4, MWDMA2, UDMA2 should always be supported regardless of
31090950a25SRobert Hancock 	   cable detection result */
31190950a25SRobert Hancock 	limit |= ata_pack_xfermask(ATA_PIO4, ATA_MWDMA2, ATA_UDMA2);
312ce54d161STejun Heo 
313f0a6d77bSSergey Shtylyov 	ata_port_dbg(ap,
314f0a6d77bSSergey Shtylyov 		     "nv_mode_filter: 0x%x&0x%x->0x%x, BIOS=0x%x (0x%x) ACPI=0x%x%s\n",
315ce54d161STejun Heo 		     xfer_mask, limit, xfer_mask & limit, bios_limit,
316ce54d161STejun Heo 		     saved_udma, acpi_limit, acpi_str);
317ce54d161STejun Heo 
318ce54d161STejun Heo 	return xfer_mask & limit;
319ce54d161STejun Heo }
320669a5db4SJeff Garzik 
321669a5db4SJeff Garzik /**
322f18e1faaSLee Jones  *	nv_pre_reset	-	cable detection
32373b90681SLee Jones  *	@link: ATA link
32473b90681SLee Jones  *	@deadline: deadline jiffies for the operation
325669a5db4SJeff Garzik  *
326669a5db4SJeff Garzik  *	Perform cable detection. The BIOS stores this in PCI config
327669a5db4SJeff Garzik  *	space for us.
328669a5db4SJeff Garzik  */
329669a5db4SJeff Garzik 
nv_pre_reset(struct ata_link * link,unsigned long deadline)330cc0680a5STejun Heo static int nv_pre_reset(struct ata_link *link, unsigned long deadline)
331d4b2bab4STejun Heo {
33276ff3c6eSAlan Cox 	static const struct pci_bits nv_enable_bits[] = {
33376ff3c6eSAlan Cox 		{ 0x50, 1, 0x02, 0x02 },
33476ff3c6eSAlan Cox 		{ 0x50, 1, 0x01, 0x01 }
33576ff3c6eSAlan Cox 	};
336669a5db4SJeff Garzik 
337cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
338669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
339669a5db4SJeff Garzik 
340c961922bSAlan Cox 	if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))
341c961922bSAlan Cox 		return -ENOENT;
34276ff3c6eSAlan Cox 
3439363c382STejun Heo 	return ata_sff_prereset(link, deadline);
344669a5db4SJeff Garzik }
345669a5db4SJeff Garzik 
346669a5db4SJeff Garzik /**
347669a5db4SJeff Garzik  *	nv100_set_piomode	-	set initial PIO mode data
348669a5db4SJeff Garzik  *	@ap: ATA interface
349669a5db4SJeff Garzik  *	@adev: ATA device
350669a5db4SJeff Garzik  *
351669a5db4SJeff Garzik  *	Program the AMD registers for PIO mode.
352669a5db4SJeff Garzik  */
353669a5db4SJeff Garzik 
nv100_set_piomode(struct ata_port * ap,struct ata_device * adev)354669a5db4SJeff Garzik static void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev)
355669a5db4SJeff Garzik {
356669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x50, adev->pio_mode, 3);
357669a5db4SJeff Garzik }
358669a5db4SJeff Garzik 
nv133_set_piomode(struct ata_port * ap,struct ata_device * adev)359669a5db4SJeff Garzik static void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev)
360669a5db4SJeff Garzik {
361669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x50, adev->pio_mode, 4);
362669a5db4SJeff Garzik }
363669a5db4SJeff Garzik 
364669a5db4SJeff Garzik /**
365669a5db4SJeff Garzik  *	nv100_set_dmamode	-	set initial DMA mode data
366669a5db4SJeff Garzik  *	@ap: ATA interface
367669a5db4SJeff Garzik  *	@adev: ATA device
368669a5db4SJeff Garzik  *
369669a5db4SJeff Garzik  *	Program the MWDMA/UDMA modes for the AMD and Nvidia
370669a5db4SJeff Garzik  *	chipset.
371669a5db4SJeff Garzik  */
372669a5db4SJeff Garzik 
nv100_set_dmamode(struct ata_port * ap,struct ata_device * adev)373669a5db4SJeff Garzik static void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
374669a5db4SJeff Garzik {
375669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x50, adev->dma_mode, 3);
376669a5db4SJeff Garzik }
377669a5db4SJeff Garzik 
nv133_set_dmamode(struct ata_port * ap,struct ata_device * adev)378669a5db4SJeff Garzik static void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
379669a5db4SJeff Garzik {
380669a5db4SJeff Garzik 	timing_setup(ap, adev, 0x50, adev->dma_mode, 4);
381669a5db4SJeff Garzik }
382669a5db4SJeff Garzik 
nv_host_stop(struct ata_host * host)383ce54d161STejun Heo static void nv_host_stop(struct ata_host *host)
384ce54d161STejun Heo {
385ce54d161STejun Heo 	u32 udma = (unsigned long)host->private_data;
386ce54d161STejun Heo 
387ce54d161STejun Heo 	/* restore PCI config register 0x60 */
388ce54d161STejun Heo 	pci_write_config_dword(to_pci_dev(host->dev), 0x60, udma);
389ce54d161STejun Heo }
390ce54d161STejun Heo 
391*25df73d9SBart Van Assche static const struct scsi_host_template amd_sht = {
39268d1d07bSTejun Heo 	ATA_BMDMA_SHT(DRV_NAME),
393669a5db4SJeff Garzik };
394669a5db4SJeff Garzik 
395029cfd6bSTejun Heo static const struct ata_port_operations amd_base_port_ops = {
396871af121SAlan Cox 	.inherits	= &ata_bmdma32_port_ops,
397887125e3STejun Heo 	.prereset	= amd_pre_reset,
398029cfd6bSTejun Heo };
399029cfd6bSTejun Heo 
400669a5db4SJeff Garzik static struct ata_port_operations amd33_port_ops = {
401029cfd6bSTejun Heo 	.inherits	= &amd_base_port_ops,
402029cfd6bSTejun Heo 	.cable_detect	= ata_cable_40wire,
403669a5db4SJeff Garzik 	.set_piomode	= amd33_set_piomode,
404669a5db4SJeff Garzik 	.set_dmamode	= amd33_set_dmamode,
405669a5db4SJeff Garzik };
406669a5db4SJeff Garzik 
407669a5db4SJeff Garzik static struct ata_port_operations amd66_port_ops = {
408029cfd6bSTejun Heo 	.inherits	= &amd_base_port_ops,
409029cfd6bSTejun Heo 	.cable_detect	= ata_cable_unknown,
410669a5db4SJeff Garzik 	.set_piomode	= amd66_set_piomode,
411669a5db4SJeff Garzik 	.set_dmamode	= amd66_set_dmamode,
412669a5db4SJeff Garzik };
413669a5db4SJeff Garzik 
414669a5db4SJeff Garzik static struct ata_port_operations amd100_port_ops = {
415029cfd6bSTejun Heo 	.inherits	= &amd_base_port_ops,
416029cfd6bSTejun Heo 	.cable_detect	= ata_cable_unknown,
417669a5db4SJeff Garzik 	.set_piomode	= amd100_set_piomode,
418669a5db4SJeff Garzik 	.set_dmamode	= amd100_set_dmamode,
419669a5db4SJeff Garzik };
420669a5db4SJeff Garzik 
421669a5db4SJeff Garzik static struct ata_port_operations amd133_port_ops = {
422029cfd6bSTejun Heo 	.inherits	= &amd_base_port_ops,
423029cfd6bSTejun Heo 	.cable_detect	= amd_cable_detect,
424669a5db4SJeff Garzik 	.set_piomode	= amd133_set_piomode,
425669a5db4SJeff Garzik 	.set_dmamode	= amd133_set_dmamode,
426029cfd6bSTejun Heo };
427669a5db4SJeff Garzik 
428029cfd6bSTejun Heo static const struct ata_port_operations nv_base_port_ops = {
429029cfd6bSTejun Heo 	.inherits	= &ata_bmdma_port_ops,
430029cfd6bSTejun Heo 	.cable_detect	= ata_cable_ignore,
431029cfd6bSTejun Heo 	.mode_filter	= nv_mode_filter,
432887125e3STejun Heo 	.prereset	= nv_pre_reset,
433029cfd6bSTejun Heo 	.host_stop	= nv_host_stop,
434669a5db4SJeff Garzik };
435669a5db4SJeff Garzik 
436669a5db4SJeff Garzik static struct ata_port_operations nv100_port_ops = {
437029cfd6bSTejun Heo 	.inherits	= &nv_base_port_ops,
438669a5db4SJeff Garzik 	.set_piomode	= nv100_set_piomode,
439669a5db4SJeff Garzik 	.set_dmamode	= nv100_set_dmamode,
440669a5db4SJeff Garzik };
441669a5db4SJeff Garzik 
442669a5db4SJeff Garzik static struct ata_port_operations nv133_port_ops = {
443029cfd6bSTejun Heo 	.inherits	= &nv_base_port_ops,
444669a5db4SJeff Garzik 	.set_piomode	= nv133_set_piomode,
445669a5db4SJeff Garzik 	.set_dmamode	= nv133_set_dmamode,
446669a5db4SJeff Garzik };
447669a5db4SJeff Garzik 
amd_clear_fifo(struct pci_dev * pdev)448c48052ccSAlan Cox static void amd_clear_fifo(struct pci_dev *pdev)
449c48052ccSAlan Cox {
450c48052ccSAlan Cox 	u8 fifo;
451c48052ccSAlan Cox 	/* Disable the FIFO, the FIFO logic will re-enable it as
452c48052ccSAlan Cox 	   appropriate */
453c48052ccSAlan Cox 	pci_read_config_byte(pdev, 0x41, &fifo);
454c48052ccSAlan Cox 	fifo &= 0x0F;
455c48052ccSAlan Cox 	pci_write_config_byte(pdev, 0x41, fifo);
456c48052ccSAlan Cox }
457c48052ccSAlan Cox 
amd_init_one(struct pci_dev * pdev,const struct pci_device_id * id)458669a5db4SJeff Garzik static int amd_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
459669a5db4SJeff Garzik {
4601626aeb8STejun Heo 	static const struct ata_port_info info[10] = {
46114bdef98SErik Inge Bolsø 		{	/* 0: AMD 7401 - no swdma */
4621d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
46314bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
46414bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
46514bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA2,
466669a5db4SJeff Garzik 			.port_ops = &amd33_port_ops
467669a5db4SJeff Garzik 		},
468669a5db4SJeff Garzik 		{	/* 1: Early AMD7409 - no swdma */
4691d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
47014bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
47114bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
47214bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA4,
473669a5db4SJeff Garzik 			.port_ops = &amd66_port_ops
474669a5db4SJeff Garzik 		},
47514bdef98SErik Inge Bolsø 		{	/* 2: AMD 7409 */
4761d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
47714bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
47814bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
47914bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA4,
480669a5db4SJeff Garzik 			.port_ops = &amd66_port_ops
481669a5db4SJeff Garzik 		},
482669a5db4SJeff Garzik 		{	/* 3: AMD 7411 */
4831d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
48414bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
48514bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
48614bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA5,
487669a5db4SJeff Garzik 			.port_ops = &amd100_port_ops
488669a5db4SJeff Garzik 		},
489669a5db4SJeff Garzik 		{	/* 4: AMD 7441 */
4901d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
49114bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
49214bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
49314bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA5,
494669a5db4SJeff Garzik 			.port_ops = &amd100_port_ops
495669a5db4SJeff Garzik 		},
49614bdef98SErik Inge Bolsø 		{	/* 5: AMD 8111 - no swdma */
4971d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
49814bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
49914bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
50014bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA6,
501669a5db4SJeff Garzik 			.port_ops = &amd133_port_ops
502669a5db4SJeff Garzik 		},
50314bdef98SErik Inge Bolsø 		{	/* 6: AMD 8111 UDMA 100 (Serenade) - no swdma */
5041d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
50514bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
50614bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
50714bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA5,
508669a5db4SJeff Garzik 			.port_ops = &amd133_port_ops
509669a5db4SJeff Garzik 		},
510669a5db4SJeff Garzik 		{	/* 7: Nvidia Nforce */
5111d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
51214bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
51314bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
51414bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA5,
515669a5db4SJeff Garzik 			.port_ops = &nv100_port_ops
516669a5db4SJeff Garzik 		},
51714bdef98SErik Inge Bolsø 		{	/* 8: Nvidia Nforce2 and later - no swdma */
5181d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
51914bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
52014bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
52114bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA6,
522669a5db4SJeff Garzik 			.port_ops = &nv133_port_ops
523669a5db4SJeff Garzik 		},
524669a5db4SJeff Garzik 		{	/* 9: AMD CS5536 (Geode companion) */
5251d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
52614bdef98SErik Inge Bolsø 			.pio_mask = ATA_PIO4,
52714bdef98SErik Inge Bolsø 			.mwdma_mask = ATA_MWDMA2,
52814bdef98SErik Inge Bolsø 			.udma_mask = ATA_UDMA5,
529669a5db4SJeff Garzik 			.port_ops = &amd100_port_ops
530669a5db4SJeff Garzik 		}
531669a5db4SJeff Garzik 	};
532887125e3STejun Heo 	const struct ata_port_info *ppi[] = { NULL, NULL };
533669a5db4SJeff Garzik 	int type = id->driver_data;
534887125e3STejun Heo 	void *hpriv = NULL;
535669a5db4SJeff Garzik 	u8 fifo;
536f08048e9STejun Heo 	int rc;
537669a5db4SJeff Garzik 
53806296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
539669a5db4SJeff Garzik 
540f08048e9STejun Heo 	rc = pcim_enable_device(pdev);
541f08048e9STejun Heo 	if (rc)
542f08048e9STejun Heo 		return rc;
543f08048e9STejun Heo 
544669a5db4SJeff Garzik 	pci_read_config_byte(pdev, 0x41, &fifo);
545669a5db4SJeff Garzik 
546669a5db4SJeff Garzik 	/* Check for AMD7409 without swdma errata and if found adjust type */
54744c10138SAuke Kok 	if (type == 1 && pdev->revision > 0x7)
548669a5db4SJeff Garzik 		type = 2;
549669a5db4SJeff Garzik 
550ce54d161STejun Heo 	/* Serenade ? */
551ce54d161STejun Heo 	if (type == 5 && pdev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
552ce54d161STejun Heo 			 pdev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
553ce54d161STejun Heo 		type = 6;	/* UDMA 100 only */
554ce54d161STejun Heo 
555ce54d161STejun Heo 	/*
556ce54d161STejun Heo 	 * Okay, type is determined now.  Apply type-specific workarounds.
557ce54d161STejun Heo 	 */
558887125e3STejun Heo 	ppi[0] = &info[type];
559ce54d161STejun Heo 
560ce54d161STejun Heo 	if (type < 3)
5619363c382STejun Heo 		ata_pci_bmdma_clear_simplex(pdev);
562c48052ccSAlan Cox 	if (pdev->vendor == PCI_VENDOR_ID_AMD)
563c48052ccSAlan Cox 		amd_clear_fifo(pdev);
564ce54d161STejun Heo 	/* Cable detection on Nvidia chips doesn't work too well,
565ce54d161STejun Heo 	 * cache BIOS programmed UDMA mode.
566ce54d161STejun Heo 	 */
567ce54d161STejun Heo 	if (type == 7 || type == 8) {
568ce54d161STejun Heo 		u32 udma;
569669a5db4SJeff Garzik 
570ce54d161STejun Heo 		pci_read_config_dword(pdev, 0x60, &udma);
571887125e3STejun Heo 		hpriv = (void *)(unsigned long)udma;
572ce54d161STejun Heo 	}
573669a5db4SJeff Garzik 
574669a5db4SJeff Garzik 	/* And fire it up */
5751c5afdf7STejun Heo 	return ata_pci_bmdma_init_one(pdev, ppi, &amd_sht, hpriv, 0);
576669a5db4SJeff Garzik }
577669a5db4SJeff Garzik 
57858eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
amd_reinit_one(struct pci_dev * pdev)579c304193aSAlan static int amd_reinit_one(struct pci_dev *pdev)
580c304193aSAlan {
5810a86e1c8SJingoo Han 	struct ata_host *host = pci_get_drvdata(pdev);
582f08048e9STejun Heo 	int rc;
583f08048e9STejun Heo 
584f08048e9STejun Heo 	rc = ata_pci_device_do_resume(pdev);
585f08048e9STejun Heo 	if (rc)
586f08048e9STejun Heo 		return rc;
587f08048e9STejun Heo 
588c304193aSAlan 	if (pdev->vendor == PCI_VENDOR_ID_AMD) {
589c48052ccSAlan Cox 		amd_clear_fifo(pdev);
590c304193aSAlan 		if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7409 ||
591c304193aSAlan 		    pdev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
5929363c382STejun Heo 			ata_pci_bmdma_clear_simplex(pdev);
593c304193aSAlan 	}
594f08048e9STejun Heo 	ata_host_resume(host);
595f08048e9STejun Heo 	return 0;
596c304193aSAlan }
597438ac6d5STejun Heo #endif
598c304193aSAlan 
599669a5db4SJeff Garzik static const struct pci_device_id amd[] = {
6002d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_COBRA_7401),		0 },
6012d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_VIPER_7409),		1 },
6022d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_VIPER_7411),		3 },
6032d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_OPUS_7441),		4 },
6042d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_8111_IDE),		5 },
6052d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_IDE),	7 },
6062d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE),	8 },
6072d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE),	8 },
6082d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE),	8 },
6092d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE),	8 },
6102d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE),	8 },
6112d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE),	8 },
6122d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE),	8 },
6132d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE),	8 },
6142d2744fcSJeff Garzik 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE),	8 },
61505e2867aSPeer Chen 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE),	8 },
61605e2867aSPeer Chen 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE),	8 },
6179f789755SPeer Chen 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE),	8 },
6189f789755SPeer Chen 	{ PCI_VDEVICE(NVIDIA,	PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE),	8 },
6192d2744fcSJeff Garzik 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_CS5536_IDE),		9 },
620591b6bb6SAndrey Korolyov 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_CS5536_DEV_IDE),	9 },
6212d2744fcSJeff Garzik 
6222d2744fcSJeff Garzik 	{ },
623669a5db4SJeff Garzik };
624669a5db4SJeff Garzik 
625669a5db4SJeff Garzik static struct pci_driver amd_pci_driver = {
626669a5db4SJeff Garzik 	.name 		= DRV_NAME,
627669a5db4SJeff Garzik 	.id_table	= amd,
628669a5db4SJeff Garzik 	.probe 		= amd_init_one,
629c304193aSAlan 	.remove		= ata_pci_remove_one,
63058eb8cd5SBartlomiej Zolnierkiewicz #ifdef CONFIG_PM_SLEEP
631c304193aSAlan 	.suspend	= ata_pci_device_suspend,
632c304193aSAlan 	.resume		= amd_reinit_one,
633438ac6d5STejun Heo #endif
634669a5db4SJeff Garzik };
635669a5db4SJeff Garzik 
6362fc75da0SAxel Lin module_pci_driver(amd_pci_driver);
637669a5db4SJeff Garzik 
638669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
639c9544bcbSAlan Cox MODULE_DESCRIPTION("low-level driver for AMD and Nvidia PATA IDE");
640669a5db4SJeff Garzik MODULE_LICENSE("GPL");
641669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, amd);
642669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
643