xref: /openbmc/linux/drivers/ata/ahci_xgene.c (revision fa89f53bd7288d6aa7a982841119e7123faf5a53)
181d01bfaSLoc Ho /*
281d01bfaSLoc Ho  * AppliedMicro X-Gene SoC SATA Host Controller Driver
381d01bfaSLoc Ho  *
481d01bfaSLoc Ho  * Copyright (c) 2014, Applied Micro Circuits Corporation
581d01bfaSLoc Ho  * Author: Loc Ho <lho@apm.com>
681d01bfaSLoc Ho  *         Tuan Phan <tphan@apm.com>
781d01bfaSLoc Ho  *         Suman Tripathi <stripathi@apm.com>
881d01bfaSLoc Ho  *
981d01bfaSLoc Ho  * This program is free software; you can redistribute  it and/or modify it
1081d01bfaSLoc Ho  * under  the terms of  the GNU General  Public License as published by the
1181d01bfaSLoc Ho  * Free Software Foundation;  either version 2 of the  License, or (at your
1281d01bfaSLoc Ho  * option) any later version.
1381d01bfaSLoc Ho  *
1481d01bfaSLoc Ho  * This program is distributed in the hope that it will be useful,
1581d01bfaSLoc Ho  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1681d01bfaSLoc Ho  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1781d01bfaSLoc Ho  * GNU General Public License for more details.
1881d01bfaSLoc Ho  *
1981d01bfaSLoc Ho  * You should have received a copy of the GNU General Public License
2081d01bfaSLoc Ho  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
2181d01bfaSLoc Ho  *
2281d01bfaSLoc Ho  * NOTE: PM support is not currently available.
2381d01bfaSLoc Ho  *
2481d01bfaSLoc Ho  */
2592b5bf98SFeng Kan #include <linux/acpi.h>
2681d01bfaSLoc Ho #include <linux/module.h>
2781d01bfaSLoc Ho #include <linux/platform_device.h>
2881d01bfaSLoc Ho #include <linux/ahci_platform.h>
2981d01bfaSLoc Ho #include <linux/of_address.h>
30c9802a4bSSuman Tripathi #include <linux/of_device.h>
3181d01bfaSLoc Ho #include <linux/of_irq.h>
3281d01bfaSLoc Ho #include <linux/phy/phy.h>
3381d01bfaSLoc Ho #include "ahci.h"
3481d01bfaSLoc Ho 
35018d5ef2SAkinobu Mita #define DRV_NAME "xgene-ahci"
36018d5ef2SAkinobu Mita 
3781d01bfaSLoc Ho /* Max # of disk per a controller */
3881d01bfaSLoc Ho #define MAX_AHCI_CHN_PERCTR		2
3981d01bfaSLoc Ho 
4081d01bfaSLoc Ho /* MUX CSR */
4181d01bfaSLoc Ho #define SATA_ENET_CONFIG_REG		0x00000000
4281d01bfaSLoc Ho #define  CFG_SATA_ENET_SELECT_MASK	0x00000001
4381d01bfaSLoc Ho 
4481d01bfaSLoc Ho /* SATA core host controller CSR */
4581d01bfaSLoc Ho #define SLVRDERRATTRIBUTES		0x00000000
4681d01bfaSLoc Ho #define SLVWRERRATTRIBUTES		0x00000004
4781d01bfaSLoc Ho #define MSTRDERRATTRIBUTES		0x00000008
4881d01bfaSLoc Ho #define MSTWRERRATTRIBUTES		0x0000000c
4981d01bfaSLoc Ho #define BUSCTLREG			0x00000014
5081d01bfaSLoc Ho #define IOFMSTRWAUX			0x00000018
5181d01bfaSLoc Ho #define INTSTATUSMASK			0x0000002c
5281d01bfaSLoc Ho #define ERRINTSTATUS			0x00000030
5381d01bfaSLoc Ho #define ERRINTSTATUSMASK		0x00000034
5481d01bfaSLoc Ho 
5581d01bfaSLoc Ho /* SATA host AHCI CSR */
5681d01bfaSLoc Ho #define PORTCFG				0x000000a4
5781d01bfaSLoc Ho #define  PORTADDR_SET(dst, src) \
5881d01bfaSLoc Ho 		(((dst) & ~0x0000003f) | (((u32)(src)) & 0x0000003f))
5981d01bfaSLoc Ho #define PORTPHY1CFG		0x000000a8
6081d01bfaSLoc Ho #define PORTPHY1CFG_FRCPHYRDY_SET(dst, src) \
6181d01bfaSLoc Ho 		(((dst) & ~0x00100000) | (((u32)(src) << 0x14) & 0x00100000))
6281d01bfaSLoc Ho #define PORTPHY2CFG			0x000000ac
6381d01bfaSLoc Ho #define PORTPHY3CFG			0x000000b0
6481d01bfaSLoc Ho #define PORTPHY4CFG			0x000000b4
6581d01bfaSLoc Ho #define PORTPHY5CFG			0x000000b8
6681d01bfaSLoc Ho #define SCTL0				0x0000012C
6781d01bfaSLoc Ho #define PORTPHY5CFG_RTCHG_SET(dst, src) \
6881d01bfaSLoc Ho 		(((dst) & ~0xfff00000) | (((u32)(src) << 0x14) & 0xfff00000))
6981d01bfaSLoc Ho #define PORTAXICFG_EN_CONTEXT_SET(dst, src) \
7081d01bfaSLoc Ho 		(((dst) & ~0x01000000) | (((u32)(src) << 0x18) & 0x01000000))
7181d01bfaSLoc Ho #define PORTAXICFG			0x000000bc
7281d01bfaSLoc Ho #define PORTAXICFG_OUTTRANS_SET(dst, src) \
7381d01bfaSLoc Ho 		(((dst) & ~0x00f00000) | (((u32)(src) << 0x14) & 0x00f00000))
74aeae4dcaSSuman Tripathi #define PORTRANSCFG			0x000000c8
75aeae4dcaSSuman Tripathi #define PORTRANSCFG_RXWM_SET(dst, src)		\
76aeae4dcaSSuman Tripathi 		(((dst) & ~0x0000007f) | (((u32)(src)) & 0x0000007f))
7781d01bfaSLoc Ho 
7881d01bfaSLoc Ho /* SATA host controller AXI CSR */
7981d01bfaSLoc Ho #define INT_SLV_TMOMASK			0x00000010
8081d01bfaSLoc Ho 
8181d01bfaSLoc Ho /* SATA diagnostic CSR */
8281d01bfaSLoc Ho #define CFG_MEM_RAM_SHUTDOWN		0x00000070
8381d01bfaSLoc Ho #define BLOCK_MEM_RDY			0x00000074
8481d01bfaSLoc Ho 
850babe614SSuman Tripathi /* Max retry for link down */
860babe614SSuman Tripathi #define MAX_LINK_DOWN_RETRY 3
870babe614SSuman Tripathi 
88c9802a4bSSuman Tripathi enum xgene_ahci_version {
89c9802a4bSSuman Tripathi 	XGENE_AHCI_V1 = 1,
90c9802a4bSSuman Tripathi 	XGENE_AHCI_V2,
91c9802a4bSSuman Tripathi };
92c9802a4bSSuman Tripathi 
9381d01bfaSLoc Ho struct xgene_ahci_context {
9481d01bfaSLoc Ho 	struct ahci_host_priv *hpriv;
9581d01bfaSLoc Ho 	struct device *dev;
962a0bdff6SSuman Tripathi 	u8 last_cmd[MAX_AHCI_CHN_PERCTR]; /* tracking the last command issued*/
97a3a84bc7SSuman Tripathi 	u32 class[MAX_AHCI_CHN_PERCTR]; /* tracking the class of device */
9881d01bfaSLoc Ho 	void __iomem *csr_core;		/* Core CSR address of IP */
9981d01bfaSLoc Ho 	void __iomem *csr_diag;		/* Diag CSR address of IP */
10081d01bfaSLoc Ho 	void __iomem *csr_axi;		/* AXI CSR address of IP */
10181d01bfaSLoc Ho 	void __iomem *csr_mux;		/* MUX CSR address of IP */
10281d01bfaSLoc Ho };
10381d01bfaSLoc Ho 
10481d01bfaSLoc Ho static int xgene_ahci_init_memram(struct xgene_ahci_context *ctx)
10581d01bfaSLoc Ho {
10681d01bfaSLoc Ho 	dev_dbg(ctx->dev, "Release memory from shutdown\n");
10781d01bfaSLoc Ho 	writel(0x0, ctx->csr_diag + CFG_MEM_RAM_SHUTDOWN);
10881d01bfaSLoc Ho 	readl(ctx->csr_diag + CFG_MEM_RAM_SHUTDOWN); /* Force a barrier */
10981d01bfaSLoc Ho 	msleep(1);	/* reset may take up to 1ms */
11081d01bfaSLoc Ho 	if (readl(ctx->csr_diag + BLOCK_MEM_RDY) != 0xFFFFFFFF) {
11181d01bfaSLoc Ho 		dev_err(ctx->dev, "failed to release memory from shutdown\n");
11281d01bfaSLoc Ho 		return -ENODEV;
11381d01bfaSLoc Ho 	}
11481d01bfaSLoc Ho 	return 0;
11581d01bfaSLoc Ho }
11681d01bfaSLoc Ho 
11781d01bfaSLoc Ho /**
1181540035dSSuman Tripathi  * xgene_ahci_poll_reg_val- Poll a register on a specific value.
1191540035dSSuman Tripathi  * @ap : ATA port of interest.
1201540035dSSuman Tripathi  * @reg : Register of interest.
1211540035dSSuman Tripathi  * @val : Value to be attained.
1221540035dSSuman Tripathi  * @interval : waiting interval for polling.
1231540035dSSuman Tripathi  * @timeout : timeout for achieving the value.
1241540035dSSuman Tripathi  */
1251540035dSSuman Tripathi static int xgene_ahci_poll_reg_val(struct ata_port *ap,
1261540035dSSuman Tripathi 				   void __iomem *reg, unsigned
1271540035dSSuman Tripathi 				   int val, unsigned long interval,
1281540035dSSuman Tripathi 				   unsigned long timeout)
1291540035dSSuman Tripathi {
1301540035dSSuman Tripathi 	unsigned long deadline;
1311540035dSSuman Tripathi 	unsigned int tmp;
1321540035dSSuman Tripathi 
1331540035dSSuman Tripathi 	tmp = ioread32(reg);
1341540035dSSuman Tripathi 	deadline = ata_deadline(jiffies, timeout);
1351540035dSSuman Tripathi 
1361540035dSSuman Tripathi 	while (tmp != val && time_before(jiffies, deadline)) {
1371540035dSSuman Tripathi 		ata_msleep(ap, interval);
1381540035dSSuman Tripathi 		tmp = ioread32(reg);
1391540035dSSuman Tripathi 	}
1401540035dSSuman Tripathi 
1411540035dSSuman Tripathi 	return tmp;
1421540035dSSuman Tripathi }
1431540035dSSuman Tripathi 
1441540035dSSuman Tripathi /**
1452a0bdff6SSuman Tripathi  * xgene_ahci_restart_engine - Restart the dma engine.
1462a0bdff6SSuman Tripathi  * @ap : ATA port of interest
1472a0bdff6SSuman Tripathi  *
1481540035dSSuman Tripathi  * Waits for completion of multiple commands and restarts
1491540035dSSuman Tripathi  * the DMA engine inside the controller.
1502a0bdff6SSuman Tripathi  */
1512a0bdff6SSuman Tripathi static int xgene_ahci_restart_engine(struct ata_port *ap)
1522a0bdff6SSuman Tripathi {
1532a0bdff6SSuman Tripathi 	struct ahci_host_priv *hpriv = ap->host->private_data;
1541540035dSSuman Tripathi 	struct ahci_port_priv *pp = ap->private_data;
1551540035dSSuman Tripathi 	void __iomem *port_mmio = ahci_port_base(ap);
1561540035dSSuman Tripathi 	u32 fbs;
1571540035dSSuman Tripathi 
1581540035dSSuman Tripathi 	/*
1591540035dSSuman Tripathi 	 * In case of PMP multiple IDENTIFY DEVICE commands can be
1601540035dSSuman Tripathi 	 * issued inside PxCI. So need to poll PxCI for the
1611540035dSSuman Tripathi 	 * completion of outstanding IDENTIFY DEVICE commands before
1621540035dSSuman Tripathi 	 * we restart the DMA engine.
1631540035dSSuman Tripathi 	 */
1641540035dSSuman Tripathi 	if (xgene_ahci_poll_reg_val(ap, port_mmio +
1651540035dSSuman Tripathi 				    PORT_CMD_ISSUE, 0x0, 1, 100))
1661540035dSSuman Tripathi 		  return -EBUSY;
1672a0bdff6SSuman Tripathi 
168*fa89f53bSEvan Wang 	hpriv->stop_engine(ap);
1692a0bdff6SSuman Tripathi 	ahci_start_fis_rx(ap);
1701540035dSSuman Tripathi 
1711540035dSSuman Tripathi 	/*
1721540035dSSuman Tripathi 	 * Enable the PxFBS.FBS_EN bit as it
1731540035dSSuman Tripathi 	 * gets cleared due to stopping the engine.
1741540035dSSuman Tripathi 	 */
1751540035dSSuman Tripathi 	if (pp->fbs_supported) {
1761540035dSSuman Tripathi 		fbs = readl(port_mmio + PORT_FBS);
1771540035dSSuman Tripathi 		writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
1781540035dSSuman Tripathi 		fbs = readl(port_mmio + PORT_FBS);
1791540035dSSuman Tripathi 	}
1801540035dSSuman Tripathi 
1812a0bdff6SSuman Tripathi 	hpriv->start_engine(ap);
1822a0bdff6SSuman Tripathi 
1832a0bdff6SSuman Tripathi 	return 0;
1842a0bdff6SSuman Tripathi }
1852a0bdff6SSuman Tripathi 
1862a0bdff6SSuman Tripathi /**
1872a0bdff6SSuman Tripathi  * xgene_ahci_qc_issue - Issue commands to the device
1882a0bdff6SSuman Tripathi  * @qc: Command to issue
1892a0bdff6SSuman Tripathi  *
190a3a84bc7SSuman Tripathi  * Due to Hardware errata for IDENTIFY DEVICE command, the controller cannot
191a3a84bc7SSuman Tripathi  * clear the BSY bit after receiving the PIO setup FIS. This results in the dma
192a3a84bc7SSuman Tripathi  * state machine goes into the CMFatalErrorUpdate state and locks up. By
193a3a84bc7SSuman Tripathi  * restarting the dma engine, it removes the controller out of lock up state.
194a3a84bc7SSuman Tripathi  *
195a3a84bc7SSuman Tripathi  * Due to H/W errata, the controller is unable to save the PMP
196a3a84bc7SSuman Tripathi  * field fetched from command header before sending the H2D FIS.
197a3a84bc7SSuman Tripathi  * When the device returns the PMP port field in the D2H FIS, there is
198a3a84bc7SSuman Tripathi  * a mismatch and results in command completion failure. The
199a3a84bc7SSuman Tripathi  * workaround is to write the pmp value to PxFBS.DEV field before issuing
200a3a84bc7SSuman Tripathi  * any command to PMP.
2012a0bdff6SSuman Tripathi  */
2022a0bdff6SSuman Tripathi static unsigned int xgene_ahci_qc_issue(struct ata_queued_cmd *qc)
2032a0bdff6SSuman Tripathi {
2042a0bdff6SSuman Tripathi 	struct ata_port *ap = qc->ap;
2052a0bdff6SSuman Tripathi 	struct ahci_host_priv *hpriv = ap->host->private_data;
2062a0bdff6SSuman Tripathi 	struct xgene_ahci_context *ctx = hpriv->plat_data;
2072a0bdff6SSuman Tripathi 	int rc = 0;
208a3a84bc7SSuman Tripathi 	u32 port_fbs;
209a3a84bc7SSuman Tripathi 	void *port_mmio = ahci_port_base(ap);
210a3a84bc7SSuman Tripathi 
211a3a84bc7SSuman Tripathi 	/*
212a3a84bc7SSuman Tripathi 	 * Write the pmp value to PxFBS.DEV
213a3a84bc7SSuman Tripathi 	 * for case of Port Mulitplier.
214a3a84bc7SSuman Tripathi 	 */
215a3a84bc7SSuman Tripathi 	if (ctx->class[ap->port_no] == ATA_DEV_PMP) {
216a3a84bc7SSuman Tripathi 		port_fbs = readl(port_mmio + PORT_FBS);
217a3a84bc7SSuman Tripathi 		port_fbs &= ~PORT_FBS_DEV_MASK;
218a3a84bc7SSuman Tripathi 		port_fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
219a3a84bc7SSuman Tripathi 		writel(port_fbs, port_mmio + PORT_FBS);
220a3a84bc7SSuman Tripathi 	}
2212a0bdff6SSuman Tripathi 
2221102407bSSuman Tripathi 	if (unlikely((ctx->last_cmd[ap->port_no] == ATA_CMD_ID_ATA) ||
22309c32aaaSSuman Tripathi 	    (ctx->last_cmd[ap->port_no] == ATA_CMD_PACKET) ||
22409c32aaaSSuman Tripathi 	    (ctx->last_cmd[ap->port_no] == ATA_CMD_SMART)))
2252a0bdff6SSuman Tripathi 		xgene_ahci_restart_engine(ap);
2262a0bdff6SSuman Tripathi 
2272a0bdff6SSuman Tripathi 	rc = ahci_qc_issue(qc);
2282a0bdff6SSuman Tripathi 
2292a0bdff6SSuman Tripathi 	/* Save the last command issued */
2302a0bdff6SSuman Tripathi 	ctx->last_cmd[ap->port_no] = qc->tf.command;
2312a0bdff6SSuman Tripathi 
2322a0bdff6SSuman Tripathi 	return rc;
2332a0bdff6SSuman Tripathi }
2342a0bdff6SSuman Tripathi 
2350bed13beSSuman Tripathi static bool xgene_ahci_is_memram_inited(struct xgene_ahci_context *ctx)
2360bed13beSSuman Tripathi {
2370bed13beSSuman Tripathi 	void __iomem *diagcsr = ctx->csr_diag;
2380bed13beSSuman Tripathi 
2390bed13beSSuman Tripathi 	return (readl(diagcsr + CFG_MEM_RAM_SHUTDOWN) == 0 &&
2400bed13beSSuman Tripathi 	        readl(diagcsr + BLOCK_MEM_RDY) == 0xFFFFFFFF);
2410bed13beSSuman Tripathi }
2420bed13beSSuman Tripathi 
2432a0bdff6SSuman Tripathi /**
24481d01bfaSLoc Ho  * xgene_ahci_read_id - Read ID data from the specified device
24581d01bfaSLoc Ho  * @dev: device
24681d01bfaSLoc Ho  * @tf: proposed taskfile
24781d01bfaSLoc Ho  * @id: data buffer
24881d01bfaSLoc Ho  *
24981d01bfaSLoc Ho  * This custom read ID function is required due to the fact that the HW
2502a0bdff6SSuman Tripathi  * does not support DEVSLP.
25181d01bfaSLoc Ho  */
25281d01bfaSLoc Ho static unsigned int xgene_ahci_read_id(struct ata_device *dev,
25381d01bfaSLoc Ho 				       struct ata_taskfile *tf, u16 *id)
25481d01bfaSLoc Ho {
25581d01bfaSLoc Ho 	u32 err_mask;
25681d01bfaSLoc Ho 
25781d01bfaSLoc Ho 	err_mask = ata_do_dev_read_id(dev, tf, id);
25881d01bfaSLoc Ho 	if (err_mask)
25981d01bfaSLoc Ho 		return err_mask;
26081d01bfaSLoc Ho 
26181d01bfaSLoc Ho 	/*
26281d01bfaSLoc Ho 	 * Mask reserved area. Word78 spec of Link Power Management
26381d01bfaSLoc Ho 	 * bit15-8: reserved
26481d01bfaSLoc Ho 	 * bit7: NCQ autosence
26581d01bfaSLoc Ho 	 * bit6: Software settings preservation supported
26681d01bfaSLoc Ho 	 * bit5: reserved
26781d01bfaSLoc Ho 	 * bit4: In-order sata delivery supported
26881d01bfaSLoc Ho 	 * bit3: DIPM requests supported
26981d01bfaSLoc Ho 	 * bit2: DMA Setup FIS Auto-Activate optimization supported
27081d01bfaSLoc Ho 	 * bit1: DMA Setup FIX non-Zero buffer offsets supported
27181d01bfaSLoc Ho 	 * bit0: Reserved
27281d01bfaSLoc Ho 	 *
27381d01bfaSLoc Ho 	 * Clear reserved bit 8 (DEVSLP bit) as we don't support DEVSLP
27481d01bfaSLoc Ho 	 */
2755c0b8e0dSSuman Tripathi 	id[ATA_ID_FEATURE_SUPP] &= cpu_to_le16(~(1 << 8));
27681d01bfaSLoc Ho 
27781d01bfaSLoc Ho 	return 0;
27881d01bfaSLoc Ho }
27981d01bfaSLoc Ho 
28081d01bfaSLoc Ho static void xgene_ahci_set_phy_cfg(struct xgene_ahci_context *ctx, int channel)
28181d01bfaSLoc Ho {
28281d01bfaSLoc Ho 	void __iomem *mmio = ctx->hpriv->mmio;
28381d01bfaSLoc Ho 	u32 val;
28481d01bfaSLoc Ho 
28581d01bfaSLoc Ho 	dev_dbg(ctx->dev, "port configure mmio 0x%p channel %d\n",
28681d01bfaSLoc Ho 		mmio, channel);
28781d01bfaSLoc Ho 	val = readl(mmio + PORTCFG);
28881d01bfaSLoc Ho 	val = PORTADDR_SET(val, channel == 0 ? 2 : 3);
28981d01bfaSLoc Ho 	writel(val, mmio + PORTCFG);
29081d01bfaSLoc Ho 	readl(mmio + PORTCFG);  /* Force a barrier */
29181d01bfaSLoc Ho 	/* Disable fix rate */
29281d01bfaSLoc Ho 	writel(0x0001fffe, mmio + PORTPHY1CFG);
29381d01bfaSLoc Ho 	readl(mmio + PORTPHY1CFG); /* Force a barrier */
2940185b1b7SSuman Tripathi 	writel(0x28183219, mmio + PORTPHY2CFG);
29581d01bfaSLoc Ho 	readl(mmio + PORTPHY2CFG); /* Force a barrier */
2960185b1b7SSuman Tripathi 	writel(0x13081008, mmio + PORTPHY3CFG);
29781d01bfaSLoc Ho 	readl(mmio + PORTPHY3CFG); /* Force a barrier */
2980185b1b7SSuman Tripathi 	writel(0x00480815, mmio + PORTPHY4CFG);
29981d01bfaSLoc Ho 	readl(mmio + PORTPHY4CFG); /* Force a barrier */
30081d01bfaSLoc Ho 	/* Set window negotiation */
30181d01bfaSLoc Ho 	val = readl(mmio + PORTPHY5CFG);
30281d01bfaSLoc Ho 	val = PORTPHY5CFG_RTCHG_SET(val, 0x300);
30381d01bfaSLoc Ho 	writel(val, mmio + PORTPHY5CFG);
30481d01bfaSLoc Ho 	readl(mmio + PORTPHY5CFG); /* Force a barrier */
30581d01bfaSLoc Ho 	val = readl(mmio + PORTAXICFG);
30681d01bfaSLoc Ho 	val = PORTAXICFG_EN_CONTEXT_SET(val, 0x1); /* Enable context mgmt */
30781d01bfaSLoc Ho 	val = PORTAXICFG_OUTTRANS_SET(val, 0xe); /* Set outstanding */
30881d01bfaSLoc Ho 	writel(val, mmio + PORTAXICFG);
30981d01bfaSLoc Ho 	readl(mmio + PORTAXICFG); /* Force a barrier */
310aeae4dcaSSuman Tripathi 	/* Set the watermark threshold of the receive FIFO */
311aeae4dcaSSuman Tripathi 	val = readl(mmio + PORTRANSCFG);
312aeae4dcaSSuman Tripathi 	val = PORTRANSCFG_RXWM_SET(val, 0x30);
313aeae4dcaSSuman Tripathi 	writel(val, mmio + PORTRANSCFG);
31481d01bfaSLoc Ho }
31581d01bfaSLoc Ho 
31681d01bfaSLoc Ho /**
31781d01bfaSLoc Ho  * xgene_ahci_do_hardreset - Issue the actual COMRESET
31881d01bfaSLoc Ho  * @link: link to reset
31981d01bfaSLoc Ho  * @deadline: deadline jiffies for the operation
32081d01bfaSLoc Ho  * @online: Return value to indicate if device online
32181d01bfaSLoc Ho  *
32281d01bfaSLoc Ho  * Due to the limitation of the hardware PHY, a difference set of setting is
32381d01bfaSLoc Ho  * required for each supported disk speed - Gen3 (6.0Gbps), Gen2 (3.0Gbps),
32481d01bfaSLoc Ho  * and Gen1 (1.5Gbps). Otherwise during long IO stress test, the PHY will
32581d01bfaSLoc Ho  * report disparity error and etc. In addition, during COMRESET, there can
32681d01bfaSLoc Ho  * be error reported in the register PORT_SCR_ERR. For SERR_DISPARITY and
3270babe614SSuman Tripathi  * SERR_10B_8B_ERR, the PHY receiver line must be reseted. Also during long
3280babe614SSuman Tripathi  * reboot cycle regression, sometimes the PHY reports link down even if the
3290babe614SSuman Tripathi  * device is present because of speed negotiation failure. so need to retry
3300babe614SSuman Tripathi  * the COMRESET to get the link up. The following algorithm is followed to
3310babe614SSuman Tripathi  * proper configure the hardware PHY during COMRESET:
33281d01bfaSLoc Ho  *
33381d01bfaSLoc Ho  * Alg Part 1:
33481d01bfaSLoc Ho  * 1. Start the PHY at Gen3 speed (default setting)
33581d01bfaSLoc Ho  * 2. Issue the COMRESET
33681d01bfaSLoc Ho  * 3. If no link, go to Alg Part 3
33781d01bfaSLoc Ho  * 4. If link up, determine if the negotiated speed matches the PHY
33881d01bfaSLoc Ho  *    configured speed
33981d01bfaSLoc Ho  * 5. If they matched, go to Alg Part 2
34081d01bfaSLoc Ho  * 6. If they do not matched and first time, configure the PHY for the linked
34181d01bfaSLoc Ho  *    up disk speed and repeat step 2
34281d01bfaSLoc Ho  * 7. Go to Alg Part 2
34381d01bfaSLoc Ho  *
34481d01bfaSLoc Ho  * Alg Part 2:
34581d01bfaSLoc Ho  * 1. On link up, if there are any SERR_DISPARITY and SERR_10B_8B_ERR error
34681d01bfaSLoc Ho  *    reported in the register PORT_SCR_ERR, then reset the PHY receiver line
3470babe614SSuman Tripathi  * 2. Go to Alg Part 4
34881d01bfaSLoc Ho  *
34981d01bfaSLoc Ho  * Alg Part 3:
3500babe614SSuman Tripathi  * 1. Check the PORT_SCR_STAT to see whether device presence detected but PHY
3510babe614SSuman Tripathi  *    communication establishment failed and maximum link down attempts are
3520babe614SSuman Tripathi  *    less than Max attempts 3 then goto Alg Part 1.
3530babe614SSuman Tripathi  * 2. Go to Alg Part 4.
3540babe614SSuman Tripathi  *
3550babe614SSuman Tripathi  * Alg Part 4:
35681d01bfaSLoc Ho  * 1. Clear any pending from register PORT_SCR_ERR.
35781d01bfaSLoc Ho  *
35881d01bfaSLoc Ho  * NOTE: For the initial version, we will NOT support Gen1/Gen2. In addition
35981d01bfaSLoc Ho  *       and until the underlying PHY supports an method to reset the receiver
36081d01bfaSLoc Ho  *       line, on detection of SERR_DISPARITY or SERR_10B_8B_ERR errors,
36181d01bfaSLoc Ho  *       an warning message will be printed.
36281d01bfaSLoc Ho  */
36381d01bfaSLoc Ho static int xgene_ahci_do_hardreset(struct ata_link *link,
36481d01bfaSLoc Ho 				   unsigned long deadline, bool *online)
36581d01bfaSLoc Ho {
36681d01bfaSLoc Ho 	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
36781d01bfaSLoc Ho 	struct ata_port *ap = link->ap;
36881d01bfaSLoc Ho 	struct ahci_host_priv *hpriv = ap->host->private_data;
36981d01bfaSLoc Ho 	struct xgene_ahci_context *ctx = hpriv->plat_data;
37081d01bfaSLoc Ho 	struct ahci_port_priv *pp = ap->private_data;
37181d01bfaSLoc Ho 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
37281d01bfaSLoc Ho 	void __iomem *port_mmio = ahci_port_base(ap);
37381d01bfaSLoc Ho 	struct ata_taskfile tf;
3740babe614SSuman Tripathi 	int link_down_retry = 0;
37581d01bfaSLoc Ho 	int rc;
3760babe614SSuman Tripathi 	u32 val, sstatus;
37781d01bfaSLoc Ho 
3780babe614SSuman Tripathi 	do {
37981d01bfaSLoc Ho 		/* clear D2H reception area to properly wait for D2H FIS */
38081d01bfaSLoc Ho 		ata_tf_init(link->device, &tf);
38181d01bfaSLoc Ho 		tf.command = ATA_BUSY;
38281d01bfaSLoc Ho 		ata_tf_to_fis(&tf, 0, 0, d2h_fis);
38381d01bfaSLoc Ho 		rc = sata_link_hardreset(link, timing, deadline, online,
38481d01bfaSLoc Ho 				 ahci_check_ready);
3850babe614SSuman Tripathi 		if (*online) {
38681d01bfaSLoc Ho 			val = readl(port_mmio + PORT_SCR_ERR);
38781d01bfaSLoc Ho 			if (val & (SERR_DISPARITY | SERR_10B_8B_ERR))
38881d01bfaSLoc Ho 				dev_warn(ctx->dev, "link has error\n");
3890babe614SSuman Tripathi 			break;
3900babe614SSuman Tripathi 		}
3910babe614SSuman Tripathi 
3920babe614SSuman Tripathi 		sata_scr_read(link, SCR_STATUS, &sstatus);
3930babe614SSuman Tripathi 	} while (link_down_retry++ < MAX_LINK_DOWN_RETRY &&
3940babe614SSuman Tripathi 		 (sstatus & 0xff) == 0x1);
39581d01bfaSLoc Ho 
39681d01bfaSLoc Ho 	/* clear all errors if any pending */
39781d01bfaSLoc Ho 	val = readl(port_mmio + PORT_SCR_ERR);
39881d01bfaSLoc Ho 	writel(val, port_mmio + PORT_SCR_ERR);
39981d01bfaSLoc Ho 
40081d01bfaSLoc Ho 	return rc;
40181d01bfaSLoc Ho }
40281d01bfaSLoc Ho 
40381d01bfaSLoc Ho static int xgene_ahci_hardreset(struct ata_link *link, unsigned int *class,
40481d01bfaSLoc Ho 				unsigned long deadline)
40581d01bfaSLoc Ho {
40681d01bfaSLoc Ho 	struct ata_port *ap = link->ap;
40781d01bfaSLoc Ho         struct ahci_host_priv *hpriv = ap->host->private_data;
40881d01bfaSLoc Ho 	void __iomem *port_mmio = ahci_port_base(ap);
40981d01bfaSLoc Ho 	bool online;
41081d01bfaSLoc Ho 	int rc;
41181d01bfaSLoc Ho 	u32 portcmd_saved;
41281d01bfaSLoc Ho 	u32 portclb_saved;
41381d01bfaSLoc Ho 	u32 portclbhi_saved;
41481d01bfaSLoc Ho 	u32 portrxfis_saved;
41581d01bfaSLoc Ho 	u32 portrxfishi_saved;
41681d01bfaSLoc Ho 
41781d01bfaSLoc Ho 	/* As hardreset resets these CSR, save it to restore later */
41881d01bfaSLoc Ho 	portcmd_saved = readl(port_mmio + PORT_CMD);
41981d01bfaSLoc Ho 	portclb_saved = readl(port_mmio + PORT_LST_ADDR);
42081d01bfaSLoc Ho 	portclbhi_saved = readl(port_mmio + PORT_LST_ADDR_HI);
42181d01bfaSLoc Ho 	portrxfis_saved = readl(port_mmio + PORT_FIS_ADDR);
42281d01bfaSLoc Ho 	portrxfishi_saved = readl(port_mmio + PORT_FIS_ADDR_HI);
42381d01bfaSLoc Ho 
424*fa89f53bSEvan Wang 	hpriv->stop_engine(ap);
42581d01bfaSLoc Ho 
42681d01bfaSLoc Ho 	rc = xgene_ahci_do_hardreset(link, deadline, &online);
42781d01bfaSLoc Ho 
42881d01bfaSLoc Ho 	/* As controller hardreset clears them, restore them */
42981d01bfaSLoc Ho 	writel(portcmd_saved, port_mmio + PORT_CMD);
43081d01bfaSLoc Ho 	writel(portclb_saved, port_mmio + PORT_LST_ADDR);
43181d01bfaSLoc Ho 	writel(portclbhi_saved, port_mmio + PORT_LST_ADDR_HI);
43281d01bfaSLoc Ho 	writel(portrxfis_saved, port_mmio + PORT_FIS_ADDR);
43381d01bfaSLoc Ho 	writel(portrxfishi_saved, port_mmio + PORT_FIS_ADDR_HI);
43481d01bfaSLoc Ho 
43581d01bfaSLoc Ho 	hpriv->start_engine(ap);
43681d01bfaSLoc Ho 
43781d01bfaSLoc Ho 	if (online)
43881d01bfaSLoc Ho 		*class = ahci_dev_classify(ap);
43981d01bfaSLoc Ho 
44081d01bfaSLoc Ho 	return rc;
44181d01bfaSLoc Ho }
44281d01bfaSLoc Ho 
44381d01bfaSLoc Ho static void xgene_ahci_host_stop(struct ata_host *host)
44481d01bfaSLoc Ho {
44581d01bfaSLoc Ho 	struct ahci_host_priv *hpriv = host->private_data;
44681d01bfaSLoc Ho 
44781d01bfaSLoc Ho 	ahci_platform_disable_resources(hpriv);
44881d01bfaSLoc Ho }
44981d01bfaSLoc Ho 
450a3a84bc7SSuman Tripathi /**
451a3a84bc7SSuman Tripathi  * xgene_ahci_pmp_softreset - Issue the softreset to the drives connected
452a3a84bc7SSuman Tripathi  *                            to Port Multiplier.
453a3a84bc7SSuman Tripathi  * @link: link to reset
454a3a84bc7SSuman Tripathi  * @class: Return value to indicate class of device
455a3a84bc7SSuman Tripathi  * @deadline: deadline jiffies for the operation
456a3a84bc7SSuman Tripathi  *
457a3a84bc7SSuman Tripathi  * Due to H/W errata, the controller is unable to save the PMP
458a3a84bc7SSuman Tripathi  * field fetched from command header before sending the H2D FIS.
459a3a84bc7SSuman Tripathi  * When the device returns the PMP port field in the D2H FIS, there is
460a3a84bc7SSuman Tripathi  * a mismatch and results in command completion failure. The workaround
461a3a84bc7SSuman Tripathi  * is to write the pmp value to PxFBS.DEV field before issuing any command
462a3a84bc7SSuman Tripathi  * to PMP.
463a3a84bc7SSuman Tripathi  */
464a3a84bc7SSuman Tripathi static int xgene_ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
465a3a84bc7SSuman Tripathi 			  unsigned long deadline)
466a3a84bc7SSuman Tripathi {
467a3a84bc7SSuman Tripathi 	int pmp = sata_srst_pmp(link);
468a3a84bc7SSuman Tripathi 	struct ata_port *ap = link->ap;
469a3a84bc7SSuman Tripathi 	u32 rc;
470a3a84bc7SSuman Tripathi 	void *port_mmio = ahci_port_base(ap);
471a3a84bc7SSuman Tripathi 	u32 port_fbs;
472a3a84bc7SSuman Tripathi 
473a3a84bc7SSuman Tripathi 	/*
474a3a84bc7SSuman Tripathi 	 * Set PxFBS.DEV field with pmp
475a3a84bc7SSuman Tripathi 	 * value.
476a3a84bc7SSuman Tripathi 	 */
477a3a84bc7SSuman Tripathi 	port_fbs = readl(port_mmio + PORT_FBS);
478a3a84bc7SSuman Tripathi 	port_fbs &= ~PORT_FBS_DEV_MASK;
479a3a84bc7SSuman Tripathi 	port_fbs |= pmp << PORT_FBS_DEV_OFFSET;
480a3a84bc7SSuman Tripathi 	writel(port_fbs, port_mmio + PORT_FBS);
481a3a84bc7SSuman Tripathi 
482a3a84bc7SSuman Tripathi 	rc = ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
483a3a84bc7SSuman Tripathi 
484a3a84bc7SSuman Tripathi 	return rc;
485a3a84bc7SSuman Tripathi }
486a3a84bc7SSuman Tripathi 
487a3a84bc7SSuman Tripathi /**
488a3a84bc7SSuman Tripathi  * xgene_ahci_softreset - Issue the softreset to the drive.
489a3a84bc7SSuman Tripathi  * @link: link to reset
490a3a84bc7SSuman Tripathi  * @class: Return value to indicate class of device
491a3a84bc7SSuman Tripathi  * @deadline: deadline jiffies for the operation
492a3a84bc7SSuman Tripathi  *
493a3a84bc7SSuman Tripathi  * Due to H/W errata, the controller is unable to save the PMP
494a3a84bc7SSuman Tripathi  * field fetched from command header before sending the H2D FIS.
495a3a84bc7SSuman Tripathi  * When the device returns the PMP port field in the D2H FIS, there is
496a3a84bc7SSuman Tripathi  * a mismatch and results in command completion failure. The workaround
497a3a84bc7SSuman Tripathi  * is to write the pmp value to PxFBS.DEV field before issuing any command
498a3a84bc7SSuman Tripathi  * to PMP. Here is the algorithm to detect PMP :
499a3a84bc7SSuman Tripathi  *
500a3a84bc7SSuman Tripathi  * 1. Save the PxFBS value
501a3a84bc7SSuman Tripathi  * 2. Program PxFBS.DEV with pmp value send by framework. Framework sends
502a3a84bc7SSuman Tripathi  *    0xF for both PMP/NON-PMP initially
503a3a84bc7SSuman Tripathi  * 3. Issue softreset
504a3a84bc7SSuman Tripathi  * 4. If signature class is PMP goto 6
505a3a84bc7SSuman Tripathi  * 5. restore the original PxFBS and goto 3
506a3a84bc7SSuman Tripathi  * 6. return
507a3a84bc7SSuman Tripathi  */
508a3a84bc7SSuman Tripathi static int xgene_ahci_softreset(struct ata_link *link, unsigned int *class,
509a3a84bc7SSuman Tripathi 			  unsigned long deadline)
510a3a84bc7SSuman Tripathi {
511a3a84bc7SSuman Tripathi 	int pmp = sata_srst_pmp(link);
512a3a84bc7SSuman Tripathi 	struct ata_port *ap = link->ap;
513a3a84bc7SSuman Tripathi 	struct ahci_host_priv *hpriv = ap->host->private_data;
514a3a84bc7SSuman Tripathi 	struct xgene_ahci_context *ctx = hpriv->plat_data;
515a3a84bc7SSuman Tripathi 	void *port_mmio = ahci_port_base(ap);
516a3a84bc7SSuman Tripathi 	u32 port_fbs;
517a3a84bc7SSuman Tripathi 	u32 port_fbs_save;
518a3a84bc7SSuman Tripathi 	u32 retry = 1;
519a3a84bc7SSuman Tripathi 	u32 rc;
520a3a84bc7SSuman Tripathi 
521a3a84bc7SSuman Tripathi 	port_fbs_save = readl(port_mmio + PORT_FBS);
522a3a84bc7SSuman Tripathi 
523a3a84bc7SSuman Tripathi 	/*
524a3a84bc7SSuman Tripathi 	 * Set PxFBS.DEV field with pmp
525a3a84bc7SSuman Tripathi 	 * value.
526a3a84bc7SSuman Tripathi 	 */
527a3a84bc7SSuman Tripathi 	port_fbs = readl(port_mmio + PORT_FBS);
528a3a84bc7SSuman Tripathi 	port_fbs &= ~PORT_FBS_DEV_MASK;
529a3a84bc7SSuman Tripathi 	port_fbs |= pmp << PORT_FBS_DEV_OFFSET;
530a3a84bc7SSuman Tripathi 	writel(port_fbs, port_mmio + PORT_FBS);
531a3a84bc7SSuman Tripathi 
532a3a84bc7SSuman Tripathi softreset_retry:
533a3a84bc7SSuman Tripathi 	rc = ahci_do_softreset(link, class, pmp,
534a3a84bc7SSuman Tripathi 			       deadline, ahci_check_ready);
535a3a84bc7SSuman Tripathi 
536a3a84bc7SSuman Tripathi 	ctx->class[ap->port_no] = *class;
537a3a84bc7SSuman Tripathi 	if (*class != ATA_DEV_PMP) {
538a3a84bc7SSuman Tripathi 		/*
539a3a84bc7SSuman Tripathi 		 * Retry for normal drives without
540a3a84bc7SSuman Tripathi 		 * setting PxFBS.DEV field with pmp value.
541a3a84bc7SSuman Tripathi 		 */
542a3a84bc7SSuman Tripathi 		if (retry--) {
543a3a84bc7SSuman Tripathi 			writel(port_fbs_save, port_mmio + PORT_FBS);
544a3a84bc7SSuman Tripathi 			goto softreset_retry;
545a3a84bc7SSuman Tripathi 		}
546a3a84bc7SSuman Tripathi 	}
547a3a84bc7SSuman Tripathi 
548a3a84bc7SSuman Tripathi 	return rc;
549a3a84bc7SSuman Tripathi }
550a3a84bc7SSuman Tripathi 
55132aea268SSuman Tripathi /**
55232aea268SSuman Tripathi  * xgene_ahci_handle_broken_edge_irq - Handle the broken irq.
55332aea268SSuman Tripathi  * @ata_host: Host that recieved the irq
55432aea268SSuman Tripathi  * @irq_masked: HOST_IRQ_STAT value
55532aea268SSuman Tripathi  *
55632aea268SSuman Tripathi  * For hardware with broken edge trigger latch
55732aea268SSuman Tripathi  * the HOST_IRQ_STAT register misses the edge interrupt
55832aea268SSuman Tripathi  * when clearing of HOST_IRQ_STAT register and hardware
55932aea268SSuman Tripathi  * reporting the PORT_IRQ_STAT register at the
56032aea268SSuman Tripathi  * same clock cycle.
56132aea268SSuman Tripathi  * As such, the algorithm below outlines the workaround.
56232aea268SSuman Tripathi  *
56332aea268SSuman Tripathi  * 1. Read HOST_IRQ_STAT register and save the state.
56432aea268SSuman Tripathi  * 2. Clear the HOST_IRQ_STAT register.
56532aea268SSuman Tripathi  * 3. Read back the HOST_IRQ_STAT register.
56632aea268SSuman Tripathi  * 4. If HOST_IRQ_STAT register equals to zero, then
56732aea268SSuman Tripathi  *    traverse the rest of port's PORT_IRQ_STAT register
56832aea268SSuman Tripathi  *    to check if an interrupt is triggered at that point else
56932aea268SSuman Tripathi  *    go to step 6.
57032aea268SSuman Tripathi  * 5. If PORT_IRQ_STAT register of rest ports is not equal to zero
57132aea268SSuman Tripathi  *    then update the state of HOST_IRQ_STAT saved in step 1.
57232aea268SSuman Tripathi  * 6. Handle port interrupts.
57332aea268SSuman Tripathi  * 7. Exit
57432aea268SSuman Tripathi  */
57532aea268SSuman Tripathi static int xgene_ahci_handle_broken_edge_irq(struct ata_host *host,
57632aea268SSuman Tripathi 					     u32 irq_masked)
57732aea268SSuman Tripathi {
57832aea268SSuman Tripathi 	struct ahci_host_priv *hpriv = host->private_data;
57932aea268SSuman Tripathi 	void __iomem *port_mmio;
58032aea268SSuman Tripathi 	int i;
58132aea268SSuman Tripathi 
58232aea268SSuman Tripathi 	if (!readl(hpriv->mmio + HOST_IRQ_STAT)) {
58332aea268SSuman Tripathi 		for (i = 0; i < host->n_ports; i++) {
58432aea268SSuman Tripathi 			if (irq_masked & (1 << i))
58532aea268SSuman Tripathi 				continue;
58632aea268SSuman Tripathi 
58732aea268SSuman Tripathi 			port_mmio = ahci_port_base(host->ports[i]);
58832aea268SSuman Tripathi 			if (readl(port_mmio + PORT_IRQ_STAT))
58932aea268SSuman Tripathi 				irq_masked |= (1 << i);
59032aea268SSuman Tripathi 		}
59132aea268SSuman Tripathi 	}
59232aea268SSuman Tripathi 
59332aea268SSuman Tripathi 	return ahci_handle_port_intr(host, irq_masked);
59432aea268SSuman Tripathi }
59532aea268SSuman Tripathi 
596d867b95fSSuman Tripathi static irqreturn_t xgene_ahci_irq_intr(int irq, void *dev_instance)
597d867b95fSSuman Tripathi {
598d867b95fSSuman Tripathi 	struct ata_host *host = dev_instance;
599d867b95fSSuman Tripathi 	struct ahci_host_priv *hpriv;
600d867b95fSSuman Tripathi 	unsigned int rc = 0;
601d867b95fSSuman Tripathi 	void __iomem *mmio;
602d867b95fSSuman Tripathi 	u32 irq_stat, irq_masked;
603d867b95fSSuman Tripathi 
604d867b95fSSuman Tripathi 	VPRINTK("ENTER\n");
605d867b95fSSuman Tripathi 
606d867b95fSSuman Tripathi 	hpriv = host->private_data;
607d867b95fSSuman Tripathi 	mmio = hpriv->mmio;
608d867b95fSSuman Tripathi 
609d867b95fSSuman Tripathi 	/* sigh.  0xffffffff is a valid return from h/w */
610d867b95fSSuman Tripathi 	irq_stat = readl(mmio + HOST_IRQ_STAT);
611d867b95fSSuman Tripathi 	if (!irq_stat)
612d867b95fSSuman Tripathi 		return IRQ_NONE;
613d867b95fSSuman Tripathi 
614d867b95fSSuman Tripathi 	irq_masked = irq_stat & hpriv->port_map;
615d867b95fSSuman Tripathi 
616d867b95fSSuman Tripathi 	spin_lock(&host->lock);
617d867b95fSSuman Tripathi 
618d867b95fSSuman Tripathi 	/*
619d867b95fSSuman Tripathi 	 * HOST_IRQ_STAT behaves as edge triggered latch meaning that
620d867b95fSSuman Tripathi 	 * it should be cleared before all the port events are cleared.
621d867b95fSSuman Tripathi 	 */
622d867b95fSSuman Tripathi 	writel(irq_stat, mmio + HOST_IRQ_STAT);
623d867b95fSSuman Tripathi 
62432aea268SSuman Tripathi 	rc = xgene_ahci_handle_broken_edge_irq(host, irq_masked);
625d867b95fSSuman Tripathi 
626d867b95fSSuman Tripathi 	spin_unlock(&host->lock);
627d867b95fSSuman Tripathi 
628d867b95fSSuman Tripathi 	VPRINTK("EXIT\n");
629d867b95fSSuman Tripathi 
630d867b95fSSuman Tripathi 	return IRQ_RETVAL(rc);
631d867b95fSSuman Tripathi }
632d867b95fSSuman Tripathi 
633c9802a4bSSuman Tripathi static struct ata_port_operations xgene_ahci_v1_ops = {
63481d01bfaSLoc Ho 	.inherits = &ahci_ops,
63581d01bfaSLoc Ho 	.host_stop = xgene_ahci_host_stop,
63681d01bfaSLoc Ho 	.hardreset = xgene_ahci_hardreset,
63781d01bfaSLoc Ho 	.read_id = xgene_ahci_read_id,
6382a0bdff6SSuman Tripathi 	.qc_issue = xgene_ahci_qc_issue,
639a3a84bc7SSuman Tripathi 	.softreset = xgene_ahci_softreset,
640a3a84bc7SSuman Tripathi 	.pmp_softreset = xgene_ahci_pmp_softreset
64181d01bfaSLoc Ho };
64281d01bfaSLoc Ho 
643c9802a4bSSuman Tripathi static const struct ata_port_info xgene_ahci_v1_port_info = {
6441540035dSSuman Tripathi 	.flags = AHCI_FLAG_COMMON | ATA_FLAG_PMP,
64581d01bfaSLoc Ho 	.pio_mask = ATA_PIO4,
64681d01bfaSLoc Ho 	.udma_mask = ATA_UDMA6,
647c9802a4bSSuman Tripathi 	.port_ops = &xgene_ahci_v1_ops,
648c9802a4bSSuman Tripathi };
649c9802a4bSSuman Tripathi 
650c9802a4bSSuman Tripathi static struct ata_port_operations xgene_ahci_v2_ops = {
651c9802a4bSSuman Tripathi 	.inherits = &ahci_ops,
652c9802a4bSSuman Tripathi 	.host_stop = xgene_ahci_host_stop,
653c9802a4bSSuman Tripathi 	.hardreset = xgene_ahci_hardreset,
654c9802a4bSSuman Tripathi 	.read_id = xgene_ahci_read_id,
655c9802a4bSSuman Tripathi };
656c9802a4bSSuman Tripathi 
657c9802a4bSSuman Tripathi static const struct ata_port_info xgene_ahci_v2_port_info = {
658c9802a4bSSuman Tripathi 	.flags = AHCI_FLAG_COMMON | ATA_FLAG_PMP,
659c9802a4bSSuman Tripathi 	.pio_mask = ATA_PIO4,
660c9802a4bSSuman Tripathi 	.udma_mask = ATA_UDMA6,
661c9802a4bSSuman Tripathi 	.port_ops = &xgene_ahci_v2_ops,
66281d01bfaSLoc Ho };
66381d01bfaSLoc Ho 
66481d01bfaSLoc Ho static int xgene_ahci_hw_init(struct ahci_host_priv *hpriv)
66581d01bfaSLoc Ho {
66681d01bfaSLoc Ho 	struct xgene_ahci_context *ctx = hpriv->plat_data;
66781d01bfaSLoc Ho 	int i;
66881d01bfaSLoc Ho 	int rc;
66981d01bfaSLoc Ho 	u32 val;
67081d01bfaSLoc Ho 
67181d01bfaSLoc Ho 	/* Remove IP RAM out of shutdown */
67281d01bfaSLoc Ho 	rc = xgene_ahci_init_memram(ctx);
67381d01bfaSLoc Ho 	if (rc)
67481d01bfaSLoc Ho 		return rc;
67581d01bfaSLoc Ho 
67681d01bfaSLoc Ho 	for (i = 0; i < MAX_AHCI_CHN_PERCTR; i++)
67781d01bfaSLoc Ho 		xgene_ahci_set_phy_cfg(ctx, i);
67881d01bfaSLoc Ho 
67981d01bfaSLoc Ho 	/* AXI disable Mask */
68081d01bfaSLoc Ho 	writel(0xffffffff, hpriv->mmio + HOST_IRQ_STAT);
68181d01bfaSLoc Ho 	readl(hpriv->mmio + HOST_IRQ_STAT); /* Force a barrier */
68281d01bfaSLoc Ho 	writel(0, ctx->csr_core + INTSTATUSMASK);
6836a96918aSLoc Ho 	val = readl(ctx->csr_core + INTSTATUSMASK); /* Force a barrier */
68481d01bfaSLoc Ho 	dev_dbg(ctx->dev, "top level interrupt mask 0x%X value 0x%08X\n",
68581d01bfaSLoc Ho 		INTSTATUSMASK, val);
68681d01bfaSLoc Ho 
68781d01bfaSLoc Ho 	writel(0x0, ctx->csr_core + ERRINTSTATUSMASK);
68881d01bfaSLoc Ho 	readl(ctx->csr_core + ERRINTSTATUSMASK); /* Force a barrier */
68981d01bfaSLoc Ho 	writel(0x0, ctx->csr_axi + INT_SLV_TMOMASK);
69081d01bfaSLoc Ho 	readl(ctx->csr_axi + INT_SLV_TMOMASK);
69181d01bfaSLoc Ho 
69281d01bfaSLoc Ho 	/* Enable AXI Interrupt */
69381d01bfaSLoc Ho 	writel(0xffffffff, ctx->csr_core + SLVRDERRATTRIBUTES);
69481d01bfaSLoc Ho 	writel(0xffffffff, ctx->csr_core + SLVWRERRATTRIBUTES);
69581d01bfaSLoc Ho 	writel(0xffffffff, ctx->csr_core + MSTRDERRATTRIBUTES);
69681d01bfaSLoc Ho 	writel(0xffffffff, ctx->csr_core + MSTWRERRATTRIBUTES);
69781d01bfaSLoc Ho 
69881d01bfaSLoc Ho 	/* Enable coherency */
69981d01bfaSLoc Ho 	val = readl(ctx->csr_core + BUSCTLREG);
70081d01bfaSLoc Ho 	val &= ~0x00000002;     /* Enable write coherency */
70181d01bfaSLoc Ho 	val &= ~0x00000001;     /* Enable read coherency */
70281d01bfaSLoc Ho 	writel(val, ctx->csr_core + BUSCTLREG);
70381d01bfaSLoc Ho 
70481d01bfaSLoc Ho 	val = readl(ctx->csr_core + IOFMSTRWAUX);
70581d01bfaSLoc Ho 	val |= (1 << 3);        /* Enable read coherency */
70681d01bfaSLoc Ho 	val |= (1 << 9);        /* Enable write coherency */
70781d01bfaSLoc Ho 	writel(val, ctx->csr_core + IOFMSTRWAUX);
70881d01bfaSLoc Ho 	val = readl(ctx->csr_core + IOFMSTRWAUX);
70981d01bfaSLoc Ho 	dev_dbg(ctx->dev, "coherency 0x%X value 0x%08X\n",
71081d01bfaSLoc Ho 		IOFMSTRWAUX, val);
71181d01bfaSLoc Ho 
71281d01bfaSLoc Ho 	return rc;
71381d01bfaSLoc Ho }
71481d01bfaSLoc Ho 
71581d01bfaSLoc Ho static int xgene_ahci_mux_select(struct xgene_ahci_context *ctx)
71681d01bfaSLoc Ho {
71781d01bfaSLoc Ho 	u32 val;
71881d01bfaSLoc Ho 
71981d01bfaSLoc Ho 	/* Check for optional MUX resource */
720a77b6ee9SSuman Tripathi 	if (!ctx->csr_mux)
72181d01bfaSLoc Ho 		return 0;
72281d01bfaSLoc Ho 
72381d01bfaSLoc Ho 	val = readl(ctx->csr_mux + SATA_ENET_CONFIG_REG);
72481d01bfaSLoc Ho 	val &= ~CFG_SATA_ENET_SELECT_MASK;
72581d01bfaSLoc Ho 	writel(val, ctx->csr_mux + SATA_ENET_CONFIG_REG);
72681d01bfaSLoc Ho 	val = readl(ctx->csr_mux + SATA_ENET_CONFIG_REG);
72781d01bfaSLoc Ho 	return val & CFG_SATA_ENET_SELECT_MASK ? -1 : 0;
72881d01bfaSLoc Ho }
72981d01bfaSLoc Ho 
730018d5ef2SAkinobu Mita static struct scsi_host_template ahci_platform_sht = {
731018d5ef2SAkinobu Mita 	AHCI_SHT(DRV_NAME),
732018d5ef2SAkinobu Mita };
733018d5ef2SAkinobu Mita 
734c9802a4bSSuman Tripathi #ifdef CONFIG_ACPI
735c9802a4bSSuman Tripathi static const struct acpi_device_id xgene_ahci_acpi_match[] = {
736c9802a4bSSuman Tripathi 	{ "APMC0D0D", XGENE_AHCI_V1},
737c9802a4bSSuman Tripathi 	{ "APMC0D32", XGENE_AHCI_V2},
738c9802a4bSSuman Tripathi 	{},
739c9802a4bSSuman Tripathi };
740c9802a4bSSuman Tripathi MODULE_DEVICE_TABLE(acpi, xgene_ahci_acpi_match);
741c9802a4bSSuman Tripathi #endif
742c9802a4bSSuman Tripathi 
743c9802a4bSSuman Tripathi static const struct of_device_id xgene_ahci_of_match[] = {
744c9802a4bSSuman Tripathi 	{.compatible = "apm,xgene-ahci", .data = (void *) XGENE_AHCI_V1},
745c9802a4bSSuman Tripathi 	{.compatible = "apm,xgene-ahci-v2", .data = (void *) XGENE_AHCI_V2},
746c9802a4bSSuman Tripathi 	{},
747c9802a4bSSuman Tripathi };
748c9802a4bSSuman Tripathi MODULE_DEVICE_TABLE(of, xgene_ahci_of_match);
749c9802a4bSSuman Tripathi 
75081d01bfaSLoc Ho static int xgene_ahci_probe(struct platform_device *pdev)
75181d01bfaSLoc Ho {
75281d01bfaSLoc Ho 	struct device *dev = &pdev->dev;
75381d01bfaSLoc Ho 	struct ahci_host_priv *hpriv;
75481d01bfaSLoc Ho 	struct xgene_ahci_context *ctx;
75581d01bfaSLoc Ho 	struct resource *res;
756c9802a4bSSuman Tripathi 	const struct of_device_id *of_devid;
757c9802a4bSSuman Tripathi 	enum xgene_ahci_version version = XGENE_AHCI_V1;
758c9802a4bSSuman Tripathi 	const struct ata_port_info *ppi[] = { &xgene_ahci_v1_port_info,
759c9802a4bSSuman Tripathi 					      &xgene_ahci_v2_port_info };
76081d01bfaSLoc Ho 	int rc;
76181d01bfaSLoc Ho 
76281d01bfaSLoc Ho 	hpriv = ahci_platform_get_resources(pdev);
76381d01bfaSLoc Ho 	if (IS_ERR(hpriv))
76481d01bfaSLoc Ho 		return PTR_ERR(hpriv);
76581d01bfaSLoc Ho 
76681d01bfaSLoc Ho 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
76781d01bfaSLoc Ho 	if (!ctx)
76881d01bfaSLoc Ho 		return -ENOMEM;
76981d01bfaSLoc Ho 
77081d01bfaSLoc Ho 	hpriv->plat_data = ctx;
77181d01bfaSLoc Ho 	ctx->hpriv = hpriv;
77281d01bfaSLoc Ho 	ctx->dev = dev;
77381d01bfaSLoc Ho 
77481d01bfaSLoc Ho 	/* Retrieve the IP core resource */
77581d01bfaSLoc Ho 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
77681d01bfaSLoc Ho 	ctx->csr_core = devm_ioremap_resource(dev, res);
77781d01bfaSLoc Ho 	if (IS_ERR(ctx->csr_core))
77881d01bfaSLoc Ho 		return PTR_ERR(ctx->csr_core);
77981d01bfaSLoc Ho 
78081d01bfaSLoc Ho 	/* Retrieve the IP diagnostic resource */
78181d01bfaSLoc Ho 	res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
78281d01bfaSLoc Ho 	ctx->csr_diag = devm_ioremap_resource(dev, res);
78381d01bfaSLoc Ho 	if (IS_ERR(ctx->csr_diag))
78481d01bfaSLoc Ho 		return PTR_ERR(ctx->csr_diag);
78581d01bfaSLoc Ho 
78681d01bfaSLoc Ho 	/* Retrieve the IP AXI resource */
78781d01bfaSLoc Ho 	res = platform_get_resource(pdev, IORESOURCE_MEM, 3);
78881d01bfaSLoc Ho 	ctx->csr_axi = devm_ioremap_resource(dev, res);
78981d01bfaSLoc Ho 	if (IS_ERR(ctx->csr_axi))
79081d01bfaSLoc Ho 		return PTR_ERR(ctx->csr_axi);
79181d01bfaSLoc Ho 
79281d01bfaSLoc Ho 	/* Retrieve the optional IP mux resource */
79381d01bfaSLoc Ho 	res = platform_get_resource(pdev, IORESOURCE_MEM, 4);
794a77b6ee9SSuman Tripathi 	if (res) {
795a77b6ee9SSuman Tripathi 		void __iomem *csr = devm_ioremap_resource(dev, res);
796a77b6ee9SSuman Tripathi 		if (IS_ERR(csr))
797a77b6ee9SSuman Tripathi 			return PTR_ERR(csr);
798a77b6ee9SSuman Tripathi 
799a77b6ee9SSuman Tripathi 		ctx->csr_mux = csr;
800a77b6ee9SSuman Tripathi 	}
80181d01bfaSLoc Ho 
802c9802a4bSSuman Tripathi 	of_devid = of_match_device(xgene_ahci_of_match, dev);
803c9802a4bSSuman Tripathi 	if (of_devid) {
804c9802a4bSSuman Tripathi 		if (of_devid->data)
805c9802a4bSSuman Tripathi 			version = (enum xgene_ahci_version) of_devid->data;
806c9802a4bSSuman Tripathi 	}
807c9802a4bSSuman Tripathi #ifdef CONFIG_ACPI
808c9802a4bSSuman Tripathi 	else {
809c9802a4bSSuman Tripathi 		const struct acpi_device_id *acpi_id;
810c9802a4bSSuman Tripathi 		struct acpi_device_info *info;
811c9802a4bSSuman Tripathi 		acpi_status status;
812c9802a4bSSuman Tripathi 
813c9802a4bSSuman Tripathi 		acpi_id = acpi_match_device(xgene_ahci_acpi_match, &pdev->dev);
814c9802a4bSSuman Tripathi 		if (!acpi_id) {
815c9802a4bSSuman Tripathi 			dev_warn(&pdev->dev, "No node entry in ACPI table. Assume version1\n");
816c9802a4bSSuman Tripathi 			version = XGENE_AHCI_V1;
8172d32d101SDan Carpenter 		} else if (acpi_id->driver_data) {
818c9802a4bSSuman Tripathi 			version = (enum xgene_ahci_version) acpi_id->driver_data;
819c9802a4bSSuman Tripathi 			status = acpi_get_object_info(ACPI_HANDLE(&pdev->dev), &info);
820c9802a4bSSuman Tripathi 			if (ACPI_FAILURE(status)) {
821c9802a4bSSuman Tripathi 				dev_warn(&pdev->dev, "%s: Error reading device info. Assume version1\n",
822c9802a4bSSuman Tripathi 					__func__);
823c9802a4bSSuman Tripathi 				version = XGENE_AHCI_V1;
824de251820SMichał Kępień 			} else {
825de251820SMichał Kępień 				if (info->valid & ACPI_VALID_CID)
826c9802a4bSSuman Tripathi 					version = XGENE_AHCI_V2;
827de251820SMichał Kępień 				kfree(info);
828c9802a4bSSuman Tripathi 			}
829c9802a4bSSuman Tripathi 		}
8308134233eSDan Carpenter 	}
831c9802a4bSSuman Tripathi #endif
832c9802a4bSSuman Tripathi 
83381d01bfaSLoc Ho 	dev_dbg(dev, "VAddr 0x%p Mmio VAddr 0x%p\n", ctx->csr_core,
83481d01bfaSLoc Ho 		hpriv->mmio);
83581d01bfaSLoc Ho 
83681d01bfaSLoc Ho 	/* Select ATA */
83781d01bfaSLoc Ho 	if ((rc = xgene_ahci_mux_select(ctx))) {
83881d01bfaSLoc Ho 		dev_err(dev, "SATA mux selection failed error %d\n", rc);
83981d01bfaSLoc Ho 		return -ENODEV;
84081d01bfaSLoc Ho 	}
84181d01bfaSLoc Ho 
8420bed13beSSuman Tripathi 	if (xgene_ahci_is_memram_inited(ctx)) {
8430bed13beSSuman Tripathi 		dev_info(dev, "skip clock and PHY initialization\n");
8440bed13beSSuman Tripathi 		goto skip_clk_phy;
8450bed13beSSuman Tripathi 	}
8460bed13beSSuman Tripathi 
84781d01bfaSLoc Ho 	/* Due to errata, HW requires full toggle transition */
84881d01bfaSLoc Ho 	rc = ahci_platform_enable_clks(hpriv);
84981d01bfaSLoc Ho 	if (rc)
85081d01bfaSLoc Ho 		goto disable_resources;
85181d01bfaSLoc Ho 	ahci_platform_disable_clks(hpriv);
85281d01bfaSLoc Ho 
85381d01bfaSLoc Ho 	rc = ahci_platform_enable_resources(hpriv);
85481d01bfaSLoc Ho 	if (rc)
85581d01bfaSLoc Ho 		goto disable_resources;
85681d01bfaSLoc Ho 
85781d01bfaSLoc Ho 	/* Configure the host controller */
85881d01bfaSLoc Ho 	xgene_ahci_hw_init(hpriv);
8590bed13beSSuman Tripathi skip_clk_phy:
860f9f36917SKefeng Wang 
861c9802a4bSSuman Tripathi 	switch (version) {
862c9802a4bSSuman Tripathi 	case XGENE_AHCI_V1:
863c9802a4bSSuman Tripathi 		hpriv->flags = AHCI_HFLAG_NO_NCQ;
864c9802a4bSSuman Tripathi 		break;
865c9802a4bSSuman Tripathi 	case XGENE_AHCI_V2:
866d867b95fSSuman Tripathi 		hpriv->flags |= AHCI_HFLAG_YES_FBS;
867d867b95fSSuman Tripathi 		hpriv->irq_handler = xgene_ahci_irq_intr;
868c9802a4bSSuman Tripathi 		break;
869c9802a4bSSuman Tripathi 	default:
870c9802a4bSSuman Tripathi 		break;
871c9802a4bSSuman Tripathi 	}
872c9802a4bSSuman Tripathi 
873c9802a4bSSuman Tripathi 	rc = ahci_platform_init_host(pdev, hpriv, ppi[version - 1],
874018d5ef2SAkinobu Mita 				     &ahci_platform_sht);
87581d01bfaSLoc Ho 	if (rc)
87681d01bfaSLoc Ho 		goto disable_resources;
87781d01bfaSLoc Ho 
87881d01bfaSLoc Ho 	dev_dbg(dev, "X-Gene SATA host controller initialized\n");
87981d01bfaSLoc Ho 	return 0;
88081d01bfaSLoc Ho 
88181d01bfaSLoc Ho disable_resources:
88281d01bfaSLoc Ho 	ahci_platform_disable_resources(hpriv);
88381d01bfaSLoc Ho 	return rc;
88481d01bfaSLoc Ho }
88581d01bfaSLoc Ho 
88681d01bfaSLoc Ho static struct platform_driver xgene_ahci_driver = {
88781d01bfaSLoc Ho 	.probe = xgene_ahci_probe,
88881d01bfaSLoc Ho 	.remove = ata_platform_remove_one,
88981d01bfaSLoc Ho 	.driver = {
890018d5ef2SAkinobu Mita 		.name = DRV_NAME,
89181d01bfaSLoc Ho 		.of_match_table = xgene_ahci_of_match,
89292b5bf98SFeng Kan 		.acpi_match_table = ACPI_PTR(xgene_ahci_acpi_match),
89381d01bfaSLoc Ho 	},
89481d01bfaSLoc Ho };
89581d01bfaSLoc Ho 
89681d01bfaSLoc Ho module_platform_driver(xgene_ahci_driver);
89781d01bfaSLoc Ho 
89881d01bfaSLoc Ho MODULE_DESCRIPTION("APM X-Gene AHCI SATA driver");
89981d01bfaSLoc Ho MODULE_AUTHOR("Loc Ho <lho@apm.com>");
90081d01bfaSLoc Ho MODULE_LICENSE("GPL");
90181d01bfaSLoc Ho MODULE_VERSION("0.4");
902