19952f691SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29e54eae2SRichard Zhu /*
38b789d89SRichard Zhu * copyright (c) 2013 Freescale Semiconductor, Inc.
49e54eae2SRichard Zhu * Freescale IMX AHCI SATA platform driver
59e54eae2SRichard Zhu *
69e54eae2SRichard Zhu * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
79e54eae2SRichard Zhu */
89e54eae2SRichard Zhu
99e54eae2SRichard Zhu #include <linux/kernel.h>
109e54eae2SRichard Zhu #include <linux/module.h>
119e54eae2SRichard Zhu #include <linux/platform_device.h>
129e54eae2SRichard Zhu #include <linux/regmap.h>
139e54eae2SRichard Zhu #include <linux/ahci_platform.h>
148a99358aSLinus Walleij #include <linux/gpio/consumer.h>
159e54eae2SRichard Zhu #include <linux/of_device.h>
169e54eae2SRichard Zhu #include <linux/mfd/syscon.h>
179e54eae2SRichard Zhu #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
188b789d89SRichard Zhu #include <linux/libata.h>
1954643a83SCsaba Kertesz #include <linux/hwmon.h>
2054643a83SCsaba Kertesz #include <linux/hwmon-sysfs.h>
2154643a83SCsaba Kertesz #include <linux/thermal.h>
229e54eae2SRichard Zhu #include "ahci.h"
239e54eae2SRichard Zhu
24018d5ef2SAkinobu Mita #define DRV_NAME "ahci-imx"
25018d5ef2SAkinobu Mita
269e54eae2SRichard Zhu enum {
2724a9ad5bSShawn Guo /* Timer 1-ms Register */
2824a9ad5bSShawn Guo IMX_TIMER1MS = 0x00e0,
2924a9ad5bSShawn Guo /* Port0 PHY Control Register */
3024a9ad5bSShawn Guo IMX_P0PHYCR = 0x0178,
3124a9ad5bSShawn Guo IMX_P0PHYCR_TEST_PDDQ = 1 << 20,
32e783c51cSShawn Guo IMX_P0PHYCR_CR_READ = 1 << 19,
33e783c51cSShawn Guo IMX_P0PHYCR_CR_WRITE = 1 << 18,
34e783c51cSShawn Guo IMX_P0PHYCR_CR_CAP_DATA = 1 << 17,
35e783c51cSShawn Guo IMX_P0PHYCR_CR_CAP_ADDR = 1 << 16,
36e783c51cSShawn Guo /* Port0 PHY Status Register */
37e783c51cSShawn Guo IMX_P0PHYSR = 0x017c,
38e783c51cSShawn Guo IMX_P0PHYSR_CR_ACK = 1 << 18,
39e783c51cSShawn Guo IMX_P0PHYSR_CR_DATA_OUT = 0xffff << 0,
40e783c51cSShawn Guo /* Lane0 Output Status Register */
41e783c51cSShawn Guo IMX_LANE0_OUT_STAT = 0x2003,
42e783c51cSShawn Guo IMX_LANE0_OUT_STAT_RX_PLL_STATE = 1 << 1,
43e783c51cSShawn Guo /* Clock Reset Register */
44e783c51cSShawn Guo IMX_CLOCK_RESET = 0x7f3f,
45e783c51cSShawn Guo IMX_CLOCK_RESET_RESET = 1 << 0,
46027fa4deSRichard Zhu /* IMX8QM HSIO AHCI definitions */
47027fa4deSRichard Zhu IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET = 0x03,
48027fa4deSRichard Zhu IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET = 0x09,
49027fa4deSRichard Zhu IMX8QM_SATA_PHY_IMPED_RATIO_85OHM = 0x6c,
50027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_OFFSET = 0x00000,
51027fa4deSRichard Zhu IMX8QM_CSR_PHYX2_OFFSET = 0x90000,
52027fa4deSRichard Zhu IMX8QM_CSR_PHYX1_OFFSET = 0xa0000,
53027fa4deSRichard Zhu IMX8QM_CSR_PHYX_STTS0_OFFSET = 0x4,
54027fa4deSRichard Zhu IMX8QM_CSR_PCIEA_OFFSET = 0xb0000,
55027fa4deSRichard Zhu IMX8QM_CSR_PCIEB_OFFSET = 0xc0000,
56027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET = 0xd0000,
57027fa4deSRichard Zhu IMX8QM_CSR_PCIE_CTRL2_OFFSET = 0x8,
58027fa4deSRichard Zhu IMX8QM_CSR_MISC_OFFSET = 0xe0000,
59027fa4deSRichard Zhu
60027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_PCLK0_MASK = (0x3 << 16),
61027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_PCLK1_MASK = (0x3 << 20),
62027fa4deSRichard Zhu IMX8QM_PHY_APB_RSTN_0 = BIT(0),
63027fa4deSRichard Zhu IMX8QM_PHY_MODE_SATA = BIT(19),
64027fa4deSRichard Zhu IMX8QM_PHY_MODE_MASK = (0xf << 17),
65027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_0 = BIT(24),
66027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0 = BIT(25),
67027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_1 = BIT(26),
68027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1 = BIT(27),
69027fa4deSRichard Zhu IMX8QM_STTS0_LANE0_TX_PLL_LOCK = BIT(4),
70027fa4deSRichard Zhu IMX8QM_MISC_IOB_RXENA = BIT(0),
71027fa4deSRichard Zhu IMX8QM_MISC_IOB_TXENA = BIT(1),
72027fa4deSRichard Zhu IMX8QM_MISC_PHYX1_EPCS_SEL = BIT(12),
73027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 = BIT(24),
74027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 = BIT(25),
75027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 = BIT(28),
76027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0 = BIT(29),
77027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N = BIT(12),
78027fa4deSRichard Zhu IMX8QM_SATA_CTRL_EPCS_PHYRESET_N = BIT(7),
79027fa4deSRichard Zhu IMX8QM_CTRL_BUTTON_RST_N = BIT(21),
80027fa4deSRichard Zhu IMX8QM_CTRL_POWER_UP_RST_N = BIT(23),
81027fa4deSRichard Zhu IMX8QM_CTRL_LTSSM_ENABLE = BIT(4),
829e54eae2SRichard Zhu };
839e54eae2SRichard Zhu
844a23d179SMarek Vasut enum ahci_imx_type {
854a23d179SMarek Vasut AHCI_IMX53,
864a23d179SMarek Vasut AHCI_IMX6Q,
87e5878732SRichard Zhu AHCI_IMX6QP,
88027fa4deSRichard Zhu AHCI_IMX8QM,
894a23d179SMarek Vasut };
904a23d179SMarek Vasut
919e54eae2SRichard Zhu struct imx_ahci_priv {
929e54eae2SRichard Zhu struct platform_device *ahci_pdev;
934a23d179SMarek Vasut enum ahci_imx_type type;
94e6dd42a9SShawn Guo struct clk *sata_clk;
95e6dd42a9SShawn Guo struct clk *sata_ref_clk;
969e54eae2SRichard Zhu struct clk *ahb_clk;
97027fa4deSRichard Zhu struct clk *epcs_tx_clk;
98027fa4deSRichard Zhu struct clk *epcs_rx_clk;
99027fa4deSRichard Zhu struct clk *phy_apbclk;
100027fa4deSRichard Zhu struct clk *phy_pclk0;
101027fa4deSRichard Zhu struct clk *phy_pclk1;
102027fa4deSRichard Zhu void __iomem *phy_base;
1038a99358aSLinus Walleij struct gpio_desc *clkreq_gpiod;
1049e54eae2SRichard Zhu struct regmap *gpr;
1058b789d89SRichard Zhu bool no_device;
1068b789d89SRichard Zhu bool first_time;
10729e69413SRussell King u32 phy_params;
108027fa4deSRichard Zhu u32 imped_ratio;
1098b789d89SRichard Zhu };
1108b789d89SRichard Zhu
1118b789d89SRichard Zhu static int ahci_imx_hotplug;
1128b789d89SRichard Zhu module_param_named(hotplug, ahci_imx_hotplug, int, 0644);
1138b789d89SRichard Zhu MODULE_PARM_DESC(hotplug, "AHCI IMX hot-plug support (0=Don't support, 1=support)");
1148b789d89SRichard Zhu
11590870d79SHans de Goede static void ahci_imx_host_stop(struct ata_host *host);
11690870d79SHans de Goede
imx_phy_crbit_assert(void __iomem * mmio,u32 bit,bool assert)117e783c51cSShawn Guo static int imx_phy_crbit_assert(void __iomem *mmio, u32 bit, bool assert)
118e783c51cSShawn Guo {
119e783c51cSShawn Guo int timeout = 10;
120e783c51cSShawn Guo u32 crval;
121e783c51cSShawn Guo u32 srval;
122e783c51cSShawn Guo
123e783c51cSShawn Guo /* Assert or deassert the bit */
124e783c51cSShawn Guo crval = readl(mmio + IMX_P0PHYCR);
125e783c51cSShawn Guo if (assert)
126e783c51cSShawn Guo crval |= bit;
127e783c51cSShawn Guo else
128e783c51cSShawn Guo crval &= ~bit;
129e783c51cSShawn Guo writel(crval, mmio + IMX_P0PHYCR);
130e783c51cSShawn Guo
131e783c51cSShawn Guo /* Wait for the cr_ack signal */
132e783c51cSShawn Guo do {
133e783c51cSShawn Guo srval = readl(mmio + IMX_P0PHYSR);
134e783c51cSShawn Guo if ((assert ? srval : ~srval) & IMX_P0PHYSR_CR_ACK)
135e783c51cSShawn Guo break;
136e783c51cSShawn Guo usleep_range(100, 200);
137e783c51cSShawn Guo } while (--timeout);
138e783c51cSShawn Guo
139e783c51cSShawn Guo return timeout ? 0 : -ETIMEDOUT;
140e783c51cSShawn Guo }
141e783c51cSShawn Guo
imx_phy_reg_addressing(u16 addr,void __iomem * mmio)142e783c51cSShawn Guo static int imx_phy_reg_addressing(u16 addr, void __iomem *mmio)
143e783c51cSShawn Guo {
144e783c51cSShawn Guo u32 crval = addr;
145e783c51cSShawn Guo int ret;
146e783c51cSShawn Guo
147e783c51cSShawn Guo /* Supply the address on cr_data_in */
148e783c51cSShawn Guo writel(crval, mmio + IMX_P0PHYCR);
149e783c51cSShawn Guo
150e783c51cSShawn Guo /* Assert the cr_cap_addr signal */
151e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, true);
152e783c51cSShawn Guo if (ret)
153e783c51cSShawn Guo return ret;
154e783c51cSShawn Guo
155e783c51cSShawn Guo /* Deassert cr_cap_addr */
156e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, false);
157e783c51cSShawn Guo if (ret)
158e783c51cSShawn Guo return ret;
159e783c51cSShawn Guo
160e783c51cSShawn Guo return 0;
161e783c51cSShawn Guo }
162e783c51cSShawn Guo
imx_phy_reg_write(u16 val,void __iomem * mmio)163e783c51cSShawn Guo static int imx_phy_reg_write(u16 val, void __iomem *mmio)
164e783c51cSShawn Guo {
165e783c51cSShawn Guo u32 crval = val;
166e783c51cSShawn Guo int ret;
167e783c51cSShawn Guo
168e783c51cSShawn Guo /* Supply the data on cr_data_in */
169e783c51cSShawn Guo writel(crval, mmio + IMX_P0PHYCR);
170e783c51cSShawn Guo
171e783c51cSShawn Guo /* Assert the cr_cap_data signal */
172e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, true);
173e783c51cSShawn Guo if (ret)
174e783c51cSShawn Guo return ret;
175e783c51cSShawn Guo
176e783c51cSShawn Guo /* Deassert cr_cap_data */
177e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, false);
178e783c51cSShawn Guo if (ret)
179e783c51cSShawn Guo return ret;
180e783c51cSShawn Guo
181e783c51cSShawn Guo if (val & IMX_CLOCK_RESET_RESET) {
182e783c51cSShawn Guo /*
183e783c51cSShawn Guo * In case we're resetting the phy, it's unable to acknowledge,
184e783c51cSShawn Guo * so we return immediately here.
185e783c51cSShawn Guo */
186e783c51cSShawn Guo crval |= IMX_P0PHYCR_CR_WRITE;
187e783c51cSShawn Guo writel(crval, mmio + IMX_P0PHYCR);
188e783c51cSShawn Guo goto out;
189e783c51cSShawn Guo }
190e783c51cSShawn Guo
191e783c51cSShawn Guo /* Assert the cr_write signal */
192e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, true);
193e783c51cSShawn Guo if (ret)
194e783c51cSShawn Guo return ret;
195e783c51cSShawn Guo
196e783c51cSShawn Guo /* Deassert cr_write */
197e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, false);
198e783c51cSShawn Guo if (ret)
199e783c51cSShawn Guo return ret;
200e783c51cSShawn Guo
201e783c51cSShawn Guo out:
202e783c51cSShawn Guo return 0;
203e783c51cSShawn Guo }
204e783c51cSShawn Guo
imx_phy_reg_read(u16 * val,void __iomem * mmio)205e783c51cSShawn Guo static int imx_phy_reg_read(u16 *val, void __iomem *mmio)
206e783c51cSShawn Guo {
207e783c51cSShawn Guo int ret;
208e783c51cSShawn Guo
209e783c51cSShawn Guo /* Assert the cr_read signal */
210e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, true);
211e783c51cSShawn Guo if (ret)
212e783c51cSShawn Guo return ret;
213e783c51cSShawn Guo
214e783c51cSShawn Guo /* Capture the data from cr_data_out[] */
215e783c51cSShawn Guo *val = readl(mmio + IMX_P0PHYSR) & IMX_P0PHYSR_CR_DATA_OUT;
216e783c51cSShawn Guo
217e783c51cSShawn Guo /* Deassert cr_read */
218e783c51cSShawn Guo ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, false);
219e783c51cSShawn Guo if (ret)
220e783c51cSShawn Guo return ret;
221e783c51cSShawn Guo
222e783c51cSShawn Guo return 0;
223e783c51cSShawn Guo }
224e783c51cSShawn Guo
imx_sata_phy_reset(struct ahci_host_priv * hpriv)225e783c51cSShawn Guo static int imx_sata_phy_reset(struct ahci_host_priv *hpriv)
226e783c51cSShawn Guo {
227e5878732SRichard Zhu struct imx_ahci_priv *imxpriv = hpriv->plat_data;
228e783c51cSShawn Guo void __iomem *mmio = hpriv->mmio;
229e783c51cSShawn Guo int timeout = 10;
230e783c51cSShawn Guo u16 val;
231e783c51cSShawn Guo int ret;
232e783c51cSShawn Guo
233e5878732SRichard Zhu if (imxpriv->type == AHCI_IMX6QP) {
234e5878732SRichard Zhu /* 6qp adds the sata reset mechanism, use it for 6qp sata */
235e5878732SRichard Zhu regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
236e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_PD, 0);
237e5878732SRichard Zhu
238e5878732SRichard Zhu regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
239e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_RST, 0);
240e5878732SRichard Zhu udelay(50);
241e5878732SRichard Zhu regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
242e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_RST,
243e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_RST);
244e5878732SRichard Zhu return 0;
245e5878732SRichard Zhu }
246e5878732SRichard Zhu
247e783c51cSShawn Guo /* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */
248e783c51cSShawn Guo ret = imx_phy_reg_addressing(IMX_CLOCK_RESET, mmio);
249e783c51cSShawn Guo if (ret)
250e783c51cSShawn Guo return ret;
251e783c51cSShawn Guo ret = imx_phy_reg_write(IMX_CLOCK_RESET_RESET, mmio);
252e783c51cSShawn Guo if (ret)
253e783c51cSShawn Guo return ret;
254e783c51cSShawn Guo
255e783c51cSShawn Guo /* Wait for PHY RX_PLL to be stable */
256e783c51cSShawn Guo do {
257e783c51cSShawn Guo usleep_range(100, 200);
258e783c51cSShawn Guo ret = imx_phy_reg_addressing(IMX_LANE0_OUT_STAT, mmio);
259e783c51cSShawn Guo if (ret)
260e783c51cSShawn Guo return ret;
261e783c51cSShawn Guo ret = imx_phy_reg_read(&val, mmio);
262e783c51cSShawn Guo if (ret)
263e783c51cSShawn Guo return ret;
264e783c51cSShawn Guo if (val & IMX_LANE0_OUT_STAT_RX_PLL_STATE)
265e783c51cSShawn Guo break;
266e783c51cSShawn Guo } while (--timeout);
267e783c51cSShawn Guo
268e783c51cSShawn Guo return timeout ? 0 : -ETIMEDOUT;
269e783c51cSShawn Guo }
270e783c51cSShawn Guo
27154643a83SCsaba Kertesz enum {
27254643a83SCsaba Kertesz /* SATA PHY Register */
27354643a83SCsaba Kertesz SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT = 0x0001,
27454643a83SCsaba Kertesz SATA_PHY_CR_CLOCK_DAC_CTL = 0x0008,
27554643a83SCsaba Kertesz SATA_PHY_CR_CLOCK_RTUNE_CTL = 0x0009,
27654643a83SCsaba Kertesz SATA_PHY_CR_CLOCK_ADC_OUT = 0x000A,
27754643a83SCsaba Kertesz SATA_PHY_CR_CLOCK_MPLL_TST = 0x0017,
27854643a83SCsaba Kertesz };
27954643a83SCsaba Kertesz
read_adc_sum(void * dev,u16 rtune_ctl_reg,void __iomem * mmio)28054643a83SCsaba Kertesz static int read_adc_sum(void *dev, u16 rtune_ctl_reg, void __iomem * mmio)
28154643a83SCsaba Kertesz {
28254643a83SCsaba Kertesz u16 adc_out_reg, read_sum;
28354643a83SCsaba Kertesz u32 index, read_attempt;
2845bca462dSEgor Starkov const u32 attempt_limit = 200;
28554643a83SCsaba Kertesz
28654643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
28754643a83SCsaba Kertesz imx_phy_reg_write(rtune_ctl_reg, mmio);
28854643a83SCsaba Kertesz
28954643a83SCsaba Kertesz /* two dummy read */
29054643a83SCsaba Kertesz index = 0;
29154643a83SCsaba Kertesz read_attempt = 0;
29254643a83SCsaba Kertesz adc_out_reg = 0;
29354643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_ADC_OUT, mmio);
29454643a83SCsaba Kertesz while (index < 2) {
29554643a83SCsaba Kertesz imx_phy_reg_read(&adc_out_reg, mmio);
29654643a83SCsaba Kertesz /* check if valid */
29754643a83SCsaba Kertesz if (adc_out_reg & 0x400)
29854643a83SCsaba Kertesz index++;
29954643a83SCsaba Kertesz
30054643a83SCsaba Kertesz read_attempt++;
30154643a83SCsaba Kertesz if (read_attempt > attempt_limit) {
30254643a83SCsaba Kertesz dev_err(dev, "Read REG more than %d times!\n",
30354643a83SCsaba Kertesz attempt_limit);
30454643a83SCsaba Kertesz break;
30554643a83SCsaba Kertesz }
30654643a83SCsaba Kertesz }
30754643a83SCsaba Kertesz
30854643a83SCsaba Kertesz index = 0;
30954643a83SCsaba Kertesz read_attempt = 0;
31054643a83SCsaba Kertesz read_sum = 0;
31154643a83SCsaba Kertesz while (index < 80) {
31254643a83SCsaba Kertesz imx_phy_reg_read(&adc_out_reg, mmio);
31354643a83SCsaba Kertesz if (adc_out_reg & 0x400) {
31454643a83SCsaba Kertesz read_sum = read_sum + (adc_out_reg & 0x3FF);
31554643a83SCsaba Kertesz index++;
31654643a83SCsaba Kertesz }
31754643a83SCsaba Kertesz read_attempt++;
31854643a83SCsaba Kertesz if (read_attempt > attempt_limit) {
31954643a83SCsaba Kertesz dev_err(dev, "Read REG more than %d times!\n",
32054643a83SCsaba Kertesz attempt_limit);
32154643a83SCsaba Kertesz break;
32254643a83SCsaba Kertesz }
32354643a83SCsaba Kertesz }
32454643a83SCsaba Kertesz
32554643a83SCsaba Kertesz /* Use the U32 to make 1000 precision */
32654643a83SCsaba Kertesz return (read_sum * 1000) / 80;
32754643a83SCsaba Kertesz }
32854643a83SCsaba Kertesz
32954643a83SCsaba Kertesz /* SATA AHCI temperature monitor */
__sata_ahci_read_temperature(void * dev,int * temp)330f1d8b504SDaniel Lezcano static int __sata_ahci_read_temperature(void *dev, int *temp)
33154643a83SCsaba Kertesz {
33254643a83SCsaba Kertesz u16 mpll_test_reg, rtune_ctl_reg, dac_ctl_reg, read_sum;
33354643a83SCsaba Kertesz u32 str1, str2, str3, str4;
33454643a83SCsaba Kertesz int m1, m2, a;
33554643a83SCsaba Kertesz struct ahci_host_priv *hpriv = dev_get_drvdata(dev);
33654643a83SCsaba Kertesz void __iomem *mmio = hpriv->mmio;
33754643a83SCsaba Kertesz
33854643a83SCsaba Kertesz /* check rd-wr to reg */
33954643a83SCsaba Kertesz read_sum = 0;
34054643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_CRCMP_LT_LIMIT, mmio);
34154643a83SCsaba Kertesz imx_phy_reg_write(read_sum, mmio);
34254643a83SCsaba Kertesz imx_phy_reg_read(&read_sum, mmio);
34354643a83SCsaba Kertesz if ((read_sum & 0xffff) != 0)
34454643a83SCsaba Kertesz dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
34554643a83SCsaba Kertesz
34654643a83SCsaba Kertesz imx_phy_reg_write(0x5A5A, mmio);
34754643a83SCsaba Kertesz imx_phy_reg_read(&read_sum, mmio);
34854643a83SCsaba Kertesz if ((read_sum & 0xffff) != 0x5A5A)
34954643a83SCsaba Kertesz dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
35054643a83SCsaba Kertesz
35154643a83SCsaba Kertesz imx_phy_reg_write(0x1234, mmio);
35254643a83SCsaba Kertesz imx_phy_reg_read(&read_sum, mmio);
35354643a83SCsaba Kertesz if ((read_sum & 0xffff) != 0x1234)
35454643a83SCsaba Kertesz dev_err(dev, "Read/Write REG error, 0x%x!\n", read_sum);
35554643a83SCsaba Kertesz
35654643a83SCsaba Kertesz /* start temperature test */
35754643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
35854643a83SCsaba Kertesz imx_phy_reg_read(&mpll_test_reg, mmio);
35954643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
36054643a83SCsaba Kertesz imx_phy_reg_read(&rtune_ctl_reg, mmio);
36154643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
36254643a83SCsaba Kertesz imx_phy_reg_read(&dac_ctl_reg, mmio);
36354643a83SCsaba Kertesz
36454643a83SCsaba Kertesz /* mpll_tst.meas_iv ([12:2]) */
36554643a83SCsaba Kertesz str1 = (mpll_test_reg >> 2) & 0x7FF;
36654643a83SCsaba Kertesz /* rtune_ctl.mode ([1:0]) */
36754643a83SCsaba Kertesz str2 = (rtune_ctl_reg) & 0x3;
36854643a83SCsaba Kertesz /* dac_ctl.dac_mode ([14:12]) */
36954643a83SCsaba Kertesz str3 = (dac_ctl_reg >> 12) & 0x7;
37054643a83SCsaba Kertesz /* rtune_ctl.sel_atbp ([4]) */
37154643a83SCsaba Kertesz str4 = (rtune_ctl_reg >> 4);
37254643a83SCsaba Kertesz
37354643a83SCsaba Kertesz /* Calculate the m1 */
37454643a83SCsaba Kertesz /* mpll_tst.meas_iv */
37554643a83SCsaba Kertesz mpll_test_reg = (mpll_test_reg & 0xE03) | (512) << 2;
37654643a83SCsaba Kertesz /* rtune_ctl.mode */
37754643a83SCsaba Kertesz rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (1);
37854643a83SCsaba Kertesz /* dac_ctl.dac_mode */
37954643a83SCsaba Kertesz dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (4) << 12;
38054643a83SCsaba Kertesz /* rtune_ctl.sel_atbp */
38154643a83SCsaba Kertesz rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (0) << 4;
38254643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
38354643a83SCsaba Kertesz imx_phy_reg_write(mpll_test_reg, mmio);
38454643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
38554643a83SCsaba Kertesz imx_phy_reg_write(dac_ctl_reg, mmio);
38654643a83SCsaba Kertesz m1 = read_adc_sum(dev, rtune_ctl_reg, mmio);
38754643a83SCsaba Kertesz
38854643a83SCsaba Kertesz /* Calculate the m2 */
38954643a83SCsaba Kertesz /* rtune_ctl.sel_atbp */
39054643a83SCsaba Kertesz rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (1) << 4;
39154643a83SCsaba Kertesz m2 = read_adc_sum(dev, rtune_ctl_reg, mmio);
39254643a83SCsaba Kertesz
39354643a83SCsaba Kertesz /* restore the status */
39454643a83SCsaba Kertesz /* mpll_tst.meas_iv */
39554643a83SCsaba Kertesz mpll_test_reg = (mpll_test_reg & 0xE03) | (str1) << 2;
39654643a83SCsaba Kertesz /* rtune_ctl.mode */
39754643a83SCsaba Kertesz rtune_ctl_reg = (rtune_ctl_reg & 0xFFC) | (str2);
39854643a83SCsaba Kertesz /* dac_ctl.dac_mode */
39954643a83SCsaba Kertesz dac_ctl_reg = (dac_ctl_reg & 0x8FF) | (str3) << 12;
40054643a83SCsaba Kertesz /* rtune_ctl.sel_atbp */
40154643a83SCsaba Kertesz rtune_ctl_reg = (rtune_ctl_reg & 0xFEF) | (str4) << 4;
40254643a83SCsaba Kertesz
40354643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_MPLL_TST, mmio);
40454643a83SCsaba Kertesz imx_phy_reg_write(mpll_test_reg, mmio);
40554643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_DAC_CTL, mmio);
40654643a83SCsaba Kertesz imx_phy_reg_write(dac_ctl_reg, mmio);
40754643a83SCsaba Kertesz imx_phy_reg_addressing(SATA_PHY_CR_CLOCK_RTUNE_CTL, mmio);
40854643a83SCsaba Kertesz imx_phy_reg_write(rtune_ctl_reg, mmio);
40954643a83SCsaba Kertesz
41054643a83SCsaba Kertesz /* Compute temperature */
41154643a83SCsaba Kertesz if (!(m2 / 1000))
41254643a83SCsaba Kertesz m2 = 1000;
41354643a83SCsaba Kertesz a = (m2 - m1) / (m2/1000);
41454643a83SCsaba Kertesz *temp = ((-559) * a * a) / 1000 + (1379) * a + (-458000);
41554643a83SCsaba Kertesz
41654643a83SCsaba Kertesz return 0;
41754643a83SCsaba Kertesz }
41854643a83SCsaba Kertesz
sata_ahci_read_temperature(struct thermal_zone_device * tz,int * temp)419f1d8b504SDaniel Lezcano static int sata_ahci_read_temperature(struct thermal_zone_device *tz, int *temp)
420f1d8b504SDaniel Lezcano {
4213d4e1badSDaniel Lezcano return __sata_ahci_read_temperature(thermal_zone_device_priv(tz), temp);
422f1d8b504SDaniel Lezcano }
423f1d8b504SDaniel Lezcano
sata_ahci_show_temp(struct device * dev,struct device_attribute * da,char * buf)42454643a83SCsaba Kertesz static ssize_t sata_ahci_show_temp(struct device *dev,
42554643a83SCsaba Kertesz struct device_attribute *da,
42654643a83SCsaba Kertesz char *buf)
42754643a83SCsaba Kertesz {
42854643a83SCsaba Kertesz unsigned int temp = 0;
42954643a83SCsaba Kertesz int err;
43054643a83SCsaba Kertesz
431f1d8b504SDaniel Lezcano err = __sata_ahci_read_temperature(dev, &temp);
43254643a83SCsaba Kertesz if (err < 0)
43354643a83SCsaba Kertesz return err;
43454643a83SCsaba Kertesz
43554643a83SCsaba Kertesz return sprintf(buf, "%u\n", temp);
43654643a83SCsaba Kertesz }
43754643a83SCsaba Kertesz
438f1d8b504SDaniel Lezcano static const struct thermal_zone_device_ops fsl_sata_ahci_of_thermal_ops = {
43954643a83SCsaba Kertesz .get_temp = sata_ahci_read_temperature,
44054643a83SCsaba Kertesz };
44154643a83SCsaba Kertesz
44254643a83SCsaba Kertesz static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, sata_ahci_show_temp, NULL, 0);
44354643a83SCsaba Kertesz
44454643a83SCsaba Kertesz static struct attribute *fsl_sata_ahci_attrs[] = {
44554643a83SCsaba Kertesz &sensor_dev_attr_temp1_input.dev_attr.attr,
44654643a83SCsaba Kertesz NULL
44754643a83SCsaba Kertesz };
44854643a83SCsaba Kertesz ATTRIBUTE_GROUPS(fsl_sata_ahci);
44954643a83SCsaba Kertesz
imx8_sata_enable(struct ahci_host_priv * hpriv)450027fa4deSRichard Zhu static int imx8_sata_enable(struct ahci_host_priv *hpriv)
451027fa4deSRichard Zhu {
452027fa4deSRichard Zhu u32 val, reg;
453027fa4deSRichard Zhu int i, ret;
454027fa4deSRichard Zhu struct imx_ahci_priv *imxpriv = hpriv->plat_data;
455027fa4deSRichard Zhu struct device *dev = &imxpriv->ahci_pdev->dev;
456027fa4deSRichard Zhu
457027fa4deSRichard Zhu /* configure the hsio for sata */
458027fa4deSRichard Zhu ret = clk_prepare_enable(imxpriv->phy_pclk0);
459027fa4deSRichard Zhu if (ret < 0) {
460027fa4deSRichard Zhu dev_err(dev, "can't enable phy_pclk0.\n");
461027fa4deSRichard Zhu return ret;
462027fa4deSRichard Zhu }
463027fa4deSRichard Zhu ret = clk_prepare_enable(imxpriv->phy_pclk1);
464027fa4deSRichard Zhu if (ret < 0) {
465027fa4deSRichard Zhu dev_err(dev, "can't enable phy_pclk1.\n");
466027fa4deSRichard Zhu goto disable_phy_pclk0;
467027fa4deSRichard Zhu }
468027fa4deSRichard Zhu ret = clk_prepare_enable(imxpriv->epcs_tx_clk);
469027fa4deSRichard Zhu if (ret < 0) {
470027fa4deSRichard Zhu dev_err(dev, "can't enable epcs_tx_clk.\n");
471027fa4deSRichard Zhu goto disable_phy_pclk1;
472027fa4deSRichard Zhu }
473027fa4deSRichard Zhu ret = clk_prepare_enable(imxpriv->epcs_rx_clk);
474027fa4deSRichard Zhu if (ret < 0) {
475027fa4deSRichard Zhu dev_err(dev, "can't enable epcs_rx_clk.\n");
476027fa4deSRichard Zhu goto disable_epcs_tx_clk;
477027fa4deSRichard Zhu }
478027fa4deSRichard Zhu ret = clk_prepare_enable(imxpriv->phy_apbclk);
479027fa4deSRichard Zhu if (ret < 0) {
480027fa4deSRichard Zhu dev_err(dev, "can't enable phy_apbclk.\n");
481027fa4deSRichard Zhu goto disable_epcs_rx_clk;
482027fa4deSRichard Zhu }
483027fa4deSRichard Zhu /* Configure PHYx2 PIPE_RSTN */
484027fa4deSRichard Zhu regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEA_OFFSET +
485027fa4deSRichard Zhu IMX8QM_CSR_PCIE_CTRL2_OFFSET, &val);
486027fa4deSRichard Zhu if ((val & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
487027fa4deSRichard Zhu /* The link of the PCIEA of HSIO is down */
488027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
489027fa4deSRichard Zhu IMX8QM_CSR_PHYX2_OFFSET,
490027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_0 |
491027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0,
492027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_0 |
493027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_0);
494027fa4deSRichard Zhu }
495027fa4deSRichard Zhu regmap_read(imxpriv->gpr, IMX8QM_CSR_PCIEB_OFFSET +
496027fa4deSRichard Zhu IMX8QM_CSR_PCIE_CTRL2_OFFSET, ®);
497027fa4deSRichard Zhu if ((reg & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
498027fa4deSRichard Zhu /* The link of the PCIEB of HSIO is down */
499027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
500027fa4deSRichard Zhu IMX8QM_CSR_PHYX2_OFFSET,
501027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_1 |
502027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1,
503027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_1 |
504027fa4deSRichard Zhu IMX8QM_PHY_PIPE_RSTN_OVERRIDE_1);
505027fa4deSRichard Zhu }
506027fa4deSRichard Zhu if (((reg | val) & IMX8QM_CTRL_LTSSM_ENABLE) == 0) {
507027fa4deSRichard Zhu /* The links of both PCIA and PCIEB of HSIO are down */
508027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
509027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_OFFSET,
510027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_PCLK0_MASK |
511027fa4deSRichard Zhu IMX8QM_LPCG_PHYX2_PCLK1_MASK,
512027fa4deSRichard Zhu 0);
513027fa4deSRichard Zhu }
514027fa4deSRichard Zhu
515027fa4deSRichard Zhu /* set PWR_RST and BT_RST of csr_pciea */
516027fa4deSRichard Zhu val = IMX8QM_CSR_PCIEA_OFFSET + IMX8QM_CSR_PCIE_CTRL2_OFFSET;
517027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
518027fa4deSRichard Zhu val,
519027fa4deSRichard Zhu IMX8QM_CTRL_BUTTON_RST_N,
520027fa4deSRichard Zhu IMX8QM_CTRL_BUTTON_RST_N);
521027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
522027fa4deSRichard Zhu val,
523027fa4deSRichard Zhu IMX8QM_CTRL_POWER_UP_RST_N,
524027fa4deSRichard Zhu IMX8QM_CTRL_POWER_UP_RST_N);
525027fa4deSRichard Zhu
526027fa4deSRichard Zhu /* PHYX1_MODE to SATA */
527027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
528027fa4deSRichard Zhu IMX8QM_CSR_PHYX1_OFFSET,
529027fa4deSRichard Zhu IMX8QM_PHY_MODE_MASK,
530027fa4deSRichard Zhu IMX8QM_PHY_MODE_SATA);
531027fa4deSRichard Zhu
532027fa4deSRichard Zhu /*
533027fa4deSRichard Zhu * BIT0 RXENA 1, BIT1 TXENA 0
534027fa4deSRichard Zhu * BIT12 PHY_X1_EPCS_SEL 1.
535027fa4deSRichard Zhu */
536027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
537027fa4deSRichard Zhu IMX8QM_CSR_MISC_OFFSET,
538027fa4deSRichard Zhu IMX8QM_MISC_IOB_RXENA,
539027fa4deSRichard Zhu IMX8QM_MISC_IOB_RXENA);
540027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
541027fa4deSRichard Zhu IMX8QM_CSR_MISC_OFFSET,
542027fa4deSRichard Zhu IMX8QM_MISC_IOB_TXENA,
543027fa4deSRichard Zhu 0);
544027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
545027fa4deSRichard Zhu IMX8QM_CSR_MISC_OFFSET,
546027fa4deSRichard Zhu IMX8QM_MISC_PHYX1_EPCS_SEL,
547027fa4deSRichard Zhu IMX8QM_MISC_PHYX1_EPCS_SEL);
548027fa4deSRichard Zhu /*
549027fa4deSRichard Zhu * It is possible, for PCIe and SATA are sharing
550027fa4deSRichard Zhu * the same clock source, HPLL or external oscillator.
551027fa4deSRichard Zhu * When PCIe is in low power modes (L1.X or L2 etc),
552027fa4deSRichard Zhu * the clock source can be turned off. In this case,
553027fa4deSRichard Zhu * if this clock source is required to be toggling by
554027fa4deSRichard Zhu * SATA, then SATA functions will be abnormal.
555027fa4deSRichard Zhu * Set the override here to avoid it.
556027fa4deSRichard Zhu */
557027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
558027fa4deSRichard Zhu IMX8QM_CSR_MISC_OFFSET,
559027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
560027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
561027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
562027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0,
563027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_1 |
564027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_OUT_OVERRIDE_0 |
565027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_1 |
566027fa4deSRichard Zhu IMX8QM_MISC_CLKREQN_IN_OVERRIDE_0);
567027fa4deSRichard Zhu
568027fa4deSRichard Zhu /* clear PHY RST, then set it */
569027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
570027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET,
571027fa4deSRichard Zhu IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
572027fa4deSRichard Zhu 0);
573027fa4deSRichard Zhu
574027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
575027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET,
576027fa4deSRichard Zhu IMX8QM_SATA_CTRL_EPCS_PHYRESET_N,
577027fa4deSRichard Zhu IMX8QM_SATA_CTRL_EPCS_PHYRESET_N);
578027fa4deSRichard Zhu
579027fa4deSRichard Zhu /* CTRL RST: SET -> delay 1 us -> CLEAR -> SET */
580027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
581027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET,
582027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N,
583027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N);
584027fa4deSRichard Zhu udelay(1);
585027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
586027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET,
587027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N,
588027fa4deSRichard Zhu 0);
589027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
590027fa4deSRichard Zhu IMX8QM_CSR_SATA_OFFSET,
591027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N,
592027fa4deSRichard Zhu IMX8QM_SATA_CTRL_RESET_N);
593027fa4deSRichard Zhu
594027fa4deSRichard Zhu /* APB reset */
595027fa4deSRichard Zhu regmap_update_bits(imxpriv->gpr,
596027fa4deSRichard Zhu IMX8QM_CSR_PHYX1_OFFSET,
597027fa4deSRichard Zhu IMX8QM_PHY_APB_RSTN_0,
598027fa4deSRichard Zhu IMX8QM_PHY_APB_RSTN_0);
599027fa4deSRichard Zhu
600027fa4deSRichard Zhu for (i = 0; i < 100; i++) {
601027fa4deSRichard Zhu reg = IMX8QM_CSR_PHYX1_OFFSET +
602027fa4deSRichard Zhu IMX8QM_CSR_PHYX_STTS0_OFFSET;
603027fa4deSRichard Zhu regmap_read(imxpriv->gpr, reg, &val);
604027fa4deSRichard Zhu val &= IMX8QM_STTS0_LANE0_TX_PLL_LOCK;
605027fa4deSRichard Zhu if (val == IMX8QM_STTS0_LANE0_TX_PLL_LOCK)
606027fa4deSRichard Zhu break;
607027fa4deSRichard Zhu udelay(1);
608027fa4deSRichard Zhu }
609027fa4deSRichard Zhu
610027fa4deSRichard Zhu if (val != IMX8QM_STTS0_LANE0_TX_PLL_LOCK) {
611027fa4deSRichard Zhu dev_err(dev, "TX PLL of the PHY is not locked\n");
612027fa4deSRichard Zhu ret = -ENODEV;
613027fa4deSRichard Zhu } else {
614027fa4deSRichard Zhu writeb(imxpriv->imped_ratio, imxpriv->phy_base +
615027fa4deSRichard Zhu IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
616027fa4deSRichard Zhu writeb(imxpriv->imped_ratio, imxpriv->phy_base +
617027fa4deSRichard Zhu IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
618027fa4deSRichard Zhu reg = readb(imxpriv->phy_base +
619027fa4deSRichard Zhu IMX8QM_SATA_PHY_RX_IMPED_RATIO_OFFSET);
620027fa4deSRichard Zhu if (unlikely(reg != imxpriv->imped_ratio))
621027fa4deSRichard Zhu dev_info(dev, "Can't set PHY RX impedance ratio.\n");
622027fa4deSRichard Zhu reg = readb(imxpriv->phy_base +
623027fa4deSRichard Zhu IMX8QM_SATA_PHY_TX_IMPED_RATIO_OFFSET);
624027fa4deSRichard Zhu if (unlikely(reg != imxpriv->imped_ratio))
625027fa4deSRichard Zhu dev_info(dev, "Can't set PHY TX impedance ratio.\n");
626027fa4deSRichard Zhu usleep_range(50, 100);
627027fa4deSRichard Zhu
628027fa4deSRichard Zhu /*
629027fa4deSRichard Zhu * To reduce the power consumption, gate off
630027fa4deSRichard Zhu * the PHY clks
631027fa4deSRichard Zhu */
632027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_apbclk);
633027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_pclk1);
634027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_pclk0);
635027fa4deSRichard Zhu return ret;
636027fa4deSRichard Zhu }
637027fa4deSRichard Zhu
638027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_apbclk);
639027fa4deSRichard Zhu disable_epcs_rx_clk:
640027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->epcs_rx_clk);
641027fa4deSRichard Zhu disable_epcs_tx_clk:
642027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->epcs_tx_clk);
643027fa4deSRichard Zhu disable_phy_pclk1:
644027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_pclk1);
645027fa4deSRichard Zhu disable_phy_pclk0:
646027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->phy_pclk0);
647027fa4deSRichard Zhu
648027fa4deSRichard Zhu return ret;
649027fa4deSRichard Zhu }
650027fa4deSRichard Zhu
imx_sata_enable(struct ahci_host_priv * hpriv)65190870d79SHans de Goede static int imx_sata_enable(struct ahci_host_priv *hpriv)
6528403e2ecSMarek Vasut {
65390870d79SHans de Goede struct imx_ahci_priv *imxpriv = hpriv->plat_data;
654e783c51cSShawn Guo struct device *dev = &imxpriv->ahci_pdev->dev;
6558403e2ecSMarek Vasut int ret;
6568403e2ecSMarek Vasut
65790870d79SHans de Goede if (imxpriv->no_device)
6588403e2ecSMarek Vasut return 0;
6594a23d179SMarek Vasut
660c7d7ddeeSGregory CLEMENT ret = ahci_platform_enable_regulators(hpriv);
66190870d79SHans de Goede if (ret)
6624a23d179SMarek Vasut return ret;
6638403e2ecSMarek Vasut
664e6dd42a9SShawn Guo ret = clk_prepare_enable(imxpriv->sata_ref_clk);
6658403e2ecSMarek Vasut if (ret < 0)
66690870d79SHans de Goede goto disable_regulator;
6679e54eae2SRichard Zhu
668e5878732SRichard Zhu if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
6699e54eae2SRichard Zhu /*
67090870d79SHans de Goede * set PHY Paremeters, two steps to configure the GPR13,
6718403e2ecSMarek Vasut * one write for rest of parameters, mask of first write
67290870d79SHans de Goede * is 0x07ffffff, and the other one write for setting
67390870d79SHans de Goede * the mpll_clk_en.
6748403e2ecSMarek Vasut */
6758403e2ecSMarek Vasut regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
6768403e2ecSMarek Vasut IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
6778403e2ecSMarek Vasut IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
6788403e2ecSMarek Vasut IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
6798403e2ecSMarek Vasut IMX6Q_GPR13_SATA_SPD_MODE_MASK |
6808403e2ecSMarek Vasut IMX6Q_GPR13_SATA_MPLL_SS_EN |
6818403e2ecSMarek Vasut IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
6828403e2ecSMarek Vasut IMX6Q_GPR13_SATA_TX_BOOST_MASK |
6838403e2ecSMarek Vasut IMX6Q_GPR13_SATA_TX_LVL_MASK |
6848403e2ecSMarek Vasut IMX6Q_GPR13_SATA_MPLL_CLK_EN |
6858403e2ecSMarek Vasut IMX6Q_GPR13_SATA_TX_EDGE_RATE,
68629e69413SRussell King imxpriv->phy_params);
68790870d79SHans de Goede regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
68890870d79SHans de Goede IMX6Q_GPR13_SATA_MPLL_CLK_EN,
68990870d79SHans de Goede IMX6Q_GPR13_SATA_MPLL_CLK_EN);
690e783c51cSShawn Guo
6913685f251SShawn Guo usleep_range(100, 200);
6923685f251SShawn Guo
693e783c51cSShawn Guo ret = imx_sata_phy_reset(hpriv);
694e783c51cSShawn Guo if (ret) {
695e783c51cSShawn Guo dev_err(dev, "failed to reset phy: %d\n", ret);
69619f5be0fSWei Yongjun goto disable_clk;
697e783c51cSShawn Guo }
698027fa4deSRichard Zhu } else if (imxpriv->type == AHCI_IMX8QM) {
699027fa4deSRichard Zhu ret = imx8_sata_enable(hpriv);
7004a23d179SMarek Vasut }
7018403e2ecSMarek Vasut
70290870d79SHans de Goede usleep_range(1000, 2000);
7039e54eae2SRichard Zhu
70490870d79SHans de Goede return 0;
7059e54eae2SRichard Zhu
70619f5be0fSWei Yongjun disable_clk:
70719f5be0fSWei Yongjun clk_disable_unprepare(imxpriv->sata_ref_clk);
70890870d79SHans de Goede disable_regulator:
709c7d7ddeeSGregory CLEMENT ahci_platform_disable_regulators(hpriv);
71090870d79SHans de Goede
7119e54eae2SRichard Zhu return ret;
7129e54eae2SRichard Zhu }
7139e54eae2SRichard Zhu
imx_sata_disable(struct ahci_host_priv * hpriv)71490870d79SHans de Goede static void imx_sata_disable(struct ahci_host_priv *hpriv)
7159e54eae2SRichard Zhu {
71690870d79SHans de Goede struct imx_ahci_priv *imxpriv = hpriv->plat_data;
7179e54eae2SRichard Zhu
71890870d79SHans de Goede if (imxpriv->no_device)
71990870d79SHans de Goede return;
72090870d79SHans de Goede
721e5878732SRichard Zhu switch (imxpriv->type) {
722e5878732SRichard Zhu case AHCI_IMX6QP:
723e5878732SRichard Zhu regmap_update_bits(imxpriv->gpr, IOMUXC_GPR5,
724e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_PD,
725e5878732SRichard Zhu IMX6Q_GPR5_SATA_SW_PD);
72690870d79SHans de Goede regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
72790870d79SHans de Goede IMX6Q_GPR13_SATA_MPLL_CLK_EN,
72890870d79SHans de Goede !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
729e5878732SRichard Zhu break;
730e5878732SRichard Zhu
731e5878732SRichard Zhu case AHCI_IMX6Q:
732e5878732SRichard Zhu regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
733e5878732SRichard Zhu IMX6Q_GPR13_SATA_MPLL_CLK_EN,
734e5878732SRichard Zhu !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
735e5878732SRichard Zhu break;
7363d6f22b7SRichard Zhu
737027fa4deSRichard Zhu case AHCI_IMX8QM:
738027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->epcs_rx_clk);
739027fa4deSRichard Zhu clk_disable_unprepare(imxpriv->epcs_tx_clk);
740027fa4deSRichard Zhu break;
741027fa4deSRichard Zhu
7423d6f22b7SRichard Zhu default:
7433d6f22b7SRichard Zhu break;
74490870d79SHans de Goede }
74590870d79SHans de Goede
746e6dd42a9SShawn Guo clk_disable_unprepare(imxpriv->sata_ref_clk);
74790870d79SHans de Goede
748c7d7ddeeSGregory CLEMENT ahci_platform_disable_regulators(hpriv);
74990870d79SHans de Goede }
75090870d79SHans de Goede
ahci_imx_error_handler(struct ata_port * ap)75190870d79SHans de Goede static void ahci_imx_error_handler(struct ata_port *ap)
75290870d79SHans de Goede {
75390870d79SHans de Goede u32 reg_val;
75490870d79SHans de Goede struct ata_device *dev;
75590870d79SHans de Goede struct ata_host *host = dev_get_drvdata(ap->dev);
75690870d79SHans de Goede struct ahci_host_priv *hpriv = host->private_data;
75790870d79SHans de Goede void __iomem *mmio = hpriv->mmio;
75890870d79SHans de Goede struct imx_ahci_priv *imxpriv = hpriv->plat_data;
75990870d79SHans de Goede
76090870d79SHans de Goede ahci_error_handler(ap);
76190870d79SHans de Goede
76290870d79SHans de Goede if (!(imxpriv->first_time) || ahci_imx_hotplug)
76390870d79SHans de Goede return;
76490870d79SHans de Goede
76590870d79SHans de Goede imxpriv->first_time = false;
76690870d79SHans de Goede
76790870d79SHans de Goede ata_for_each_dev(dev, &ap->link, ENABLED)
76890870d79SHans de Goede return;
76990870d79SHans de Goede /*
77090870d79SHans de Goede * Disable link to save power. An imx ahci port can't be recovered
77190870d79SHans de Goede * without full reset once the pddq mode is enabled making it
77290870d79SHans de Goede * impossible to use as part of libata LPM.
77390870d79SHans de Goede */
77424a9ad5bSShawn Guo reg_val = readl(mmio + IMX_P0PHYCR);
77524a9ad5bSShawn Guo writel(reg_val | IMX_P0PHYCR_TEST_PDDQ, mmio + IMX_P0PHYCR);
77690870d79SHans de Goede imx_sata_disable(hpriv);
77790870d79SHans de Goede imxpriv->no_device = true;
778f118ae59SRussell King
779f118ae59SRussell King dev_info(ap->dev, "no device found, disabling link.\n");
780f118ae59SRussell King dev_info(ap->dev, "pass " MODULE_PARAM_PREFIX ".hotplug=1 to enable hotplug\n");
78190870d79SHans de Goede }
78290870d79SHans de Goede
ahci_imx_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)78390870d79SHans de Goede static int ahci_imx_softreset(struct ata_link *link, unsigned int *class,
78490870d79SHans de Goede unsigned long deadline)
78590870d79SHans de Goede {
78690870d79SHans de Goede struct ata_port *ap = link->ap;
78790870d79SHans de Goede struct ata_host *host = dev_get_drvdata(ap->dev);
78890870d79SHans de Goede struct ahci_host_priv *hpriv = host->private_data;
78990870d79SHans de Goede struct imx_ahci_priv *imxpriv = hpriv->plat_data;
7903aadcf83SColin Ian King int ret;
79190870d79SHans de Goede
79290870d79SHans de Goede if (imxpriv->type == AHCI_IMX53)
79390870d79SHans de Goede ret = ahci_pmp_retry_srst_ops.softreset(link, class, deadline);
794e5878732SRichard Zhu else
79590870d79SHans de Goede ret = ahci_ops.softreset(link, class, deadline);
79690870d79SHans de Goede
79790870d79SHans de Goede return ret;
79890870d79SHans de Goede }
79990870d79SHans de Goede
80090870d79SHans de Goede static struct ata_port_operations ahci_imx_ops = {
80190870d79SHans de Goede .inherits = &ahci_ops,
80290870d79SHans de Goede .host_stop = ahci_imx_host_stop,
80390870d79SHans de Goede .error_handler = ahci_imx_error_handler,
80490870d79SHans de Goede .softreset = ahci_imx_softreset,
80590870d79SHans de Goede };
80690870d79SHans de Goede
80790870d79SHans de Goede static const struct ata_port_info ahci_imx_port_info = {
80890870d79SHans de Goede .flags = AHCI_FLAG_COMMON,
80990870d79SHans de Goede .pio_mask = ATA_PIO4,
81090870d79SHans de Goede .udma_mask = ATA_UDMA6,
81190870d79SHans de Goede .port_ops = &ahci_imx_ops,
81290870d79SHans de Goede };
81390870d79SHans de Goede
81490870d79SHans de Goede static const struct of_device_id imx_ahci_of_match[] = {
81590870d79SHans de Goede { .compatible = "fsl,imx53-ahci", .data = (void *)AHCI_IMX53 },
81690870d79SHans de Goede { .compatible = "fsl,imx6q-ahci", .data = (void *)AHCI_IMX6Q },
817e5878732SRichard Zhu { .compatible = "fsl,imx6qp-ahci", .data = (void *)AHCI_IMX6QP },
818027fa4deSRichard Zhu { .compatible = "fsl,imx8qm-ahci", .data = (void *)AHCI_IMX8QM },
8195e776d7bSGeert Uytterhoeven { /* sentinel */ }
82090870d79SHans de Goede };
82190870d79SHans de Goede MODULE_DEVICE_TABLE(of, imx_ahci_of_match);
82290870d79SHans de Goede
82329e69413SRussell King struct reg_value {
82429e69413SRussell King u32 of_value;
82529e69413SRussell King u32 reg_value;
82629e69413SRussell King };
82729e69413SRussell King
82829e69413SRussell King struct reg_property {
82929e69413SRussell King const char *name;
83029e69413SRussell King const struct reg_value *values;
83129e69413SRussell King size_t num_values;
83229e69413SRussell King u32 def_value;
833a6e72624SRussell King u32 set_value;
83429e69413SRussell King };
83529e69413SRussell King
83629e69413SRussell King static const struct reg_value gpr13_tx_level[] = {
83729e69413SRussell King { 937, IMX6Q_GPR13_SATA_TX_LVL_0_937_V },
83829e69413SRussell King { 947, IMX6Q_GPR13_SATA_TX_LVL_0_947_V },
83929e69413SRussell King { 957, IMX6Q_GPR13_SATA_TX_LVL_0_957_V },
84029e69413SRussell King { 966, IMX6Q_GPR13_SATA_TX_LVL_0_966_V },
84129e69413SRussell King { 976, IMX6Q_GPR13_SATA_TX_LVL_0_976_V },
84229e69413SRussell King { 986, IMX6Q_GPR13_SATA_TX_LVL_0_986_V },
84329e69413SRussell King { 996, IMX6Q_GPR13_SATA_TX_LVL_0_996_V },
84429e69413SRussell King { 1005, IMX6Q_GPR13_SATA_TX_LVL_1_005_V },
84529e69413SRussell King { 1015, IMX6Q_GPR13_SATA_TX_LVL_1_015_V },
84629e69413SRussell King { 1025, IMX6Q_GPR13_SATA_TX_LVL_1_025_V },
84729e69413SRussell King { 1035, IMX6Q_GPR13_SATA_TX_LVL_1_035_V },
84829e69413SRussell King { 1045, IMX6Q_GPR13_SATA_TX_LVL_1_045_V },
84929e69413SRussell King { 1054, IMX6Q_GPR13_SATA_TX_LVL_1_054_V },
85029e69413SRussell King { 1064, IMX6Q_GPR13_SATA_TX_LVL_1_064_V },
85129e69413SRussell King { 1074, IMX6Q_GPR13_SATA_TX_LVL_1_074_V },
85229e69413SRussell King { 1084, IMX6Q_GPR13_SATA_TX_LVL_1_084_V },
85329e69413SRussell King { 1094, IMX6Q_GPR13_SATA_TX_LVL_1_094_V },
85429e69413SRussell King { 1104, IMX6Q_GPR13_SATA_TX_LVL_1_104_V },
85529e69413SRussell King { 1113, IMX6Q_GPR13_SATA_TX_LVL_1_113_V },
85629e69413SRussell King { 1123, IMX6Q_GPR13_SATA_TX_LVL_1_123_V },
85729e69413SRussell King { 1133, IMX6Q_GPR13_SATA_TX_LVL_1_133_V },
85829e69413SRussell King { 1143, IMX6Q_GPR13_SATA_TX_LVL_1_143_V },
85929e69413SRussell King { 1152, IMX6Q_GPR13_SATA_TX_LVL_1_152_V },
86029e69413SRussell King { 1162, IMX6Q_GPR13_SATA_TX_LVL_1_162_V },
86129e69413SRussell King { 1172, IMX6Q_GPR13_SATA_TX_LVL_1_172_V },
86229e69413SRussell King { 1182, IMX6Q_GPR13_SATA_TX_LVL_1_182_V },
86329e69413SRussell King { 1191, IMX6Q_GPR13_SATA_TX_LVL_1_191_V },
86429e69413SRussell King { 1201, IMX6Q_GPR13_SATA_TX_LVL_1_201_V },
86529e69413SRussell King { 1211, IMX6Q_GPR13_SATA_TX_LVL_1_211_V },
86629e69413SRussell King { 1221, IMX6Q_GPR13_SATA_TX_LVL_1_221_V },
86729e69413SRussell King { 1230, IMX6Q_GPR13_SATA_TX_LVL_1_230_V },
86829e69413SRussell King { 1240, IMX6Q_GPR13_SATA_TX_LVL_1_240_V }
86929e69413SRussell King };
87029e69413SRussell King
87129e69413SRussell King static const struct reg_value gpr13_tx_boost[] = {
87229e69413SRussell King { 0, IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB },
87329e69413SRussell King { 370, IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB },
87429e69413SRussell King { 740, IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB },
87529e69413SRussell King { 1110, IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB },
87629e69413SRussell King { 1480, IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB },
87729e69413SRussell King { 1850, IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB },
87829e69413SRussell King { 2220, IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB },
87929e69413SRussell King { 2590, IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB },
88029e69413SRussell King { 2960, IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB },
88129e69413SRussell King { 3330, IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB },
88229e69413SRussell King { 3700, IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB },
88329e69413SRussell King { 4070, IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB },
88429e69413SRussell King { 4440, IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB },
88529e69413SRussell King { 4810, IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB },
88629e69413SRussell King { 5280, IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB },
88729e69413SRussell King { 5750, IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB }
88829e69413SRussell King };
88929e69413SRussell King
89029e69413SRussell King static const struct reg_value gpr13_tx_atten[] = {
89129e69413SRussell King { 8, IMX6Q_GPR13_SATA_TX_ATTEN_8_16 },
89229e69413SRussell King { 9, IMX6Q_GPR13_SATA_TX_ATTEN_9_16 },
89329e69413SRussell King { 10, IMX6Q_GPR13_SATA_TX_ATTEN_10_16 },
89429e69413SRussell King { 12, IMX6Q_GPR13_SATA_TX_ATTEN_12_16 },
89529e69413SRussell King { 14, IMX6Q_GPR13_SATA_TX_ATTEN_14_16 },
89629e69413SRussell King { 16, IMX6Q_GPR13_SATA_TX_ATTEN_16_16 },
89729e69413SRussell King };
89829e69413SRussell King
89929e69413SRussell King static const struct reg_value gpr13_rx_eq[] = {
90029e69413SRussell King { 500, IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB },
90129e69413SRussell King { 1000, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB },
90229e69413SRussell King { 1500, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB },
90329e69413SRussell King { 2000, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB },
90429e69413SRussell King { 2500, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB },
90529e69413SRussell King { 3000, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB },
90629e69413SRussell King { 3500, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB },
90729e69413SRussell King { 4000, IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB },
90829e69413SRussell King };
90929e69413SRussell King
91029e69413SRussell King static const struct reg_property gpr13_props[] = {
91129e69413SRussell King {
91229e69413SRussell King .name = "fsl,transmit-level-mV",
91329e69413SRussell King .values = gpr13_tx_level,
91429e69413SRussell King .num_values = ARRAY_SIZE(gpr13_tx_level),
91529e69413SRussell King .def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V,
91629e69413SRussell King }, {
91729e69413SRussell King .name = "fsl,transmit-boost-mdB",
91829e69413SRussell King .values = gpr13_tx_boost,
91929e69413SRussell King .num_values = ARRAY_SIZE(gpr13_tx_boost),
92029e69413SRussell King .def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB,
92129e69413SRussell King }, {
92229e69413SRussell King .name = "fsl,transmit-atten-16ths",
92329e69413SRussell King .values = gpr13_tx_atten,
92429e69413SRussell King .num_values = ARRAY_SIZE(gpr13_tx_atten),
92529e69413SRussell King .def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16,
92629e69413SRussell King }, {
92729e69413SRussell King .name = "fsl,receive-eq-mdB",
92829e69413SRussell King .values = gpr13_rx_eq,
92929e69413SRussell King .num_values = ARRAY_SIZE(gpr13_rx_eq),
93029e69413SRussell King .def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB,
931a6e72624SRussell King }, {
932a6e72624SRussell King .name = "fsl,no-spread-spectrum",
933a6e72624SRussell King .def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN,
934a6e72624SRussell King .set_value = 0,
93529e69413SRussell King },
93629e69413SRussell King };
93729e69413SRussell King
imx_ahci_parse_props(struct device * dev,const struct reg_property * prop,size_t num)93829e69413SRussell King static u32 imx_ahci_parse_props(struct device *dev,
93929e69413SRussell King const struct reg_property *prop, size_t num)
94029e69413SRussell King {
94129e69413SRussell King struct device_node *np = dev->of_node;
94229e69413SRussell King u32 reg_value = 0;
94329e69413SRussell King int i, j;
94429e69413SRussell King
94529e69413SRussell King for (i = 0; i < num; i++, prop++) {
94629e69413SRussell King u32 of_val;
94729e69413SRussell King
948a6e72624SRussell King if (prop->num_values == 0) {
949a6e72624SRussell King if (of_property_read_bool(np, prop->name))
950a6e72624SRussell King reg_value |= prop->set_value;
951a6e72624SRussell King else
952a6e72624SRussell King reg_value |= prop->def_value;
953a6e72624SRussell King continue;
954a6e72624SRussell King }
955a6e72624SRussell King
95629e69413SRussell King if (of_property_read_u32(np, prop->name, &of_val)) {
95729e69413SRussell King dev_info(dev, "%s not specified, using %08x\n",
95829e69413SRussell King prop->name, prop->def_value);
95929e69413SRussell King reg_value |= prop->def_value;
96029e69413SRussell King continue;
96129e69413SRussell King }
96229e69413SRussell King
96329e69413SRussell King for (j = 0; j < prop->num_values; j++) {
96429e69413SRussell King if (prop->values[j].of_value == of_val) {
96529e69413SRussell King dev_info(dev, "%s value %u, using %08x\n",
96629e69413SRussell King prop->name, of_val, prop->values[j].reg_value);
96729e69413SRussell King reg_value |= prop->values[j].reg_value;
96829e69413SRussell King break;
96929e69413SRussell King }
97029e69413SRussell King }
97129e69413SRussell King
97229e69413SRussell King if (j == prop->num_values) {
97329e69413SRussell King dev_err(dev, "DT property %s is not a valid value\n",
97429e69413SRussell King prop->name);
97529e69413SRussell King reg_value |= prop->def_value;
97629e69413SRussell King }
97729e69413SRussell King }
97829e69413SRussell King
97929e69413SRussell King return reg_value;
98029e69413SRussell King }
98129e69413SRussell King
982*25df73d9SBart Van Assche static const struct scsi_host_template ahci_platform_sht = {
983018d5ef2SAkinobu Mita AHCI_SHT(DRV_NAME),
984018d5ef2SAkinobu Mita };
985018d5ef2SAkinobu Mita
imx8_sata_probe(struct device * dev,struct imx_ahci_priv * imxpriv)986027fa4deSRichard Zhu static int imx8_sata_probe(struct device *dev, struct imx_ahci_priv *imxpriv)
987027fa4deSRichard Zhu {
988027fa4deSRichard Zhu struct resource *phy_res;
989027fa4deSRichard Zhu struct platform_device *pdev = imxpriv->ahci_pdev;
990027fa4deSRichard Zhu struct device_node *np = dev->of_node;
991027fa4deSRichard Zhu
992027fa4deSRichard Zhu if (of_property_read_u32(np, "fsl,phy-imp", &imxpriv->imped_ratio))
993027fa4deSRichard Zhu imxpriv->imped_ratio = IMX8QM_SATA_PHY_IMPED_RATIO_85OHM;
994027fa4deSRichard Zhu phy_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
995027fa4deSRichard Zhu if (phy_res) {
996027fa4deSRichard Zhu imxpriv->phy_base = devm_ioremap(dev, phy_res->start,
997027fa4deSRichard Zhu resource_size(phy_res));
998027fa4deSRichard Zhu if (!imxpriv->phy_base) {
999027fa4deSRichard Zhu dev_err(dev, "error with ioremap\n");
1000027fa4deSRichard Zhu return -ENOMEM;
1001027fa4deSRichard Zhu }
1002027fa4deSRichard Zhu } else {
1003027fa4deSRichard Zhu dev_err(dev, "missing *phy* reg region.\n");
1004027fa4deSRichard Zhu return -ENOMEM;
1005027fa4deSRichard Zhu }
1006027fa4deSRichard Zhu imxpriv->gpr =
1007027fa4deSRichard Zhu syscon_regmap_lookup_by_phandle(np, "hsio");
1008027fa4deSRichard Zhu if (IS_ERR(imxpriv->gpr)) {
1009027fa4deSRichard Zhu dev_err(dev, "unable to find gpr registers\n");
1010027fa4deSRichard Zhu return PTR_ERR(imxpriv->gpr);
1011027fa4deSRichard Zhu }
1012027fa4deSRichard Zhu
1013027fa4deSRichard Zhu imxpriv->epcs_tx_clk = devm_clk_get(dev, "epcs_tx");
1014027fa4deSRichard Zhu if (IS_ERR(imxpriv->epcs_tx_clk)) {
1015027fa4deSRichard Zhu dev_err(dev, "can't get epcs_tx_clk clock.\n");
1016027fa4deSRichard Zhu return PTR_ERR(imxpriv->epcs_tx_clk);
1017027fa4deSRichard Zhu }
1018027fa4deSRichard Zhu imxpriv->epcs_rx_clk = devm_clk_get(dev, "epcs_rx");
1019027fa4deSRichard Zhu if (IS_ERR(imxpriv->epcs_rx_clk)) {
1020027fa4deSRichard Zhu dev_err(dev, "can't get epcs_rx_clk clock.\n");
1021027fa4deSRichard Zhu return PTR_ERR(imxpriv->epcs_rx_clk);
1022027fa4deSRichard Zhu }
1023027fa4deSRichard Zhu imxpriv->phy_pclk0 = devm_clk_get(dev, "phy_pclk0");
1024027fa4deSRichard Zhu if (IS_ERR(imxpriv->phy_pclk0)) {
1025027fa4deSRichard Zhu dev_err(dev, "can't get phy_pclk0 clock.\n");
1026027fa4deSRichard Zhu return PTR_ERR(imxpriv->phy_pclk0);
1027027fa4deSRichard Zhu }
1028027fa4deSRichard Zhu imxpriv->phy_pclk1 = devm_clk_get(dev, "phy_pclk1");
1029027fa4deSRichard Zhu if (IS_ERR(imxpriv->phy_pclk1)) {
1030027fa4deSRichard Zhu dev_err(dev, "can't get phy_pclk1 clock.\n");
1031027fa4deSRichard Zhu return PTR_ERR(imxpriv->phy_pclk1);
1032027fa4deSRichard Zhu }
1033027fa4deSRichard Zhu imxpriv->phy_apbclk = devm_clk_get(dev, "phy_apbclk");
1034027fa4deSRichard Zhu if (IS_ERR(imxpriv->phy_apbclk)) {
1035027fa4deSRichard Zhu dev_err(dev, "can't get phy_apbclk clock.\n");
1036027fa4deSRichard Zhu return PTR_ERR(imxpriv->phy_apbclk);
1037027fa4deSRichard Zhu }
1038027fa4deSRichard Zhu
1039027fa4deSRichard Zhu /* Fetch GPIO, then enable the external OSC */
10408a99358aSLinus Walleij imxpriv->clkreq_gpiod = devm_gpiod_get_optional(dev, "clkreq",
10418a99358aSLinus Walleij GPIOD_OUT_LOW | GPIOD_FLAGS_BIT_NONEXCLUSIVE);
10428a99358aSLinus Walleij if (IS_ERR(imxpriv->clkreq_gpiod))
10438a99358aSLinus Walleij return PTR_ERR(imxpriv->clkreq_gpiod);
10448a99358aSLinus Walleij if (imxpriv->clkreq_gpiod)
10458a99358aSLinus Walleij gpiod_set_consumer_name(imxpriv->clkreq_gpiod, "SATA CLKREQ");
1046027fa4deSRichard Zhu
1047027fa4deSRichard Zhu return 0;
1048027fa4deSRichard Zhu }
1049027fa4deSRichard Zhu
imx_ahci_probe(struct platform_device * pdev)105090870d79SHans de Goede static int imx_ahci_probe(struct platform_device *pdev)
105190870d79SHans de Goede {
105290870d79SHans de Goede struct device *dev = &pdev->dev;
105390870d79SHans de Goede const struct of_device_id *of_id;
105490870d79SHans de Goede struct ahci_host_priv *hpriv;
105590870d79SHans de Goede struct imx_ahci_priv *imxpriv;
105690870d79SHans de Goede unsigned int reg_val;
105790870d79SHans de Goede int ret;
105890870d79SHans de Goede
105990870d79SHans de Goede of_id = of_match_device(imx_ahci_of_match, dev);
106090870d79SHans de Goede if (!of_id)
106190870d79SHans de Goede return -EINVAL;
106290870d79SHans de Goede
106390870d79SHans de Goede imxpriv = devm_kzalloc(dev, sizeof(*imxpriv), GFP_KERNEL);
106490870d79SHans de Goede if (!imxpriv)
106590870d79SHans de Goede return -ENOMEM;
106690870d79SHans de Goede
1067e783c51cSShawn Guo imxpriv->ahci_pdev = pdev;
106890870d79SHans de Goede imxpriv->no_device = false;
106990870d79SHans de Goede imxpriv->first_time = true;
107026d9f48dSDamien Le Moal imxpriv->type = (unsigned long)of_id->data;
1071e6dd42a9SShawn Guo
1072e6dd42a9SShawn Guo imxpriv->sata_clk = devm_clk_get(dev, "sata");
1073e6dd42a9SShawn Guo if (IS_ERR(imxpriv->sata_clk)) {
1074e6dd42a9SShawn Guo dev_err(dev, "can't get sata clock.\n");
1075e6dd42a9SShawn Guo return PTR_ERR(imxpriv->sata_clk);
1076e6dd42a9SShawn Guo }
1077e6dd42a9SShawn Guo
1078e6dd42a9SShawn Guo imxpriv->sata_ref_clk = devm_clk_get(dev, "sata_ref");
1079e6dd42a9SShawn Guo if (IS_ERR(imxpriv->sata_ref_clk)) {
1080e6dd42a9SShawn Guo dev_err(dev, "can't get sata_ref clock.\n");
1081e6dd42a9SShawn Guo return PTR_ERR(imxpriv->sata_ref_clk);
1082e6dd42a9SShawn Guo }
1083e6dd42a9SShawn Guo
108490870d79SHans de Goede imxpriv->ahb_clk = devm_clk_get(dev, "ahb");
108590870d79SHans de Goede if (IS_ERR(imxpriv->ahb_clk)) {
108690870d79SHans de Goede dev_err(dev, "can't get ahb clock.\n");
108790870d79SHans de Goede return PTR_ERR(imxpriv->ahb_clk);
108890870d79SHans de Goede }
108990870d79SHans de Goede
1090e5878732SRichard Zhu if (imxpriv->type == AHCI_IMX6Q || imxpriv->type == AHCI_IMX6QP) {
109129e69413SRussell King u32 reg_value;
109229e69413SRussell King
109390870d79SHans de Goede imxpriv->gpr = syscon_regmap_lookup_by_compatible(
109490870d79SHans de Goede "fsl,imx6q-iomuxc-gpr");
109590870d79SHans de Goede if (IS_ERR(imxpriv->gpr)) {
109690870d79SHans de Goede dev_err(dev,
109790870d79SHans de Goede "failed to find fsl,imx6q-iomux-gpr regmap\n");
109890870d79SHans de Goede return PTR_ERR(imxpriv->gpr);
109990870d79SHans de Goede }
110029e69413SRussell King
110129e69413SRussell King reg_value = imx_ahci_parse_props(dev, gpr13_props,
110229e69413SRussell King ARRAY_SIZE(gpr13_props));
110329e69413SRussell King
110429e69413SRussell King imxpriv->phy_params =
110529e69413SRussell King IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
110629e69413SRussell King IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
110729e69413SRussell King IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
110829e69413SRussell King reg_value;
1109027fa4deSRichard Zhu } else if (imxpriv->type == AHCI_IMX8QM) {
1110027fa4deSRichard Zhu ret = imx8_sata_probe(dev, imxpriv);
1111027fa4deSRichard Zhu if (ret)
1112027fa4deSRichard Zhu return ret;
111390870d79SHans de Goede }
111490870d79SHans de Goede
111516af2d65SKunihiko Hayashi hpriv = ahci_platform_get_resources(pdev, 0);
111690870d79SHans de Goede if (IS_ERR(hpriv))
111790870d79SHans de Goede return PTR_ERR(hpriv);
111890870d79SHans de Goede
111990870d79SHans de Goede hpriv->plat_data = imxpriv;
112090870d79SHans de Goede
1121e6dd42a9SShawn Guo ret = clk_prepare_enable(imxpriv->sata_clk);
112290870d79SHans de Goede if (ret)
112390870d79SHans de Goede return ret;
112490870d79SHans de Goede
1125d7969f59SArnd Bergmann if (imxpriv->type == AHCI_IMX53 &&
1126d7969f59SArnd Bergmann IS_ENABLED(CONFIG_HWMON)) {
112754643a83SCsaba Kertesz /* Add the temperature monitor */
112854643a83SCsaba Kertesz struct device *hwmon_dev;
112954643a83SCsaba Kertesz
113054643a83SCsaba Kertesz hwmon_dev =
113154643a83SCsaba Kertesz devm_hwmon_device_register_with_groups(dev,
113254643a83SCsaba Kertesz "sata_ahci",
113354643a83SCsaba Kertesz hpriv,
113454643a83SCsaba Kertesz fsl_sata_ahci_groups);
113554643a83SCsaba Kertesz if (IS_ERR(hwmon_dev)) {
113654643a83SCsaba Kertesz ret = PTR_ERR(hwmon_dev);
113754643a83SCsaba Kertesz goto disable_clk;
113854643a83SCsaba Kertesz }
1139f1d8b504SDaniel Lezcano devm_thermal_of_zone_register(hwmon_dev, 0, hwmon_dev,
114054643a83SCsaba Kertesz &fsl_sata_ahci_of_thermal_ops);
114154643a83SCsaba Kertesz dev_info(dev, "%s: sensor 'sata_ahci'\n", dev_name(hwmon_dev));
114254643a83SCsaba Kertesz }
114354643a83SCsaba Kertesz
1144e6dd42a9SShawn Guo ret = imx_sata_enable(hpriv);
1145e6dd42a9SShawn Guo if (ret)
1146e6dd42a9SShawn Guo goto disable_clk;
1147e6dd42a9SShawn Guo
114890870d79SHans de Goede /*
114990870d79SHans de Goede * Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL,
115024a9ad5bSShawn Guo * and IP vendor specific register IMX_TIMER1MS.
115190870d79SHans de Goede * Configure CAP_SSS (support stagered spin up).
115290870d79SHans de Goede * Implement the port0.
115390870d79SHans de Goede * Get the ahb clock rate, and configure the TIMER1MS register.
115490870d79SHans de Goede */
115590870d79SHans de Goede reg_val = readl(hpriv->mmio + HOST_CAP);
115690870d79SHans de Goede if (!(reg_val & HOST_CAP_SSS)) {
115790870d79SHans de Goede reg_val |= HOST_CAP_SSS;
115890870d79SHans de Goede writel(reg_val, hpriv->mmio + HOST_CAP);
115990870d79SHans de Goede }
116090870d79SHans de Goede reg_val = readl(hpriv->mmio + HOST_PORTS_IMPL);
116190870d79SHans de Goede if (!(reg_val & 0x1)) {
116290870d79SHans de Goede reg_val |= 0x1;
116390870d79SHans de Goede writel(reg_val, hpriv->mmio + HOST_PORTS_IMPL);
116490870d79SHans de Goede }
116590870d79SHans de Goede
116690870d79SHans de Goede reg_val = clk_get_rate(imxpriv->ahb_clk) / 1000;
116724a9ad5bSShawn Guo writel(reg_val, hpriv->mmio + IMX_TIMER1MS);
116890870d79SHans de Goede
1169018d5ef2SAkinobu Mita ret = ahci_platform_init_host(pdev, hpriv, &ahci_imx_port_info,
1170018d5ef2SAkinobu Mita &ahci_platform_sht);
117190870d79SHans de Goede if (ret)
1172e6dd42a9SShawn Guo goto disable_sata;
117390870d79SHans de Goede
1174e6dd42a9SShawn Guo return 0;
1175e6dd42a9SShawn Guo
1176e6dd42a9SShawn Guo disable_sata:
1177e6dd42a9SShawn Guo imx_sata_disable(hpriv);
1178e6dd42a9SShawn Guo disable_clk:
1179e6dd42a9SShawn Guo clk_disable_unprepare(imxpriv->sata_clk);
118090870d79SHans de Goede return ret;
118190870d79SHans de Goede }
118290870d79SHans de Goede
ahci_imx_host_stop(struct ata_host * host)118390870d79SHans de Goede static void ahci_imx_host_stop(struct ata_host *host)
118490870d79SHans de Goede {
118590870d79SHans de Goede struct ahci_host_priv *hpriv = host->private_data;
1186e6dd42a9SShawn Guo struct imx_ahci_priv *imxpriv = hpriv->plat_data;
118790870d79SHans de Goede
118890870d79SHans de Goede imx_sata_disable(hpriv);
1189e6dd42a9SShawn Guo clk_disable_unprepare(imxpriv->sata_clk);
119090870d79SHans de Goede }
119190870d79SHans de Goede
119246ce6b74SHans de Goede #ifdef CONFIG_PM_SLEEP
imx_ahci_suspend(struct device * dev)119390870d79SHans de Goede static int imx_ahci_suspend(struct device *dev)
119490870d79SHans de Goede {
119590870d79SHans de Goede struct ata_host *host = dev_get_drvdata(dev);
119690870d79SHans de Goede struct ahci_host_priv *hpriv = host->private_data;
119790870d79SHans de Goede int ret;
119890870d79SHans de Goede
119990870d79SHans de Goede ret = ahci_platform_suspend_host(dev);
120090870d79SHans de Goede if (ret)
120190870d79SHans de Goede return ret;
120290870d79SHans de Goede
120390870d79SHans de Goede imx_sata_disable(hpriv);
120490870d79SHans de Goede
12059e54eae2SRichard Zhu return 0;
12069e54eae2SRichard Zhu }
12079e54eae2SRichard Zhu
imx_ahci_resume(struct device * dev)120890870d79SHans de Goede static int imx_ahci_resume(struct device *dev)
120990870d79SHans de Goede {
121090870d79SHans de Goede struct ata_host *host = dev_get_drvdata(dev);
121190870d79SHans de Goede struct ahci_host_priv *hpriv = host->private_data;
121290870d79SHans de Goede int ret;
121390870d79SHans de Goede
121490870d79SHans de Goede ret = imx_sata_enable(hpriv);
121590870d79SHans de Goede if (ret)
121690870d79SHans de Goede return ret;
121790870d79SHans de Goede
121890870d79SHans de Goede return ahci_platform_resume_host(dev);
121990870d79SHans de Goede }
122046ce6b74SHans de Goede #endif
122190870d79SHans de Goede
122290870d79SHans de Goede static SIMPLE_DEV_PM_OPS(ahci_imx_pm_ops, imx_ahci_suspend, imx_ahci_resume);
122390870d79SHans de Goede
12249e54eae2SRichard Zhu static struct platform_driver imx_ahci_driver = {
12259e54eae2SRichard Zhu .probe = imx_ahci_probe,
122690870d79SHans de Goede .remove_new = ata_platform_remove_one,
12279e54eae2SRichard Zhu .driver = {
1228018d5ef2SAkinobu Mita .name = DRV_NAME,
12299e54eae2SRichard Zhu .of_match_table = imx_ahci_of_match,
123090870d79SHans de Goede .pm = &ahci_imx_pm_ops,
12319e54eae2SRichard Zhu },
12329e54eae2SRichard Zhu };
12339e54eae2SRichard Zhu module_platform_driver(imx_ahci_driver);
12349e54eae2SRichard Zhu
12359e54eae2SRichard Zhu MODULE_DESCRIPTION("Freescale i.MX AHCI SATA platform driver");
12369e54eae2SRichard Zhu MODULE_AUTHOR("Richard Zhu <Hong-Xing.Zhu@freescale.com>");
12379e54eae2SRichard Zhu MODULE_LICENSE("GPL");
1238979556f1SAlexander Stein MODULE_ALIAS("platform:" DRV_NAME);
1239