1e65e175bSOded Gabbay // SPDX-License-Identifier: GPL-2.0
2e65e175bSOded Gabbay
3e65e175bSOded Gabbay /*
4e65e175bSOded Gabbay * Copyright 2020-2022 HabanaLabs, Ltd.
5e65e175bSOded Gabbay * All Rights Reserved.
6e65e175bSOded Gabbay */
7e65e175bSOded Gabbay
8e65e175bSOded Gabbay #include "gaudi2P.h"
9e65e175bSOded Gabbay #include "../include/gaudi2/asic_reg/gaudi2_regs.h"
10e65e175bSOded Gabbay
11e65e175bSOded Gabbay #define UNSET_GLBL_SEC_BIT(array, b) ((array)[((b) / 32)] |= (1 << ((b) % 32)))
12e65e175bSOded Gabbay
13e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_RD PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_RD_MASK
14e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_SEC_RD PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_SEC_RD_MASK
15e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_WR PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_WR_MASK
16e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_SEC_WR PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_SEC_WR_MASK
17e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_EXT_SEC_WR PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_EXT_SEC_WR_MASK
18e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_RD \
19e65e175bSOded Gabbay PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_RD_MASK
20e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_WR \
21e65e175bSOded Gabbay PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_WR_MASK
22e65e175bSOded Gabbay #define SPECIAL_GLBL_ERR_CAUSE_EXT_UNMAPPED_WR \
23e65e175bSOded Gabbay PDMA0_CORE_SPECIAL_GLBL_ERR_CAUSE_EXT_UNMAPPED_WR_MASK
24e65e175bSOded Gabbay
25e65e175bSOded Gabbay /* LBW RR */
26e65e175bSOded Gabbay #define SFT_NUM_OF_LBW_RTR 1
27e65e175bSOded Gabbay #define SFT_LBW_RTR_OFFSET 0
28e65e175bSOded Gabbay #define RR_LBW_LONG_MASK 0x7FFFFFFull
29e65e175bSOded Gabbay #define RR_LBW_SHORT_MASK 0x7FFF000ull
30e65e175bSOded Gabbay
31e65e175bSOded Gabbay /* HBW RR */
32e65e175bSOded Gabbay #define SFT_NUM_OF_HBW_RTR 2
33e65e175bSOded Gabbay #define RR_HBW_SHORT_LO_MASK 0xFFFFFFFF000ull
34e65e175bSOded Gabbay #define RR_HBW_SHORT_HI_MASK 0xF00000000000ull
35e65e175bSOded Gabbay #define RR_HBW_LONG_LO_MASK 0xFFFFFFFF000ull
36e65e175bSOded Gabbay #define RR_HBW_LONG_HI_MASK 0xFFFFF00000000000ull
37e65e175bSOded Gabbay
38e65e175bSOded Gabbay struct rr_config {
39e65e175bSOded Gabbay u64 min;
40e65e175bSOded Gabbay u64 max;
41e65e175bSOded Gabbay u32 index;
42e65e175bSOded Gabbay u8 type;
43e65e175bSOded Gabbay };
44e65e175bSOded Gabbay
45e65e175bSOded Gabbay struct gaudi2_atypical_bp_blocks {
46e65e175bSOded Gabbay u32 mm_block_base_addr;
47e65e175bSOded Gabbay u32 block_size;
48e65e175bSOded Gabbay u32 glbl_sec_offset;
49e65e175bSOded Gabbay u32 glbl_sec_length;
50e65e175bSOded Gabbay };
51e65e175bSOded Gabbay
52e65e175bSOded Gabbay static const struct gaudi2_atypical_bp_blocks gaudi2_pb_dcr0_sm_objs = {
53e65e175bSOded Gabbay mmDCORE0_SYNC_MNGR_OBJS_BASE,
54e65e175bSOded Gabbay 128 * 1024,
55e65e175bSOded Gabbay SM_OBJS_PROT_BITS_OFFS,
56e65e175bSOded Gabbay 640
57e65e175bSOded Gabbay };
58e65e175bSOded Gabbay
59e65e175bSOded Gabbay static const u32 gaudi2_pb_sft0[] = {
60e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF0_RTR_CTRL_BASE,
61e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF0_RTR_H3_BASE,
62e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE,
63e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF0_ADDR_DEC_HBW_BASE,
64e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF1_RTR_CTRL_BASE,
65e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF1_RTR_H3_BASE,
66e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF1_MSTR_IF_RR_SHRD_HBW_BASE,
67e65e175bSOded Gabbay mmSFT0_HBW_RTR_IF1_ADDR_DEC_HBW_BASE,
68e65e175bSOded Gabbay mmSFT0_LBW_RTR_IF_RTR_CTRL_BASE,
69e65e175bSOded Gabbay mmSFT0_LBW_RTR_IF_RTR_H3_BASE,
70e65e175bSOded Gabbay mmSFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_HBW_BASE,
71e65e175bSOded Gabbay mmSFT0_LBW_RTR_IF_ADDR_DEC_HBW_BASE,
72e65e175bSOded Gabbay mmSFT0_BASE,
73e65e175bSOded Gabbay };
74e65e175bSOded Gabbay
75e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_hif[] = {
76e65e175bSOded Gabbay mmDCORE0_HIF0_BASE,
77e65e175bSOded Gabbay };
78e65e175bSOded Gabbay
79e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_rtr0[] = {
80e65e175bSOded Gabbay mmDCORE0_RTR0_CTRL_BASE,
81e65e175bSOded Gabbay mmDCORE0_RTR0_H3_BASE,
82e65e175bSOded Gabbay mmDCORE0_RTR0_MSTR_IF_RR_SHRD_HBW_BASE,
83e65e175bSOded Gabbay mmDCORE0_RTR0_ADD_DEC_HBW_BASE,
84e65e175bSOded Gabbay mmDCORE0_RTR0_BASE,
85e65e175bSOded Gabbay mmDCORE0_RTR0_DBG_ADDR_BASE,
86e65e175bSOded Gabbay };
87e65e175bSOded Gabbay
88e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_hmmu0[] = {
89e65e175bSOded Gabbay mmDCORE0_HMMU0_MMU_BASE,
90e65e175bSOded Gabbay mmDCORE0_HMMU0_MSTR_IF_RR_SHRD_HBW_BASE,
91e65e175bSOded Gabbay mmDCORE0_HMMU0_SCRAMB_OUT_BASE,
92e65e175bSOded Gabbay mmDCORE0_HMMU0_STLB_BASE,
93e65e175bSOded Gabbay };
94e65e175bSOded Gabbay
95e65e175bSOded Gabbay static const u32 gaudi2_pb_cpu_if[] = {
96e65e175bSOded Gabbay mmCPU_IF_BASE,
97e65e175bSOded Gabbay };
98e65e175bSOded Gabbay
99e65e175bSOded Gabbay static const u32 gaudi2_pb_cpu[] = {
100e65e175bSOded Gabbay mmCPU_CA53_CFG_BASE,
101e65e175bSOded Gabbay mmCPU_MSTR_IF_RR_SHRD_HBW_BASE,
102e65e175bSOded Gabbay };
103e65e175bSOded Gabbay
104e65e175bSOded Gabbay static const u32 gaudi2_pb_kdma[] = {
105e65e175bSOded Gabbay mmARC_FARM_KDMA_BASE,
106e65e175bSOded Gabbay mmARC_FARM_KDMA_MSTR_IF_RR_SHRD_HBW_BASE,
107e65e175bSOded Gabbay };
108e65e175bSOded Gabbay
109e65e175bSOded Gabbay static const u32 gaudi2_pb_pdma0[] = {
110e65e175bSOded Gabbay mmPDMA0_CORE_BASE,
111e65e175bSOded Gabbay mmPDMA0_MSTR_IF_RR_SHRD_HBW_BASE,
112e65e175bSOded Gabbay mmPDMA0_QM_BASE,
113e65e175bSOded Gabbay };
114e65e175bSOded Gabbay
115e65e175bSOded Gabbay static const u32 gaudi2_pb_pdma0_arc[] = {
116e65e175bSOded Gabbay mmPDMA0_QM_ARC_AUX_BASE,
117e65e175bSOded Gabbay };
118e65e175bSOded Gabbay
119e65e175bSOded Gabbay static const struct range gaudi2_pb_pdma0_arc_unsecured_regs[] = {
120e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_RUN_HALT_REQ, mmPDMA0_QM_ARC_AUX_RUN_HALT_ACK},
121e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_CLUSTER_NUM, mmPDMA0_QM_ARC_AUX_WAKE_UP_EVENT},
122e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_ARC_RST_REQ, mmPDMA0_QM_ARC_AUX_CID_OFFSET_7},
123e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_SCRATCHPAD_0, mmPDMA0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT},
124e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN, mmPDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN},
125e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN, mmPDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN},
126e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0, mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG},
127e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT, mmPDMA0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI},
128e65e175bSOded Gabbay {mmPDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT, mmPDMA0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN},
129e65e175bSOded Gabbay };
130e65e175bSOded Gabbay
131e65e175bSOded Gabbay static const u32 gaudi2_pb_pdma0_unsecured_regs[] = {
132e65e175bSOded Gabbay mmPDMA0_CORE_CTX_AXUSER_HB_WR_REDUCTION,
133e65e175bSOded Gabbay mmPDMA0_CORE_CTX_WR_COMP_ADDR_HI,
134e65e175bSOded Gabbay mmPDMA0_CORE_CTX_WR_COMP_ADDR_LO,
135e65e175bSOded Gabbay mmPDMA0_CORE_CTX_WR_COMP_WDATA,
136e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_BASE_LO,
137e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_BASE_HI,
138e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_BASE_LO,
139e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_BASE_HI,
140e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_TSIZE_0,
141e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_TSIZE_1,
142e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_TSIZE_2,
143e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_TSIZE_3,
144e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_TSIZE_4,
145e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_STRIDE_1,
146e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_STRIDE_2,
147e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_STRIDE_3,
148e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_STRIDE_4,
149e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_OFFSET_LO,
150e65e175bSOded Gabbay mmPDMA0_CORE_CTX_SRC_OFFSET_HI,
151e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_TSIZE_0,
152e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_TSIZE_1,
153e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_TSIZE_2,
154e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_TSIZE_3,
155e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_TSIZE_4,
156e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_STRIDE_1,
157e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_STRIDE_2,
158e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_STRIDE_3,
159e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_STRIDE_4,
160e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_OFFSET_LO,
161e65e175bSOded Gabbay mmPDMA0_CORE_CTX_DST_OFFSET_HI,
162e65e175bSOded Gabbay mmPDMA0_CORE_CTX_COMMIT,
163e65e175bSOded Gabbay mmPDMA0_CORE_CTX_CTRL,
164e65e175bSOded Gabbay mmPDMA0_CORE_CTX_TE_NUMROWS,
165e65e175bSOded Gabbay mmPDMA0_CORE_CTX_IDX,
166e65e175bSOded Gabbay mmPDMA0_CORE_CTX_IDX_INC,
167e65e175bSOded Gabbay mmPDMA0_QM_CQ_CFG0_0,
168e65e175bSOded Gabbay mmPDMA0_QM_CQ_CFG0_1,
169e65e175bSOded Gabbay mmPDMA0_QM_CQ_CFG0_2,
170e65e175bSOded Gabbay mmPDMA0_QM_CQ_CFG0_3,
171e65e175bSOded Gabbay mmPDMA0_QM_CQ_CFG0_4,
172e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_RDATA_0,
173e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_RDATA_1,
174e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_RDATA_2,
175e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_RDATA_3,
176e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_RDATA_4,
177e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_RDATA_0,
178e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_RDATA_1,
179e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_RDATA_2,
180e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_RDATA_3,
181e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_RDATA_4,
182e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_RDATA_0,
183e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_RDATA_1,
184e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_RDATA_2,
185e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_RDATA_3,
186e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_RDATA_4,
187e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_RDATA_0,
188e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_RDATA_1,
189e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_RDATA_2,
190e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_RDATA_3,
191e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_RDATA_4,
192e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_CNT_0,
193e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_CNT_1,
194e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_CNT_2,
195e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_CNT_3,
196e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE0_CNT_4,
197e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_CNT_0,
198e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_CNT_1,
199e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_CNT_2,
200e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_CNT_3,
201e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE1_CNT_4,
202e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_CNT_0,
203e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_CNT_1,
204e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_CNT_2,
205e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_CNT_3,
206e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE2_CNT_4,
207e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_CNT_0,
208e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_CNT_1,
209e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_CNT_2,
210e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_CNT_3,
211e65e175bSOded Gabbay mmPDMA0_QM_CP_FENCE3_CNT_4,
212e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_LO_0,
213e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_HI_0,
214e65e175bSOded Gabbay mmPDMA0_QM_CQ_TSIZE_0,
215e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_0,
216e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_LO_1,
217e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_HI_1,
218e65e175bSOded Gabbay mmPDMA0_QM_CQ_TSIZE_1,
219e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_1,
220e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_LO_2,
221e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_HI_2,
222e65e175bSOded Gabbay mmPDMA0_QM_CQ_TSIZE_2,
223e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_2,
224e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_LO_3,
225e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_HI_3,
226e65e175bSOded Gabbay mmPDMA0_QM_CQ_TSIZE_3,
227e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_3,
228e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_LO_4,
229e65e175bSOded Gabbay mmPDMA0_QM_CQ_PTR_HI_4,
230e65e175bSOded Gabbay mmPDMA0_QM_CQ_TSIZE_4,
231e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_4,
232e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE,
233e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE + 4,
234e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE,
235e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE + 4,
236e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE,
237e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE + 4,
238e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE,
239e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE + 4,
240e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE,
241e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE + 4,
242e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE,
243e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE + 4,
244e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE,
245e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE + 4,
246e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE,
247e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE + 4,
248e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE,
249e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE + 4,
250e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE,
251e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE + 4,
252e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE,
253e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE + 4,
254e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE,
255e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE + 4,
256e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE,
257e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE + 4,
258e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE,
259e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE + 4,
260e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE,
261e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE + 4,
262e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE,
263e65e175bSOded Gabbay mmPDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE + 4,
264e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_PTR_LO,
265e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_PTR_LO_STS,
266e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_PTR_HI,
267e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_PTR_HI_STS,
268e65e175bSOded Gabbay mmPDMA0_QM_ARB_CFG_0,
269e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_QUIET_PER,
270e65e175bSOded Gabbay mmPDMA0_QM_ARB_CHOICE_Q_PUSH,
271e65e175bSOded Gabbay mmPDMA0_QM_ARB_WRR_WEIGHT_0,
272e65e175bSOded Gabbay mmPDMA0_QM_ARB_WRR_WEIGHT_1,
273e65e175bSOded Gabbay mmPDMA0_QM_ARB_WRR_WEIGHT_2,
274e65e175bSOded Gabbay mmPDMA0_QM_ARB_WRR_WEIGHT_3,
275e65e175bSOded Gabbay mmPDMA0_QM_ARB_BASE_LO,
276e65e175bSOded Gabbay mmPDMA0_QM_ARB_BASE_HI,
277e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_SLAVE_EN,
278e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_SLAVE_EN_1,
279e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CRED_INC,
280e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_0,
281e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_1,
282e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_2,
283e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_3,
284e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_4,
285e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_5,
286e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_6,
287e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_7,
288e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_8,
289e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_9,
290e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_10,
291e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_11,
292e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_12,
293e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_13,
294e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_14,
295e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_15,
296e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_16,
297e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_17,
298e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_18,
299e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_19,
300e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_20,
301e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_21,
302e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_22,
303e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_23,
304e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_24,
305e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_25,
306e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_26,
307e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_27,
308e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_28,
309e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_29,
310e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_30,
311e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_31,
312e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_32,
313e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_33,
314e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_34,
315e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_35,
316e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_36,
317e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_37,
318e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_38,
319e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_39,
320e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_40,
321e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_41,
322e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_42,
323e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_43,
324e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_44,
325e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_45,
326e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_46,
327e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_47,
328e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_48,
329e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_49,
330e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_50,
331e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_51,
332e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_52,
333e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_53,
334e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_54,
335e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_55,
336e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_56,
337e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_57,
338e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_58,
339e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_59,
340e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_60,
341e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_61,
342e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_62,
343e65e175bSOded Gabbay mmPDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_63,
344e65e175bSOded Gabbay mmPDMA0_QM_ARB_SLV_ID,
345e65e175bSOded Gabbay mmPDMA0_QM_ARB_SLV_MASTER_INC_CRED_OFST,
346e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_CFG0,
347e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_CI_0,
348e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_CI_1,
349e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_CI_2,
350e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_CI_3,
351e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_CI_4,
352e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_IFIFO_CI,
353e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_CI_0,
354e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_CI_1,
355e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_CI_2,
356e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_CI_3,
357e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_CI_4,
358e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_CTL_CI,
359e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_TSIZE,
360e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_CTL,
361e65e175bSOded Gabbay mmPDMA0_QM_CP_SWITCH_WD_SET,
362e65e175bSOded Gabbay mmPDMA0_QM_CP_EXT_SWITCH,
363e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_0,
364e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_1,
365e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_2,
366e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_3,
367e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_4,
368e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_UPEN_0,
369e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_UPEN_1,
370e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_UPEN_2,
371e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_UPEN_3,
372e65e175bSOded Gabbay mmPDMA0_QM_CP_PRED_UPEN_4,
373e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_LO_0,
374e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_LO_1,
375e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_LO_2,
376e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_LO_3,
377e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_LO_4,
378e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_HI_0,
379e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_HI_1,
380e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_HI_2,
381e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_HI_3,
382e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE0_ADDR_HI_4,
383e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_LO_0,
384e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_LO_1,
385e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_LO_2,
386e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_LO_3,
387e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_LO_4,
388e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_HI_0,
389e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_HI_1,
390e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_HI_2,
391e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_HI_3,
392e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE1_ADDR_HI_4,
393e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_LO_0,
394e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_LO_1,
395e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_LO_2,
396e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_LO_3,
397e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_LO_4,
398e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_HI_0,
399e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_HI_1,
400e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_HI_2,
401e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_HI_3,
402e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE2_ADDR_HI_4,
403e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_LO_0,
404e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_LO_1,
405e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_LO_2,
406e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_LO_3,
407e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_LO_4,
408e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_HI_0,
409e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_HI_1,
410e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_HI_2,
411e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_HI_3,
412e65e175bSOded Gabbay mmPDMA0_QM_CP_MSG_BASE3_ADDR_HI_4,
413e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_IFIFO_MSG_BASE_LO,
414e65e175bSOded Gabbay mmPDMA0_QM_ARC_CQ_CTL_MSG_BASE_LO,
415e65e175bSOded Gabbay mmPDMA0_QM_CQ_IFIFO_MSG_BASE_LO,
416e65e175bSOded Gabbay mmPDMA0_QM_CQ_CTL_MSG_BASE_LO
417e65e175bSOded Gabbay };
418e65e175bSOded Gabbay
419e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_edma0[] = {
420e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_BASE,
421e65e175bSOded Gabbay mmDCORE0_EDMA0_MSTR_IF_RR_SHRD_HBW_BASE,
422e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_BASE,
423e65e175bSOded Gabbay };
424e65e175bSOded Gabbay
425e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_edma0_arc[] = {
426e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_BASE,
427e65e175bSOded Gabbay };
428e65e175bSOded Gabbay
429e65e175bSOded Gabbay static const struct range gaudi2_pb_dcr0_edma0_arc_unsecured_regs[] = {
430e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_RUN_HALT_REQ, mmDCORE0_EDMA0_QM_ARC_AUX_RUN_HALT_ACK},
431e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_CLUSTER_NUM, mmDCORE0_EDMA0_QM_ARC_AUX_WAKE_UP_EVENT},
432e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_ARC_RST_REQ, mmDCORE0_EDMA0_QM_ARC_AUX_CID_OFFSET_7},
433e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_SCRATCHPAD_0, mmDCORE0_EDMA0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT},
434e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN,
435e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN},
436e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN,
437e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN},
438e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0,
439e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG},
440e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT,
441e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI},
442e65e175bSOded Gabbay {mmDCORE0_EDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT,
443e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN},
444e65e175bSOded Gabbay };
445e65e175bSOded Gabbay
446e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_edma0_unsecured_regs[] = {
447e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_AXUSER_HB_WR_REDUCTION,
448e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_HI,
449e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_WR_COMP_ADDR_LO,
450e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_WR_COMP_WDATA,
451e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_BASE_LO,
452e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_BASE_HI,
453e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_BASE_LO,
454e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_BASE_HI,
455e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_TSIZE_0,
456e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_TSIZE_1,
457e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_TSIZE_2,
458e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_TSIZE_3,
459e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_TSIZE_4,
460e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_STRIDE_1,
461e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_STRIDE_2,
462e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_STRIDE_3,
463e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_STRIDE_4,
464e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_OFFSET_LO,
465e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_SRC_OFFSET_HI,
466e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_TSIZE_0,
467e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_TSIZE_1,
468e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_TSIZE_2,
469e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_TSIZE_3,
470e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_TSIZE_4,
471e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_STRIDE_1,
472e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_STRIDE_2,
473e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_STRIDE_3,
474e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_STRIDE_4,
475e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_OFFSET_LO,
476e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_DST_OFFSET_HI,
477e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_COMMIT,
478e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_CTRL,
479e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_TE_NUMROWS,
480e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_IDX,
481e65e175bSOded Gabbay mmDCORE0_EDMA0_CORE_CTX_IDX_INC,
482*9a173212SRakesh Ughreja mmDCORE0_EDMA0_CORE_WR_COMP_MAX_OUTSTAND,
4839ce36082SRakesh Ughreja mmDCORE0_EDMA0_CORE_RD_LBW_RATE_LIM_CFG,
484e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CFG0_0,
485e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CFG0_1,
486e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CFG0_2,
487e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CFG0_3,
488e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CFG0_4,
489e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_RDATA_0,
490e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_RDATA_1,
491e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_RDATA_2,
492e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_RDATA_3,
493e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_RDATA_4,
494e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_RDATA_0,
495e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_RDATA_1,
496e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_RDATA_2,
497e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_RDATA_3,
498e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_RDATA_4,
499e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_RDATA_0,
500e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_RDATA_1,
501e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_RDATA_2,
502e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_RDATA_3,
503e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_RDATA_4,
504e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_RDATA_0,
505e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_RDATA_1,
506e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_RDATA_2,
507e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_RDATA_3,
508e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_RDATA_4,
509e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_CNT_0,
510e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_CNT_1,
511e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_CNT_2,
512e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_CNT_3,
513e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE0_CNT_4,
514e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_CNT_0,
515e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_CNT_1,
516e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_CNT_2,
517e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_CNT_3,
518e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE1_CNT_4,
519e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_CNT_0,
520e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_CNT_1,
521e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_CNT_2,
522e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_CNT_3,
523e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE2_CNT_4,
524e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_CNT_0,
525e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_CNT_1,
526e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_CNT_2,
527e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_CNT_3,
528e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_FENCE3_CNT_4,
529e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_LO_0,
530e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_HI_0,
531e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_TSIZE_0,
532e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_0,
533e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_LO_1,
534e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_HI_1,
535e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_TSIZE_1,
536e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_1,
537e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_LO_2,
538e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_HI_2,
539e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_TSIZE_2,
540e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_2,
541e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_LO_3,
542e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_HI_3,
543e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_TSIZE_3,
544e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_3,
545e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_LO_4,
546e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_PTR_HI_4,
547e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_TSIZE_4,
548e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_4,
549e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE,
550e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR0_BASE + 4,
551e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE,
552e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR1_BASE + 4,
553e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE,
554e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR2_BASE + 4,
555e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE,
556e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR3_BASE + 4,
557e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE,
558e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR4_BASE + 4,
559e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE,
560e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR5_BASE + 4,
561e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE,
562e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR6_BASE + 4,
563e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE,
564e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR7_BASE + 4,
565e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE,
566e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR8_BASE + 4,
567e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE,
568e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR9_BASE + 4,
569e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE,
570e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR10_BASE + 4,
571e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE,
572e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR11_BASE + 4,
573e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE,
574e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR12_BASE + 4,
575e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE,
576e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR13_BASE + 4,
577e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE,
578e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR14_BASE + 4,
579e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE,
580e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_QMAN_WR64_BASE_ADDR15_BASE + 4,
581e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_PTR_LO,
582e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_PTR_LO_STS,
583e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_PTR_HI,
584e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_PTR_HI_STS,
585e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_CFG_0,
586e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_QUIET_PER,
587e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_CHOICE_Q_PUSH,
588e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_WRR_WEIGHT_0,
589e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_WRR_WEIGHT_1,
590e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_WRR_WEIGHT_2,
591e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_WRR_WEIGHT_3,
592e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_BASE_LO,
593e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_BASE_HI,
594e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_SLAVE_EN,
595e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_SLAVE_EN_1,
596e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CRED_INC,
597e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_0,
598e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_1,
599e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_2,
600e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_3,
601e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_4,
602e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_5,
603e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_6,
604e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_7,
605e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_8,
606e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_9,
607e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_10,
608e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_11,
609e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_12,
610e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_13,
611e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_14,
612e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_15,
613e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_16,
614e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_17,
615e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_18,
616e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_19,
617e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_20,
618e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_21,
619e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_22,
620e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_23,
621e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_24,
622e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_25,
623e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_26,
624e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_27,
625e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_28,
626e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_29,
627e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_30,
628e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_31,
629e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_32,
630e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_33,
631e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_34,
632e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_35,
633e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_36,
634e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_37,
635e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_38,
636e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_39,
637e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_40,
638e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_41,
639e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_42,
640e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_43,
641e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_44,
642e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_45,
643e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_46,
644e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_47,
645e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_48,
646e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_49,
647e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_50,
648e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_51,
649e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_52,
650e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_53,
651e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_54,
652e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_55,
653e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_56,
654e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_57,
655e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_58,
656e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_59,
657e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_60,
658e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_61,
659e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_62,
660e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_MST_CHOICE_PUSH_OFST_63,
661e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_SLV_ID,
662e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARB_SLV_MASTER_INC_CRED_OFST,
663e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_CFG0,
664e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_CI_0,
665e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_CI_1,
666e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_CI_2,
667e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_CI_3,
668e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_CI_4,
669e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_IFIFO_CI,
670e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_CI_0,
671e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_CI_1,
672e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_CI_2,
673e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_CI_3,
674e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_CI_4,
675e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_CTL_CI,
676e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_TSIZE,
677e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_CTL,
678e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_SWITCH_WD_SET,
679e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_EXT_SWITCH,
680e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_0,
681e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_1,
682e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_2,
683e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_3,
684e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_4,
685e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_UPEN_0,
686e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_UPEN_1,
687e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_UPEN_2,
688e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_UPEN_3,
689e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_PRED_UPEN_4,
690e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_LO_0,
691e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_LO_1,
692e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_LO_2,
693e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_LO_3,
694e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_LO_4,
695e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_HI_0,
696e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_HI_1,
697e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_HI_2,
698e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_HI_3,
699e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE0_ADDR_HI_4,
700e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_LO_0,
701e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_LO_1,
702e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_LO_2,
703e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_LO_3,
704e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_LO_4,
705e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_HI_0,
706e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_HI_1,
707e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_HI_2,
708e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_HI_3,
709e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE1_ADDR_HI_4,
710e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_LO_0,
711e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_LO_1,
712e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_LO_2,
713e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_LO_3,
714e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_LO_4,
715e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_HI_0,
716e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_HI_1,
717e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_HI_2,
718e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_HI_3,
719e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE2_ADDR_HI_4,
720e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_LO_0,
721e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_LO_1,
722e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_LO_2,
723e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_LO_3,
724e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_LO_4,
725e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_HI_0,
726e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_HI_1,
727e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_HI_2,
728e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_HI_3,
729e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CP_MSG_BASE3_ADDR_HI_4,
730e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_IFIFO_MSG_BASE_LO,
731e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_ARC_CQ_CTL_MSG_BASE_LO,
732e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_IFIFO_MSG_BASE_LO,
733e65e175bSOded Gabbay mmDCORE0_EDMA0_QM_CQ_CTL_MSG_BASE_LO
734e65e175bSOded Gabbay };
735e65e175bSOded Gabbay
736e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_sbte[] = {
737e65e175bSOded Gabbay mmDCORE0_MME_SBTE0_BASE,
738e65e175bSOded Gabbay mmDCORE0_MME_SBTE0_MSTR_IF_RR_SHRD_HBW_BASE,
739e65e175bSOded Gabbay };
740e65e175bSOded Gabbay
741e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_qm[] = {
742e65e175bSOded Gabbay mmDCORE0_MME_QM_BASE,
743e65e175bSOded Gabbay };
744e65e175bSOded Gabbay
745e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_eng[] = {
746e65e175bSOded Gabbay mmDCORE0_MME_ACC_BASE,
747e65e175bSOded Gabbay mmDCORE0_MME_CTRL_HI_BASE,
748e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_BASE,
749e65e175bSOded Gabbay mmDCORE0_MME_CTRL_MSTR_IF_RR_SHRD_HBW_BASE,
750e65e175bSOded Gabbay mmDCORE0_MME_WB0_MSTR_IF_RR_SHRD_HBW_BASE,
751e65e175bSOded Gabbay mmDCORE0_MME_WB1_MSTR_IF_RR_SHRD_HBW_BASE,
752e65e175bSOded Gabbay };
753e65e175bSOded Gabbay
754e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_arc[] = {
755e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_AUX_BASE,
756e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_DUP_ENG_BASE,
757e65e175bSOded Gabbay };
758e65e175bSOded Gabbay
759e65e175bSOded Gabbay static const struct range gaudi2_pb_dcr0_mme_arc_unsecured_regs[] = {
760e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_RUN_HALT_REQ, mmDCORE0_MME_QM_ARC_AUX_RUN_HALT_ACK},
761e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_CLUSTER_NUM, mmDCORE0_MME_QM_ARC_AUX_WAKE_UP_EVENT},
762e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_ARC_RST_REQ, mmDCORE0_MME_QM_ARC_AUX_CID_OFFSET_7},
763e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_SCRATCHPAD_0, mmDCORE0_MME_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT},
764e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_CBU_EARLY_BRESP_EN, mmDCORE0_MME_QM_ARC_AUX_CBU_EARLY_BRESP_EN},
765e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_LBU_EARLY_BRESP_EN, mmDCORE0_MME_QM_ARC_AUX_LBU_EARLY_BRESP_EN},
766e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0,
767e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG},
768e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT,
769e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI},
770e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT,
771e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN},
772e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_DUP_ENG_DUP_TPC_ENG_ADDR_0,
773e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_DUP_ENG_ARC_CID_OFFSET_63},
774e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_DUP_ENG_AXUSER_HB_STRONG_ORDER,
775e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_DUP_ENG_AXUSER_LB_OVRD},
776e65e175bSOded Gabbay };
777e65e175bSOded Gabbay
778e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_qm_unsecured_regs[] = {
779e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CFG0_0,
780e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CFG0_1,
781e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CFG0_2,
782e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CFG0_3,
783e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CFG0_4,
784e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_RDATA_0,
785e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_RDATA_1,
786e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_RDATA_2,
787e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_RDATA_3,
788e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_RDATA_4,
789e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_RDATA_0,
790e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_RDATA_1,
791e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_RDATA_2,
792e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_RDATA_3,
793e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_RDATA_4,
794e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_RDATA_0,
795e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_RDATA_1,
796e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_RDATA_2,
797e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_RDATA_3,
798e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_RDATA_4,
799e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_RDATA_0,
800e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_RDATA_1,
801e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_RDATA_2,
802e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_RDATA_3,
803e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_RDATA_4,
804e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_CNT_0,
805e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_CNT_1,
806e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_CNT_2,
807e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_CNT_3,
808e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE0_CNT_4,
809e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_CNT_0,
810e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_CNT_1,
811e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_CNT_2,
812e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_CNT_3,
813e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE1_CNT_4,
814e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_CNT_0,
815e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_CNT_1,
816e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_CNT_2,
817e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_CNT_3,
818e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE2_CNT_4,
819e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_CNT_0,
820e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_CNT_1,
821e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_CNT_2,
822e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_CNT_3,
823e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_FENCE3_CNT_4,
824e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_LO_0,
825e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_HI_0,
826e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_TSIZE_0,
827e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_0,
828e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_LO_1,
829e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_HI_1,
830e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_TSIZE_1,
831e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_1,
832e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_LO_2,
833e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_HI_2,
834e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_TSIZE_2,
835e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_2,
836e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_LO_3,
837e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_HI_3,
838e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_TSIZE_3,
839e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_3,
840e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_LO_4,
841e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_PTR_HI_4,
842e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_TSIZE_4,
843e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_4,
844e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR0_BASE,
845e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR0_BASE + 4,
846e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR1_BASE,
847e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR1_BASE + 4,
848e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR2_BASE,
849e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR2_BASE + 4,
850e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR3_BASE,
851e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR3_BASE + 4,
852e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR4_BASE,
853e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR4_BASE + 4,
854e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR5_BASE,
855e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR5_BASE + 4,
856e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR6_BASE,
857e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR6_BASE + 4,
858e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR7_BASE,
859e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR7_BASE + 4,
860e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR8_BASE,
861e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR8_BASE + 4,
862e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR9_BASE,
863e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR9_BASE + 4,
864e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR10_BASE,
865e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR10_BASE + 4,
866e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR11_BASE,
867e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR11_BASE + 4,
868e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR12_BASE,
869e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR12_BASE + 4,
870e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR13_BASE,
871e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR13_BASE + 4,
872e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR14_BASE,
873e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR14_BASE + 4,
874e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR15_BASE,
875e65e175bSOded Gabbay mmDCORE0_MME_QM_QMAN_WR64_BASE_ADDR15_BASE + 4,
876e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_PTR_LO,
877e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_PTR_LO_STS,
878e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_PTR_HI,
879e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_PTR_HI_STS,
880e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_CFG_0,
881e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_QUIET_PER,
882e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_CHOICE_Q_PUSH,
883e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_WRR_WEIGHT_0,
884e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_WRR_WEIGHT_1,
885e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_WRR_WEIGHT_2,
886e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_WRR_WEIGHT_3,
887e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_BASE_LO,
888e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_BASE_HI,
889e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_SLAVE_EN,
890e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_SLAVE_EN_1,
891e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CRED_INC,
892e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_0,
893e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_1,
894e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_2,
895e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_3,
896e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_4,
897e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_5,
898e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_6,
899e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_7,
900e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_8,
901e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_9,
902e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_10,
903e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_11,
904e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_12,
905e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_13,
906e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_14,
907e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_15,
908e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_16,
909e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_17,
910e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_18,
911e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_19,
912e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_20,
913e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_21,
914e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_22,
915e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_23,
916e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_24,
917e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_25,
918e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_26,
919e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_27,
920e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_28,
921e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_29,
922e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_30,
923e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_31,
924e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_32,
925e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_33,
926e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_34,
927e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_35,
928e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_36,
929e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_37,
930e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_38,
931e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_39,
932e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_40,
933e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_41,
934e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_42,
935e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_43,
936e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_44,
937e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_45,
938e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_46,
939e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_47,
940e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_48,
941e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_49,
942e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_50,
943e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_51,
944e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_52,
945e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_53,
946e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_54,
947e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_55,
948e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_56,
949e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_57,
950e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_58,
951e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_59,
952e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_60,
953e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_61,
954e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_62,
955e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_MST_CHOICE_PUSH_OFST_63,
956e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_SLV_ID,
957e65e175bSOded Gabbay mmDCORE0_MME_QM_ARB_SLV_MASTER_INC_CRED_OFST,
958e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_CFG0,
959e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_CI_0,
960e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_CI_1,
961e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_CI_2,
962e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_CI_3,
963e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_CI_4,
964e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_IFIFO_CI,
965e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_CI_0,
966e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_CI_1,
967e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_CI_2,
968e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_CI_3,
969e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_CI_4,
970e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_CTL_CI,
971e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_TSIZE,
972e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_CTL,
973e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_SWITCH_WD_SET,
974e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_EXT_SWITCH,
975e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_0,
976e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_1,
977e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_2,
978e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_3,
979e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_4,
980e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_UPEN_0,
981e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_UPEN_1,
982e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_UPEN_2,
983e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_UPEN_3,
984e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_PRED_UPEN_4,
985e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_LO_0,
986e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_LO_1,
987e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_LO_2,
988e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_LO_3,
989e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_LO_4,
990e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_HI_0,
991e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_HI_1,
992e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_HI_2,
993e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_HI_3,
994e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE0_ADDR_HI_4,
995e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_LO_0,
996e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_LO_1,
997e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_LO_2,
998e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_LO_3,
999e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_LO_4,
1000e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_HI_0,
1001e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_HI_1,
1002e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_HI_2,
1003e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_HI_3,
1004e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE1_ADDR_HI_4,
1005e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_LO_0,
1006e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_LO_1,
1007e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_LO_2,
1008e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_LO_3,
1009e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_LO_4,
1010e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_HI_0,
1011e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_HI_1,
1012e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_HI_2,
1013e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_HI_3,
1014e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE2_ADDR_HI_4,
1015e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_LO_0,
1016e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_LO_1,
1017e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_LO_2,
1018e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_LO_3,
1019e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_LO_4,
1020e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_HI_0,
1021e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_HI_1,
1022e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_HI_2,
1023e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_HI_3,
1024e65e175bSOded Gabbay mmDCORE0_MME_QM_CP_MSG_BASE3_ADDR_HI_4,
1025e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_IFIFO_MSG_BASE_LO,
1026e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_CQ_CTL_MSG_BASE_LO,
1027e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_IFIFO_MSG_BASE_LO,
1028e65e175bSOded Gabbay mmDCORE0_MME_QM_CQ_CTL_MSG_BASE_LO
1029e65e175bSOded Gabbay };
1030e65e175bSOded Gabbay
1031e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_mme_eng_unsecured_regs[] = {
1032e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_CMD,
1033e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_AGU,
1034e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_ROI_BASE_OFFSET_0,
1035e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_ROI_BASE_OFFSET_1,
1036e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_ROI_BASE_OFFSET_2,
1037e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_ROI_BASE_OFFSET_3,
1038e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_ROI_BASE_OFFSET_4,
1039e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_ROI_BASE_OFFSET_0,
1040e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_ROI_BASE_OFFSET_1,
1041e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_ROI_BASE_OFFSET_2,
1042e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_ROI_BASE_OFFSET_3,
1043e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_ROI_BASE_OFFSET_4,
1044e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_BRAINS_LOW,
1045e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_BRAINS_HIGH,
1046e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_HEADER_LOW,
1047e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_HEADER_HIGH,
1048e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_EUS_MASTER,
1049e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_EUS_SLAVE,
1050e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_CONV_KERNEL_SIZE_MINUS_1,
1051e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_CONV_LOW,
1052e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_CONV_HIGH,
1053e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_OUTER_LOOP,
1054e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_NUM_ITERATIONS_MINUS_1,
1055e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SB_REPEAT,
1056e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_FP8_BIAS,
1057e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_RATE_LIMITER,
1058e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_USER_DATA,
1059e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_PERF_EVT_IN,
1060e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_PERF_EVT_OUT,
1061e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_PCU,
1062e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SLAVE_SYNC_OBJ0_ADDR,
1063e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SLAVE_SYNC_OBJ1_ADDR,
1064e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_POWER_LOOP,
1065e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE0_MASTER,
1066e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE1_MASTER,
1067e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE2_MASTER,
1068e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE3_MASTER,
1069e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE0_SLAVE,
1070e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE1_SLAVE,
1071e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE2_SLAVE,
1072e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_SPARE3_SLAVE,
1073e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_WKL_ID,
1074e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_ROI_BASE_OFFSET_0,
1075e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_ROI_BASE_OFFSET_1,
1076e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_ROI_BASE_OFFSET_2,
1077e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_ROI_BASE_OFFSET_3,
1078e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_ROI_BASE_OFFSET_4,
1079e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_ROI_BASE_OFFSET_0,
1080e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_ROI_BASE_OFFSET_1,
1081e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_ROI_BASE_OFFSET_2,
1082e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_ROI_BASE_OFFSET_3,
1083e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_ROI_BASE_OFFSET_4,
1084e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_ROI_BASE_OFFSET_0,
1085e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_ROI_BASE_OFFSET_1,
1086e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_ROI_BASE_OFFSET_2,
1087e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_ROI_BASE_OFFSET_3,
1088e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_ROI_BASE_OFFSET_4,
1089e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_ROI_BASE_OFFSET_0,
1090e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_ROI_BASE_OFFSET_1,
1091e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_ROI_BASE_OFFSET_2,
1092e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_ROI_BASE_OFFSET_3,
1093e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_ROI_BASE_OFFSET_4,
1094e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_ROI_BASE_OFFSET_0,
1095e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_ROI_BASE_OFFSET_1,
1096e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_ROI_BASE_OFFSET_2,
1097e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_ROI_BASE_OFFSET_3,
1098e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_ROI_BASE_OFFSET_4,
1099e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_ROI_BASE_OFFSET_0,
1100e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_ROI_BASE_OFFSET_1,
1101e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_ROI_BASE_OFFSET_2,
1102e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_ROI_BASE_OFFSET_3,
1103e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_ROI_BASE_OFFSET_4,
1104e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_VALID_ELEMENTS_0,
1105e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_VALID_ELEMENTS_1,
1106e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_VALID_ELEMENTS_2,
1107e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_VALID_ELEMENTS_3,
1108e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_VALID_ELEMENTS_4,
1109e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_LOOP_STRIDE_0,
1110e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_LOOP_STRIDE_1,
1111e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_LOOP_STRIDE_2,
1112e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_LOOP_STRIDE_3,
1113e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_LOOP_STRIDE_4,
1114e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_ROI_SIZE_0,
1115e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_ROI_SIZE_1,
1116e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_ROI_SIZE_2,
1117e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_ROI_SIZE_3,
1118e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_SPATIAL_STRIDES_0,
1119e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_SPATIAL_STRIDES_1,
1120e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_SPATIAL_STRIDES_2,
1121e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_SPATIAL_STRIDES_3,
1122e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_START_OFFSET_0,
1123e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_START_OFFSET_1,
1124e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_START_OFFSET_2,
1125e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_START_OFFSET_3,
1126e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_ROI_BASE_OFFSET_0,
1127e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_ROI_BASE_OFFSET_1,
1128e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_ROI_BASE_OFFSET_2,
1129e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_ROI_BASE_OFFSET_3,
1130e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_ROI_BASE_OFFSET_4,
1131e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_COUT1_LOW,
1132e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_COUT1_HIGH,
1133e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_COUT0_LOW,
1134e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_COUT0_HIGH,
1135e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_A_LOW,
1136e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_A_HIGH,
1137e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_B_LOW,
1138e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_B_HIGH,
1139e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_STATUS,
1140e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_SYNC_OBJ_DW0,
1141e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_SYNC_OBJ_ADDR0,
1142e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_SYNC_OBJ_VAL0,
1143e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_SYNC_OBJ_ADDR1,
1144e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_SYNC_OBJ_VAL1,
1145e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_A_SS,
1146e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_B_SS,
1147e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_COUT_SS,
1148e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_ROI_BASE_OFFSET_0,
1149e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_ROI_BASE_OFFSET_1,
1150e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_ROI_BASE_OFFSET_2,
1151e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_ROI_BASE_OFFSET_3,
1152e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_ROI_BASE_OFFSET_4,
1153e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_ROI_BASE_OFFSET_0,
1154e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_ROI_BASE_OFFSET_1,
1155e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_ROI_BASE_OFFSET_2,
1156e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_ROI_BASE_OFFSET_3,
1157e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_ROI_BASE_OFFSET_4,
1158e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_VALID_ELEMENTS_0,
1159e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_VALID_ELEMENTS_1,
1160e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_VALID_ELEMENTS_2,
1161e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_VALID_ELEMENTS_3,
1162e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_VALID_ELEMENTS_4,
1163e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_LOOP_STRIDE_0,
1164e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_LOOP_STRIDE_1,
1165e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_LOOP_STRIDE_2,
1166e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_LOOP_STRIDE_3,
1167e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_LOOP_STRIDE_4,
1168e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_ROI_SIZE_0,
1169e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_ROI_SIZE_1,
1170e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_ROI_SIZE_2,
1171e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_ROI_SIZE_3,
1172e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_SPATIAL_STRIDES_0,
1173e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_SPATIAL_STRIDES_1,
1174e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_SPATIAL_STRIDES_2,
1175e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_SPATIAL_STRIDES_3,
1176e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_START_OFFSET_0,
1177e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_START_OFFSET_1,
1178e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_START_OFFSET_2,
1179e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_START_OFFSET_3,
1180e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_BASE_ADDR_BASE,
1181e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_START_BASE,
1182e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_A_BASE,
1183e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_BASE,
1184e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_COUT_BASE,
1185e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_MASTER_BASE,
1186e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_BASE,
1187e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_MASTER_BASE,
1188e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN1_SLAVE_BASE,
1189e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_MASTER_BASE,
1190e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN2_SLAVE_BASE,
1191e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_MASTER_BASE,
1192e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN3_SLAVE_BASE,
1193e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_MASTER_BASE,
1194e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_BASE,
1195e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_MASTER_BASE,
1196e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_BASE,
1197e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_MASTER_BASE,
1198e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT1_SLAVE_BASE,
1199e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_NON_TENSOR_END_BASE,
1200e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_ROI_BASE_OFFSET_0,
1201e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_ROI_BASE_OFFSET_1,
1202e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_ROI_BASE_OFFSET_2,
1203e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_ROI_BASE_OFFSET_3,
1204e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_COUT0_SLAVE_ROI_BASE_OFFSET_4,
1205e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_ROI_BASE_OFFSET_0,
1206e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_ROI_BASE_OFFSET_1,
1207e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_ROI_BASE_OFFSET_2,
1208e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_ROI_BASE_OFFSET_3,
1209e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN4_SLAVE_ROI_BASE_OFFSET_4,
1210e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_VALID_ELEMENTS_0,
1211e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_VALID_ELEMENTS_1,
1212e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_VALID_ELEMENTS_2,
1213e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_VALID_ELEMENTS_3,
1214e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_VALID_ELEMENTS_4,
1215e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_LOOP_STRIDE_0,
1216e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_LOOP_STRIDE_1,
1217e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_LOOP_STRIDE_2,
1218e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_LOOP_STRIDE_3,
1219e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_LOOP_STRIDE_4,
1220e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_ROI_SIZE_0,
1221e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_ROI_SIZE_1,
1222e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_ROI_SIZE_2,
1223e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_ROI_SIZE_3,
1224e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_SPATIAL_STRIDES_0,
1225e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_SPATIAL_STRIDES_1,
1226e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_SPATIAL_STRIDES_2,
1227e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_SPATIAL_STRIDES_3,
1228e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_START_OFFSET_0,
1229e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_START_OFFSET_1,
1230e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_START_OFFSET_2,
1231e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_TENSOR_B_START_OFFSET_3,
1232e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_ROI_BASE_OFFSET_0,
1233e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_ROI_BASE_OFFSET_1,
1234e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_ROI_BASE_OFFSET_2,
1235e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_ROI_BASE_OFFSET_3,
1236e65e175bSOded Gabbay mmDCORE0_MME_CTRL_LO_ARCH_AGU_IN0_SLAVE_ROI_BASE_OFFSET_4,
1237e65e175bSOded Gabbay mmDCORE0_MME_ACC_AP_LFSR_POLY,
1238e65e175bSOded Gabbay mmDCORE0_MME_ACC_AP_LFSR_SEED_WDATA,
1239e65e175bSOded Gabbay mmDCORE0_MME_ACC_AP_LFSR_SEED_SEL,
1240e65e175bSOded Gabbay mmDCORE0_MME_ACC_AP_LFSR_SEED_RDATA,
1241e65e175bSOded Gabbay mmDCORE0_MME_ACC_AP_LFSR_CLOSE_CGATE_DLY,
1242e65e175bSOded Gabbay mmDCORE0_MME_ACC_WBC_SRC_BP,
1243e65e175bSOded Gabbay };
1244e65e175bSOded Gabbay
1245e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_tpc0[] = {
1246e65e175bSOded Gabbay mmDCORE0_TPC0_QM_BASE,
1247e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_BASE,
1248e65e175bSOded Gabbay mmDCORE0_TPC0_MSTR_IF_RR_SHRD_HBW_BASE,
1249e65e175bSOded Gabbay };
1250e65e175bSOded Gabbay
1251e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_tpc0_arc[] = {
1252e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_AUX_BASE,
1253e65e175bSOded Gabbay };
1254e65e175bSOded Gabbay
1255e65e175bSOded Gabbay static const struct range gaudi2_pb_dcr0_tpc0_arc_unsecured_regs[] = {
1256e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_RUN_HALT_REQ, mmDCORE0_TPC0_QM_ARC_AUX_RUN_HALT_ACK},
1257e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_CLUSTER_NUM, mmDCORE0_TPC0_QM_ARC_AUX_WAKE_UP_EVENT},
1258e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_ARC_RST_REQ, mmDCORE0_TPC0_QM_ARC_AUX_CID_OFFSET_7},
1259e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_SCRATCHPAD_0, mmDCORE0_TPC0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT},
1260e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_CBU_EARLY_BRESP_EN, mmDCORE0_TPC0_QM_ARC_AUX_CBU_EARLY_BRESP_EN},
1261e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_LBU_EARLY_BRESP_EN, mmDCORE0_TPC0_QM_ARC_AUX_LBU_EARLY_BRESP_EN},
1262e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0,
1263e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG},
1264e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT,
1265e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI},
1266e65e175bSOded Gabbay {mmDCORE0_TPC0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT,
1267e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN},
1268e65e175bSOded Gabbay };
1269e65e175bSOded Gabbay
1270e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_tpc0_unsecured_regs[] = {
1271e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CFG0_0,
1272e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CFG0_1,
1273e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CFG0_2,
1274e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CFG0_3,
1275e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CFG0_4,
1276e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_RDATA_0,
1277e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_RDATA_1,
1278e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_RDATA_2,
1279e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_RDATA_3,
1280e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_RDATA_4,
1281e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_RDATA_0,
1282e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_RDATA_1,
1283e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_RDATA_2,
1284e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_RDATA_3,
1285e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_RDATA_4,
1286e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_RDATA_0,
1287e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_RDATA_1,
1288e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_RDATA_2,
1289e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_RDATA_3,
1290e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_RDATA_4,
1291e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_RDATA_0,
1292e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_RDATA_1,
1293e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_RDATA_2,
1294e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_RDATA_3,
1295e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_RDATA_4,
1296e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_CNT_0,
1297e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_CNT_1,
1298e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_CNT_2,
1299e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_CNT_3,
1300e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE0_CNT_4,
1301e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_CNT_0,
1302e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_CNT_1,
1303e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_CNT_2,
1304e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_CNT_3,
1305e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE1_CNT_4,
1306e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_CNT_0,
1307e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_CNT_1,
1308e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_CNT_2,
1309e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_CNT_3,
1310e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE2_CNT_4,
1311e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_CNT_0,
1312e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_CNT_1,
1313e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_CNT_2,
1314e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_CNT_3,
1315e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_FENCE3_CNT_4,
1316e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_LO_0,
1317e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_HI_0,
1318e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_TSIZE_0,
1319e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_0,
1320e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_LO_1,
1321e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_HI_1,
1322e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_TSIZE_1,
1323e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_1,
1324e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_LO_2,
1325e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_HI_2,
1326e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_TSIZE_2,
1327e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_2,
1328e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_LO_3,
1329e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_HI_3,
1330e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_TSIZE_3,
1331e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_3,
1332e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_LO_4,
1333e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_PTR_HI_4,
1334e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_TSIZE_4,
1335e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_4,
1336e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE,
1337e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR0_BASE + 4,
1338e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE,
1339e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR1_BASE + 4,
1340e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE,
1341e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR2_BASE + 4,
1342e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE,
1343e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR3_BASE + 4,
1344e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE,
1345e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR4_BASE + 4,
1346e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE,
1347e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR5_BASE + 4,
1348e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE,
1349e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR6_BASE + 4,
1350e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE,
1351e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR7_BASE + 4,
1352e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE,
1353e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR8_BASE + 4,
1354e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE,
1355e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR9_BASE + 4,
1356e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE,
1357e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR10_BASE + 4,
1358e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE,
1359e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR11_BASE + 4,
1360e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE,
1361e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR12_BASE + 4,
1362e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE,
1363e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR13_BASE + 4,
1364e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE,
1365e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR14_BASE + 4,
1366e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE,
1367e65e175bSOded Gabbay mmDCORE0_TPC0_QM_QMAN_WR64_BASE_ADDR15_BASE + 4,
1368e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_PTR_LO,
1369e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_PTR_LO_STS,
1370e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_PTR_HI,
1371e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_PTR_HI_STS,
1372e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_CFG_0,
1373e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_QUIET_PER,
1374e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_CHOICE_Q_PUSH,
1375e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_WRR_WEIGHT_0,
1376e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_WRR_WEIGHT_1,
1377e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_WRR_WEIGHT_2,
1378e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_WRR_WEIGHT_3,
1379e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_BASE_LO,
1380e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_BASE_HI,
1381e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_SLAVE_EN,
1382e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_SLAVE_EN_1,
1383e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CRED_INC,
1384e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_0,
1385e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_1,
1386e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_2,
1387e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_3,
1388e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_4,
1389e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_5,
1390e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_6,
1391e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_7,
1392e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_8,
1393e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_9,
1394e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_10,
1395e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_11,
1396e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_12,
1397e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_13,
1398e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_14,
1399e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_15,
1400e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_16,
1401e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_17,
1402e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_18,
1403e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_19,
1404e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_20,
1405e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_21,
1406e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_22,
1407e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_23,
1408e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_24,
1409e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_25,
1410e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_26,
1411e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_27,
1412e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_28,
1413e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_29,
1414e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_30,
1415e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_31,
1416e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_32,
1417e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_33,
1418e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_34,
1419e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_35,
1420e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_36,
1421e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_37,
1422e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_38,
1423e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_39,
1424e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_40,
1425e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_41,
1426e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_42,
1427e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_43,
1428e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_44,
1429e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_45,
1430e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_46,
1431e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_47,
1432e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_48,
1433e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_49,
1434e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_50,
1435e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_51,
1436e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_52,
1437e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_53,
1438e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_54,
1439e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_55,
1440e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_56,
1441e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_57,
1442e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_58,
1443e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_59,
1444e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_60,
1445e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_61,
1446e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_62,
1447e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_MST_CHOICE_PUSH_OFST_63,
1448e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_SLV_ID,
1449e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARB_SLV_MASTER_INC_CRED_OFST,
1450e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_CFG0,
1451e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_CI_0,
1452e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_CI_1,
1453e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_CI_2,
1454e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_CI_3,
1455e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_CI_4,
1456e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_IFIFO_CI,
1457e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_CI_0,
1458e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_CI_1,
1459e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_CI_2,
1460e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_CI_3,
1461e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_CI_4,
1462e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_CTL_CI,
1463e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_TSIZE,
1464e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_CTL,
1465e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_SWITCH_WD_SET,
1466e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_EXT_SWITCH,
1467e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_0,
1468e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_1,
1469e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_2,
1470e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_3,
1471e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_4,
1472e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_UPEN_0,
1473e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_UPEN_1,
1474e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_UPEN_2,
1475e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_UPEN_3,
1476e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_PRED_UPEN_4,
1477e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_LO_0,
1478e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_LO_1,
1479e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_LO_2,
1480e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_LO_3,
1481e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_LO_4,
1482e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_HI_0,
1483e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_HI_1,
1484e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_HI_2,
1485e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_HI_3,
1486e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE0_ADDR_HI_4,
1487e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_LO_0,
1488e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_LO_1,
1489e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_LO_2,
1490e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_LO_3,
1491e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_LO_4,
1492e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_HI_0,
1493e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_HI_1,
1494e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_HI_2,
1495e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_HI_3,
1496e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE1_ADDR_HI_4,
1497e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_LO_0,
1498e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_LO_1,
1499e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_LO_2,
1500e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_LO_3,
1501e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_LO_4,
1502e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_HI_0,
1503e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_HI_1,
1504e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_HI_2,
1505e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_HI_3,
1506e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE2_ADDR_HI_4,
1507e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_LO_0,
1508e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_LO_1,
1509e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_LO_2,
1510e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_LO_3,
1511e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_LO_4,
1512e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_HI_0,
1513e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_HI_1,
1514e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_HI_2,
1515e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_HI_3,
1516e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CP_MSG_BASE3_ADDR_HI_4,
1517e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_IFIFO_MSG_BASE_LO,
1518e65e175bSOded Gabbay mmDCORE0_TPC0_QM_ARC_CQ_CTL_MSG_BASE_LO,
1519e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_IFIFO_MSG_BASE_LO,
1520e65e175bSOded Gabbay mmDCORE0_TPC0_QM_CQ_CTL_MSG_BASE_LO,
1521e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_SYNC_OBJECT_MESSAGE,
1522e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_SYNC_OBJECT_ADDR,
1523e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_KERNEL_BASE_ADDRESS_LOW,
1524e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_KERNEL_BASE_ADDRESS_HIGH,
1525e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_DIM_0,
1526e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_SIZE_DIM_0,
1527e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_DIM_1,
1528e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_SIZE_DIM_1,
1529e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_DIM_2,
1530e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_SIZE_DIM_2,
1531e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_DIM_3,
1532e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_SIZE_DIM_3,
1533e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_DIM_4,
1534e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_SIZE_DIM_4,
1535e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_KERNEL_CONFIG,
1536e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_KERNEL_ID,
1537e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_POWER_LOOP,
153819aa21b9SOfir Bitton mmDCORE0_TPC0_CFG_TSB_CFG_MTRR_2_0,
153919aa21b9SOfir Bitton mmDCORE0_TPC0_CFG_TSB_CFG_MTRR_2_1,
154019aa21b9SOfir Bitton mmDCORE0_TPC0_CFG_TSB_CFG_MTRR_2_2,
154119aa21b9SOfir Bitton mmDCORE0_TPC0_CFG_TSB_CFG_MTRR_2_3,
1542e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC32_BASE2_ADDR_LO,
1543e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC32_BASE2_ADDR_HI,
1544e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC64_BASE2_ADDR_LO,
1545e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC64_BASE2_ADDR_HI,
1546e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC128_BASE2_ADDR_LO,
1547e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC128_BASE2_ADDR_HI,
1548e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC256_BASE2_ADDR_LO,
1549e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC256_BASE2_ADDR_HI,
155057469c12SOfir Bitton mmDCORE0_TPC0_CFG_FP8_143_BIAS,
1551e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_ROUND_CSR,
1552e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_CONV_ROUND_CSR,
1553e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_SEMAPHORE,
1554e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LFSR_POLYNOM,
1555e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_STATUS,
1556e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_TPC_CMD,
1557e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_TPC_EXECUTE,
1558e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_TPC_DCACHE_L0CD,
1559e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_ICACHE_BASE_ADDERESS_LOW,
1560e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_ICACHE_BASE_ADDERESS_HIGH,
1561e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_RD_RATE_LIMIT,
1562e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_WR_RATE_LIMIT,
1563e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC32_BASE_ADDR_LO,
1564e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC32_BASE_ADDR_HI,
1565e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC64_BASE_ADDR_LO,
1566e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC64_BASE_ADDR_HI,
1567e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC128_BASE_ADDR_LO,
1568e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC128_BASE_ADDR_HI,
1569e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC256_BASE_ADDR_LO,
1570e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_LUT_FUNC256_BASE_ADDR_HI,
1571ce582beaSOfir Bitton mmDCORE0_TPC0_CFG_KERNEL_KERNEL_CONFIG,
1572e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_0,
1573e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_1,
1574e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_2,
1575e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_3,
1576e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_4,
1577e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_5,
1578e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_6,
1579e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_7,
1580e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_8,
1581e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_9,
1582e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_10,
1583e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_11,
1584e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_12,
1585e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_13,
1586e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_14,
1587e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_15,
1588e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_16,
1589e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_17,
1590e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_18,
1591e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_19,
1592e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_20,
1593e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_21,
1594e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_22,
1595e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_23,
1596e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_24,
1597e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_25,
1598e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_26,
1599e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_27,
1600e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_28,
1601e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_29,
1602e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_30,
1603e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_SRF_31,
1604e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_TPC_SB_L0CD,
1605fa8cb310SOfir Bitton mmDCORE0_TPC0_CFG_TPC_COUNT,
1606e38f88e4SKoby Elbaz mmDCORE0_TPC0_CFG_TPC_ID,
1607e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_KERNEL_ID_INC,
1608e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_SIZE_HIGH_DIM_0,
1609e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_SIZE_HIGH_DIM_1,
1610e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_SIZE_HIGH_DIM_2,
1611e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_SIZE_HIGH_DIM_3,
1612e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TID_BASE_SIZE_HIGH_DIM_4,
1613e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_SPECIAL_GLBL_SPARE_0,
1614e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_SPECIAL_GLBL_SPARE_1,
1615e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_SPECIAL_GLBL_SPARE_2,
1616e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_SPECIAL_GLBL_SPARE_3
1617e65e175bSOded Gabbay };
1618e65e175bSOded Gabbay
1619e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_tpc0_ktensor_unsecured_regs[] = {
1620e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW,
1621e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH,
1622e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE,
1623e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG,
1624e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_SIZE,
1625e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_STRIDE,
1626e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_SIZE,
1627e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_STRIDE,
1628e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_SIZE,
1629e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_STRIDE,
1630e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_SIZE,
1631e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_STRIDE,
1632e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_SIZE,
1633e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_STRIDE,
1634e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_PREF_STRIDE,
1635e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_SIZE_STRIDE_HIGH,
1636e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_SIZE_STRIDE_HIGH,
1637e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_SIZE_STRIDE_HIGH,
1638e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_SIZE_STRIDE_HIGH,
1639e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_SIZE_STRIDE_HIGH,
1640e65e175bSOded Gabbay };
1641e65e175bSOded Gabbay
1642e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_tpc0_qtensor_unsecured_regs[] = {
1643e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_BASE_ADDR_LOW,
1644e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_BASE_ADDR_HIGH,
1645e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_PADDING_VALUE,
1646e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_TENSOR_CONFIG,
1647e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_0_SIZE,
1648e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_0_STRIDE,
1649e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_1_SIZE,
1650e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_1_STRIDE,
1651e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_2_SIZE,
1652e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_2_STRIDE,
1653e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_3_SIZE,
1654e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_3_STRIDE,
1655e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_4_SIZE,
1656e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_4_STRIDE,
1657e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_PREF_STRIDE,
1658e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_0_SIZE_STRIDE_HIGH,
1659e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_1_SIZE_STRIDE_HIGH,
1660e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_2_SIZE_STRIDE_HIGH,
1661e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_3_SIZE_STRIDE_HIGH,
1662e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_QM_TENSOR_0_DIM_4_SIZE_STRIDE_HIGH,
1663e65e175bSOded Gabbay };
1664e65e175bSOded Gabbay
1665e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_sram0[] = {
1666e65e175bSOded Gabbay mmDCORE0_SRAM0_BANK_BASE,
1667e65e175bSOded Gabbay mmDCORE0_SRAM0_DBG_CNT_N_HBW_DBG_CNT_BASE,
1668e65e175bSOded Gabbay mmDCORE0_SRAM0_RTR_BASE,
1669e65e175bSOded Gabbay };
1670e65e175bSOded Gabbay
1671e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_sm_mstr_if[] = {
1672e65e175bSOded Gabbay mmDCORE0_SYNC_MNGR_MSTR_IF_RR_SHRD_HBW_BASE,
1673e65e175bSOded Gabbay };
1674e65e175bSOded Gabbay
1675e65e175bSOded Gabbay static const u32 gaudi2_pb_dcr0_sm_glbl[] = {
1676e65e175bSOded Gabbay mmDCORE0_SYNC_MNGR_GLBL_BASE,
1677e65e175bSOded Gabbay };
1678e65e175bSOded Gabbay
16796cfb0013SKoby Elbaz static const u32 gaudi2_pb_dcr1_sm_glbl[] = {
16806cfb0013SKoby Elbaz mmDCORE1_SYNC_MNGR_GLBL_BASE,
16816cfb0013SKoby Elbaz };
16826cfb0013SKoby Elbaz
1683e65e175bSOded Gabbay static const struct range gaudi2_pb_dcr0_sm_glbl_unsecured_regs[] = {
1684e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_CQ_BASE_ADDR_L_1, mmDCORE0_SYNC_MNGR_GLBL_CQ_BASE_ADDR_L_63},
1685e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_CQ_BASE_ADDR_H_1, mmDCORE0_SYNC_MNGR_GLBL_CQ_BASE_ADDR_H_63},
1686e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_CQ_SIZE_LOG2_1, mmDCORE0_SYNC_MNGR_GLBL_CQ_SIZE_LOG2_63},
1687e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_CQ_PI_1, mmDCORE0_SYNC_MNGR_GLBL_CQ_PI_63},
1688e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_LBW_ADDR_L_1, mmDCORE0_SYNC_MNGR_GLBL_LBW_ADDR_L_63},
1689e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_LBW_ADDR_H_1, mmDCORE0_SYNC_MNGR_GLBL_LBW_ADDR_H_63},
1690e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_LBW_DATA_1, mmDCORE0_SYNC_MNGR_GLBL_LBW_DATA_63},
1691e65e175bSOded Gabbay {mmDCORE0_SYNC_MNGR_GLBL_CQ_INC_MODE_1, mmDCORE0_SYNC_MNGR_GLBL_CQ_INC_MODE_63},
1692e65e175bSOded Gabbay };
1693e65e175bSOded Gabbay
1694e65e175bSOded Gabbay static const struct range gaudi2_pb_dcr_x_sm_glbl_unsecured_regs[] = {
16956cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_CQ_BASE_ADDR_L_0, mmDCORE1_SYNC_MNGR_GLBL_CQ_BASE_ADDR_L_63},
16966cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_CQ_BASE_ADDR_H_0, mmDCORE1_SYNC_MNGR_GLBL_CQ_BASE_ADDR_H_63},
16976cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_CQ_SIZE_LOG2_0, mmDCORE1_SYNC_MNGR_GLBL_CQ_SIZE_LOG2_63},
16986cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_CQ_PI_0, mmDCORE1_SYNC_MNGR_GLBL_CQ_PI_63},
16996cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_LBW_ADDR_L_0, mmDCORE1_SYNC_MNGR_GLBL_LBW_ADDR_L_63},
17006cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_LBW_ADDR_H_0, mmDCORE1_SYNC_MNGR_GLBL_LBW_ADDR_H_63},
17016cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_LBW_DATA_0, mmDCORE1_SYNC_MNGR_GLBL_LBW_DATA_63},
17026cfb0013SKoby Elbaz {mmDCORE1_SYNC_MNGR_GLBL_CQ_INC_MODE_0, mmDCORE1_SYNC_MNGR_GLBL_CQ_INC_MODE_63},
1703e65e175bSOded Gabbay };
1704e65e175bSOded Gabbay
1705e65e175bSOded Gabbay static const u32 gaudi2_pb_arc_sched[] = {
1706e65e175bSOded Gabbay mmARC_FARM_ARC0_AUX_BASE,
1707e65e175bSOded Gabbay mmARC_FARM_ARC0_DUP_ENG_BASE,
1708e65e175bSOded Gabbay mmARC_FARM_ARC0_ACP_ENG_BASE,
1709e65e175bSOded Gabbay };
1710e65e175bSOded Gabbay
1711e65e175bSOded Gabbay static const struct range gaudi2_pb_arc_sched_unsecured_regs[] = {
1712e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_RUN_HALT_REQ, mmARC_FARM_ARC0_AUX_RUN_HALT_ACK},
1713e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_CLUSTER_NUM, mmARC_FARM_ARC0_AUX_WAKE_UP_EVENT},
1714e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_ARC_RST_REQ, mmARC_FARM_ARC0_AUX_CID_OFFSET_7},
1715e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_SCRATCHPAD_0, mmARC_FARM_ARC0_AUX_INFLIGHT_LBU_RD_CNT},
1716e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_CBU_EARLY_BRESP_EN, mmARC_FARM_ARC0_AUX_CBU_EARLY_BRESP_EN},
1717e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_LBU_EARLY_BRESP_EN, mmARC_FARM_ARC0_AUX_LBU_EARLY_BRESP_EN},
1718e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_0, mmARC_FARM_ARC0_AUX_DCCM_QUEUE_ALERT_MSG},
1719e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_DCCM_Q_PUSH_FIFO_CNT, mmARC_FARM_ARC0_AUX_QMAN_ARC_CQ_SHADOW_CI},
1720e65e175bSOded Gabbay {mmARC_FARM_ARC0_AUX_ARC_AXI_ORDERING_WR_IF_CNT, mmARC_FARM_ARC0_AUX_MME_ARC_UPPER_DCCM_EN},
1721e65e175bSOded Gabbay {mmARC_FARM_ARC0_DUP_ENG_DUP_TPC_ENG_ADDR_0, mmARC_FARM_ARC0_DUP_ENG_ARC_CID_OFFSET_63},
1722e65e175bSOded Gabbay {mmARC_FARM_ARC0_DUP_ENG_AXUSER_HB_STRONG_ORDER, mmARC_FARM_ARC0_DUP_ENG_AXUSER_LB_OVRD},
1723e65e175bSOded Gabbay {mmARC_FARM_ARC0_ACP_ENG_ACP_PI_REG_0, mmARC_FARM_ARC0_ACP_ENG_ACP_DBG_REG},
1724e65e175bSOded Gabbay };
1725e65e175bSOded Gabbay
1726e65e175bSOded Gabbay static const u32 gaudi2_pb_xbar_mid[] = {
1727e65e175bSOded Gabbay mmXBAR_MID_0_BASE,
1728e65e175bSOded Gabbay };
1729e65e175bSOded Gabbay
1730e65e175bSOded Gabbay static const u32 gaudi2_pb_xbar_mid_unsecured_regs[] = {
1731e65e175bSOded Gabbay mmXBAR_MID_0_UPSCALE,
1732e65e175bSOded Gabbay mmXBAR_MID_0_DOWN_CONV,
1733e65e175bSOded Gabbay mmXBAR_MID_0_DOWN_CONV_LFSR_EN,
1734e65e175bSOded Gabbay mmXBAR_MID_0_DOWN_CONV_LFSR_SET_VLD,
1735e65e175bSOded Gabbay mmXBAR_MID_0_DOWN_CONV_LFSR_SET_VALUE,
1736e65e175bSOded Gabbay mmXBAR_MID_0_DOWN_CONV_LFSR_CFG_POLY,
1737e65e175bSOded Gabbay };
1738e65e175bSOded Gabbay
1739e65e175bSOded Gabbay static const u32 gaudi2_pb_xbar_edge[] = {
1740e65e175bSOded Gabbay mmXBAR_EDGE_0_BASE,
1741e65e175bSOded Gabbay };
1742e65e175bSOded Gabbay
1743e65e175bSOded Gabbay static const u32 gaudi2_pb_xbar_edge_unsecured_regs[] = {
1744e65e175bSOded Gabbay mmXBAR_EDGE_0_UPSCALE,
1745e65e175bSOded Gabbay mmXBAR_EDGE_0_DOWN_CONV,
1746e65e175bSOded Gabbay mmXBAR_EDGE_0_DOWN_CONV_LFSR_EN,
1747e65e175bSOded Gabbay mmXBAR_EDGE_0_DOWN_CONV_LFSR_SET_VLD,
1748e65e175bSOded Gabbay mmXBAR_EDGE_0_DOWN_CONV_LFSR_SET_VALUE,
1749e65e175bSOded Gabbay mmXBAR_EDGE_0_DOWN_CONV_LFSR_CFG_POLY,
1750e65e175bSOded Gabbay };
1751e65e175bSOded Gabbay
1752e65e175bSOded Gabbay static const u32 gaudi2_pb_nic0[] = {
1753e65e175bSOded Gabbay mmNIC0_TMR_BASE,
1754e65e175bSOded Gabbay mmNIC0_RXB_CORE_BASE,
1755e65e175bSOded Gabbay mmNIC0_RXE0_BASE,
1756e65e175bSOded Gabbay mmNIC0_RXE1_BASE,
1757e65e175bSOded Gabbay mmNIC0_RXE0_AXUSER_AXUSER_CQ0_BASE,
1758e65e175bSOded Gabbay mmNIC0_RXE1_AXUSER_AXUSER_CQ0_BASE,
1759e65e175bSOded Gabbay mmNIC0_TXS0_BASE,
1760e65e175bSOded Gabbay mmNIC0_TXS1_BASE,
1761e65e175bSOded Gabbay mmNIC0_TXE0_BASE,
1762e65e175bSOded Gabbay mmNIC0_TXE1_BASE,
1763e65e175bSOded Gabbay mmNIC0_TXB_BASE,
1764e65e175bSOded Gabbay mmNIC0_MSTR_IF_RR_SHRD_HBW_BASE,
1765e65e175bSOded Gabbay };
1766e65e175bSOded Gabbay
1767e65e175bSOded Gabbay static const u32 gaudi2_pb_nic0_qm_qpc[] = {
1768e65e175bSOded Gabbay mmNIC0_QM0_BASE,
1769e65e175bSOded Gabbay mmNIC0_QPC0_BASE,
1770e65e175bSOded Gabbay };
1771e65e175bSOded Gabbay
1772e65e175bSOded Gabbay static const u32 gaudi2_pb_nic0_qm_arc_aux0[] = {
1773e65e175bSOded Gabbay mmNIC0_QM_ARC_AUX0_BASE,
1774e65e175bSOded Gabbay };
1775e65e175bSOded Gabbay
1776e65e175bSOded Gabbay static const struct range gaudi2_pb_nic0_qm_arc_aux0_unsecured_regs[] = {
1777e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_RUN_HALT_REQ, mmNIC0_QM_ARC_AUX0_RUN_HALT_ACK},
1778e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_CLUSTER_NUM, mmNIC0_QM_ARC_AUX0_WAKE_UP_EVENT},
1779e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_ARC_RST_REQ, mmNIC0_QM_ARC_AUX0_CID_OFFSET_7},
1780e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_SCRATCHPAD_0, mmNIC0_QM_ARC_AUX0_INFLIGHT_LBU_RD_CNT},
1781e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_CBU_EARLY_BRESP_EN, mmNIC0_QM_ARC_AUX0_CBU_EARLY_BRESP_EN},
1782e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_LBU_EARLY_BRESP_EN, mmNIC0_QM_ARC_AUX0_LBU_EARLY_BRESP_EN},
1783e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_0, mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_ALERT_MSG},
1784e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_DCCM_Q_PUSH_FIFO_CNT, mmNIC0_QM_ARC_AUX0_QMAN_ARC_CQ_SHADOW_CI},
1785e65e175bSOded Gabbay {mmNIC0_QM_ARC_AUX0_ARC_AXI_ORDERING_WR_IF_CNT, mmNIC0_QM_ARC_AUX0_MME_ARC_UPPER_DCCM_EN},
1786e65e175bSOded Gabbay };
1787e65e175bSOded Gabbay
1788e65e175bSOded Gabbay static const u32 gaudi2_pb_nic0_umr[] = {
1789e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE,
1790e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 1, /* UMR0_1 */
1791e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 2, /* UMR0_2 */
1792e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 3, /* UMR0_3 */
1793e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 4, /* UMR0_4 */
1794e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 5, /* UMR0_5 */
1795e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 6, /* UMR0_6 */
1796e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 7, /* UMR0_7 */
1797e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 8, /* UMR0_8 */
1798e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 9, /* UMR0_9 */
1799e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 10, /* UMR0_10 */
1800e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 11, /* UMR0_11 */
1801e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 12, /* UMR0_12 */
1802e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 13, /* UMR0_13 */
1803e65e175bSOded Gabbay mmNIC0_UMR0_0_UNSECURE_DOORBELL0_BASE + HL_BLOCK_SIZE * 14, /* UMR0_14 */
1804e65e175bSOded Gabbay };
1805e65e175bSOded Gabbay
1806e65e175bSOded Gabbay static const struct range gaudi2_pb_nic0_umr_unsecured_regs[] = {
1807e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32,
1808e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX},
1809e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 1, /* UMR0_1 */
1810e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 1},
1811e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 2, /* UMR0_2 */
1812e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 2},
1813e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 3, /* UMR0_3 */
1814e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 3},
1815e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 4, /* UMR0_4 */
1816e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 4},
1817e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 5, /* UMR0_5 */
1818e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 5},
1819e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 6, /* UMR0_6 */
1820e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 6},
1821e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 7, /* UMR0_7 */
1822e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 7},
1823e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 8, /* UMR0_8 */
1824e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 8},
1825e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 9, /* UMR0_9 */
1826e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 9},
1827e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 10, /* UMR0_10 */
1828e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 10},
1829e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 11, /* UMR0_11 */
1830e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 11},
1831e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 12, /* UMR0_12 */
1832e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 12},
1833e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 13, /* UMR0_13 */
1834e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 13},
1835e65e175bSOded Gabbay {mmNIC0_UMR0_0_UNSECURE_DOORBELL0_UNSECURE_DB_FIRST32 + HL_BLOCK_SIZE * 14, /* UMR0_14 */
1836e65e175bSOded Gabbay mmNIC0_UMR0_0_COMPLETION_QUEUE_CI_1_CQ_CONSUMER_INDEX + HL_BLOCK_SIZE * 14},
1837e65e175bSOded Gabbay };
1838e65e175bSOded Gabbay
1839e65e175bSOded Gabbay /*
1840e65e175bSOded Gabbay * mmNIC0_QPC0_LINEAR_WQE_QPN and mmNIC0_QPC0_MULTI_STRIDE_WQE_QPN are 32-bit
1841e65e175bSOded Gabbay * registers and since the user writes in bulks of 64 bits we need to un-secure
1842e65e175bSOded Gabbay * also the following 32 bits (that's why we added also the next 4 bytes to the
1843e65e175bSOded Gabbay * table). In the RTL, as part of ECO (2874), writing to the next 4 bytes
1844e65e175bSOded Gabbay * triggers a write to the SPECIAL_GLBL_SPARE register, hence it's must be
1845e65e175bSOded Gabbay * unsecured as well.
1846e65e175bSOded Gabbay */
1847e65e175bSOded Gabbay #define mmNIC0_QPC0_LINEAR_WQE_RSV (mmNIC0_QPC0_LINEAR_WQE_QPN + 4)
1848e65e175bSOded Gabbay #define mmNIC0_QPC0_MULTI_STRIDE_WQE_RSV (mmNIC0_QPC0_MULTI_STRIDE_WQE_QPN + 4)
1849e65e175bSOded Gabbay #define mmNIC0_QPC0_SPECIAL_GLBL_SPARE 0x541FF60
1850e65e175bSOded Gabbay
1851e65e175bSOded Gabbay static const u32 gaudi2_pb_nic0_qm_qpc_unsecured_regs[] = {
1852e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_0,
1853e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_1,
1854e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_2,
1855e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_3,
1856e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_4,
1857e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_5,
1858e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_6,
1859e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_7,
1860e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_8,
1861e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_STATIC_9,
1862e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_0,
1863e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_1,
1864e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_2,
1865e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_3,
1866e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_4,
1867e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_DYNAMIC_5,
1868e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_QPN,
1869e65e175bSOded Gabbay mmNIC0_QPC0_LINEAR_WQE_RSV,
1870e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_0,
1871e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_1,
1872e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_2,
1873e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_3,
1874e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_4,
1875e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_5,
1876e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_6,
1877e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_7,
1878e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_8,
1879e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_9,
1880e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_10,
1881e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_11,
1882e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_12,
1883e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_13,
1884e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_14,
1885e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_15,
1886e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_16,
1887e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_STATIC_17,
1888e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_0,
1889e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_1,
1890e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_2,
1891e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_3,
1892e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_4,
1893e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_DYNAMIC_5,
1894e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_QPN,
1895e65e175bSOded Gabbay mmNIC0_QPC0_MULTI_STRIDE_WQE_RSV,
1896e65e175bSOded Gabbay mmNIC0_QPC0_QMAN_DOORBELL,
1897e65e175bSOded Gabbay mmNIC0_QPC0_QMAN_DOORBELL_QPN,
1898e65e175bSOded Gabbay mmNIC0_QPC0_SPECIAL_GLBL_SPARE,
1899e65e175bSOded Gabbay mmNIC0_QM0_CQ_CFG0_0,
1900e65e175bSOded Gabbay mmNIC0_QM0_CQ_CFG0_1,
1901e65e175bSOded Gabbay mmNIC0_QM0_CQ_CFG0_2,
1902e65e175bSOded Gabbay mmNIC0_QM0_CQ_CFG0_3,
1903e65e175bSOded Gabbay mmNIC0_QM0_CQ_CFG0_4,
1904e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_RDATA_0,
1905e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_RDATA_1,
1906e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_RDATA_2,
1907e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_RDATA_3,
1908e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_RDATA_4,
1909e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_RDATA_0,
1910e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_RDATA_1,
1911e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_RDATA_2,
1912e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_RDATA_3,
1913e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_RDATA_4,
1914e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_RDATA_0,
1915e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_RDATA_1,
1916e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_RDATA_2,
1917e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_RDATA_3,
1918e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_RDATA_4,
1919e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_RDATA_0,
1920e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_RDATA_1,
1921e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_RDATA_2,
1922e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_RDATA_3,
1923e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_RDATA_4,
1924e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_CNT_0,
1925e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_CNT_1,
1926e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_CNT_2,
1927e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_CNT_3,
1928e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE0_CNT_4,
1929e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_CNT_0,
1930e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_CNT_1,
1931e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_CNT_2,
1932e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_CNT_3,
1933e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE1_CNT_4,
1934e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_CNT_0,
1935e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_CNT_1,
1936e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_CNT_2,
1937e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_CNT_3,
1938e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE2_CNT_4,
1939e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_CNT_0,
1940e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_CNT_1,
1941e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_CNT_2,
1942e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_CNT_3,
1943e65e175bSOded Gabbay mmNIC0_QM0_CP_FENCE3_CNT_4,
1944e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_LO_0,
1945e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_HI_0,
1946e65e175bSOded Gabbay mmNIC0_QM0_CQ_TSIZE_0,
1947e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_0,
1948e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_LO_1,
1949e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_HI_1,
1950e65e175bSOded Gabbay mmNIC0_QM0_CQ_TSIZE_1,
1951e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_1,
1952e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_LO_2,
1953e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_HI_2,
1954e65e175bSOded Gabbay mmNIC0_QM0_CQ_TSIZE_2,
1955e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_2,
1956e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_LO_3,
1957e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_HI_3,
1958e65e175bSOded Gabbay mmNIC0_QM0_CQ_TSIZE_3,
1959e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_3,
1960e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_LO_4,
1961e65e175bSOded Gabbay mmNIC0_QM0_CQ_PTR_HI_4,
1962e65e175bSOded Gabbay mmNIC0_QM0_CQ_TSIZE_4,
1963e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_4,
1964e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR0_BASE,
1965e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR0_BASE + 4,
1966e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR1_BASE,
1967e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR1_BASE + 4,
1968e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR2_BASE,
1969e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR2_BASE + 4,
1970e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR3_BASE,
1971e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR3_BASE + 4,
1972e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR4_BASE,
1973e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR4_BASE + 4,
1974e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR5_BASE,
1975e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR5_BASE + 4,
1976e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR6_BASE,
1977e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR6_BASE + 4,
1978e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR7_BASE,
1979e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR7_BASE + 4,
1980e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR8_BASE,
1981e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR8_BASE + 4,
1982e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR9_BASE,
1983e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR9_BASE + 4,
1984e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR10_BASE,
1985e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR10_BASE + 4,
1986e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR11_BASE,
1987e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR11_BASE + 4,
1988e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR12_BASE,
1989e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR12_BASE + 4,
1990e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR13_BASE,
1991e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR13_BASE + 4,
1992e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR14_BASE,
1993e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR14_BASE + 4,
1994e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR15_BASE,
1995e65e175bSOded Gabbay mmNIC0_QM0_QMAN_WR64_BASE_ADDR15_BASE + 4,
1996e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_PTR_LO,
1997e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_PTR_LO_STS,
1998e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_PTR_HI,
1999e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_PTR_HI_STS,
2000e65e175bSOded Gabbay mmNIC0_QM0_ARB_CFG_0,
2001e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_QUIET_PER,
2002e65e175bSOded Gabbay mmNIC0_QM0_ARB_CHOICE_Q_PUSH,
2003e65e175bSOded Gabbay mmNIC0_QM0_ARB_WRR_WEIGHT_0,
2004e65e175bSOded Gabbay mmNIC0_QM0_ARB_WRR_WEIGHT_1,
2005e65e175bSOded Gabbay mmNIC0_QM0_ARB_WRR_WEIGHT_2,
2006e65e175bSOded Gabbay mmNIC0_QM0_ARB_WRR_WEIGHT_3,
2007e65e175bSOded Gabbay mmNIC0_QM0_ARB_BASE_LO,
2008e65e175bSOded Gabbay mmNIC0_QM0_ARB_BASE_HI,
2009e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_SLAVE_EN,
2010e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_SLAVE_EN_1,
2011e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CRED_INC,
2012e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_0,
2013e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_1,
2014e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_2,
2015e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_3,
2016e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_4,
2017e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_5,
2018e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_6,
2019e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_7,
2020e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_8,
2021e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_9,
2022e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_10,
2023e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_11,
2024e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_12,
2025e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_13,
2026e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_14,
2027e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_15,
2028e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_16,
2029e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_17,
2030e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_18,
2031e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_19,
2032e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_20,
2033e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_21,
2034e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_22,
2035e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_23,
2036e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_24,
2037e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_25,
2038e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_26,
2039e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_27,
2040e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_28,
2041e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_29,
2042e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_30,
2043e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_31,
2044e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_32,
2045e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_33,
2046e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_34,
2047e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_35,
2048e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_36,
2049e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_37,
2050e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_38,
2051e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_39,
2052e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_40,
2053e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_41,
2054e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_42,
2055e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_43,
2056e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_44,
2057e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_45,
2058e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_46,
2059e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_47,
2060e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_48,
2061e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_49,
2062e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_50,
2063e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_51,
2064e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_52,
2065e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_53,
2066e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_54,
2067e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_55,
2068e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_56,
2069e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_57,
2070e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_58,
2071e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_59,
2072e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_60,
2073e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_61,
2074e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_62,
2075e65e175bSOded Gabbay mmNIC0_QM0_ARB_MST_CHOICE_PUSH_OFST_63,
2076e65e175bSOded Gabbay mmNIC0_QM0_ARB_SLV_ID,
2077e65e175bSOded Gabbay mmNIC0_QM0_ARB_SLV_MASTER_INC_CRED_OFST,
2078e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_CFG0,
2079e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_CI_0,
2080e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_CI_1,
2081e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_CI_2,
2082e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_CI_3,
2083e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_CI_4,
2084e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_IFIFO_CI,
2085e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_CI_0,
2086e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_CI_1,
2087e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_CI_2,
2088e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_CI_3,
2089e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_CI_4,
2090e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_CTL_CI,
2091e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_TSIZE,
2092e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_CTL,
2093e65e175bSOded Gabbay mmNIC0_QM0_CP_SWITCH_WD_SET,
2094e65e175bSOded Gabbay mmNIC0_QM0_CP_EXT_SWITCH,
2095e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_0,
2096e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_1,
2097e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_2,
2098e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_3,
2099e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_4,
2100e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_UPEN_0,
2101e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_UPEN_1,
2102e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_UPEN_2,
2103e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_UPEN_3,
2104e65e175bSOded Gabbay mmNIC0_QM0_CP_PRED_UPEN_4,
2105e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_LO_0,
2106e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_LO_1,
2107e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_LO_2,
2108e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_LO_3,
2109e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_LO_4,
2110e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_HI_0,
2111e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_HI_1,
2112e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_HI_2,
2113e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_HI_3,
2114e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE0_ADDR_HI_4,
2115e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_LO_0,
2116e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_LO_1,
2117e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_LO_2,
2118e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_LO_3,
2119e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_LO_4,
2120e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_HI_0,
2121e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_HI_1,
2122e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_HI_2,
2123e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_HI_3,
2124e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE1_ADDR_HI_4,
2125e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_LO_0,
2126e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_LO_1,
2127e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_LO_2,
2128e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_LO_3,
2129e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_LO_4,
2130e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_HI_0,
2131e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_HI_1,
2132e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_HI_2,
2133e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_HI_3,
2134e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE2_ADDR_HI_4,
2135e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_LO_0,
2136e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_LO_1,
2137e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_LO_2,
2138e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_LO_3,
2139e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_LO_4,
2140e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_HI_0,
2141e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_HI_1,
2142e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_HI_2,
2143e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_HI_3,
2144e65e175bSOded Gabbay mmNIC0_QM0_CP_MSG_BASE3_ADDR_HI_4,
2145e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_IFIFO_MSG_BASE_LO,
2146e65e175bSOded Gabbay mmNIC0_QM0_ARC_CQ_CTL_MSG_BASE_LO,
2147e65e175bSOded Gabbay mmNIC0_QM0_CQ_IFIFO_MSG_BASE_LO,
2148e65e175bSOded Gabbay mmNIC0_QM0_CQ_CTL_MSG_BASE_LO
2149e65e175bSOded Gabbay };
2150e65e175bSOded Gabbay
2151e65e175bSOded Gabbay static const u32 gaudi2_pb_rot0[] = {
2152e65e175bSOded Gabbay mmROT0_BASE,
2153e65e175bSOded Gabbay mmROT0_MSTR_IF_RR_SHRD_HBW_BASE,
2154e65e175bSOded Gabbay mmROT0_QM_BASE,
2155e65e175bSOded Gabbay };
2156e65e175bSOded Gabbay
2157e65e175bSOded Gabbay static const u32 gaudi2_pb_rot0_arc[] = {
2158e65e175bSOded Gabbay mmROT0_QM_ARC_AUX_BASE
2159e65e175bSOded Gabbay };
2160e65e175bSOded Gabbay
2161e65e175bSOded Gabbay static const struct range gaudi2_pb_rot0_arc_unsecured_regs[] = {
2162e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_RUN_HALT_REQ, mmROT0_QM_ARC_AUX_RUN_HALT_ACK},
2163e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_CLUSTER_NUM, mmROT0_QM_ARC_AUX_WAKE_UP_EVENT},
2164e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_ARC_RST_REQ, mmROT0_QM_ARC_AUX_CID_OFFSET_7},
2165e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_SCRATCHPAD_0, mmROT0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT},
2166e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_CBU_EARLY_BRESP_EN, mmROT0_QM_ARC_AUX_CBU_EARLY_BRESP_EN},
2167e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_LBU_EARLY_BRESP_EN, mmROT0_QM_ARC_AUX_LBU_EARLY_BRESP_EN},
2168e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0, mmROT0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG},
2169e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT, mmROT0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI},
2170e65e175bSOded Gabbay {mmROT0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT, mmROT0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN},
2171e65e175bSOded Gabbay };
2172e65e175bSOded Gabbay
2173e65e175bSOded Gabbay static const u32 gaudi2_pb_rot0_unsecured_regs[] = {
2174e65e175bSOded Gabbay mmROT0_QM_CQ_CFG0_0,
2175e65e175bSOded Gabbay mmROT0_QM_CQ_CFG0_1,
2176e65e175bSOded Gabbay mmROT0_QM_CQ_CFG0_2,
2177e65e175bSOded Gabbay mmROT0_QM_CQ_CFG0_3,
2178e65e175bSOded Gabbay mmROT0_QM_CQ_CFG0_4,
2179e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_RDATA_0,
2180e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_RDATA_1,
2181e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_RDATA_2,
2182e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_RDATA_3,
2183e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_RDATA_4,
2184e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_RDATA_0,
2185e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_RDATA_1,
2186e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_RDATA_2,
2187e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_RDATA_3,
2188e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_RDATA_4,
2189e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_RDATA_0,
2190e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_RDATA_1,
2191e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_RDATA_2,
2192e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_RDATA_3,
2193e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_RDATA_4,
2194e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_RDATA_0,
2195e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_RDATA_1,
2196e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_RDATA_2,
2197e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_RDATA_3,
2198e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_RDATA_4,
2199e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_CNT_0,
2200e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_CNT_1,
2201e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_CNT_2,
2202e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_CNT_3,
2203e65e175bSOded Gabbay mmROT0_QM_CP_FENCE0_CNT_4,
2204e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_CNT_0,
2205e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_CNT_1,
2206e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_CNT_2,
2207e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_CNT_3,
2208e65e175bSOded Gabbay mmROT0_QM_CP_FENCE1_CNT_4,
2209e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_CNT_0,
2210e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_CNT_1,
2211e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_CNT_2,
2212e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_CNT_3,
2213e65e175bSOded Gabbay mmROT0_QM_CP_FENCE2_CNT_4,
2214e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_CNT_0,
2215e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_CNT_1,
2216e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_CNT_2,
2217e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_CNT_3,
2218e65e175bSOded Gabbay mmROT0_QM_CP_FENCE3_CNT_4,
2219e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_LO_0,
2220e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_HI_0,
2221e65e175bSOded Gabbay mmROT0_QM_CQ_TSIZE_0,
2222e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_0,
2223e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_LO_1,
2224e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_HI_1,
2225e65e175bSOded Gabbay mmROT0_QM_CQ_TSIZE_1,
2226e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_1,
2227e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_LO_2,
2228e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_HI_2,
2229e65e175bSOded Gabbay mmROT0_QM_CQ_TSIZE_2,
2230e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_2,
2231e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_LO_3,
2232e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_HI_3,
2233e65e175bSOded Gabbay mmROT0_QM_CQ_TSIZE_3,
2234e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_3,
2235e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_LO_4,
2236e65e175bSOded Gabbay mmROT0_QM_CQ_PTR_HI_4,
2237e65e175bSOded Gabbay mmROT0_QM_CQ_TSIZE_4,
2238e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_4,
2239e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR0_BASE,
2240e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR0_BASE + 4,
2241e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR1_BASE,
2242e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR1_BASE + 4,
2243e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR2_BASE,
2244e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR2_BASE + 4,
2245e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR3_BASE,
2246e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR3_BASE + 4,
2247e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR4_BASE,
2248e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR4_BASE + 4,
2249e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR5_BASE,
2250e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR5_BASE + 4,
2251e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR6_BASE,
2252e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR6_BASE + 4,
2253e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR7_BASE,
2254e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR7_BASE + 4,
2255e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR8_BASE,
2256e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR8_BASE + 4,
2257e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR9_BASE,
2258e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR9_BASE + 4,
2259e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR10_BASE,
2260e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR10_BASE + 4,
2261e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR11_BASE,
2262e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR11_BASE + 4,
2263e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR12_BASE,
2264e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR12_BASE + 4,
2265e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR13_BASE,
2266e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR13_BASE + 4,
2267e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR14_BASE,
2268e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR14_BASE + 4,
2269e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR15_BASE,
2270e65e175bSOded Gabbay mmROT0_QM_QMAN_WR64_BASE_ADDR15_BASE + 4,
2271e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_PTR_LO,
2272e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_PTR_LO_STS,
2273e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_PTR_HI,
2274e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_PTR_HI_STS,
2275e65e175bSOded Gabbay mmROT0_QM_ARB_CFG_0,
2276e65e175bSOded Gabbay mmROT0_QM_ARB_MST_QUIET_PER,
2277e65e175bSOded Gabbay mmROT0_QM_ARB_CHOICE_Q_PUSH,
2278e65e175bSOded Gabbay mmROT0_QM_ARB_WRR_WEIGHT_0,
2279e65e175bSOded Gabbay mmROT0_QM_ARB_WRR_WEIGHT_1,
2280e65e175bSOded Gabbay mmROT0_QM_ARB_WRR_WEIGHT_2,
2281e65e175bSOded Gabbay mmROT0_QM_ARB_WRR_WEIGHT_3,
2282e65e175bSOded Gabbay mmROT0_QM_ARB_BASE_LO,
2283e65e175bSOded Gabbay mmROT0_QM_ARB_BASE_HI,
2284e65e175bSOded Gabbay mmROT0_QM_ARB_MST_SLAVE_EN,
2285e65e175bSOded Gabbay mmROT0_QM_ARB_MST_SLAVE_EN_1,
2286e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CRED_INC,
2287e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_0,
2288e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_1,
2289e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_2,
2290e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_3,
2291e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_4,
2292e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_5,
2293e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_6,
2294e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_7,
2295e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_8,
2296e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_9,
2297e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_10,
2298e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_11,
2299e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_12,
2300e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_13,
2301e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_14,
2302e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_15,
2303e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_16,
2304e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_17,
2305e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_18,
2306e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_19,
2307e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_20,
2308e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_21,
2309e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_22,
2310e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_23,
2311e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_24,
2312e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_25,
2313e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_26,
2314e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_27,
2315e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_28,
2316e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_29,
2317e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_30,
2318e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_31,
2319e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_32,
2320e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_33,
2321e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_34,
2322e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_35,
2323e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_36,
2324e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_37,
2325e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_38,
2326e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_39,
2327e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_40,
2328e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_41,
2329e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_42,
2330e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_43,
2331e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_44,
2332e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_45,
2333e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_46,
2334e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_47,
2335e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_48,
2336e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_49,
2337e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_50,
2338e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_51,
2339e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_52,
2340e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_53,
2341e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_54,
2342e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_55,
2343e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_56,
2344e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_57,
2345e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_58,
2346e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_59,
2347e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_60,
2348e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_61,
2349e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_62,
2350e65e175bSOded Gabbay mmROT0_QM_ARB_MST_CHOICE_PUSH_OFST_63,
2351e65e175bSOded Gabbay mmROT0_QM_ARB_SLV_ID,
2352e65e175bSOded Gabbay mmROT0_QM_ARB_SLV_MASTER_INC_CRED_OFST,
2353e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_CFG0,
2354e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_CI_0,
2355e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_CI_1,
2356e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_CI_2,
2357e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_CI_3,
2358e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_CI_4,
2359e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_IFIFO_CI,
2360e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_CI_0,
2361e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_CI_1,
2362e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_CI_2,
2363e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_CI_3,
2364e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_CI_4,
2365e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_CTL_CI,
2366e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_TSIZE,
2367e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_CTL,
2368e65e175bSOded Gabbay mmROT0_QM_CP_SWITCH_WD_SET,
2369e65e175bSOded Gabbay mmROT0_QM_CP_EXT_SWITCH,
2370e65e175bSOded Gabbay mmROT0_QM_CP_PRED_0,
2371e65e175bSOded Gabbay mmROT0_QM_CP_PRED_1,
2372e65e175bSOded Gabbay mmROT0_QM_CP_PRED_2,
2373e65e175bSOded Gabbay mmROT0_QM_CP_PRED_3,
2374e65e175bSOded Gabbay mmROT0_QM_CP_PRED_4,
2375e65e175bSOded Gabbay mmROT0_QM_CP_PRED_UPEN_0,
2376e65e175bSOded Gabbay mmROT0_QM_CP_PRED_UPEN_1,
2377e65e175bSOded Gabbay mmROT0_QM_CP_PRED_UPEN_2,
2378e65e175bSOded Gabbay mmROT0_QM_CP_PRED_UPEN_3,
2379e65e175bSOded Gabbay mmROT0_QM_CP_PRED_UPEN_4,
2380e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_LO_0,
2381e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_LO_1,
2382e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_LO_2,
2383e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_LO_3,
2384e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_LO_4,
2385e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_HI_0,
2386e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_HI_1,
2387e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_HI_2,
2388e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_HI_3,
2389e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE0_ADDR_HI_4,
2390e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_LO_0,
2391e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_LO_1,
2392e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_LO_2,
2393e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_LO_3,
2394e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_LO_4,
2395e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_HI_0,
2396e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_HI_1,
2397e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_HI_2,
2398e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_HI_3,
2399e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE1_ADDR_HI_4,
2400e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_LO_0,
2401e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_LO_1,
2402e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_LO_2,
2403e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_LO_3,
2404e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_LO_4,
2405e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_HI_0,
2406e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_HI_1,
2407e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_HI_2,
2408e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_HI_3,
2409e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE2_ADDR_HI_4,
2410e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_LO_0,
2411e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_LO_1,
2412e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_LO_2,
2413e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_LO_3,
2414e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_LO_4,
2415e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_HI_0,
2416e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_HI_1,
2417e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_HI_2,
2418e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_HI_3,
2419e65e175bSOded Gabbay mmROT0_QM_CP_MSG_BASE3_ADDR_HI_4,
2420e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_IFIFO_MSG_BASE_LO,
2421e65e175bSOded Gabbay mmROT0_QM_ARC_CQ_CTL_MSG_BASE_LO,
2422e65e175bSOded Gabbay mmROT0_QM_CQ_IFIFO_MSG_BASE_LO,
2423e65e175bSOded Gabbay mmROT0_QM_CQ_CTL_MSG_BASE_LO,
2424e65e175bSOded Gabbay mmROT0_DESC_CONTEXT_ID,
2425e65e175bSOded Gabbay mmROT0_DESC_IN_IMG_START_ADDR_L,
2426e65e175bSOded Gabbay mmROT0_DESC_IN_IMG_START_ADDR_H,
2427e65e175bSOded Gabbay mmROT0_DESC_OUT_IMG_START_ADDR_L,
2428e65e175bSOded Gabbay mmROT0_DESC_OUT_IMG_START_ADDR_H,
2429e65e175bSOded Gabbay mmROT0_DESC_CFG,
2430e65e175bSOded Gabbay mmROT0_DESC_IM_READ_SLOPE,
2431e65e175bSOded Gabbay mmROT0_DESC_SIN_D,
2432e65e175bSOded Gabbay mmROT0_DESC_COS_D,
2433e65e175bSOded Gabbay mmROT0_DESC_IN_IMG,
2434e65e175bSOded Gabbay mmROT0_DESC_IN_STRIDE,
2435e65e175bSOded Gabbay mmROT0_DESC_IN_STRIPE,
2436e65e175bSOded Gabbay mmROT0_DESC_IN_CENTER,
2437e65e175bSOded Gabbay mmROT0_DESC_OUT_IMG,
2438e65e175bSOded Gabbay mmROT0_DESC_OUT_STRIDE,
2439e65e175bSOded Gabbay mmROT0_DESC_OUT_STRIPE,
2440e65e175bSOded Gabbay mmROT0_DESC_OUT_CENTER,
2441e65e175bSOded Gabbay mmROT0_DESC_BACKGROUND,
2442e65e175bSOded Gabbay mmROT0_DESC_CPL_MSG_EN,
2443e65e175bSOded Gabbay mmROT0_DESC_IDLE_STATE,
2444e65e175bSOded Gabbay mmROT0_DESC_CPL_MSG_ADDR,
2445e65e175bSOded Gabbay mmROT0_DESC_CPL_MSG_DATA,
2446e65e175bSOded Gabbay mmROT0_DESC_X_I_START_OFFSET,
2447e65e175bSOded Gabbay mmROT0_DESC_X_I_START_OFFSET_FLIP,
2448e65e175bSOded Gabbay mmROT0_DESC_X_I_FIRST,
2449e65e175bSOded Gabbay mmROT0_DESC_Y_I_FIRST,
2450e65e175bSOded Gabbay mmROT0_DESC_Y_I,
2451e65e175bSOded Gabbay mmROT0_DESC_OUT_STRIPE_SIZE,
2452e65e175bSOded Gabbay mmROT0_DESC_RSB_CFG_0,
2453e65e175bSOded Gabbay mmROT0_DESC_RSB_PAD_VAL,
2454e65e175bSOded Gabbay mmROT0_DESC_OWM_CFG,
2455e65e175bSOded Gabbay mmROT0_DESC_CTRL_CFG,
2456e65e175bSOded Gabbay mmROT0_DESC_PIXEL_PAD,
2457e65e175bSOded Gabbay mmROT0_DESC_PREC_SHIFT,
2458e65e175bSOded Gabbay mmROT0_DESC_MAX_VAL,
2459e65e175bSOded Gabbay mmROT0_DESC_A0_M11,
2460e65e175bSOded Gabbay mmROT0_DESC_A1_M12,
2461e65e175bSOded Gabbay mmROT0_DESC_A2,
2462e65e175bSOded Gabbay mmROT0_DESC_B0_M21,
2463e65e175bSOded Gabbay mmROT0_DESC_B1_M22,
2464e65e175bSOded Gabbay mmROT0_DESC_B2,
2465e65e175bSOded Gabbay mmROT0_DESC_C0,
2466e65e175bSOded Gabbay mmROT0_DESC_C1,
2467e65e175bSOded Gabbay mmROT0_DESC_C2,
2468e65e175bSOded Gabbay mmROT0_DESC_D0,
2469e65e175bSOded Gabbay mmROT0_DESC_D1,
2470e65e175bSOded Gabbay mmROT0_DESC_D2,
2471e65e175bSOded Gabbay mmROT0_DESC_INV_PROC_SIZE_M_1,
2472e65e175bSOded Gabbay mmROT0_DESC_MESH_IMG_START_ADDR_L,
2473e65e175bSOded Gabbay mmROT0_DESC_MESH_IMG_START_ADDR_H,
2474e65e175bSOded Gabbay mmROT0_DESC_MESH_IMG,
2475e65e175bSOded Gabbay mmROT0_DESC_MESH_STRIDE,
2476e65e175bSOded Gabbay mmROT0_DESC_MESH_STRIPE,
2477e65e175bSOded Gabbay mmROT0_DESC_MESH_CTRL,
2478e65e175bSOded Gabbay mmROT0_DESC_MESH_GH,
2479e65e175bSOded Gabbay mmROT0_DESC_MESH_GV,
2480e65e175bSOded Gabbay mmROT0_DESC_MRSB_CFG_0,
2481e65e175bSOded Gabbay mmROT0_DESC_MRSB_PAD_VAL,
2482e65e175bSOded Gabbay mmROT0_DESC_BUF_CFG,
2483e65e175bSOded Gabbay mmROT0_DESC_CID_OFFSET,
2484e65e175bSOded Gabbay mmROT0_DESC_PUSH_DESC
2485e65e175bSOded Gabbay };
2486e65e175bSOded Gabbay
2487e65e175bSOded Gabbay static const u32 gaudi2_pb_psoc_global_conf[] = {
2488e65e175bSOded Gabbay mmPSOC_GLOBAL_CONF_BASE
2489e65e175bSOded Gabbay };
2490e65e175bSOded Gabbay
2491e65e175bSOded Gabbay static const u32 gaudi2_pb_psoc[] = {
2492e65e175bSOded Gabbay mmPSOC_EFUSE_BASE,
2493e65e175bSOded Gabbay mmPSOC_BTL_BASE,
2494e65e175bSOded Gabbay mmPSOC_CS_TRACE_BASE,
2495e65e175bSOded Gabbay mmPSOC_DFT_EFUSE_BASE,
2496e65e175bSOded Gabbay mmPSOC_PID_BASE,
2497e65e175bSOded Gabbay mmPSOC_ARC0_CFG_BASE,
2498e65e175bSOded Gabbay mmPSOC_ARC0_MSTR_IF_RR_SHRD_HBW_BASE,
2499e65e175bSOded Gabbay mmPSOC_ARC0_AUX_BASE,
2500e65e175bSOded Gabbay mmPSOC_ARC1_CFG_BASE,
2501e65e175bSOded Gabbay mmPSOC_ARC1_MSTR_IF_RR_SHRD_HBW_BASE,
2502e65e175bSOded Gabbay mmPSOC_ARC1_AUX_BASE,
2503e65e175bSOded Gabbay mmJT_MSTR_IF_RR_SHRD_HBW_BASE,
2504e65e175bSOded Gabbay mmSMI_MSTR_IF_RR_SHRD_HBW_BASE,
2505e65e175bSOded Gabbay mmI2C_S_MSTR_IF_RR_SHRD_HBW_BASE,
2506e65e175bSOded Gabbay mmPSOC_SVID0_BASE,
2507e65e175bSOded Gabbay mmPSOC_SVID1_BASE,
2508e65e175bSOded Gabbay mmPSOC_SVID2_BASE,
2509e65e175bSOded Gabbay mmPSOC_AVS0_BASE,
2510e65e175bSOded Gabbay mmPSOC_AVS1_BASE,
2511e65e175bSOded Gabbay mmPSOC_AVS2_BASE,
2512e65e175bSOded Gabbay mmPSOC_PWM0_BASE,
2513e65e175bSOded Gabbay mmPSOC_PWM1_BASE,
2514e65e175bSOded Gabbay mmPSOC_MSTR_IF_RR_SHRD_HBW_BASE,
2515e65e175bSOded Gabbay };
2516e65e175bSOded Gabbay
2517e65e175bSOded Gabbay static const u32 gaudi2_pb_pmmu[] = {
2518e65e175bSOded Gabbay mmPMMU_HBW_MMU_BASE,
2519e65e175bSOded Gabbay mmPMMU_HBW_STLB_BASE,
2520e65e175bSOded Gabbay mmPMMU_HBW_MSTR_IF_RR_SHRD_HBW_BASE,
2521e65e175bSOded Gabbay mmPMMU_PIF_BASE,
2522e65e175bSOded Gabbay };
2523e65e175bSOded Gabbay
2524e65e175bSOded Gabbay static const u32 gaudi2_pb_psoc_pll[] = {
2525e65e175bSOded Gabbay mmPSOC_MME_PLL_CTRL_BASE,
2526e65e175bSOded Gabbay mmPSOC_CPU_PLL_CTRL_BASE,
2527e65e175bSOded Gabbay mmPSOC_VID_PLL_CTRL_BASE
2528e65e175bSOded Gabbay };
2529e65e175bSOded Gabbay
2530e65e175bSOded Gabbay static const u32 gaudi2_pb_pmmu_pll[] = {
2531e65e175bSOded Gabbay mmPMMU_MME_PLL_CTRL_BASE,
2532e65e175bSOded Gabbay mmPMMU_VID_PLL_CTRL_BASE
2533e65e175bSOded Gabbay };
2534e65e175bSOded Gabbay
2535e65e175bSOded Gabbay static const u32 gaudi2_pb_xbar_pll[] = {
2536e65e175bSOded Gabbay mmDCORE0_XBAR_DMA_PLL_CTRL_BASE,
2537e65e175bSOded Gabbay mmDCORE0_XBAR_MMU_PLL_CTRL_BASE,
2538e65e175bSOded Gabbay mmDCORE0_XBAR_IF_PLL_CTRL_BASE,
2539e65e175bSOded Gabbay mmDCORE0_XBAR_MESH_PLL_CTRL_BASE,
2540e65e175bSOded Gabbay mmDCORE1_XBAR_DMA_PLL_CTRL_BASE,
2541e65e175bSOded Gabbay mmDCORE1_XBAR_MMU_PLL_CTRL_BASE,
2542e65e175bSOded Gabbay mmDCORE1_XBAR_IF_PLL_CTRL_BASE,
2543e65e175bSOded Gabbay mmDCORE1_XBAR_MESH_PLL_CTRL_BASE,
2544e65e175bSOded Gabbay mmDCORE1_XBAR_HBM_PLL_CTRL_BASE,
2545e65e175bSOded Gabbay mmDCORE2_XBAR_DMA_PLL_CTRL_BASE,
2546e65e175bSOded Gabbay mmDCORE2_XBAR_MMU_PLL_CTRL_BASE,
2547e65e175bSOded Gabbay mmDCORE2_XBAR_IF_PLL_CTRL_BASE,
2548e65e175bSOded Gabbay mmDCORE2_XBAR_BANK_PLL_CTRL_BASE,
2549e65e175bSOded Gabbay mmDCORE2_XBAR_HBM_PLL_CTRL_BASE,
2550e65e175bSOded Gabbay mmDCORE3_XBAR_DMA_PLL_CTRL_BASE,
2551e65e175bSOded Gabbay mmDCORE3_XBAR_MMU_PLL_CTRL_BASE,
2552e65e175bSOded Gabbay mmDCORE3_XBAR_IF_PLL_CTRL_BASE,
2553e65e175bSOded Gabbay mmDCORE3_XBAR_BANK_PLL_CTRL_BASE
2554e65e175bSOded Gabbay };
2555e65e175bSOded Gabbay
2556e65e175bSOded Gabbay static const u32 gaudi2_pb_xft_pll[] = {
2557e65e175bSOded Gabbay mmDCORE0_HBM_PLL_CTRL_BASE,
2558e65e175bSOded Gabbay mmDCORE0_TPC_PLL_CTRL_BASE,
2559e65e175bSOded Gabbay mmDCORE0_PCI_PLL_CTRL_BASE,
2560e65e175bSOded Gabbay mmDCORE1_HBM_PLL_CTRL_BASE,
2561e65e175bSOded Gabbay mmDCORE1_TPC_PLL_CTRL_BASE,
2562e65e175bSOded Gabbay mmDCORE1_NIC_PLL_CTRL_BASE,
2563e65e175bSOded Gabbay mmDCORE2_HBM_PLL_CTRL_BASE,
2564e65e175bSOded Gabbay mmDCORE2_TPC_PLL_CTRL_BASE,
2565e65e175bSOded Gabbay mmDCORE3_HBM_PLL_CTRL_BASE,
2566e65e175bSOded Gabbay mmDCORE3_TPC_PLL_CTRL_BASE,
2567e65e175bSOded Gabbay mmDCORE3_NIC_PLL_CTRL_BASE,
2568e65e175bSOded Gabbay };
2569e65e175bSOded Gabbay
2570e65e175bSOded Gabbay static const u32 gaudi2_pb_pcie[] = {
2571e65e175bSOded Gabbay mmPCIE_ELBI_RR_MSTR_IF_RR_SHRD_HBW_BASE,
2572e65e175bSOded Gabbay mmPCIE_LBW_RR_MSTR_IF_RR_SHRD_HBW_BASE,
2573e65e175bSOded Gabbay mmPCIE_MSTR_RR_MSTR_IF_RR_SHRD_HBW_BASE,
2574e65e175bSOded Gabbay mmPCIE_WRAP_BASE,
2575e65e175bSOded Gabbay };
2576e65e175bSOded Gabbay
2577e65e175bSOded Gabbay static const u32 gaudi2_pb_pcie_unsecured_regs[] = {
2578e65e175bSOded Gabbay mmPCIE_WRAP_SPECIAL_GLBL_SPARE_0,
2579e65e175bSOded Gabbay };
2580e65e175bSOded Gabbay
2581e65e175bSOded Gabbay static const u32 gaudi2_pb_thermal_sensor0[] = {
2582e65e175bSOded Gabbay mmDCORE0_XFT_BASE,
2583e65e175bSOded Gabbay mmDCORE0_TSTDVS_BASE,
2584e65e175bSOded Gabbay };
2585e65e175bSOded Gabbay
2586e65e175bSOded Gabbay static const u32 gaudi2_pb_hbm[] = {
2587e65e175bSOded Gabbay mmHBM0_MC0_BASE,
2588e65e175bSOded Gabbay mmHBM0_MC1_BASE,
2589e65e175bSOded Gabbay };
2590e65e175bSOded Gabbay
2591e65e175bSOded Gabbay static const u32 gaudi2_pb_mme_qm_arc_acp_eng[] = {
2592e65e175bSOded Gabbay mmDCORE0_MME_QM_ARC_ACP_ENG_BASE,
2593e65e175bSOded Gabbay };
2594e65e175bSOded Gabbay
2595e65e175bSOded Gabbay static const struct range gaudi2_pb_mme_qm_arc_acp_eng_unsecured_regs[] = {
2596e65e175bSOded Gabbay {mmDCORE0_MME_QM_ARC_ACP_ENG_ACP_PI_REG_0, mmDCORE0_MME_QM_ARC_ACP_ENG_ACP_DBG_REG},
2597e65e175bSOded Gabbay };
2598e65e175bSOded Gabbay
2599e65e175bSOded Gabbay struct gaudi2_tpc_pb_data {
2600e65e175bSOded Gabbay struct hl_block_glbl_sec *glbl_sec;
2601e65e175bSOded Gabbay u32 block_array_size;
2602e65e175bSOded Gabbay };
2603e65e175bSOded Gabbay
gaudi2_config_tpcs_glbl_sec(struct hl_device * hdev,int dcore,int inst,u32 offset,struct iterate_module_ctx * ctx)2604e65e175bSOded Gabbay static void gaudi2_config_tpcs_glbl_sec(struct hl_device *hdev, int dcore, int inst, u32 offset,
2605e65e175bSOded Gabbay struct iterate_module_ctx *ctx)
2606e65e175bSOded Gabbay {
2607e65e175bSOded Gabbay struct gaudi2_tpc_pb_data *pb_data = ctx->data;
2608e65e175bSOded Gabbay
2609e65e175bSOded Gabbay hl_config_glbl_sec(hdev, gaudi2_pb_dcr0_tpc0, pb_data->glbl_sec,
2610e65e175bSOded Gabbay offset, pb_data->block_array_size);
2611e65e175bSOded Gabbay }
2612e65e175bSOded Gabbay
gaudi2_init_pb_tpc(struct hl_device * hdev)2613e65e175bSOded Gabbay static int gaudi2_init_pb_tpc(struct hl_device *hdev)
2614e65e175bSOded Gabbay {
2615e65e175bSOded Gabbay u32 stride, kernel_tensor_stride, qm_tensor_stride, block_array_size;
2616e65e175bSOded Gabbay struct gaudi2_tpc_pb_data tpc_pb_data;
2617e65e175bSOded Gabbay struct hl_block_glbl_sec *glbl_sec;
2618e65e175bSOded Gabbay struct iterate_module_ctx tpc_iter;
2619e65e175bSOded Gabbay int i;
2620e65e175bSOded Gabbay
2621e65e175bSOded Gabbay block_array_size = ARRAY_SIZE(gaudi2_pb_dcr0_tpc0);
2622e65e175bSOded Gabbay
2623e65e175bSOded Gabbay glbl_sec = kcalloc(block_array_size, sizeof(struct hl_block_glbl_sec), GFP_KERNEL);
2624e65e175bSOded Gabbay if (!glbl_sec)
2625e65e175bSOded Gabbay return -ENOMEM;
2626e65e175bSOded Gabbay
2627e65e175bSOded Gabbay kernel_tensor_stride = mmDCORE0_TPC0_CFG_KERNEL_TENSOR_1_BASE -
2628e65e175bSOded Gabbay mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE;
2629e65e175bSOded Gabbay qm_tensor_stride = mmDCORE0_TPC0_CFG_QM_TENSOR_1_BASE - mmDCORE0_TPC0_CFG_QM_TENSOR_0_BASE;
2630e65e175bSOded Gabbay
2631e65e175bSOded Gabbay hl_secure_block(hdev, glbl_sec, block_array_size);
2632e65e175bSOded Gabbay hl_unsecure_registers(hdev, gaudi2_pb_dcr0_tpc0_unsecured_regs,
2633e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_unsecured_regs),
2634e65e175bSOded Gabbay 0, gaudi2_pb_dcr0_tpc0, glbl_sec,
2635e65e175bSOded Gabbay block_array_size);
2636e65e175bSOded Gabbay
2637e65e175bSOded Gabbay /* Unsecure all TPC kernel tensors */
2638e65e175bSOded Gabbay for (i = 0 ; i < TPC_NUM_OF_KERNEL_TENSORS ; i++)
2639e65e175bSOded Gabbay hl_unsecure_registers(hdev,
2640e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0_ktensor_unsecured_regs,
2641e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_ktensor_unsecured_regs),
2642e65e175bSOded Gabbay i * kernel_tensor_stride, gaudi2_pb_dcr0_tpc0,
2643e65e175bSOded Gabbay glbl_sec, block_array_size);
2644e65e175bSOded Gabbay
2645e65e175bSOded Gabbay /* Unsecure all TPC QM tensors */
2646e65e175bSOded Gabbay for (i = 0 ; i < TPC_NUM_OF_QM_TENSORS ; i++)
2647e65e175bSOded Gabbay hl_unsecure_registers(hdev,
2648e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0_qtensor_unsecured_regs,
2649e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_qtensor_unsecured_regs),
2650e65e175bSOded Gabbay i * qm_tensor_stride,
2651e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0, glbl_sec, block_array_size);
2652e65e175bSOded Gabbay
2653e65e175bSOded Gabbay /* unsecure all 32 TPC QM SRF regs */
2654e65e175bSOded Gabbay stride = mmDCORE0_TPC0_CFG_QM_SRF_1 - mmDCORE0_TPC0_CFG_QM_SRF_0;
2655e65e175bSOded Gabbay for (i = 0 ; i < 32 ; i++)
2656e65e175bSOded Gabbay hl_unsecure_register(hdev, mmDCORE0_TPC0_CFG_QM_SRF_0,
2657e65e175bSOded Gabbay i * stride, gaudi2_pb_dcr0_tpc0, glbl_sec,
2658e65e175bSOded Gabbay block_array_size);
2659e65e175bSOded Gabbay
2660e65e175bSOded Gabbay /* unsecure the 4 TPC LOCK VALUE regs */
2661e65e175bSOded Gabbay stride = mmDCORE0_TPC0_CFG_TPC_LOCK_VALUE_1 - mmDCORE0_TPC0_CFG_TPC_LOCK_VALUE_0;
2662e65e175bSOded Gabbay for (i = 0 ; i < 4 ; i++)
2663e65e175bSOded Gabbay hl_unsecure_register(hdev, mmDCORE0_TPC0_CFG_TPC_LOCK_VALUE_0,
2664e65e175bSOded Gabbay i * stride, gaudi2_pb_dcr0_tpc0, glbl_sec,
2665e65e175bSOded Gabbay block_array_size);
2666e65e175bSOded Gabbay
2667e65e175bSOded Gabbay /* prepare data for TPC iterator */
2668e65e175bSOded Gabbay tpc_pb_data.glbl_sec = glbl_sec;
2669e65e175bSOded Gabbay tpc_pb_data.block_array_size = block_array_size;
2670e65e175bSOded Gabbay tpc_iter.fn = &gaudi2_config_tpcs_glbl_sec;
2671e65e175bSOded Gabbay tpc_iter.data = &tpc_pb_data;
2672e65e175bSOded Gabbay gaudi2_iterate_tpcs(hdev, &tpc_iter);
2673e65e175bSOded Gabbay
2674e65e175bSOded Gabbay kfree(glbl_sec);
2675e65e175bSOded Gabbay
2676e65e175bSOded Gabbay return 0;
2677e65e175bSOded Gabbay }
2678e65e175bSOded Gabbay
2679e65e175bSOded Gabbay struct gaudi2_tpc_arc_pb_data {
2680e65e175bSOded Gabbay u32 unsecured_regs_arr_size;
2681e65e175bSOded Gabbay u32 arc_regs_arr_size;
2682e65e175bSOded Gabbay };
2683e65e175bSOded Gabbay
gaudi2_config_tpcs_pb_ranges(struct hl_device * hdev,int dcore,int inst,u32 offset,struct iterate_module_ctx * ctx)2684e65e175bSOded Gabbay static void gaudi2_config_tpcs_pb_ranges(struct hl_device *hdev, int dcore, int inst, u32 offset,
2685e65e175bSOded Gabbay struct iterate_module_ctx *ctx)
2686e65e175bSOded Gabbay {
2687e65e175bSOded Gabbay struct gaudi2_tpc_arc_pb_data *pb_data = ctx->data;
2688e65e175bSOded Gabbay
2689e65e175bSOded Gabbay ctx->rc = hl_init_pb_ranges(hdev, HL_PB_SHARED, HL_PB_NA, 1,
2690e65e175bSOded Gabbay offset, gaudi2_pb_dcr0_tpc0_arc,
2691e65e175bSOded Gabbay pb_data->arc_regs_arr_size,
2692e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0_arc_unsecured_regs,
2693e65e175bSOded Gabbay pb_data->unsecured_regs_arr_size);
2694e65e175bSOded Gabbay }
2695e65e175bSOded Gabbay
gaudi2_init_pb_tpc_arc(struct hl_device * hdev)2696e65e175bSOded Gabbay static int gaudi2_init_pb_tpc_arc(struct hl_device *hdev)
2697e65e175bSOded Gabbay {
2698e65e175bSOded Gabbay struct gaudi2_tpc_arc_pb_data tpc_arc_pb_data;
2699e65e175bSOded Gabbay struct iterate_module_ctx tpc_iter;
2700e65e175bSOded Gabbay
2701e65e175bSOded Gabbay tpc_arc_pb_data.arc_regs_arr_size = ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_arc);
2702e65e175bSOded Gabbay tpc_arc_pb_data.unsecured_regs_arr_size =
2703e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_arc_unsecured_regs);
2704e65e175bSOded Gabbay
2705e65e175bSOded Gabbay tpc_iter.fn = &gaudi2_config_tpcs_pb_ranges;
2706e65e175bSOded Gabbay tpc_iter.data = &tpc_arc_pb_data;
2707e65e175bSOded Gabbay gaudi2_iterate_tpcs(hdev, &tpc_iter);
2708e65e175bSOded Gabbay
2709e65e175bSOded Gabbay return tpc_iter.rc;
2710e65e175bSOded Gabbay }
2711e65e175bSOded Gabbay
gaudi2_init_pb_sm_objs(struct hl_device * hdev)2712e65e175bSOded Gabbay static int gaudi2_init_pb_sm_objs(struct hl_device *hdev)
2713e65e175bSOded Gabbay {
2714e65e175bSOded Gabbay int i, j, glbl_sec_array_len = gaudi2_pb_dcr0_sm_objs.glbl_sec_length;
2715e65e175bSOded Gabbay u32 sec_entry, *sec_array, array_base, first_sob, first_mon;
2716e65e175bSOded Gabbay
2717e65e175bSOded Gabbay array_base = gaudi2_pb_dcr0_sm_objs.mm_block_base_addr +
2718e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_objs.glbl_sec_offset;
2719e65e175bSOded Gabbay
2720e65e175bSOded Gabbay sec_array = kcalloc(glbl_sec_array_len, sizeof(u32), GFP_KERNEL);
2721e65e175bSOded Gabbay if (!sec_array)
2722e65e175bSOded Gabbay return -ENOMEM;
2723e65e175bSOded Gabbay
2724e65e175bSOded Gabbay first_sob = GAUDI2_RESERVED_SOB_NUMBER;
2725e65e175bSOded Gabbay first_mon = GAUDI2_RESERVED_MON_NUMBER;
2726e65e175bSOded Gabbay
2727e65e175bSOded Gabbay /* 8192 SOB_OBJs skipping first GAUDI2_MAX_PENDING_CS of them */
2728e65e175bSOded Gabbay for (j = i = first_sob ; i < DCORE_NUM_OF_SOB ; i++, j++)
2729e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2730e65e175bSOded Gabbay
2731e65e175bSOded Gabbay /* 2048 MON_PAY ADDR_L skipping first GAUDI2_MAX_PENDING_CS of them */
2732e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2733e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2734e65e175bSOded Gabbay
2735e65e175bSOded Gabbay /* 2048 MON_PAY ADDR_H skipping first GAUDI2_MAX_PENDING_CS of them */
2736e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2737e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2738e65e175bSOded Gabbay
2739e65e175bSOded Gabbay /* 2048 MON_PAY DATA skipping first GAUDI2_MAX_PENDING_CS of them */
2740e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2741e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2742e65e175bSOded Gabbay
2743e65e175bSOded Gabbay /* 2048 MON_ARM skipping first GAUDI2_MAX_PENDING_CS of them */
2744e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2745e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2746e65e175bSOded Gabbay
2747e65e175bSOded Gabbay /* 2048 MON_CONFIG skipping first GAUDI2_MAX_PENDING_CS of them */
2748e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2749e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2750e65e175bSOded Gabbay
2751e65e175bSOded Gabbay /* 2048 MON_STATUS skipping first GAUDI2_MAX_PENDING_CS of them */
2752e65e175bSOded Gabbay for (i = first_mon, j += i ; i < DCORE_NUM_OF_MONITORS ; i++, j++)
2753e65e175bSOded Gabbay UNSET_GLBL_SEC_BIT(sec_array, j);
2754e65e175bSOded Gabbay
2755e65e175bSOded Gabbay /* Unsecure selected Dcore0 registers */
2756e65e175bSOded Gabbay for (i = 0 ; i < glbl_sec_array_len ; i++) {
2757e65e175bSOded Gabbay sec_entry = array_base + i * sizeof(u32);
2758e65e175bSOded Gabbay WREG32(sec_entry, sec_array[i]);
2759e65e175bSOded Gabbay }
2760e65e175bSOded Gabbay
2761e65e175bSOded Gabbay /* Unsecure Dcore1 - Dcore3 registers */
2762e65e175bSOded Gabbay memset(sec_array, -1, glbl_sec_array_len * sizeof(u32));
2763e65e175bSOded Gabbay
2764e65e175bSOded Gabbay for (i = 1 ; i < NUM_OF_DCORES ; i++) {
2765e65e175bSOded Gabbay for (j = 0 ; j < glbl_sec_array_len ; j++) {
2766e65e175bSOded Gabbay sec_entry = DCORE_OFFSET * i + array_base + j * sizeof(u32);
2767e65e175bSOded Gabbay WREG32(sec_entry, sec_array[j]);
2768e65e175bSOded Gabbay }
2769e65e175bSOded Gabbay }
2770e65e175bSOded Gabbay
2771e65e175bSOded Gabbay kfree(sec_array);
2772e65e175bSOded Gabbay
2773e65e175bSOded Gabbay return 0;
2774e65e175bSOded Gabbay }
2775e65e175bSOded Gabbay
gaudi2_write_lbw_range_register(struct hl_device * hdev,u64 base,void * data)2776e65e175bSOded Gabbay static void gaudi2_write_lbw_range_register(struct hl_device *hdev, u64 base, void *data)
2777e65e175bSOded Gabbay {
2778e65e175bSOded Gabbay u32 reg_min_offset, reg_max_offset, write_min, write_max;
2779e65e175bSOded Gabbay struct rr_config *rr_cfg = (struct rr_config *) data;
2780e65e175bSOded Gabbay
2781e65e175bSOded Gabbay switch (rr_cfg->type) {
2782e65e175bSOded Gabbay case RR_TYPE_SHORT:
2783e65e175bSOded Gabbay reg_min_offset = RR_LBW_SEC_RANGE_MIN_SHORT_0_OFFSET;
2784e65e175bSOded Gabbay reg_max_offset = RR_LBW_SEC_RANGE_MAX_SHORT_0_OFFSET;
2785e65e175bSOded Gabbay break;
2786e65e175bSOded Gabbay
2787e65e175bSOded Gabbay case RR_TYPE_LONG:
2788e65e175bSOded Gabbay reg_min_offset = RR_LBW_SEC_RANGE_MIN_0_OFFSET;
2789e65e175bSOded Gabbay reg_max_offset = RR_LBW_SEC_RANGE_MAX_0_OFFSET;
2790e65e175bSOded Gabbay break;
2791e65e175bSOded Gabbay
2792e65e175bSOded Gabbay case RR_TYPE_SHORT_PRIV:
2793e65e175bSOded Gabbay reg_min_offset = RR_LBW_PRIV_RANGE_MIN_SHORT_0_OFFSET;
2794e65e175bSOded Gabbay reg_max_offset = RR_LBW_PRIV_RANGE_MAX_SHORT_0_OFFSET;
2795e65e175bSOded Gabbay break;
2796e65e175bSOded Gabbay
2797e65e175bSOded Gabbay case RR_TYPE_LONG_PRIV:
2798e65e175bSOded Gabbay reg_min_offset = RR_LBW_PRIV_RANGE_MIN_0_OFFSET;
2799e65e175bSOded Gabbay reg_max_offset = RR_LBW_PRIV_RANGE_MAX_0_OFFSET;
2800e65e175bSOded Gabbay break;
2801e65e175bSOded Gabbay
2802e65e175bSOded Gabbay default:
2803e65e175bSOded Gabbay dev_err(hdev->dev, "Invalid LBW RR type %u\n", rr_cfg->type);
2804e65e175bSOded Gabbay return;
2805e65e175bSOded Gabbay }
2806e65e175bSOded Gabbay
2807e65e175bSOded Gabbay reg_min_offset += rr_cfg->index * sizeof(u32);
2808e65e175bSOded Gabbay reg_max_offset += rr_cfg->index * sizeof(u32);
2809e65e175bSOded Gabbay
2810e65e175bSOded Gabbay if (rr_cfg->type == RR_TYPE_SHORT || rr_cfg->type == RR_TYPE_SHORT_PRIV) {
2811e65e175bSOded Gabbay write_min = FIELD_GET(RR_LBW_SHORT_MASK, lower_32_bits(rr_cfg->min));
2812e65e175bSOded Gabbay write_max = FIELD_GET(RR_LBW_SHORT_MASK, lower_32_bits(rr_cfg->max));
2813e65e175bSOded Gabbay
2814e65e175bSOded Gabbay } else {
2815e65e175bSOded Gabbay write_min = FIELD_GET(RR_LBW_LONG_MASK, lower_32_bits(rr_cfg->min));
2816e65e175bSOded Gabbay write_max = FIELD_GET(RR_LBW_LONG_MASK, lower_32_bits(rr_cfg->max));
2817e65e175bSOded Gabbay }
2818e65e175bSOded Gabbay
2819e65e175bSOded Gabbay /* Configure LBW RR:
2820e65e175bSOded Gabbay * Both RR types start blocking from base address 0x1000007FF8000000
2821e65e175bSOded Gabbay * SHORT RRs address bits [26:12]
2822e65e175bSOded Gabbay * LONG RRs address bits [26:0]
2823e65e175bSOded Gabbay */
2824e65e175bSOded Gabbay WREG32(base + reg_min_offset, write_min);
2825e65e175bSOded Gabbay WREG32(base + reg_max_offset, write_max);
2826e65e175bSOded Gabbay }
2827e65e175bSOded Gabbay
gaudi2_write_rr_to_all_lbw_rtrs(struct hl_device * hdev,u8 rr_type,u32 rr_index,u64 min_val,u64 max_val)2828e65e175bSOded Gabbay void gaudi2_write_rr_to_all_lbw_rtrs(struct hl_device *hdev, u8 rr_type, u32 rr_index, u64 min_val,
2829e65e175bSOded Gabbay u64 max_val)
2830e65e175bSOded Gabbay {
2831e65e175bSOded Gabbay struct dup_block_ctx block_ctx;
2832e65e175bSOded Gabbay struct rr_config rr_cfg;
2833e65e175bSOded Gabbay
2834e65e175bSOded Gabbay if ((rr_type == RR_TYPE_SHORT || rr_type == RR_TYPE_SHORT_PRIV) &&
2835e65e175bSOded Gabbay rr_index >= NUM_SHORT_LBW_RR) {
2836e65e175bSOded Gabbay
2837e65e175bSOded Gabbay dev_err(hdev->dev, "invalid short LBW %s range register index: %u",
2838e65e175bSOded Gabbay rr_type == RR_TYPE_SHORT ? "secure" : "privileged", rr_index);
2839e65e175bSOded Gabbay return;
2840e65e175bSOded Gabbay }
2841e65e175bSOded Gabbay
2842e65e175bSOded Gabbay if ((rr_type == RR_TYPE_LONG || rr_type == RR_TYPE_LONG_PRIV) &&
2843e65e175bSOded Gabbay rr_index >= NUM_LONG_LBW_RR) {
2844e65e175bSOded Gabbay
2845e65e175bSOded Gabbay dev_err(hdev->dev, "invalid long LBW %s range register index: %u",
2846e65e175bSOded Gabbay rr_type == RR_TYPE_LONG ? "secure" : "privileged", rr_index);
2847e65e175bSOded Gabbay return;
2848e65e175bSOded Gabbay }
2849e65e175bSOded Gabbay
2850e65e175bSOded Gabbay rr_cfg.type = rr_type;
2851e65e175bSOded Gabbay rr_cfg.index = rr_index;
2852e65e175bSOded Gabbay rr_cfg.min = min_val;
2853e65e175bSOded Gabbay rr_cfg.max = max_val;
2854e65e175bSOded Gabbay
2855e65e175bSOded Gabbay block_ctx.instance_cfg_fn = &gaudi2_write_lbw_range_register;
2856e65e175bSOded Gabbay block_ctx.data = &rr_cfg;
2857e65e175bSOded Gabbay
2858e65e175bSOded Gabbay /* SFT */
2859e65e175bSOded Gabbay block_ctx.base = mmSFT0_LBW_RTR_IF_MSTR_IF_RR_SHRD_LBW_BASE;
2860e65e175bSOded Gabbay block_ctx.blocks = NUM_OF_SFT;
2861e65e175bSOded Gabbay block_ctx.block_off = SFT_OFFSET;
2862e65e175bSOded Gabbay block_ctx.instances = SFT_NUM_OF_LBW_RTR;
2863e65e175bSOded Gabbay block_ctx.instance_off = SFT_LBW_RTR_OFFSET;
2864e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
2865e65e175bSOded Gabbay
2866e65e175bSOded Gabbay /* SIF */
2867e65e175bSOded Gabbay block_ctx.base = mmDCORE0_RTR0_MSTR_IF_RR_SHRD_LBW_BASE;
2868e65e175bSOded Gabbay block_ctx.blocks = NUM_OF_DCORES;
2869e65e175bSOded Gabbay block_ctx.block_off = DCORE_OFFSET;
2870e65e175bSOded Gabbay block_ctx.instances = NUM_OF_RTR_PER_DCORE;
2871e65e175bSOded Gabbay block_ctx.instance_off = DCORE_RTR_OFFSET;
2872e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
2873e65e175bSOded Gabbay
2874e65e175bSOded Gabbay block_ctx.blocks = 1;
2875e65e175bSOded Gabbay block_ctx.block_off = 0;
2876e65e175bSOded Gabbay block_ctx.instances = 1;
2877e65e175bSOded Gabbay block_ctx.instance_off = 0;
2878e65e175bSOded Gabbay
2879e65e175bSOded Gabbay /* PCIE ELBI */
2880e65e175bSOded Gabbay block_ctx.base = mmPCIE_ELBI_RR_MSTR_IF_RR_SHRD_LBW_BASE;
2881e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
2882e65e175bSOded Gabbay
2883e65e175bSOded Gabbay /* PCIE MSTR */
2884e65e175bSOded Gabbay block_ctx.base = mmPCIE_MSTR_RR_MSTR_IF_RR_SHRD_LBW_BASE;
2885e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
2886e65e175bSOded Gabbay
2887e65e175bSOded Gabbay /* PCIE LBW */
2888e65e175bSOded Gabbay block_ctx.base = mmPCIE_LBW_RR_MSTR_IF_RR_SHRD_LBW_BASE;
2889e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
2890e65e175bSOded Gabbay }
2891e65e175bSOded Gabbay
gaudi2_init_lbw_range_registers_secure(struct hl_device * hdev)2892e65e175bSOded Gabbay static void gaudi2_init_lbw_range_registers_secure(struct hl_device *hdev)
2893e65e175bSOded Gabbay {
2894e65e175bSOded Gabbay int i;
2895e65e175bSOded Gabbay
2896e65e175bSOded Gabbay /* Up to 14 14bit-address regs.
2897e65e175bSOded Gabbay *
2898e65e175bSOded Gabbay * - range 0: NIC0_CFG
2899e65e175bSOded Gabbay * - range 1: NIC1_CFG
2900e65e175bSOded Gabbay * - range 2: NIC2_CFG
2901e65e175bSOded Gabbay * - range 3: NIC3_CFG
2902e65e175bSOded Gabbay * - range 4: NIC4_CFG
2903e65e175bSOded Gabbay * - range 5: NIC5_CFG
2904e65e175bSOded Gabbay * - range 6: NIC6_CFG
2905e65e175bSOded Gabbay * - range 7: NIC7_CFG
2906e65e175bSOded Gabbay * - range 8: NIC8_CFG
2907e65e175bSOded Gabbay * - range 9: NIC9_CFG
2908e65e175bSOded Gabbay * - range 10: NIC10_CFG
2909e65e175bSOded Gabbay * - range 11: NIC11_CFG + *_DBG (not including TPC_DBG)
2910e65e175bSOded Gabbay *
2911e65e175bSOded Gabbay * If F/W security is not enabled:
2912e65e175bSOded Gabbay * - ranges 12,13: PSOC_CFG (excluding PSOC_TIMESTAMP)
2913e65e175bSOded Gabbay */
2914e65e175bSOded Gabbay u64 lbw_range_min_short[] = {
2915e65e175bSOded Gabbay mmNIC0_TX_AXUSER_BASE,
2916e65e175bSOded Gabbay mmNIC1_TX_AXUSER_BASE,
2917e65e175bSOded Gabbay mmNIC2_TX_AXUSER_BASE,
2918e65e175bSOded Gabbay mmNIC3_TX_AXUSER_BASE,
2919e65e175bSOded Gabbay mmNIC4_TX_AXUSER_BASE,
2920e65e175bSOded Gabbay mmNIC5_TX_AXUSER_BASE,
2921e65e175bSOded Gabbay mmNIC6_TX_AXUSER_BASE,
2922e65e175bSOded Gabbay mmNIC7_TX_AXUSER_BASE,
2923e65e175bSOded Gabbay mmNIC8_TX_AXUSER_BASE,
2924e65e175bSOded Gabbay mmNIC9_TX_AXUSER_BASE,
2925e65e175bSOded Gabbay mmNIC10_TX_AXUSER_BASE,
2926e65e175bSOded Gabbay mmNIC11_TX_AXUSER_BASE,
2927e65e175bSOded Gabbay mmPSOC_I2C_M0_BASE,
2928e65e175bSOded Gabbay mmPSOC_EFUSE_BASE
2929e65e175bSOded Gabbay };
2930e65e175bSOded Gabbay u64 lbw_range_max_short[] = {
2931e65e175bSOded Gabbay mmNIC0_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2932e65e175bSOded Gabbay mmNIC1_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2933e65e175bSOded Gabbay mmNIC2_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2934e65e175bSOded Gabbay mmNIC3_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2935e65e175bSOded Gabbay mmNIC4_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2936e65e175bSOded Gabbay mmNIC5_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2937e65e175bSOded Gabbay mmNIC6_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2938e65e175bSOded Gabbay mmNIC7_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2939e65e175bSOded Gabbay mmNIC8_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2940e65e175bSOded Gabbay mmNIC9_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2941e65e175bSOded Gabbay mmNIC10_MAC_CH3_MAC_PCS_BASE + HL_BLOCK_SIZE,
2942e65e175bSOded Gabbay mmNIC11_DBG_FUNNEL_NCH_BASE + HL_BLOCK_SIZE,
2943e65e175bSOded Gabbay mmPSOC_WDOG_BASE + HL_BLOCK_SIZE,
2944e65e175bSOded Gabbay mmSVID2_AC_BASE + HL_BLOCK_SIZE
2945e65e175bSOded Gabbay };
2946e65e175bSOded Gabbay
2947e65e175bSOded Gabbay /* Up to 4 26bit-address regs.
2948e65e175bSOded Gabbay *
2949e65e175bSOded Gabbay * - range 0: TPC_DBG
2950e65e175bSOded Gabbay * - range 1: PCIE_DBI.MSIX_DOORBELL_OFF
2951e65e175bSOded Gabbay * - range 2/3: used in soft reset to block access to several blocks and are cleared here
2952e65e175bSOded Gabbay */
2953e65e175bSOded Gabbay u64 lbw_range_min_long[] = {
2954e65e175bSOded Gabbay mmDCORE0_TPC0_ROM_TABLE_BASE,
2955e65e175bSOded Gabbay mmPCIE_DBI_MSIX_DOORBELL_OFF,
2956e65e175bSOded Gabbay 0x0,
2957e65e175bSOded Gabbay 0x0
2958e65e175bSOded Gabbay };
2959e65e175bSOded Gabbay u64 lbw_range_max_long[] = {
2960e65e175bSOded Gabbay mmDCORE3_TPC5_EML_CS_BASE + HL_BLOCK_SIZE,
2961e65e175bSOded Gabbay mmPCIE_DBI_MSIX_DOORBELL_OFF + 0x4,
2962e65e175bSOded Gabbay 0x0,
2963e65e175bSOded Gabbay 0x0
2964e65e175bSOded Gabbay };
2965e65e175bSOded Gabbay
2966e65e175bSOded Gabbay /* write short range registers to all lbw rtrs */
2967e65e175bSOded Gabbay for (i = 0 ; i < ARRAY_SIZE(lbw_range_min_short) ; i++) {
2968e65e175bSOded Gabbay if ((lbw_range_min_short[i] == mmPSOC_I2C_M0_BASE ||
2969e65e175bSOded Gabbay lbw_range_min_short[i] == mmPSOC_EFUSE_BASE) &&
2970e65e175bSOded Gabbay hdev->asic_prop.fw_security_enabled)
2971e65e175bSOded Gabbay continue;
2972e65e175bSOded Gabbay
2973e65e175bSOded Gabbay gaudi2_write_rr_to_all_lbw_rtrs(hdev, RR_TYPE_SHORT, i,
2974e65e175bSOded Gabbay lbw_range_min_short[i], lbw_range_max_short[i]);
2975e65e175bSOded Gabbay }
2976e65e175bSOded Gabbay
2977e65e175bSOded Gabbay /* write long range registers to all lbw rtrs */
2978e65e175bSOded Gabbay for (i = 0 ; i < ARRAY_SIZE(lbw_range_min_long) ; i++) {
2979e65e175bSOded Gabbay gaudi2_write_rr_to_all_lbw_rtrs(hdev, RR_TYPE_LONG, i,
2980e65e175bSOded Gabbay lbw_range_min_long[i], lbw_range_max_long[i]);
2981e65e175bSOded Gabbay }
2982e65e175bSOded Gabbay }
2983e65e175bSOded Gabbay
gaudi2_init_lbw_range_registers(struct hl_device * hdev)2984e65e175bSOded Gabbay static void gaudi2_init_lbw_range_registers(struct hl_device *hdev)
2985e65e175bSOded Gabbay {
2986e65e175bSOded Gabbay gaudi2_init_lbw_range_registers_secure(hdev);
2987e65e175bSOded Gabbay }
2988e65e175bSOded Gabbay
gaudi2_write_hbw_range_register(struct hl_device * hdev,u64 base,void * data)2989e65e175bSOded Gabbay static void gaudi2_write_hbw_range_register(struct hl_device *hdev, u64 base, void *data)
2990e65e175bSOded Gabbay {
2991e65e175bSOded Gabbay u32 min_lo_reg_offset, min_hi_reg_offset, max_lo_reg_offset, max_hi_reg_offset;
2992e65e175bSOded Gabbay struct rr_config *rr_cfg = (struct rr_config *) data;
2993e65e175bSOded Gabbay u64 val_min, val_max;
2994e65e175bSOded Gabbay
2995e65e175bSOded Gabbay switch (rr_cfg->type) {
2996e65e175bSOded Gabbay case RR_TYPE_SHORT:
2997e65e175bSOded Gabbay min_lo_reg_offset = RR_SHRD_HBW_SEC_RANGE_MIN_SHORT_LO_0_OFFSET;
2998e65e175bSOded Gabbay min_hi_reg_offset = RR_SHRD_HBW_SEC_RANGE_MIN_SHORT_HI_0_OFFSET;
2999e65e175bSOded Gabbay max_lo_reg_offset = RR_SHRD_HBW_SEC_RANGE_MAX_SHORT_LO_0_OFFSET;
3000e65e175bSOded Gabbay max_hi_reg_offset = RR_SHRD_HBW_SEC_RANGE_MAX_SHORT_HI_0_OFFSET;
3001e65e175bSOded Gabbay break;
3002e65e175bSOded Gabbay
3003e65e175bSOded Gabbay case RR_TYPE_LONG:
3004e65e175bSOded Gabbay min_lo_reg_offset = RR_SHRD_HBW_SEC_RANGE_MIN_LO_0_OFFSET;
3005e65e175bSOded Gabbay min_hi_reg_offset = RR_SHRD_HBW_SEC_RANGE_MIN_HI_0_OFFSET;
3006e65e175bSOded Gabbay max_lo_reg_offset = RR_SHRD_HBW_SEC_RANGE_MAX_LO_0_OFFSET;
3007e65e175bSOded Gabbay max_hi_reg_offset = RR_SHRD_HBW_SEC_RANGE_MAX_HI_0_OFFSET;
3008e65e175bSOded Gabbay break;
3009e65e175bSOded Gabbay
3010e65e175bSOded Gabbay case RR_TYPE_SHORT_PRIV:
3011e65e175bSOded Gabbay min_lo_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MIN_SHORT_LO_0_OFFSET;
3012e65e175bSOded Gabbay min_hi_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MIN_SHORT_HI_0_OFFSET;
3013e65e175bSOded Gabbay max_lo_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MAX_SHORT_LO_0_OFFSET;
3014e65e175bSOded Gabbay max_hi_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MAX_SHORT_HI_0_OFFSET;
3015e65e175bSOded Gabbay break;
3016e65e175bSOded Gabbay
3017e65e175bSOded Gabbay case RR_TYPE_LONG_PRIV:
3018e65e175bSOded Gabbay min_lo_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MIN_LO_0_OFFSET;
3019e65e175bSOded Gabbay min_hi_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MIN_HI_0_OFFSET;
3020e65e175bSOded Gabbay max_lo_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MAX_LO_0_OFFSET;
3021e65e175bSOded Gabbay max_hi_reg_offset = RR_SHRD_HBW_PRIV_RANGE_MAX_HI_0_OFFSET;
3022e65e175bSOded Gabbay break;
3023e65e175bSOded Gabbay
3024e65e175bSOded Gabbay default:
3025e65e175bSOded Gabbay dev_err(hdev->dev, "Invalid HBW RR type %u\n", rr_cfg->type);
3026e65e175bSOded Gabbay return;
3027e65e175bSOded Gabbay }
3028e65e175bSOded Gabbay
3029e65e175bSOded Gabbay min_lo_reg_offset += rr_cfg->index * sizeof(u32);
3030e65e175bSOded Gabbay min_hi_reg_offset += rr_cfg->index * sizeof(u32);
3031e65e175bSOded Gabbay max_lo_reg_offset += rr_cfg->index * sizeof(u32);
3032e65e175bSOded Gabbay max_hi_reg_offset += rr_cfg->index * sizeof(u32);
3033e65e175bSOded Gabbay
3034e65e175bSOded Gabbay if (rr_cfg->type == RR_TYPE_SHORT || rr_cfg->type == RR_TYPE_SHORT_PRIV) {
3035e65e175bSOded Gabbay val_min = FIELD_GET(RR_HBW_SHORT_HI_MASK, rr_cfg->min) |
3036e65e175bSOded Gabbay FIELD_GET(RR_HBW_SHORT_LO_MASK, rr_cfg->min);
3037e65e175bSOded Gabbay val_max = FIELD_GET(RR_HBW_SHORT_HI_MASK, rr_cfg->max) |
3038e65e175bSOded Gabbay FIELD_GET(RR_HBW_SHORT_LO_MASK, rr_cfg->max);
3039e65e175bSOded Gabbay } else {
3040e65e175bSOded Gabbay val_min = FIELD_GET(RR_HBW_LONG_HI_MASK, rr_cfg->min) |
3041e65e175bSOded Gabbay FIELD_GET(RR_HBW_LONG_LO_MASK, rr_cfg->min);
3042e65e175bSOded Gabbay val_max = FIELD_GET(RR_HBW_LONG_HI_MASK, rr_cfg->max) |
3043e65e175bSOded Gabbay FIELD_GET(RR_HBW_LONG_LO_MASK, rr_cfg->max);
3044e65e175bSOded Gabbay }
3045e65e175bSOded Gabbay
3046e65e175bSOded Gabbay /* Configure HBW RR:
3047e65e175bSOded Gabbay * SHORT RRs (0x1000_<36bits>000) - HI: address bits [47:44], LO: address bits [43:12]
3048e65e175bSOded Gabbay * LONG RRs (0x<52bits>000) - HI: address bits [63:44], LO: address bits [43:12]
3049e65e175bSOded Gabbay */
3050e65e175bSOded Gabbay WREG32(base + min_lo_reg_offset, lower_32_bits(val_min));
3051e65e175bSOded Gabbay WREG32(base + min_hi_reg_offset, upper_32_bits(val_min));
3052e65e175bSOded Gabbay WREG32(base + max_lo_reg_offset, lower_32_bits(val_max));
3053e65e175bSOded Gabbay WREG32(base + max_hi_reg_offset, upper_32_bits(val_max));
3054e65e175bSOded Gabbay }
3055e65e175bSOded Gabbay
gaudi2_write_hbw_rr_to_all_mstr_if(struct hl_device * hdev,u8 rr_type,u32 rr_index,u64 min_val,u64 max_val)3056e65e175bSOded Gabbay static void gaudi2_write_hbw_rr_to_all_mstr_if(struct hl_device *hdev, u8 rr_type, u32 rr_index,
3057e65e175bSOded Gabbay u64 min_val, u64 max_val)
3058e65e175bSOded Gabbay {
3059e65e175bSOded Gabbay struct dup_block_ctx block_ctx;
3060e65e175bSOded Gabbay struct rr_config rr_cfg;
3061e65e175bSOded Gabbay
3062e65e175bSOded Gabbay if ((rr_type == RR_TYPE_SHORT || rr_type == RR_TYPE_SHORT_PRIV) &&
3063e65e175bSOded Gabbay rr_index >= NUM_SHORT_HBW_RR) {
3064e65e175bSOded Gabbay
3065e65e175bSOded Gabbay dev_err(hdev->dev, "invalid short HBW %s range register index: %u",
3066e65e175bSOded Gabbay rr_type == RR_TYPE_SHORT ? "secure" : "privileged", rr_index);
3067e65e175bSOded Gabbay return;
3068e65e175bSOded Gabbay }
3069e65e175bSOded Gabbay
3070e65e175bSOded Gabbay if ((rr_type == RR_TYPE_LONG || rr_type == RR_TYPE_LONG_PRIV) &&
3071e65e175bSOded Gabbay rr_index >= NUM_LONG_HBW_RR) {
3072e65e175bSOded Gabbay
3073e65e175bSOded Gabbay dev_err(hdev->dev, "invalid long HBW %s range register index: %u",
3074e65e175bSOded Gabbay rr_type == RR_TYPE_LONG ? "secure" : "privileged", rr_index);
3075e65e175bSOded Gabbay return;
3076e65e175bSOded Gabbay }
3077e65e175bSOded Gabbay
3078e65e175bSOded Gabbay rr_cfg.type = rr_type;
3079e65e175bSOded Gabbay rr_cfg.index = rr_index;
3080e65e175bSOded Gabbay rr_cfg.min = min_val;
3081e65e175bSOded Gabbay rr_cfg.max = max_val;
3082e65e175bSOded Gabbay
3083e65e175bSOded Gabbay block_ctx.instance_cfg_fn = &gaudi2_write_hbw_range_register;
3084e65e175bSOded Gabbay block_ctx.data = &rr_cfg;
3085e65e175bSOded Gabbay
3086e65e175bSOded Gabbay /* SFT */
3087e65e175bSOded Gabbay block_ctx.base = mmSFT0_HBW_RTR_IF0_MSTR_IF_RR_SHRD_HBW_BASE;
3088e65e175bSOded Gabbay block_ctx.blocks = NUM_OF_SFT;
3089e65e175bSOded Gabbay block_ctx.block_off = SFT_OFFSET;
3090e65e175bSOded Gabbay block_ctx.instances = SFT_NUM_OF_HBW_RTR;
3091e65e175bSOded Gabbay block_ctx.instance_off = SFT_IF_RTR_OFFSET;
3092e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
3093e65e175bSOded Gabbay
3094e65e175bSOded Gabbay /* SIF */
3095e65e175bSOded Gabbay block_ctx.base = mmDCORE0_RTR0_MSTR_IF_RR_SHRD_HBW_BASE;
3096e65e175bSOded Gabbay block_ctx.blocks = NUM_OF_DCORES;
3097e65e175bSOded Gabbay block_ctx.block_off = DCORE_OFFSET;
3098e65e175bSOded Gabbay block_ctx.instances = NUM_OF_RTR_PER_DCORE;
3099e65e175bSOded Gabbay block_ctx.instance_off = DCORE_RTR_OFFSET;
3100e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
3101e65e175bSOded Gabbay
3102e65e175bSOded Gabbay /* PCIE MSTR */
3103e65e175bSOded Gabbay block_ctx.base = mmPCIE_MSTR_RR_MSTR_IF_RR_SHRD_HBW_BASE;
3104e65e175bSOded Gabbay block_ctx.blocks = 1;
3105e65e175bSOded Gabbay block_ctx.block_off = 0;
3106e65e175bSOded Gabbay block_ctx.instances = 1;
3107e65e175bSOded Gabbay block_ctx.instance_off = 0;
3108e65e175bSOded Gabbay gaudi2_init_blocks(hdev, &block_ctx);
3109e65e175bSOded Gabbay }
3110e65e175bSOded Gabbay
gaudi2_init_hbw_range_registers(struct hl_device * hdev)3111e65e175bSOded Gabbay static void gaudi2_init_hbw_range_registers(struct hl_device *hdev)
3112e65e175bSOded Gabbay {
3113e65e175bSOded Gabbay int i;
3114e65e175bSOded Gabbay
3115e65e175bSOded Gabbay /* Up to 6 short RR (0x1000_<36bits>000) and 4 long RR (0x<52bits>000).
3116e65e175bSOded Gabbay *
3117e65e175bSOded Gabbay * - short range 0:
3118e65e175bSOded Gabbay * SPI Flash, ARC0/1 ICCM/DCCM, Secure Boot ROM, PSOC_FW/Scratchpad/PCIE_FW SRAM
3119e65e175bSOded Gabbay */
3120e65e175bSOded Gabbay u64 hbw_range_min_short[] = {
3121e65e175bSOded Gabbay SPI_FLASH_BASE_ADDR
3122e65e175bSOded Gabbay };
3123e65e175bSOded Gabbay u64 hbw_range_max_short[] = {
3124e65e175bSOded Gabbay PCIE_FW_SRAM_ADDR + PCIE_FW_SRAM_SIZE
3125e65e175bSOded Gabbay };
3126e65e175bSOded Gabbay
3127e65e175bSOded Gabbay for (i = 0 ; i < ARRAY_SIZE(hbw_range_min_short) ; i++) {
3128e65e175bSOded Gabbay gaudi2_write_hbw_rr_to_all_mstr_if(hdev, RR_TYPE_SHORT, i, hbw_range_min_short[i],
3129e65e175bSOded Gabbay hbw_range_max_short[i]);
3130e65e175bSOded Gabbay }
3131e65e175bSOded Gabbay }
3132e65e175bSOded Gabbay
gaudi2_write_mmu_range_register(struct hl_device * hdev,u64 base,struct rr_config * rr_cfg)3133e65e175bSOded Gabbay static void gaudi2_write_mmu_range_register(struct hl_device *hdev, u64 base,
3134e65e175bSOded Gabbay struct rr_config *rr_cfg)
3135e65e175bSOded Gabbay {
3136e65e175bSOded Gabbay u32 min_lo_reg_offset, min_hi_reg_offset, max_lo_reg_offset, max_hi_reg_offset;
3137e65e175bSOded Gabbay
3138e65e175bSOded Gabbay switch (rr_cfg->type) {
3139e65e175bSOded Gabbay case RR_TYPE_LONG:
3140e65e175bSOded Gabbay min_lo_reg_offset = MMU_RR_SEC_MIN_31_0_0_OFFSET;
3141e65e175bSOded Gabbay min_hi_reg_offset = MMU_RR_SEC_MIN_63_32_0_OFFSET;
3142e65e175bSOded Gabbay max_lo_reg_offset = MMU_RR_SEC_MAX_31_0_0_OFFSET;
3143e65e175bSOded Gabbay max_hi_reg_offset = MMU_RR_SEC_MAX_63_32_0_OFFSET;
3144e65e175bSOded Gabbay break;
3145e65e175bSOded Gabbay
3146e65e175bSOded Gabbay case RR_TYPE_LONG_PRIV:
3147e65e175bSOded Gabbay min_lo_reg_offset = MMU_RR_PRIV_MIN_31_0_0_OFFSET;
3148e65e175bSOded Gabbay min_hi_reg_offset = MMU_RR_PRIV_MIN_63_32_0_OFFSET;
3149e65e175bSOded Gabbay max_lo_reg_offset = MMU_RR_PRIV_MAX_31_0_0_OFFSET;
3150e65e175bSOded Gabbay max_hi_reg_offset = MMU_RR_PRIV_MAX_63_32_0_OFFSET;
3151e65e175bSOded Gabbay break;
3152e65e175bSOded Gabbay
3153e65e175bSOded Gabbay default:
3154e65e175bSOded Gabbay dev_err(hdev->dev, "Invalid MMU RR type %u\n", rr_cfg->type);
3155e65e175bSOded Gabbay return;
3156e65e175bSOded Gabbay }
3157e65e175bSOded Gabbay
3158e65e175bSOded Gabbay min_lo_reg_offset += rr_cfg->index * sizeof(u32);
3159e65e175bSOded Gabbay min_hi_reg_offset += rr_cfg->index * sizeof(u32);
3160e65e175bSOded Gabbay max_lo_reg_offset += rr_cfg->index * sizeof(u32);
3161e65e175bSOded Gabbay max_hi_reg_offset += rr_cfg->index * sizeof(u32);
3162e65e175bSOded Gabbay
3163e65e175bSOded Gabbay /* Configure MMU RR (address bits [63:0]) */
3164e65e175bSOded Gabbay WREG32(base + min_lo_reg_offset, lower_32_bits(rr_cfg->min));
3165e65e175bSOded Gabbay WREG32(base + min_hi_reg_offset, upper_32_bits(rr_cfg->min));
3166e65e175bSOded Gabbay WREG32(base + max_lo_reg_offset, lower_32_bits(rr_cfg->max));
3167e65e175bSOded Gabbay WREG32(base + max_hi_reg_offset, upper_32_bits(rr_cfg->max));
3168e65e175bSOded Gabbay }
3169e65e175bSOded Gabbay
gaudi2_init_mmu_range_registers(struct hl_device * hdev)3170e65e175bSOded Gabbay static void gaudi2_init_mmu_range_registers(struct hl_device *hdev)
3171e65e175bSOded Gabbay {
3172e65e175bSOded Gabbay u32 dcore_id, hmmu_id, hmmu_base;
3173e65e175bSOded Gabbay struct rr_config rr_cfg;
3174e65e175bSOded Gabbay
3175e65e175bSOded Gabbay /* Up to 8 ranges [63:0].
3176e65e175bSOded Gabbay *
3177e65e175bSOded Gabbay * - range 0: Reserved HBM area for F/W and driver
3178e65e175bSOded Gabbay */
3179e65e175bSOded Gabbay
3180e65e175bSOded Gabbay /* The RRs are located after the HMMU so need to use the scrambled addresses */
3181e65e175bSOded Gabbay rr_cfg.min = hdev->asic_funcs->scramble_addr(hdev, DRAM_PHYS_BASE);
3182e65e175bSOded Gabbay rr_cfg.max = hdev->asic_funcs->scramble_addr(hdev, hdev->asic_prop.dram_user_base_address);
3183e65e175bSOded Gabbay rr_cfg.index = 0;
3184e65e175bSOded Gabbay rr_cfg.type = RR_TYPE_LONG;
3185e65e175bSOded Gabbay
3186e65e175bSOded Gabbay for (dcore_id = 0 ; dcore_id < NUM_OF_DCORES ; dcore_id++) {
3187e65e175bSOded Gabbay for (hmmu_id = 0 ; hmmu_id < NUM_OF_HMMU_PER_DCORE; hmmu_id++) {
3188e65e175bSOded Gabbay if (!gaudi2_is_hmmu_enabled(hdev, dcore_id, hmmu_id))
3189e65e175bSOded Gabbay continue;
3190e65e175bSOded Gabbay
3191e65e175bSOded Gabbay hmmu_base = mmDCORE0_HMMU0_MMU_BASE + dcore_id * DCORE_OFFSET +
3192e65e175bSOded Gabbay hmmu_id * DCORE_HMMU_OFFSET;
3193e65e175bSOded Gabbay
3194e65e175bSOded Gabbay gaudi2_write_mmu_range_register(hdev, hmmu_base, &rr_cfg);
3195e65e175bSOded Gabbay }
3196e65e175bSOded Gabbay }
3197e65e175bSOded Gabbay }
3198e65e175bSOded Gabbay
3199e65e175bSOded Gabbay /**
3200e65e175bSOded Gabbay * gaudi2_init_range_registers -
3201e65e175bSOded Gabbay * Initialize range registers of all initiators
3202e65e175bSOded Gabbay *
3203e65e175bSOded Gabbay * @hdev: pointer to hl_device structure
3204e65e175bSOded Gabbay */
gaudi2_init_range_registers(struct hl_device * hdev)3205e65e175bSOded Gabbay static void gaudi2_init_range_registers(struct hl_device *hdev)
3206e65e175bSOded Gabbay {
3207e65e175bSOded Gabbay gaudi2_init_lbw_range_registers(hdev);
3208e65e175bSOded Gabbay gaudi2_init_hbw_range_registers(hdev);
3209e65e175bSOded Gabbay gaudi2_init_mmu_range_registers(hdev);
3210e65e175bSOded Gabbay }
3211e65e175bSOded Gabbay
3212e65e175bSOded Gabbay /**
3213e65e175bSOded Gabbay * gaudi2_init_protection_bits -
3214e65e175bSOded Gabbay * Initialize protection bits of specific registers
3215e65e175bSOded Gabbay *
3216e65e175bSOded Gabbay * @hdev: pointer to hl_device structure
3217e65e175bSOded Gabbay *
3218e65e175bSOded Gabbay * All protection bits are 1 by default, means not protected. Need to set to 0
3219e65e175bSOded Gabbay * each bit that belongs to a protected register.
3220e65e175bSOded Gabbay *
3221e65e175bSOded Gabbay */
gaudi2_init_protection_bits(struct hl_device * hdev)3222e65e175bSOded Gabbay static int gaudi2_init_protection_bits(struct hl_device *hdev)
3223e65e175bSOded Gabbay {
3224e65e175bSOded Gabbay struct asic_fixed_properties *prop = &hdev->asic_prop;
3225e65e175bSOded Gabbay u32 instance_offset;
3226e65e175bSOded Gabbay int rc = 0;
3227e65e175bSOded Gabbay u8 i;
3228e65e175bSOded Gabbay
3229e65e175bSOded Gabbay /* SFT */
3230e65e175bSOded Gabbay instance_offset = mmSFT1_HBW_RTR_IF0_RTR_CTRL_BASE - mmSFT0_HBW_RTR_IF0_RTR_CTRL_BASE;
3231e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA, 4, instance_offset,
3232e65e175bSOded Gabbay gaudi2_pb_sft0, ARRAY_SIZE(gaudi2_pb_sft0),
3233e65e175bSOded Gabbay NULL, HL_PB_NA);
3234e65e175bSOded Gabbay
3235e65e175bSOded Gabbay /* HIF */
3236e65e175bSOded Gabbay instance_offset = mmDCORE0_HIF1_BASE - mmDCORE0_HIF0_BASE;
3237e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3238e65e175bSOded Gabbay NUM_OF_HIF_PER_DCORE, instance_offset,
3239e65e175bSOded Gabbay gaudi2_pb_dcr0_hif, ARRAY_SIZE(gaudi2_pb_dcr0_hif),
3240e65e175bSOded Gabbay NULL, HL_PB_NA, prop->hmmu_hif_enabled_mask);
3241e65e175bSOded Gabbay
3242e65e175bSOded Gabbay /* RTR */
3243e65e175bSOded Gabbay instance_offset = mmDCORE0_RTR1_CTRL_BASE - mmDCORE0_RTR0_CTRL_BASE;
3244e65e175bSOded Gabbay rc |= hl_init_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, 8, instance_offset,
3245e65e175bSOded Gabbay gaudi2_pb_dcr0_rtr0, ARRAY_SIZE(gaudi2_pb_dcr0_rtr0),
3246e65e175bSOded Gabbay NULL, HL_PB_NA);
3247e65e175bSOded Gabbay
3248e65e175bSOded Gabbay /* HMMU */
3249e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3250e65e175bSOded Gabbay NUM_OF_HMMU_PER_DCORE, DCORE_HMMU_OFFSET,
3251e65e175bSOded Gabbay gaudi2_pb_dcr0_hmmu0, ARRAY_SIZE(gaudi2_pb_dcr0_hmmu0),
3252e65e175bSOded Gabbay NULL, HL_PB_NA, prop->hmmu_hif_enabled_mask);
3253e65e175bSOded Gabbay
3254e65e175bSOded Gabbay /* CPU.
3255e65e175bSOded Gabbay * Except for CPU_IF, skip when security is enabled in F/W, because the blocks are protected
3256e65e175bSOded Gabbay * by privileged RR.
3257e65e175bSOded Gabbay */
3258e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3259e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3260e65e175bSOded Gabbay gaudi2_pb_cpu_if, ARRAY_SIZE(gaudi2_pb_cpu_if),
3261e65e175bSOded Gabbay NULL, HL_PB_NA);
3262e65e175bSOded Gabbay
3263e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled)
3264e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3265e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3266e65e175bSOded Gabbay gaudi2_pb_cpu, ARRAY_SIZE(gaudi2_pb_cpu),
3267e65e175bSOded Gabbay NULL, HL_PB_NA);
3268e65e175bSOded Gabbay
3269e65e175bSOded Gabbay /* KDMA */
3270e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3271e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3272e65e175bSOded Gabbay gaudi2_pb_kdma, ARRAY_SIZE(gaudi2_pb_kdma),
3273e65e175bSOded Gabbay NULL, HL_PB_NA);
3274e65e175bSOded Gabbay
3275e65e175bSOded Gabbay /* PDMA */
3276e65e175bSOded Gabbay instance_offset = mmPDMA1_CORE_BASE - mmPDMA0_CORE_BASE;
3277e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA, 2, instance_offset,
3278e65e175bSOded Gabbay gaudi2_pb_pdma0, ARRAY_SIZE(gaudi2_pb_pdma0),
3279e65e175bSOded Gabbay gaudi2_pb_pdma0_unsecured_regs,
3280e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_pdma0_unsecured_regs));
3281e65e175bSOded Gabbay
3282e65e175bSOded Gabbay /* ARC PDMA */
3283e65e175bSOded Gabbay rc |= hl_init_pb_ranges(hdev, HL_PB_SHARED, HL_PB_NA, 2,
3284e65e175bSOded Gabbay instance_offset, gaudi2_pb_pdma0_arc,
3285e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_pdma0_arc),
3286e65e175bSOded Gabbay gaudi2_pb_pdma0_arc_unsecured_regs,
3287e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_pdma0_arc_unsecured_regs));
3288e65e175bSOded Gabbay
3289e65e175bSOded Gabbay /* EDMA */
3290e65e175bSOded Gabbay instance_offset = mmDCORE0_EDMA1_CORE_BASE - mmDCORE0_EDMA0_CORE_BASE;
3291e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET, 2,
3292e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_edma0,
3293e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0),
3294e65e175bSOded Gabbay gaudi2_pb_dcr0_edma0_unsecured_regs,
3295e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0_unsecured_regs),
3296e65e175bSOded Gabbay prop->edma_enabled_mask);
3297e65e175bSOded Gabbay
3298e65e175bSOded Gabbay /* ARC EDMA */
3299e65e175bSOded Gabbay rc |= hl_init_pb_ranges_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET, 2,
3300e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_edma0_arc,
3301e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0_arc),
3302e65e175bSOded Gabbay gaudi2_pb_dcr0_edma0_arc_unsecured_regs,
3303e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0_arc_unsecured_regs),
3304e65e175bSOded Gabbay prop->edma_enabled_mask);
3305e65e175bSOded Gabbay
3306e65e175bSOded Gabbay /* MME */
3307e65e175bSOded Gabbay instance_offset = mmDCORE0_MME_SBTE1_BASE - mmDCORE0_MME_SBTE0_BASE;
3308e65e175bSOded Gabbay
3309e65e175bSOded Gabbay for (i = 0 ; i < NUM_OF_DCORES * NUM_OF_MME_PER_DCORE ; i++) {
3310e65e175bSOded Gabbay /* MME SBTE */
3311e65e175bSOded Gabbay rc |= hl_init_pb_single_dcore(hdev, (DCORE_OFFSET * i), 5,
3312e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_mme_sbte,
3313e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_sbte), NULL,
3314e65e175bSOded Gabbay HL_PB_NA);
3315e65e175bSOded Gabbay
3316e65e175bSOded Gabbay /* MME */
3317e65e175bSOded Gabbay rc |= hl_init_pb_single_dcore(hdev, (DCORE_OFFSET * i),
3318e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3319e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_eng,
3320e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_eng),
3321e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_eng_unsecured_regs,
3322e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_eng_unsecured_regs));
3323e65e175bSOded Gabbay }
3324e65e175bSOded Gabbay
3325e65e175bSOded Gabbay /*
3326e65e175bSOded Gabbay * we have special iteration for case in which we would like to
3327e65e175bSOded Gabbay * configure stubbed MME's ARC/QMAN
3328e65e175bSOded Gabbay */
3329e65e175bSOded Gabbay for (i = 0 ; i < NUM_OF_DCORES * NUM_OF_MME_PER_DCORE ; i++) {
3330e65e175bSOded Gabbay /* MME QM */
3331e65e175bSOded Gabbay rc |= hl_init_pb_single_dcore(hdev, (DCORE_OFFSET * i),
3332e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3333e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_qm,
3334e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_qm),
3335e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_qm_unsecured_regs,
3336e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_qm_unsecured_regs));
3337e65e175bSOded Gabbay
3338e65e175bSOded Gabbay /* ARC MME */
3339e65e175bSOded Gabbay rc |= hl_init_pb_ranges_single_dcore(hdev, (DCORE_OFFSET * i),
3340e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3341e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_arc,
3342e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_arc),
3343e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_arc_unsecured_regs,
3344e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_arc_unsecured_regs));
3345e65e175bSOded Gabbay }
3346e65e175bSOded Gabbay
3347e65e175bSOded Gabbay /* MME QM ARC ACP ENG */
3348e65e175bSOded Gabbay rc |= hl_init_pb_ranges_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3349e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3350e65e175bSOded Gabbay gaudi2_pb_mme_qm_arc_acp_eng,
3351e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_mme_qm_arc_acp_eng),
3352e65e175bSOded Gabbay gaudi2_pb_mme_qm_arc_acp_eng_unsecured_regs,
3353e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_mme_qm_arc_acp_eng_unsecured_regs),
3354e65e175bSOded Gabbay (BIT(NUM_OF_DCORES * NUM_OF_MME_PER_DCORE) - 1));
3355e65e175bSOded Gabbay
3356e65e175bSOded Gabbay /* TPC */
3357e65e175bSOded Gabbay rc |= gaudi2_init_pb_tpc(hdev);
3358e65e175bSOded Gabbay rc |= gaudi2_init_pb_tpc_arc(hdev);
3359e65e175bSOded Gabbay
3360e65e175bSOded Gabbay /* SRAM */
3361e65e175bSOded Gabbay instance_offset = mmDCORE0_SRAM1_BANK_BASE - mmDCORE0_SRAM0_BANK_BASE;
3362e65e175bSOded Gabbay rc |= hl_init_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, 8, instance_offset,
3363e65e175bSOded Gabbay gaudi2_pb_dcr0_sram0, ARRAY_SIZE(gaudi2_pb_dcr0_sram0),
3364e65e175bSOded Gabbay NULL, HL_PB_NA);
3365e65e175bSOded Gabbay
3366e65e175bSOded Gabbay /* Sync Manager MSTR IF */
3367e65e175bSOded Gabbay rc |= hl_init_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3368e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3369e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_mstr_if,
3370e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_sm_mstr_if),
3371e65e175bSOded Gabbay NULL, HL_PB_NA);
3372e65e175bSOded Gabbay
3373e65e175bSOded Gabbay /* Sync Manager GLBL */
3374e65e175bSOded Gabbay
3375e65e175bSOded Gabbay /* Secure Dcore0 CQ0 registers */
3376e65e175bSOded Gabbay rc |= hl_init_pb_ranges(hdev, HL_PB_SHARED, HL_PB_NA,
3377e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3378e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_glbl,
3379e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_sm_glbl),
3380e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_glbl_unsecured_regs,
3381e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_sm_glbl_unsecured_regs));
3382e65e175bSOded Gabbay
33836cfb0013SKoby Elbaz /* Unsecure all other CQ registers */
33846cfb0013SKoby Elbaz rc |= hl_init_pb_ranges(hdev, NUM_OF_DCORES - 1, DCORE_OFFSET,
33856cfb0013SKoby Elbaz HL_PB_SINGLE_INSTANCE, HL_PB_NA,
33866cfb0013SKoby Elbaz gaudi2_pb_dcr1_sm_glbl,
33876cfb0013SKoby Elbaz ARRAY_SIZE(gaudi2_pb_dcr1_sm_glbl),
33886cfb0013SKoby Elbaz gaudi2_pb_dcr_x_sm_glbl_unsecured_regs,
33896cfb0013SKoby Elbaz ARRAY_SIZE(gaudi2_pb_dcr_x_sm_glbl_unsecured_regs));
33906cfb0013SKoby Elbaz
3391e65e175bSOded Gabbay /* PSOC.
3392e65e175bSOded Gabbay * Except for PSOC_GLOBAL_CONF, skip when security is enabled in F/W, because the blocks are
3393e65e175bSOded Gabbay * protected by privileged RR.
3394e65e175bSOded Gabbay */
3395e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3396e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3397e65e175bSOded Gabbay gaudi2_pb_psoc_global_conf, ARRAY_SIZE(gaudi2_pb_psoc_global_conf),
3398e65e175bSOded Gabbay NULL, HL_PB_NA);
3399e65e175bSOded Gabbay
3400e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled)
3401e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3402e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3403e65e175bSOded Gabbay gaudi2_pb_psoc, ARRAY_SIZE(gaudi2_pb_psoc),
3404e65e175bSOded Gabbay NULL, HL_PB_NA);
3405e65e175bSOded Gabbay
3406e65e175bSOded Gabbay /* PMMU */
3407e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3408e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3409e65e175bSOded Gabbay gaudi2_pb_pmmu, ARRAY_SIZE(gaudi2_pb_pmmu),
3410e65e175bSOded Gabbay NULL, HL_PB_NA);
3411e65e175bSOded Gabbay
3412e65e175bSOded Gabbay /* PLL.
3413e65e175bSOded Gabbay * Skip PSOC/XFT PLL when security is enabled in F/W, because these blocks are protected by
3414e65e175bSOded Gabbay * privileged RR.
3415e65e175bSOded Gabbay */
3416e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3417e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3418e65e175bSOded Gabbay gaudi2_pb_pmmu_pll, ARRAY_SIZE(gaudi2_pb_pmmu_pll),
3419e65e175bSOded Gabbay NULL, HL_PB_NA);
3420e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3421e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3422e65e175bSOded Gabbay gaudi2_pb_xbar_pll, ARRAY_SIZE(gaudi2_pb_xbar_pll),
3423e65e175bSOded Gabbay NULL, HL_PB_NA);
3424e65e175bSOded Gabbay
3425e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled) {
3426e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3427e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3428e65e175bSOded Gabbay gaudi2_pb_psoc_pll, ARRAY_SIZE(gaudi2_pb_psoc_pll),
3429e65e175bSOded Gabbay NULL, HL_PB_NA);
3430e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3431e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3432e65e175bSOded Gabbay gaudi2_pb_xft_pll, ARRAY_SIZE(gaudi2_pb_xft_pll),
3433e65e175bSOded Gabbay NULL, HL_PB_NA);
3434e65e175bSOded Gabbay }
3435e65e175bSOded Gabbay
3436e65e175bSOded Gabbay /* PCIE */
3437e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA,
3438e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3439e65e175bSOded Gabbay gaudi2_pb_pcie, ARRAY_SIZE(gaudi2_pb_pcie),
3440e65e175bSOded Gabbay gaudi2_pb_pcie_unsecured_regs,
3441e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_pcie_unsecured_regs));
3442e65e175bSOded Gabbay
3443e65e175bSOded Gabbay /* Thermal Sensor.
3444e65e175bSOded Gabbay * Skip when security is enabled in F/W, because the blocks are protected by privileged RR.
3445e65e175bSOded Gabbay */
3446e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled) {
3447e65e175bSOded Gabbay instance_offset = mmDCORE1_XFT_BASE - mmDCORE0_XFT_BASE;
3448e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA, 4, instance_offset,
3449e65e175bSOded Gabbay gaudi2_pb_thermal_sensor0,
3450e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_thermal_sensor0), NULL, HL_PB_NA);
3451e65e175bSOded Gabbay }
3452e65e175bSOded Gabbay
3453e65e175bSOded Gabbay /* Scheduler ARCs */
3454e65e175bSOded Gabbay instance_offset = mmARC_FARM_ARC1_AUX_BASE - mmARC_FARM_ARC0_AUX_BASE;
3455e65e175bSOded Gabbay rc |= hl_init_pb_ranges(hdev, HL_PB_SHARED, HL_PB_NA,
3456e65e175bSOded Gabbay NUM_OF_ARC_FARMS_ARC,
3457e65e175bSOded Gabbay instance_offset, gaudi2_pb_arc_sched,
3458e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_arc_sched),
3459e65e175bSOded Gabbay gaudi2_pb_arc_sched_unsecured_regs,
3460e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_arc_sched_unsecured_regs));
3461e65e175bSOded Gabbay
3462e65e175bSOded Gabbay /* XBAR MIDs */
3463e65e175bSOded Gabbay instance_offset = mmXBAR_MID_1_BASE - mmXBAR_MID_0_BASE;
3464e65e175bSOded Gabbay rc |= hl_init_pb(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_XBAR,
3465e65e175bSOded Gabbay instance_offset, gaudi2_pb_xbar_mid,
3466e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_mid),
3467e65e175bSOded Gabbay gaudi2_pb_xbar_mid_unsecured_regs,
3468e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_mid_unsecured_regs));
3469e65e175bSOded Gabbay
3470e65e175bSOded Gabbay /* XBAR EDGEs */
3471e65e175bSOded Gabbay instance_offset = mmXBAR_EDGE_1_BASE - mmXBAR_EDGE_0_BASE;
3472e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_XBAR,
3473e65e175bSOded Gabbay instance_offset, gaudi2_pb_xbar_edge,
3474e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_edge),
3475e65e175bSOded Gabbay gaudi2_pb_xbar_edge_unsecured_regs,
3476e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_edge_unsecured_regs),
3477e65e175bSOded Gabbay prop->xbar_edge_enabled_mask);
3478e65e175bSOded Gabbay
3479e65e175bSOded Gabbay /* NIC */
3480e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET,
3481e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3482e65e175bSOded Gabbay gaudi2_pb_nic0, ARRAY_SIZE(gaudi2_pb_nic0),
3483e65e175bSOded Gabbay NULL, HL_PB_NA, hdev->nic_ports_mask);
3484e65e175bSOded Gabbay
3485e65e175bSOded Gabbay /* NIC QM and QPC */
3486e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET,
3487e65e175bSOded Gabbay NIC_NUMBER_OF_QM_PER_MACRO, NIC_QM_OFFSET,
3488e65e175bSOded Gabbay gaudi2_pb_nic0_qm_qpc, ARRAY_SIZE(gaudi2_pb_nic0_qm_qpc),
3489e65e175bSOded Gabbay gaudi2_pb_nic0_qm_qpc_unsecured_regs,
3490e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_qm_qpc_unsecured_regs),
3491e65e175bSOded Gabbay hdev->nic_ports_mask);
3492e65e175bSOded Gabbay
3493e65e175bSOded Gabbay /* NIC QM ARC */
3494e65e175bSOded Gabbay rc |= hl_init_pb_ranges_with_mask(hdev, NIC_NUMBER_OF_MACROS,
3495e65e175bSOded Gabbay NIC_OFFSET, NIC_NUMBER_OF_QM_PER_MACRO, NIC_QM_OFFSET,
3496e65e175bSOded Gabbay gaudi2_pb_nic0_qm_arc_aux0,
3497e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_qm_arc_aux0),
3498e65e175bSOded Gabbay gaudi2_pb_nic0_qm_arc_aux0_unsecured_regs,
3499e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_qm_arc_aux0_unsecured_regs),
3500e65e175bSOded Gabbay hdev->nic_ports_mask);
3501e65e175bSOded Gabbay
3502e65e175bSOded Gabbay /* NIC UMR */
3503e65e175bSOded Gabbay rc |= hl_init_pb_ranges_with_mask(hdev, NIC_NUMBER_OF_MACROS,
3504e65e175bSOded Gabbay NIC_OFFSET, NIC_NUMBER_OF_QM_PER_MACRO, NIC_QM_OFFSET,
3505e65e175bSOded Gabbay gaudi2_pb_nic0_umr,
3506e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_umr),
3507e65e175bSOded Gabbay gaudi2_pb_nic0_umr_unsecured_regs,
3508e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_umr_unsecured_regs),
3509e65e175bSOded Gabbay hdev->nic_ports_mask);
3510e65e175bSOded Gabbay
3511e65e175bSOded Gabbay /* Rotators */
3512e65e175bSOded Gabbay instance_offset = mmROT1_BASE - mmROT0_BASE;
3513e65e175bSOded Gabbay rc |= hl_init_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_ROT,
3514e65e175bSOded Gabbay instance_offset, gaudi2_pb_rot0,
3515e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_rot0),
3516e65e175bSOded Gabbay gaudi2_pb_rot0_unsecured_regs,
3517e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_rot0_unsecured_regs),
3518e65e175bSOded Gabbay (BIT(NUM_OF_ROT) - 1));
3519e65e175bSOded Gabbay
3520e65e175bSOded Gabbay /* Rotators ARCS */
3521e65e175bSOded Gabbay rc |= hl_init_pb_ranges_with_mask(hdev, HL_PB_SHARED,
3522e65e175bSOded Gabbay HL_PB_NA, NUM_OF_ROT, instance_offset,
3523e65e175bSOded Gabbay gaudi2_pb_rot0_arc, ARRAY_SIZE(gaudi2_pb_rot0_arc),
3524e65e175bSOded Gabbay gaudi2_pb_rot0_arc_unsecured_regs,
3525e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_rot0_arc_unsecured_regs),
3526e65e175bSOded Gabbay (BIT(NUM_OF_ROT) - 1));
3527e65e175bSOded Gabbay
3528e65e175bSOded Gabbay rc |= gaudi2_init_pb_sm_objs(hdev);
3529e65e175bSOded Gabbay
3530e65e175bSOded Gabbay return rc;
3531e65e175bSOded Gabbay }
3532e65e175bSOded Gabbay
3533e65e175bSOded Gabbay /**
3534e65e175bSOded Gabbay * gaudi2_init_security - Initialize security model
3535e65e175bSOded Gabbay *
3536e65e175bSOded Gabbay * @hdev: pointer to hl_device structure
3537e65e175bSOded Gabbay *
3538e65e175bSOded Gabbay * Initialize the security model of the device
3539e65e175bSOded Gabbay * That includes range registers and protection bit per register.
3540e65e175bSOded Gabbay */
gaudi2_init_security(struct hl_device * hdev)3541e65e175bSOded Gabbay int gaudi2_init_security(struct hl_device *hdev)
3542e65e175bSOded Gabbay {
3543e65e175bSOded Gabbay int rc;
3544e65e175bSOded Gabbay
3545e65e175bSOded Gabbay rc = gaudi2_init_protection_bits(hdev);
3546e65e175bSOded Gabbay if (rc)
3547e65e175bSOded Gabbay return rc;
3548e65e175bSOded Gabbay
3549e65e175bSOded Gabbay gaudi2_init_range_registers(hdev);
3550e65e175bSOded Gabbay
3551e65e175bSOded Gabbay return 0;
3552e65e175bSOded Gabbay }
3553e65e175bSOded Gabbay
3554e65e175bSOded Gabbay struct gaudi2_ack_pb_tpc_data {
3555e65e175bSOded Gabbay u32 tpc_regs_array_size;
3556e65e175bSOded Gabbay u32 arc_tpc_regs_array_size;
3557e65e175bSOded Gabbay };
3558e65e175bSOded Gabbay
gaudi2_ack_pb_tpc_config(struct hl_device * hdev,int dcore,int inst,u32 offset,struct iterate_module_ctx * ctx)3559e65e175bSOded Gabbay static void gaudi2_ack_pb_tpc_config(struct hl_device *hdev, int dcore, int inst, u32 offset,
3560e65e175bSOded Gabbay struct iterate_module_ctx *ctx)
3561e65e175bSOded Gabbay {
3562e65e175bSOded Gabbay struct gaudi2_ack_pb_tpc_data *pb_data = ctx->data;
3563e65e175bSOded Gabbay
3564e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, offset, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3565e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0, pb_data->tpc_regs_array_size);
3566e65e175bSOded Gabbay
3567e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, offset, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3568e65e175bSOded Gabbay gaudi2_pb_dcr0_tpc0_arc, pb_data->arc_tpc_regs_array_size);
3569e65e175bSOded Gabbay }
3570e65e175bSOded Gabbay
gaudi2_ack_pb_tpc(struct hl_device * hdev)3571e65e175bSOded Gabbay static void gaudi2_ack_pb_tpc(struct hl_device *hdev)
3572e65e175bSOded Gabbay {
3573e65e175bSOded Gabbay struct iterate_module_ctx tpc_iter = {
3574e65e175bSOded Gabbay .fn = &gaudi2_ack_pb_tpc_config,
3575e65e175bSOded Gabbay };
3576e65e175bSOded Gabbay struct gaudi2_ack_pb_tpc_data data;
3577e65e175bSOded Gabbay
3578e65e175bSOded Gabbay data.tpc_regs_array_size = ARRAY_SIZE(gaudi2_pb_dcr0_tpc0);
3579e65e175bSOded Gabbay data.arc_tpc_regs_array_size = ARRAY_SIZE(gaudi2_pb_dcr0_tpc0_arc);
3580e65e175bSOded Gabbay tpc_iter.data = &data;
3581e65e175bSOded Gabbay
3582e65e175bSOded Gabbay gaudi2_iterate_tpcs(hdev, &tpc_iter);
3583e65e175bSOded Gabbay }
3584e65e175bSOded Gabbay
3585e65e175bSOded Gabbay /**
3586e65e175bSOded Gabbay * gaudi2_ack_protection_bits_errors - scan all blocks having protection bits
3587e65e175bSOded Gabbay * and for every protection error found, display the appropriate error message
3588e65e175bSOded Gabbay * and clear the error.
3589e65e175bSOded Gabbay *
3590e65e175bSOded Gabbay * @hdev: pointer to hl_device structure
3591e65e175bSOded Gabbay *
3592e65e175bSOded Gabbay * All protection bits are 1 by default, means not protected. Need to set to 0
3593e65e175bSOded Gabbay * each bit that belongs to a protected register.
3594e65e175bSOded Gabbay *
3595e65e175bSOded Gabbay */
gaudi2_ack_protection_bits_errors(struct hl_device * hdev)3596e65e175bSOded Gabbay void gaudi2_ack_protection_bits_errors(struct hl_device *hdev)
3597e65e175bSOded Gabbay {
3598e65e175bSOded Gabbay struct asic_fixed_properties *prop = &hdev->asic_prop;
3599e65e175bSOded Gabbay u32 instance_offset;
3600e65e175bSOded Gabbay u8 i;
3601e65e175bSOded Gabbay
3602e65e175bSOded Gabbay /* SFT */
3603e65e175bSOded Gabbay instance_offset = mmSFT1_HBW_RTR_IF0_RTR_CTRL_BASE - mmSFT0_HBW_RTR_IF0_RTR_CTRL_BASE;
3604e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, 4, instance_offset,
3605e65e175bSOded Gabbay gaudi2_pb_sft0, ARRAY_SIZE(gaudi2_pb_sft0));
3606e65e175bSOded Gabbay
3607e65e175bSOded Gabbay /* HIF */
3608e65e175bSOded Gabbay instance_offset = mmDCORE0_HIF1_BASE - mmDCORE0_HIF0_BASE;
3609e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3610e65e175bSOded Gabbay NUM_OF_HIF_PER_DCORE, instance_offset,
3611e65e175bSOded Gabbay gaudi2_pb_dcr0_hif, ARRAY_SIZE(gaudi2_pb_dcr0_hif),
3612e65e175bSOded Gabbay prop->hmmu_hif_enabled_mask);
3613e65e175bSOded Gabbay
3614e65e175bSOded Gabbay /* RTR */
3615e65e175bSOded Gabbay instance_offset = mmDCORE0_RTR1_CTRL_BASE - mmDCORE0_RTR0_CTRL_BASE;
3616e65e175bSOded Gabbay hl_ack_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, 8, instance_offset,
3617e65e175bSOded Gabbay gaudi2_pb_dcr0_rtr0, ARRAY_SIZE(gaudi2_pb_dcr0_rtr0));
3618e65e175bSOded Gabbay
3619e65e175bSOded Gabbay /* HMMU */
3620e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3621e65e175bSOded Gabbay NUM_OF_HMMU_PER_DCORE, DCORE_HMMU_OFFSET,
3622e65e175bSOded Gabbay gaudi2_pb_dcr0_hmmu0, ARRAY_SIZE(gaudi2_pb_dcr0_hmmu0),
3623e65e175bSOded Gabbay prop->hmmu_hif_enabled_mask);
3624e65e175bSOded Gabbay
3625e65e175bSOded Gabbay /* CPU.
3626e65e175bSOded Gabbay * Except for CPU_IF, skip when security is enabled in F/W, because the blocks are protected
3627e65e175bSOded Gabbay * by privileged RR.
3628e65e175bSOded Gabbay */
3629e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3630e65e175bSOded Gabbay gaudi2_pb_cpu_if, ARRAY_SIZE(gaudi2_pb_cpu_if));
3631e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled)
3632e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3633e65e175bSOded Gabbay gaudi2_pb_cpu, ARRAY_SIZE(gaudi2_pb_cpu));
3634e65e175bSOded Gabbay
3635e65e175bSOded Gabbay /* KDMA */
3636e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3637e65e175bSOded Gabbay gaudi2_pb_kdma, ARRAY_SIZE(gaudi2_pb_kdma));
3638e65e175bSOded Gabbay
3639e65e175bSOded Gabbay /* PDMA */
3640e65e175bSOded Gabbay instance_offset = mmPDMA1_CORE_BASE - mmPDMA0_CORE_BASE;
3641e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, 2, instance_offset,
3642e65e175bSOded Gabbay gaudi2_pb_pdma0, ARRAY_SIZE(gaudi2_pb_pdma0));
3643e65e175bSOded Gabbay
3644e65e175bSOded Gabbay /* ARC PDMA */
3645e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, 2, instance_offset,
3646e65e175bSOded Gabbay gaudi2_pb_pdma0_arc, ARRAY_SIZE(gaudi2_pb_pdma0_arc));
3647e65e175bSOded Gabbay
3648e65e175bSOded Gabbay /* EDMA */
3649e65e175bSOded Gabbay instance_offset = mmDCORE0_EDMA1_CORE_BASE - mmDCORE0_EDMA0_CORE_BASE;
3650e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET, 2,
3651e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_edma0,
3652e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0),
3653e65e175bSOded Gabbay prop->edma_enabled_mask);
3654e65e175bSOded Gabbay
3655e65e175bSOded Gabbay /* ARC EDMA */
3656e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET, 2,
3657e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_edma0_arc,
3658e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_edma0_arc),
3659e65e175bSOded Gabbay prop->edma_enabled_mask);
3660e65e175bSOded Gabbay
3661e65e175bSOded Gabbay /* MME */
3662e65e175bSOded Gabbay instance_offset = mmDCORE0_MME_SBTE1_BASE - mmDCORE0_MME_SBTE0_BASE;
3663e65e175bSOded Gabbay
3664e65e175bSOded Gabbay for (i = 0 ; i < NUM_OF_DCORES * NUM_OF_MME_PER_DCORE ; i++) {
3665e65e175bSOded Gabbay /* MME SBTE */
3666e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, (DCORE_OFFSET * i), 5,
3667e65e175bSOded Gabbay instance_offset, gaudi2_pb_dcr0_mme_sbte,
3668e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_sbte));
3669e65e175bSOded Gabbay
3670e65e175bSOded Gabbay /* MME */
3671e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, (DCORE_OFFSET * i),
3672e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3673e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_eng,
3674e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_eng));
3675e65e175bSOded Gabbay }
3676e65e175bSOded Gabbay
3677e65e175bSOded Gabbay /*
3678e65e175bSOded Gabbay * we have special iteration for case in which we would like to
3679e65e175bSOded Gabbay * configure stubbed MME's ARC/QMAN
3680e65e175bSOded Gabbay */
3681e65e175bSOded Gabbay for (i = 0 ; i < NUM_OF_DCORES * NUM_OF_MME_PER_DCORE ; i++) {
3682e65e175bSOded Gabbay /* MME QM */
3683e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, (DCORE_OFFSET * i),
3684e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3685e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_qm,
3686e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_qm));
3687e65e175bSOded Gabbay
3688e65e175bSOded Gabbay /* ARC MME */
3689e65e175bSOded Gabbay hl_ack_pb_single_dcore(hdev, (DCORE_OFFSET * i),
3690e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3691e65e175bSOded Gabbay gaudi2_pb_dcr0_mme_arc,
3692e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_dcr0_mme_arc));
3693e65e175bSOded Gabbay }
3694e65e175bSOded Gabbay
3695e65e175bSOded Gabbay /* MME QM ARC ACP ENG */
3696e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NUM_OF_DCORES, DCORE_OFFSET,
3697e65e175bSOded Gabbay HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3698e65e175bSOded Gabbay gaudi2_pb_mme_qm_arc_acp_eng,
3699e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_mme_qm_arc_acp_eng),
3700e65e175bSOded Gabbay (BIT(NUM_OF_DCORES * NUM_OF_MME_PER_DCORE) - 1));
3701e65e175bSOded Gabbay
3702e65e175bSOded Gabbay /* TPC */
3703e65e175bSOded Gabbay gaudi2_ack_pb_tpc(hdev);
3704e65e175bSOded Gabbay
3705e65e175bSOded Gabbay /* SRAM */
3706e65e175bSOded Gabbay instance_offset = mmDCORE0_SRAM1_BANK_BASE - mmDCORE0_SRAM0_BANK_BASE;
3707e65e175bSOded Gabbay hl_ack_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, 8, instance_offset,
3708e65e175bSOded Gabbay gaudi2_pb_dcr0_sram0, ARRAY_SIZE(gaudi2_pb_dcr0_sram0));
3709e65e175bSOded Gabbay
3710e65e175bSOded Gabbay /* Sync Manager MSTR IF */
3711e65e175bSOded Gabbay hl_ack_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3712e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_mstr_if, ARRAY_SIZE(gaudi2_pb_dcr0_sm_mstr_if));
3713e65e175bSOded Gabbay
3714e65e175bSOded Gabbay /* Sync Manager */
3715e65e175bSOded Gabbay hl_ack_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3716e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_glbl, ARRAY_SIZE(gaudi2_pb_dcr0_sm_glbl));
3717e65e175bSOded Gabbay
3718e65e175bSOded Gabbay hl_ack_pb(hdev, NUM_OF_DCORES, DCORE_OFFSET, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3719e65e175bSOded Gabbay gaudi2_pb_dcr0_sm_mstr_if, ARRAY_SIZE(gaudi2_pb_dcr0_sm_mstr_if));
3720e65e175bSOded Gabbay
3721e65e175bSOded Gabbay /* PSOC.
3722e65e175bSOded Gabbay * Except for PSOC_GLOBAL_CONF, skip when security is enabled in F/W, because the blocks are
3723e65e175bSOded Gabbay * protected by privileged RR.
3724e65e175bSOded Gabbay */
3725e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3726e65e175bSOded Gabbay gaudi2_pb_psoc_global_conf, ARRAY_SIZE(gaudi2_pb_psoc_global_conf));
3727e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled)
3728e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3729e65e175bSOded Gabbay gaudi2_pb_psoc, ARRAY_SIZE(gaudi2_pb_psoc));
3730e65e175bSOded Gabbay
3731e65e175bSOded Gabbay /* PMMU */
3732e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3733e65e175bSOded Gabbay gaudi2_pb_pmmu, ARRAY_SIZE(gaudi2_pb_pmmu));
3734e65e175bSOded Gabbay
3735e65e175bSOded Gabbay /* PLL.
3736e65e175bSOded Gabbay * Skip PSOC/XFT PLL when security is enabled in F/W, because these blocks are protected by
3737e65e175bSOded Gabbay * privileged RR.
3738e65e175bSOded Gabbay */
3739e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3740e65e175bSOded Gabbay gaudi2_pb_pmmu_pll, ARRAY_SIZE(gaudi2_pb_pmmu_pll));
3741e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3742e65e175bSOded Gabbay gaudi2_pb_xbar_pll, ARRAY_SIZE(gaudi2_pb_xbar_pll));
3743e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled) {
3744e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3745e65e175bSOded Gabbay gaudi2_pb_psoc_pll, ARRAY_SIZE(gaudi2_pb_psoc_pll));
3746e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3747e65e175bSOded Gabbay gaudi2_pb_xft_pll, ARRAY_SIZE(gaudi2_pb_xft_pll));
3748e65e175bSOded Gabbay }
3749e65e175bSOded Gabbay
3750e65e175bSOded Gabbay /* PCIE */
3751e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3752e65e175bSOded Gabbay gaudi2_pb_pcie, ARRAY_SIZE(gaudi2_pb_pcie));
3753e65e175bSOded Gabbay
3754e65e175bSOded Gabbay /* Thermal Sensor.
3755e65e175bSOded Gabbay * Skip when security is enabled in F/W, because the blocks are protected by privileged RR.
3756e65e175bSOded Gabbay */
3757e65e175bSOded Gabbay if (!hdev->asic_prop.fw_security_enabled) {
3758e65e175bSOded Gabbay instance_offset = mmDCORE1_XFT_BASE - mmDCORE0_XFT_BASE;
3759e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, 4, instance_offset,
3760e65e175bSOded Gabbay gaudi2_pb_thermal_sensor0, ARRAY_SIZE(gaudi2_pb_thermal_sensor0));
3761e65e175bSOded Gabbay }
3762e65e175bSOded Gabbay
3763e65e175bSOded Gabbay /* HBM */
3764e65e175bSOded Gabbay instance_offset = mmHBM1_MC0_BASE - mmHBM0_MC0_BASE;
3765e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, GAUDI2_HBM_NUM,
3766e65e175bSOded Gabbay instance_offset, gaudi2_pb_hbm,
3767e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_hbm), prop->dram_enabled_mask);
3768e65e175bSOded Gabbay
3769e65e175bSOded Gabbay /* Scheduler ARCs */
3770e65e175bSOded Gabbay instance_offset = mmARC_FARM_ARC1_AUX_BASE - mmARC_FARM_ARC0_AUX_BASE;
3771e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_ARC_FARMS_ARC,
3772e65e175bSOded Gabbay instance_offset, gaudi2_pb_arc_sched,
3773e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_arc_sched));
3774e65e175bSOded Gabbay
3775e65e175bSOded Gabbay /* XBAR MIDs */
3776e65e175bSOded Gabbay instance_offset = mmXBAR_MID_1_BASE - mmXBAR_MID_0_BASE;
3777e65e175bSOded Gabbay hl_ack_pb(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_XBAR,
3778e65e175bSOded Gabbay instance_offset, gaudi2_pb_xbar_mid,
3779e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_mid));
3780e65e175bSOded Gabbay
3781e65e175bSOded Gabbay /* XBAR EDGEs */
3782e65e175bSOded Gabbay instance_offset = mmXBAR_EDGE_1_BASE - mmXBAR_EDGE_0_BASE;
3783e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_XBAR,
3784e65e175bSOded Gabbay instance_offset, gaudi2_pb_xbar_edge,
3785e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_xbar_edge), prop->xbar_edge_enabled_mask);
3786e65e175bSOded Gabbay
3787e65e175bSOded Gabbay /* NIC */
3788e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET, HL_PB_SINGLE_INSTANCE, HL_PB_NA,
3789e65e175bSOded Gabbay gaudi2_pb_nic0, ARRAY_SIZE(gaudi2_pb_nic0), hdev->nic_ports_mask);
3790e65e175bSOded Gabbay
3791e65e175bSOded Gabbay /* NIC QM and QPC */
3792e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET, NIC_NUMBER_OF_QM_PER_MACRO,
3793e65e175bSOded Gabbay NIC_QM_OFFSET, gaudi2_pb_nic0_qm_qpc, ARRAY_SIZE(gaudi2_pb_nic0_qm_qpc),
3794e65e175bSOded Gabbay hdev->nic_ports_mask);
3795e65e175bSOded Gabbay
3796e65e175bSOded Gabbay /* NIC QM ARC */
3797e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET, NIC_NUMBER_OF_QM_PER_MACRO,
3798e65e175bSOded Gabbay NIC_QM_OFFSET, gaudi2_pb_nic0_qm_arc_aux0,
3799e65e175bSOded Gabbay ARRAY_SIZE(gaudi2_pb_nic0_qm_arc_aux0), hdev->nic_ports_mask);
3800e65e175bSOded Gabbay
3801e65e175bSOded Gabbay /* NIC UMR */
3802e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, NIC_NUMBER_OF_MACROS, NIC_OFFSET, NIC_NUMBER_OF_QM_PER_MACRO,
3803e65e175bSOded Gabbay NIC_QM_OFFSET, gaudi2_pb_nic0_umr, ARRAY_SIZE(gaudi2_pb_nic0_umr),
3804e65e175bSOded Gabbay hdev->nic_ports_mask);
3805e65e175bSOded Gabbay
3806e65e175bSOded Gabbay /* Rotators */
3807e65e175bSOded Gabbay instance_offset = mmROT1_BASE - mmROT0_BASE;
3808e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_ROT, instance_offset,
3809e65e175bSOded Gabbay gaudi2_pb_rot0, ARRAY_SIZE(gaudi2_pb_rot0), (BIT(NUM_OF_ROT) - 1));
3810e65e175bSOded Gabbay
3811e65e175bSOded Gabbay /* Rotators ARCS */
3812e65e175bSOded Gabbay hl_ack_pb_with_mask(hdev, HL_PB_SHARED, HL_PB_NA, NUM_OF_ROT, instance_offset,
3813e65e175bSOded Gabbay gaudi2_pb_rot0_arc, ARRAY_SIZE(gaudi2_pb_rot0_arc), (BIT(NUM_OF_ROT) - 1));
3814e65e175bSOded Gabbay }
3815e65e175bSOded Gabbay
3816e65e175bSOded Gabbay /*
3817e65e175bSOded Gabbay * Print PB security errors
3818e65e175bSOded Gabbay */
3819e65e175bSOded Gabbay
gaudi2_pb_print_security_errors(struct hl_device * hdev,u32 block_addr,u32 cause,u32 offended_addr)3820e65e175bSOded Gabbay void gaudi2_pb_print_security_errors(struct hl_device *hdev, u32 block_addr, u32 cause,
3821e65e175bSOded Gabbay u32 offended_addr)
3822e65e175bSOded Gabbay {
3823e65e175bSOded Gabbay int i = 0;
3824e65e175bSOded Gabbay const char *error_format =
3825e65e175bSOded Gabbay "Security error at block 0x%x, offending address 0x%x\n"
3826e65e175bSOded Gabbay "Cause 0x%x: %s %s %s %s %s %s %s %s\n";
3827e65e175bSOded Gabbay char *mcause[8] = {"Unknown", "", "", "", "", "", "", "" };
3828e65e175bSOded Gabbay
3829e65e175bSOded Gabbay if (!cause)
3830e65e175bSOded Gabbay return;
3831e65e175bSOded Gabbay
3832e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_RD)
3833e65e175bSOded Gabbay mcause[i++] = "APB_PRIV_RD";
3834e65e175bSOded Gabbay
3835e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_SEC_RD)
3836e65e175bSOded Gabbay mcause[i++] = "APB_SEC_RD";
3837e65e175bSOded Gabbay
3838e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_RD)
3839e65e175bSOded Gabbay mcause[i++] = "APB_UNMAPPED_RD";
3840e65e175bSOded Gabbay
3841e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_PRIV_WR)
3842e65e175bSOded Gabbay mcause[i++] = "APB_PRIV_WR";
3843e65e175bSOded Gabbay
3844e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_SEC_WR)
3845e65e175bSOded Gabbay mcause[i++] = "APB_SEC_WR";
3846e65e175bSOded Gabbay
3847e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_APB_UNMAPPED_WR)
3848e65e175bSOded Gabbay mcause[i++] = "APB_UNMAPPED_WR";
3849e65e175bSOded Gabbay
3850e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_EXT_SEC_WR)
3851e65e175bSOded Gabbay mcause[i++] = "EXT_SEC_WR";
3852e65e175bSOded Gabbay
3853e65e175bSOded Gabbay if (cause & SPECIAL_GLBL_ERR_CAUSE_EXT_UNMAPPED_WR)
3854e65e175bSOded Gabbay mcause[i++] = "APB_EXT_UNMAPPED_WR";
3855e65e175bSOded Gabbay
3856e65e175bSOded Gabbay dev_err_ratelimited(hdev->dev, error_format, block_addr, offended_addr,
3857e65e175bSOded Gabbay cause, mcause[0], mcause[1], mcause[2], mcause[3],
3858e65e175bSOded Gabbay mcause[4], mcause[5], mcause[6], mcause[7]);
3859e65e175bSOded Gabbay }
3860