xref: /openbmc/linux/arch/xtensa/variants/dc233c/include/variant/tie.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1*d0b73b48SPete Delaney /*
2*d0b73b48SPete Delaney  * tie.h -- compile-time HAL definitions dependent on CORE & TIE configuration
3*d0b73b48SPete Delaney  *
4*d0b73b48SPete Delaney  *  NOTE:  This header file is not meant to be included directly.
5*d0b73b48SPete Delaney  */
6*d0b73b48SPete Delaney 
7*d0b73b48SPete Delaney /* This header file describes this specific Xtensa processor's TIE extensions
8*d0b73b48SPete Delaney    that extend basic Xtensa core functionality.  It is customized to this
9*d0b73b48SPete Delaney    Xtensa processor configuration.
10*d0b73b48SPete Delaney 
11*d0b73b48SPete Delaney    Copyright (c) 1999-2010 Tensilica Inc.
12*d0b73b48SPete Delaney 
13*d0b73b48SPete Delaney    Permission is hereby granted, free of charge, to any person obtaining
14*d0b73b48SPete Delaney    a copy of this software and associated documentation files (the
15*d0b73b48SPete Delaney    "Software"), to deal in the Software without restriction, including
16*d0b73b48SPete Delaney    without limitation the rights to use, copy, modify, merge, publish,
17*d0b73b48SPete Delaney    distribute, sublicense, and/or sell copies of the Software, and to
18*d0b73b48SPete Delaney    permit persons to whom the Software is furnished to do so, subject to
19*d0b73b48SPete Delaney    the following conditions:
20*d0b73b48SPete Delaney 
21*d0b73b48SPete Delaney    The above copyright notice and this permission notice shall be included
22*d0b73b48SPete Delaney    in all copies or substantial portions of the Software.
23*d0b73b48SPete Delaney 
24*d0b73b48SPete Delaney    THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*d0b73b48SPete Delaney    EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*d0b73b48SPete Delaney    MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
27*d0b73b48SPete Delaney    IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY
28*d0b73b48SPete Delaney    CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
29*d0b73b48SPete Delaney    TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
30*d0b73b48SPete Delaney    SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.  */
31*d0b73b48SPete Delaney 
32*d0b73b48SPete Delaney #ifndef _XTENSA_CORE_TIE_H
33*d0b73b48SPete Delaney #define _XTENSA_CORE_TIE_H
34*d0b73b48SPete Delaney 
35*d0b73b48SPete Delaney #define XCHAL_CP_NUM			1	/* number of coprocessors */
36*d0b73b48SPete Delaney #define XCHAL_CP_MAX			8	/* max CP ID + 1 (0 if none) */
37*d0b73b48SPete Delaney #define XCHAL_CP_MASK			0x80	/* bitmask of all CPs by ID */
38*d0b73b48SPete Delaney #define XCHAL_CP_PORT_MASK		0x80	/* bitmask of only port CPs */
39*d0b73b48SPete Delaney 
40*d0b73b48SPete Delaney /*  Basic parameters of each coprocessor:  */
41*d0b73b48SPete Delaney #define XCHAL_CP7_NAME			"XTIOP"
42*d0b73b48SPete Delaney #define XCHAL_CP7_IDENT			XTIOP
43*d0b73b48SPete Delaney #define XCHAL_CP7_SA_SIZE		0	/* size of state save area */
44*d0b73b48SPete Delaney #define XCHAL_CP7_SA_ALIGN		1	/* min alignment of save area */
45*d0b73b48SPete Delaney #define XCHAL_CP_ID_XTIOP		7	/* coprocessor ID (0..7) */
46*d0b73b48SPete Delaney 
47*d0b73b48SPete Delaney /*  Filler info for unassigned coprocessors, to simplify arrays etc:  */
48*d0b73b48SPete Delaney #define XCHAL_CP0_SA_SIZE		0
49*d0b73b48SPete Delaney #define XCHAL_CP0_SA_ALIGN		1
50*d0b73b48SPete Delaney #define XCHAL_CP1_SA_SIZE		0
51*d0b73b48SPete Delaney #define XCHAL_CP1_SA_ALIGN		1
52*d0b73b48SPete Delaney #define XCHAL_CP2_SA_SIZE		0
53*d0b73b48SPete Delaney #define XCHAL_CP2_SA_ALIGN		1
54*d0b73b48SPete Delaney #define XCHAL_CP3_SA_SIZE		0
55*d0b73b48SPete Delaney #define XCHAL_CP3_SA_ALIGN		1
56*d0b73b48SPete Delaney #define XCHAL_CP4_SA_SIZE		0
57*d0b73b48SPete Delaney #define XCHAL_CP4_SA_ALIGN		1
58*d0b73b48SPete Delaney #define XCHAL_CP5_SA_SIZE		0
59*d0b73b48SPete Delaney #define XCHAL_CP5_SA_ALIGN		1
60*d0b73b48SPete Delaney #define XCHAL_CP6_SA_SIZE		0
61*d0b73b48SPete Delaney #define XCHAL_CP6_SA_ALIGN		1
62*d0b73b48SPete Delaney 
63*d0b73b48SPete Delaney /*  Save area for non-coprocessor optional and custom (TIE) state:  */
64*d0b73b48SPete Delaney #define XCHAL_NCP_SA_SIZE		32
65*d0b73b48SPete Delaney #define XCHAL_NCP_SA_ALIGN		4
66*d0b73b48SPete Delaney 
67*d0b73b48SPete Delaney /*  Total save area for optional and custom state (NCP + CPn):  */
68*d0b73b48SPete Delaney #define XCHAL_TOTAL_SA_SIZE		32	/* with 16-byte align padding */
69*d0b73b48SPete Delaney #define XCHAL_TOTAL_SA_ALIGN		4	/* actual minimum alignment */
70*d0b73b48SPete Delaney 
71*d0b73b48SPete Delaney /*
72*d0b73b48SPete Delaney  * Detailed contents of save areas.
73*d0b73b48SPete Delaney  * NOTE:  caller must define the XCHAL_SA_REG macro (not defined here)
74*d0b73b48SPete Delaney  * before expanding the XCHAL_xxx_SA_LIST() macros.
75*d0b73b48SPete Delaney  *
76*d0b73b48SPete Delaney  * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize,
77*d0b73b48SPete Delaney  *		dbnum,base,regnum,bitsz,gapsz,reset,x...)
78*d0b73b48SPete Delaney  *
79*d0b73b48SPete Delaney  *	s = passed from XCHAL_*_LIST(s), eg. to select how to expand
80*d0b73b48SPete Delaney  *	ccused = set if used by compiler without special options or code
81*d0b73b48SPete Delaney  *	abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global)
82*d0b73b48SPete Delaney  *	kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg)
83*d0b73b48SPete Delaney  *	opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg)
84*d0b73b48SPete Delaney  *	name = lowercase reg name (no quotes)
85*d0b73b48SPete Delaney  *	galign = group byte alignment (power of 2) (galign >= align)
86*d0b73b48SPete Delaney  *	align = register byte alignment (power of 2)
87*d0b73b48SPete Delaney  *	asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz)
88*d0b73b48SPete Delaney  *	  (not including any pad bytes required to galign this or next reg)
89*d0b73b48SPete Delaney  *	dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>)
90*d0b73b48SPete Delaney  *	base = reg shortname w/o index (or sr=special, ur=TIE user reg)
91*d0b73b48SPete Delaney  *	regnum = reg index in regfile, or special/TIE-user reg number
92*d0b73b48SPete Delaney  *	bitsz = number of significant bits (regfile width, or ur/sr mask bits)
93*d0b73b48SPete Delaney  *	gapsz = intervening bits, if bitsz bits not stored contiguously
94*d0b73b48SPete Delaney  *	(padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize)
95*d0b73b48SPete Delaney  *	reset = register reset value (or 0 if undefined at reset)
96*d0b73b48SPete Delaney  *	x = reserved for future use (0 until then)
97*d0b73b48SPete Delaney  *
98*d0b73b48SPete Delaney  *  To filter out certain registers, e.g. to expand only the non-global
99*d0b73b48SPete Delaney  *  registers used by the compiler, you can do something like this:
100*d0b73b48SPete Delaney  *
101*d0b73b48SPete Delaney  *  #define XCHAL_SA_REG(s,ccused,p...)	SELCC##ccused(p)
102*d0b73b48SPete Delaney  *  #define SELCC0(p...)
103*d0b73b48SPete Delaney  *  #define SELCC1(abikind,p...)	SELAK##abikind(p)
104*d0b73b48SPete Delaney  *  #define SELAK0(p...)		REG(p)
105*d0b73b48SPete Delaney  *  #define SELAK1(p...)		REG(p)
106*d0b73b48SPete Delaney  *  #define SELAK2(p...)
107*d0b73b48SPete Delaney  *  #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \
108*d0b73b48SPete Delaney  *		...what you want to expand...
109*d0b73b48SPete Delaney  */
110*d0b73b48SPete Delaney 
111*d0b73b48SPete Delaney #define XCHAL_NCP_SA_NUM	8
112*d0b73b48SPete Delaney #define XCHAL_NCP_SA_LIST(s)	\
113*d0b73b48SPete Delaney  XCHAL_SA_REG(s,1,2,1,1,      threadptr, 4, 4, 4,0x03E7,  ur,231, 32,0,0,0) \
114*d0b73b48SPete Delaney  XCHAL_SA_REG(s,1,0,0,1,          acclo, 4, 4, 4,0x0210,  sr,16 , 32,0,0,0) \
115*d0b73b48SPete Delaney  XCHAL_SA_REG(s,1,0,0,1,          acchi, 4, 4, 4,0x0211,  sr,17 ,  8,0,0,0) \
116*d0b73b48SPete Delaney  XCHAL_SA_REG(s,0,0,0,1,             m0, 4, 4, 4,0x0220,  sr,32 , 32,0,0,0) \
117*d0b73b48SPete Delaney  XCHAL_SA_REG(s,0,0,0,1,             m1, 4, 4, 4,0x0221,  sr,33 , 32,0,0,0) \
118*d0b73b48SPete Delaney  XCHAL_SA_REG(s,0,0,0,1,             m2, 4, 4, 4,0x0222,  sr,34 , 32,0,0,0) \
119*d0b73b48SPete Delaney  XCHAL_SA_REG(s,0,0,0,1,             m3, 4, 4, 4,0x0223,  sr,35 , 32,0,0,0) \
120*d0b73b48SPete Delaney  XCHAL_SA_REG(s,0,0,0,1,      scompare1, 4, 4, 4,0x020C,  sr,12 , 32,0,0,0)
121*d0b73b48SPete Delaney 
122*d0b73b48SPete Delaney #define XCHAL_CP0_SA_NUM	0
123*d0b73b48SPete Delaney #define XCHAL_CP0_SA_LIST(s)	/* empty */
124*d0b73b48SPete Delaney 
125*d0b73b48SPete Delaney #define XCHAL_CP1_SA_NUM	0
126*d0b73b48SPete Delaney #define XCHAL_CP1_SA_LIST(s)	/* empty */
127*d0b73b48SPete Delaney 
128*d0b73b48SPete Delaney #define XCHAL_CP2_SA_NUM	0
129*d0b73b48SPete Delaney #define XCHAL_CP2_SA_LIST(s)	/* empty */
130*d0b73b48SPete Delaney 
131*d0b73b48SPete Delaney #define XCHAL_CP3_SA_NUM	0
132*d0b73b48SPete Delaney #define XCHAL_CP3_SA_LIST(s)	/* empty */
133*d0b73b48SPete Delaney 
134*d0b73b48SPete Delaney #define XCHAL_CP4_SA_NUM	0
135*d0b73b48SPete Delaney #define XCHAL_CP4_SA_LIST(s)	/* empty */
136*d0b73b48SPete Delaney 
137*d0b73b48SPete Delaney #define XCHAL_CP5_SA_NUM	0
138*d0b73b48SPete Delaney #define XCHAL_CP5_SA_LIST(s)	/* empty */
139*d0b73b48SPete Delaney 
140*d0b73b48SPete Delaney #define XCHAL_CP6_SA_NUM	0
141*d0b73b48SPete Delaney #define XCHAL_CP6_SA_LIST(s)	/* empty */
142*d0b73b48SPete Delaney 
143*d0b73b48SPete Delaney #define XCHAL_CP7_SA_NUM	0
144*d0b73b48SPete Delaney #define XCHAL_CP7_SA_LIST(s)	/* empty */
145*d0b73b48SPete Delaney 
146*d0b73b48SPete Delaney /* Byte length of instruction from its first nibble (op0 field), per FLIX.  */
147*d0b73b48SPete Delaney #define XCHAL_OP0_FORMAT_LENGTHS	3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3
148*d0b73b48SPete Delaney 
149*d0b73b48SPete Delaney #endif /*_XTENSA_CORE_TIE_H*/
150*d0b73b48SPete Delaney 
151