1*367b8112SChris Zankel /* 2*367b8112SChris Zankel * This header file describes this specific Xtensa processor's TIE extensions 3*367b8112SChris Zankel * that extend basic Xtensa core functionality. It is customized to this 4*367b8112SChris Zankel * Xtensa processor configuration. 5*367b8112SChris Zankel * 6*367b8112SChris Zankel * This file is subject to the terms and conditions of the GNU General Public 7*367b8112SChris Zankel * License. See the file "COPYING" in the main directory of this archive 8*367b8112SChris Zankel * for more details. 9*367b8112SChris Zankel * 10*367b8112SChris Zankel * Copyright (C) 1999-2007 Tensilica Inc. 11*367b8112SChris Zankel */ 12*367b8112SChris Zankel 13*367b8112SChris Zankel #ifndef _XTENSA_CORE_TIE_H 14*367b8112SChris Zankel #define _XTENSA_CORE_TIE_H 15*367b8112SChris Zankel 16*367b8112SChris Zankel #define XCHAL_CP_NUM 1 /* number of coprocessors */ 17*367b8112SChris Zankel #define XCHAL_CP_MAX 8 /* max CP ID + 1 (0 if none) */ 18*367b8112SChris Zankel #define XCHAL_CP_MASK 0x80 /* bitmask of all CPs by ID */ 19*367b8112SChris Zankel #define XCHAL_CP_PORT_MASK 0x80 /* bitmask of only port CPs */ 20*367b8112SChris Zankel 21*367b8112SChris Zankel /* Basic parameters of each coprocessor: */ 22*367b8112SChris Zankel #define XCHAL_CP7_NAME "XTIOP" 23*367b8112SChris Zankel #define XCHAL_CP7_IDENT XTIOP 24*367b8112SChris Zankel #define XCHAL_CP7_SA_SIZE 0 /* size of state save area */ 25*367b8112SChris Zankel #define XCHAL_CP7_SA_ALIGN 1 /* min alignment of save area */ 26*367b8112SChris Zankel #define XCHAL_CP_ID_XTIOP 7 /* coprocessor ID (0..7) */ 27*367b8112SChris Zankel 28*367b8112SChris Zankel /* Filler info for unassigned coprocessors, to simplify arrays etc: */ 29*367b8112SChris Zankel #define XCHAL_CP0_SA_SIZE 0 30*367b8112SChris Zankel #define XCHAL_CP0_SA_ALIGN 1 31*367b8112SChris Zankel #define XCHAL_CP1_SA_SIZE 0 32*367b8112SChris Zankel #define XCHAL_CP1_SA_ALIGN 1 33*367b8112SChris Zankel #define XCHAL_CP2_SA_SIZE 0 34*367b8112SChris Zankel #define XCHAL_CP2_SA_ALIGN 1 35*367b8112SChris Zankel #define XCHAL_CP3_SA_SIZE 0 36*367b8112SChris Zankel #define XCHAL_CP3_SA_ALIGN 1 37*367b8112SChris Zankel #define XCHAL_CP4_SA_SIZE 0 38*367b8112SChris Zankel #define XCHAL_CP4_SA_ALIGN 1 39*367b8112SChris Zankel #define XCHAL_CP5_SA_SIZE 0 40*367b8112SChris Zankel #define XCHAL_CP5_SA_ALIGN 1 41*367b8112SChris Zankel #define XCHAL_CP6_SA_SIZE 0 42*367b8112SChris Zankel #define XCHAL_CP6_SA_ALIGN 1 43*367b8112SChris Zankel 44*367b8112SChris Zankel /* Save area for non-coprocessor optional and custom (TIE) state: */ 45*367b8112SChris Zankel #define XCHAL_NCP_SA_SIZE 32 46*367b8112SChris Zankel #define XCHAL_NCP_SA_ALIGN 4 47*367b8112SChris Zankel 48*367b8112SChris Zankel /* Total save area for optional and custom state (NCP + CPn): */ 49*367b8112SChris Zankel #define XCHAL_TOTAL_SA_SIZE 32 /* with 16-byte align padding */ 50*367b8112SChris Zankel #define XCHAL_TOTAL_SA_ALIGN 4 /* actual minimum alignment */ 51*367b8112SChris Zankel 52*367b8112SChris Zankel /* 53*367b8112SChris Zankel * Detailed contents of save areas. 54*367b8112SChris Zankel * NOTE: caller must define the XCHAL_SA_REG macro (not defined here) 55*367b8112SChris Zankel * before expanding the XCHAL_xxx_SA_LIST() macros. 56*367b8112SChris Zankel * 57*367b8112SChris Zankel * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize, 58*367b8112SChris Zankel * dbnum,base,regnum,bitsz,gapsz,reset,x...) 59*367b8112SChris Zankel * 60*367b8112SChris Zankel * s = passed from XCHAL_*_LIST(s), eg. to select how to expand 61*367b8112SChris Zankel * ccused = set if used by compiler without special options or code 62*367b8112SChris Zankel * abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global) 63*367b8112SChris Zankel * kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg) 64*367b8112SChris Zankel * opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg) 65*367b8112SChris Zankel * name = lowercase reg name (no quotes) 66*367b8112SChris Zankel * galign = group byte alignment (power of 2) (galign >= align) 67*367b8112SChris Zankel * align = register byte alignment (power of 2) 68*367b8112SChris Zankel * asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz) 69*367b8112SChris Zankel * (not including any pad bytes required to galign this or next reg) 70*367b8112SChris Zankel * dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>) 71*367b8112SChris Zankel * base = reg shortname w/o index (or sr=special, ur=TIE user reg) 72*367b8112SChris Zankel * regnum = reg index in regfile, or special/TIE-user reg number 73*367b8112SChris Zankel * bitsz = number of significant bits (regfile width, or ur/sr mask bits) 74*367b8112SChris Zankel * gapsz = intervening bits, if bitsz bits not stored contiguously 75*367b8112SChris Zankel * (padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize) 76*367b8112SChris Zankel * reset = register reset value (or 0 if undefined at reset) 77*367b8112SChris Zankel * x = reserved for future use (0 until then) 78*367b8112SChris Zankel * 79*367b8112SChris Zankel * To filter out certain registers, e.g. to expand only the non-global 80*367b8112SChris Zankel * registers used by the compiler, you can do something like this: 81*367b8112SChris Zankel * 82*367b8112SChris Zankel * #define XCHAL_SA_REG(s,ccused,p...) SELCC##ccused(p) 83*367b8112SChris Zankel * #define SELCC0(p...) 84*367b8112SChris Zankel * #define SELCC1(abikind,p...) SELAK##abikind(p) 85*367b8112SChris Zankel * #define SELAK0(p...) REG(p) 86*367b8112SChris Zankel * #define SELAK1(p...) REG(p) 87*367b8112SChris Zankel * #define SELAK2(p...) 88*367b8112SChris Zankel * #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \ 89*367b8112SChris Zankel * ...what you want to expand... 90*367b8112SChris Zankel */ 91*367b8112SChris Zankel 92*367b8112SChris Zankel #define XCHAL_NCP_SA_NUM 8 93*367b8112SChris Zankel #define XCHAL_NCP_SA_LIST(s) \ 94*367b8112SChris Zankel XCHAL_SA_REG(s,1,0,0,1, acclo, 4, 4, 4,0x0210, sr,16 , 32,0,0,0) \ 95*367b8112SChris Zankel XCHAL_SA_REG(s,1,0,0,1, acchi, 4, 4, 4,0x0211, sr,17 , 8,0,0,0) \ 96*367b8112SChris Zankel XCHAL_SA_REG(s,0,0,0,1, m0, 4, 4, 4,0x0220, sr,32 , 32,0,0,0) \ 97*367b8112SChris Zankel XCHAL_SA_REG(s,0,0,0,1, m1, 4, 4, 4,0x0221, sr,33 , 32,0,0,0) \ 98*367b8112SChris Zankel XCHAL_SA_REG(s,0,0,0,1, m2, 4, 4, 4,0x0222, sr,34 , 32,0,0,0) \ 99*367b8112SChris Zankel XCHAL_SA_REG(s,0,0,0,1, m3, 4, 4, 4,0x0223, sr,35 , 32,0,0,0) \ 100*367b8112SChris Zankel XCHAL_SA_REG(s,0,0,0,1, scompare1, 4, 4, 4,0x020C, sr,12 , 32,0,0,0) \ 101*367b8112SChris Zankel XCHAL_SA_REG(s,1,2,1,1, threadptr, 4, 4, 4,0x03E7, ur,231, 32,0,0,0) 102*367b8112SChris Zankel 103*367b8112SChris Zankel #define XCHAL_CP0_SA_NUM 0 104*367b8112SChris Zankel #define XCHAL_CP0_SA_LIST(s) /* empty */ 105*367b8112SChris Zankel 106*367b8112SChris Zankel #define XCHAL_CP1_SA_NUM 0 107*367b8112SChris Zankel #define XCHAL_CP1_SA_LIST(s) /* empty */ 108*367b8112SChris Zankel 109*367b8112SChris Zankel #define XCHAL_CP2_SA_NUM 0 110*367b8112SChris Zankel #define XCHAL_CP2_SA_LIST(s) /* empty */ 111*367b8112SChris Zankel 112*367b8112SChris Zankel #define XCHAL_CP3_SA_NUM 0 113*367b8112SChris Zankel #define XCHAL_CP3_SA_LIST(s) /* empty */ 114*367b8112SChris Zankel 115*367b8112SChris Zankel #define XCHAL_CP4_SA_NUM 0 116*367b8112SChris Zankel #define XCHAL_CP4_SA_LIST(s) /* empty */ 117*367b8112SChris Zankel 118*367b8112SChris Zankel #define XCHAL_CP5_SA_NUM 0 119*367b8112SChris Zankel #define XCHAL_CP5_SA_LIST(s) /* empty */ 120*367b8112SChris Zankel 121*367b8112SChris Zankel #define XCHAL_CP6_SA_NUM 0 122*367b8112SChris Zankel #define XCHAL_CP6_SA_LIST(s) /* empty */ 123*367b8112SChris Zankel 124*367b8112SChris Zankel #define XCHAL_CP7_SA_NUM 0 125*367b8112SChris Zankel #define XCHAL_CP7_SA_LIST(s) /* empty */ 126*367b8112SChris Zankel 127*367b8112SChris Zankel /* Byte length of instruction from its first nibble (op0 field), per FLIX. */ 128*367b8112SChris Zankel #define XCHAL_OP0_FORMAT_LENGTHS 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3 129*367b8112SChris Zankel 130*367b8112SChris Zankel #endif /*_XTENSA_CORE_TIE_H*/ 131*367b8112SChris Zankel 132