xref: /openbmc/linux/arch/xtensa/platforms/xtfpga/setup.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
20d456badSMax Filippov /*
30d456badSMax Filippov  *
40d456badSMax Filippov  * arch/xtensa/platform/xtavnet/setup.c
50d456badSMax Filippov  *
60d456badSMax Filippov  * ...
70d456badSMax Filippov  *
80d456badSMax Filippov  * Authors:	Chris Zankel <chris@zankel.net>
90d456badSMax Filippov  *		Joe Taylor <joe@tensilica.com>
100d456badSMax Filippov  *
110d456badSMax Filippov  * Copyright 2001 - 2006 Tensilica Inc.
120d456badSMax Filippov  */
130d456badSMax Filippov #include <linux/stddef.h>
140d456badSMax Filippov #include <linux/kernel.h>
150d456badSMax Filippov #include <linux/init.h>
1662e59c4eSStephen Boyd #include <linux/io.h>
170d456badSMax Filippov #include <linux/errno.h>
180d456badSMax Filippov #include <linux/reboot.h>
190d456badSMax Filippov #include <linux/kdev_t.h>
200d456badSMax Filippov #include <linux/types.h>
210d456badSMax Filippov #include <linux/major.h>
220d456badSMax Filippov #include <linux/console.h>
230d456badSMax Filippov #include <linux/delay.h>
240d456badSMax Filippov #include <linux/of.h>
2558c3e3acSMax Filippov #include <linux/clk-provider.h>
2658c3e3acSMax Filippov #include <linux/of_address.h>
27e7253313SMax Filippov #include <linux/slab.h>
280d456badSMax Filippov 
290d456badSMax Filippov #include <asm/timex.h>
300d456badSMax Filippov #include <asm/processor.h>
310d456badSMax Filippov #include <asm/platform.h>
320d456badSMax Filippov #include <asm/bootparam.h>
330d456badSMax Filippov #include <platform/lcd.h>
3433c760fbSChris Zankel #include <platform/hardware.h>
350d456badSMax Filippov 
xtfpga_power_off(struct sys_off_data * unused)36*7561dfbfSMax Filippov static int xtfpga_power_off(struct sys_off_data *unused)
370d456badSMax Filippov {
380d456badSMax Filippov 	lcd_disp_at_pos("POWEROFF", 0);
390d456badSMax Filippov 	local_irq_disable();
400d456badSMax Filippov 	while (1)
410d456badSMax Filippov 		cpu_relax();
42*7561dfbfSMax Filippov 	return NOTIFY_DONE;
430d456badSMax Filippov }
440d456badSMax Filippov 
xtfpga_restart(struct notifier_block * this,unsigned long event,void * ptr)4511976fe2SMax Filippov static int xtfpga_restart(struct notifier_block *this,
4611976fe2SMax Filippov 			  unsigned long event, void *ptr)
470d456badSMax Filippov {
48012e9745SGuenter Roeck 	/* Try software reset first. */
49012e9745SGuenter Roeck 	WRITE_ONCE(*(u32 *)XTFPGA_SWRST_VADDR, 0xdead);
50012e9745SGuenter Roeck 
51012e9745SGuenter Roeck 	/* If software reset did not work, flush and reset the mmu,
52012e9745SGuenter Roeck 	 * simulate a processor reset, and jump to the reset vector.
53012e9745SGuenter Roeck 	 */
544f205687SMax Filippov 	cpu_reset();
5511976fe2SMax Filippov 
5611976fe2SMax Filippov 	return NOTIFY_DONE;
570d456badSMax Filippov }
580d456badSMax Filippov 
5911976fe2SMax Filippov static struct notifier_block xtfpga_restart_block = {
6011976fe2SMax Filippov 	.notifier_call = xtfpga_restart,
6111976fe2SMax Filippov };
6211976fe2SMax Filippov 
6370feca71SMax Filippov #ifdef CONFIG_XTENSA_CALIBRATE_CCOUNT
6470feca71SMax Filippov 
platform_calibrate_ccount(void)6570feca71SMax Filippov void __init platform_calibrate_ccount(void)
6670feca71SMax Filippov {
6770feca71SMax Filippov 	ccount_freq = *(long *)XTFPGA_CLKFRQ_VADDR;
6870feca71SMax Filippov }
6970feca71SMax Filippov 
7070feca71SMax Filippov #endif
7170feca71SMax Filippov 
xtfpga_register_handlers(void)7211976fe2SMax Filippov static void __init xtfpga_register_handlers(void)
7311976fe2SMax Filippov {
7411976fe2SMax Filippov 	register_restart_handler(&xtfpga_restart_block);
75*7561dfbfSMax Filippov 	register_sys_off_handler(SYS_OFF_MODE_POWER_OFF,
76*7561dfbfSMax Filippov 				 SYS_OFF_PRIO_DEFAULT,
77*7561dfbfSMax Filippov 				 xtfpga_power_off, NULL);
7811976fe2SMax Filippov }
7911976fe2SMax Filippov 
80f3d7c2cdSMax Filippov #ifdef CONFIG_USE_OF
810d456badSMax Filippov 
xtfpga_clk_setup(struct device_node * np)8258c3e3acSMax Filippov static void __init xtfpga_clk_setup(struct device_node *np)
8358c3e3acSMax Filippov {
8458c3e3acSMax Filippov 	void __iomem *base = of_iomap(np, 0);
8558c3e3acSMax Filippov 	struct clk *clk;
8658c3e3acSMax Filippov 	u32 freq;
8758c3e3acSMax Filippov 
8858c3e3acSMax Filippov 	if (!base) {
89da2ef666SRob Herring 		pr_err("%pOFn: invalid address\n", np);
9058c3e3acSMax Filippov 		return;
9158c3e3acSMax Filippov 	}
9258c3e3acSMax Filippov 
9358c3e3acSMax Filippov 	freq = __raw_readl(base);
9458c3e3acSMax Filippov 	iounmap(base);
9558c3e3acSMax Filippov 	clk = clk_register_fixed_rate(NULL, np->name, NULL, 0, freq);
9658c3e3acSMax Filippov 
9758c3e3acSMax Filippov 	if (IS_ERR(clk)) {
98da2ef666SRob Herring 		pr_err("%pOFn: clk registration failed\n", np);
9958c3e3acSMax Filippov 		return;
10058c3e3acSMax Filippov 	}
10158c3e3acSMax Filippov 
10258c3e3acSMax Filippov 	if (of_clk_add_provider(np, of_clk_src_simple_get, clk)) {
103da2ef666SRob Herring 		pr_err("%pOFn: clk provider registration failed\n", np);
10458c3e3acSMax Filippov 		return;
10558c3e3acSMax Filippov 	}
10658c3e3acSMax Filippov }
10758c3e3acSMax Filippov CLK_OF_DECLARE(xtfpga_clk, "cdns,xtfpga-clock", xtfpga_clk_setup);
10858c3e3acSMax Filippov 
10933c760fbSChris Zankel #define MAC_LEN 6
update_local_mac(struct device_node * node)11033c760fbSChris Zankel static void __init update_local_mac(struct device_node *node)
11133c760fbSChris Zankel {
11233c760fbSChris Zankel 	struct property *newmac;
11333c760fbSChris Zankel 	const u8* macaddr;
11433c760fbSChris Zankel 	int prop_len;
11533c760fbSChris Zankel 
11633c760fbSChris Zankel 	macaddr = of_get_property(node, "local-mac-address", &prop_len);
11733c760fbSChris Zankel 	if (macaddr == NULL || prop_len != MAC_LEN)
11833c760fbSChris Zankel 		return;
11933c760fbSChris Zankel 
12033c760fbSChris Zankel 	newmac = kzalloc(sizeof(*newmac) + MAC_LEN, GFP_KERNEL);
12133c760fbSChris Zankel 	if (newmac == NULL)
12233c760fbSChris Zankel 		return;
12333c760fbSChris Zankel 
12433c760fbSChris Zankel 	newmac->value = newmac + 1;
12533c760fbSChris Zankel 	newmac->length = MAC_LEN;
12633c760fbSChris Zankel 	newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
12733c760fbSChris Zankel 	if (newmac->name == NULL) {
12833c760fbSChris Zankel 		kfree(newmac);
12933c760fbSChris Zankel 		return;
13033c760fbSChris Zankel 	}
13133c760fbSChris Zankel 
13233c760fbSChris Zankel 	memcpy(newmac->value, macaddr, MAC_LEN);
13333c760fbSChris Zankel 	((u8*)newmac->value)[5] = (*(u32*)DIP_SWITCHES_VADDR) & 0x3f;
134127bc79eSMax Filippov 	of_update_property(node, newmac);
13533c760fbSChris Zankel }
13633c760fbSChris Zankel 
machine_setup(void)1370d456badSMax Filippov static int __init machine_setup(void)
1380d456badSMax Filippov {
13933c760fbSChris Zankel 	struct device_node *eth = NULL;
1400d456badSMax Filippov 
14133c760fbSChris Zankel 	if ((eth = of_find_compatible_node(eth, NULL, "opencores,ethoc")))
14233c760fbSChris Zankel 		update_local_mac(eth);
143173940b3SLiang He 	of_node_put(eth);
14411976fe2SMax Filippov 
14511976fe2SMax Filippov 	xtfpga_register_handlers();
14611976fe2SMax Filippov 
1470d456badSMax Filippov 	return 0;
1480d456badSMax Filippov }
1490d456badSMax Filippov arch_initcall(machine_setup);
1500d456badSMax Filippov 
15170feca71SMax Filippov #else
1520d456badSMax Filippov 
1530d456badSMax Filippov #include <linux/serial_8250.h>
1540d456badSMax Filippov #include <linux/if.h>
1550d456badSMax Filippov #include <net/ethoc.h>
156e0bf6c5cSMax Filippov #include <linux/usb/c67x00.h>
1570d456badSMax Filippov 
1580d456badSMax Filippov /*----------------------------------------------------------------------------
1590d456badSMax Filippov  *  Ethernet -- OpenCores Ethernet MAC (ethoc driver)
1600d456badSMax Filippov  */
1610d456badSMax Filippov 
162a558d992SMax Filippov static struct resource ethoc_res[] = {
1630d456badSMax Filippov 	[0] = { /* register space */
1640d456badSMax Filippov 		.start = OETH_REGS_PADDR,
1650d456badSMax Filippov 		.end   = OETH_REGS_PADDR + OETH_REGS_SIZE - 1,
1660d456badSMax Filippov 		.flags = IORESOURCE_MEM,
1670d456badSMax Filippov 	},
1680d456badSMax Filippov 	[1] = { /* buffer space */
1690d456badSMax Filippov 		.start = OETH_SRAMBUFF_PADDR,
1700d456badSMax Filippov 		.end   = OETH_SRAMBUFF_PADDR + OETH_SRAMBUFF_SIZE - 1,
1710d456badSMax Filippov 		.flags = IORESOURCE_MEM,
1720d456badSMax Filippov 	},
1730d456badSMax Filippov 	[2] = { /* IRQ number */
174e5c86679SMax Filippov 		.start = XTENSA_PIC_LINUX_IRQ(OETH_IRQ),
175e5c86679SMax Filippov 		.end   = XTENSA_PIC_LINUX_IRQ(OETH_IRQ),
1760d456badSMax Filippov 		.flags = IORESOURCE_IRQ,
1770d456badSMax Filippov 	},
1780d456badSMax Filippov };
1790d456badSMax Filippov 
180a558d992SMax Filippov static struct ethoc_platform_data ethoc_pdata = {
1810d456badSMax Filippov 	/*
1820d456badSMax Filippov 	 * The MAC address for these boards is 00:50:c2:13:6f:xx.
1830d456badSMax Filippov 	 * The last byte (here as zero) is read from the DIP switches on the
1840d456badSMax Filippov 	 * board.
1850d456badSMax Filippov 	 */
1860d456badSMax Filippov 	.hwaddr = { 0x00, 0x50, 0xc2, 0x13, 0x6f, 0 },
1870d456badSMax Filippov 	.phy_id = -1,
188d99434e1SMax Filippov 	.big_endian = XCHAL_HAVE_BE,
1890d456badSMax Filippov };
1900d456badSMax Filippov 
191a558d992SMax Filippov static struct platform_device ethoc_device = {
1920d456badSMax Filippov 	.name = "ethoc",
1930d456badSMax Filippov 	.id = -1,
1940d456badSMax Filippov 	.num_resources = ARRAY_SIZE(ethoc_res),
1950d456badSMax Filippov 	.resource = ethoc_res,
1960d456badSMax Filippov 	.dev = {
1970d456badSMax Filippov 		.platform_data = &ethoc_pdata,
1980d456badSMax Filippov 	},
1990d456badSMax Filippov };
2000d456badSMax Filippov 
2010d456badSMax Filippov /*----------------------------------------------------------------------------
202e0bf6c5cSMax Filippov  *  USB Host/Device -- Cypress CY7C67300
203e0bf6c5cSMax Filippov  */
204e0bf6c5cSMax Filippov 
205e0bf6c5cSMax Filippov static struct resource c67x00_res[] = {
206e0bf6c5cSMax Filippov 	[0] = { /* register space */
207e0bf6c5cSMax Filippov 		.start = C67X00_PADDR,
208e0bf6c5cSMax Filippov 		.end   = C67X00_PADDR + C67X00_SIZE - 1,
209e0bf6c5cSMax Filippov 		.flags = IORESOURCE_MEM,
210e0bf6c5cSMax Filippov 	},
211e0bf6c5cSMax Filippov 	[1] = { /* IRQ number */
212e5c86679SMax Filippov 		.start = XTENSA_PIC_LINUX_IRQ(C67X00_IRQ),
213e5c86679SMax Filippov 		.end   = XTENSA_PIC_LINUX_IRQ(C67X00_IRQ),
214e0bf6c5cSMax Filippov 		.flags = IORESOURCE_IRQ,
215e0bf6c5cSMax Filippov 	},
216e0bf6c5cSMax Filippov };
217e0bf6c5cSMax Filippov 
218e0bf6c5cSMax Filippov static struct c67x00_platform_data c67x00_pdata = {
219e0bf6c5cSMax Filippov 	.sie_config = C67X00_SIE1_HOST | C67X00_SIE2_UNUSED,
220e0bf6c5cSMax Filippov 	.hpi_regstep = 4,
221e0bf6c5cSMax Filippov };
222e0bf6c5cSMax Filippov 
223e0bf6c5cSMax Filippov static struct platform_device c67x00_device = {
224e0bf6c5cSMax Filippov 	.name = "c67x00",
225e0bf6c5cSMax Filippov 	.id = -1,
226e0bf6c5cSMax Filippov 	.num_resources = ARRAY_SIZE(c67x00_res),
227e0bf6c5cSMax Filippov 	.resource = c67x00_res,
228e0bf6c5cSMax Filippov 	.dev = {
229e0bf6c5cSMax Filippov 		.platform_data = &c67x00_pdata,
230e0bf6c5cSMax Filippov 	},
231e0bf6c5cSMax Filippov };
232e0bf6c5cSMax Filippov 
233e0bf6c5cSMax Filippov /*----------------------------------------------------------------------------
2340d456badSMax Filippov  *  UART
2350d456badSMax Filippov  */
2360d456badSMax Filippov 
237a558d992SMax Filippov static struct resource serial_resource = {
2380d456badSMax Filippov 	.start	= DUART16552_PADDR,
2390d456badSMax Filippov 	.end	= DUART16552_PADDR + 0x1f,
2400d456badSMax Filippov 	.flags	= IORESOURCE_MEM,
2410d456badSMax Filippov };
2420d456badSMax Filippov 
243a558d992SMax Filippov static struct plat_serial8250_port serial_platform_data[] = {
2440d456badSMax Filippov 	[0] = {
2450d456badSMax Filippov 		.mapbase	= DUART16552_PADDR,
246e5c86679SMax Filippov 		.irq		= XTENSA_PIC_LINUX_IRQ(DUART16552_INTNUM),
2470d456badSMax Filippov 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
2480d456badSMax Filippov 				  UPF_IOREMAP,
249abfbd895SMax Filippov 		.iotype		= XCHAL_HAVE_BE ? UPIO_MEM32BE : UPIO_MEM32,
2500d456badSMax Filippov 		.regshift	= 2,
2510d456badSMax Filippov 		.uartclk	= 0,    /* set in xtavnet_init() */
2520d456badSMax Filippov 	},
2530d456badSMax Filippov 	{ },
2540d456badSMax Filippov };
2550d456badSMax Filippov 
256a558d992SMax Filippov static struct platform_device xtavnet_uart = {
2570d456badSMax Filippov 	.name		= "serial8250",
2580d456badSMax Filippov 	.id		= PLAT8250_DEV_PLATFORM,
2590d456badSMax Filippov 	.dev		= {
2600d456badSMax Filippov 		.platform_data	= serial_platform_data,
2610d456badSMax Filippov 	},
2620d456badSMax Filippov 	.num_resources	= 1,
2630d456badSMax Filippov 	.resource	= &serial_resource,
2640d456badSMax Filippov };
2650d456badSMax Filippov 
2660d456badSMax Filippov /* platform devices */
2670d456badSMax Filippov static struct platform_device *platform_devices[] __initdata = {
2680d456badSMax Filippov 	&ethoc_device,
269e0bf6c5cSMax Filippov 	&c67x00_device,
2700d456badSMax Filippov 	&xtavnet_uart,
2710d456badSMax Filippov };
2720d456badSMax Filippov 
2730d456badSMax Filippov 
xtavnet_init(void)2740d456badSMax Filippov static int __init xtavnet_init(void)
2750d456badSMax Filippov {
2760d456badSMax Filippov 	/* Ethernet MAC address.  */
2770d456badSMax Filippov 	ethoc_pdata.hwaddr[5] = *(u32 *)DIP_SWITCHES_VADDR;
2780d456badSMax Filippov 
2790d456badSMax Filippov 	/* Clock rate varies among FPGA bitstreams; board specific FPGA register
2800d456badSMax Filippov 	 * reports the actual clock rate.
2810d456badSMax Filippov 	 */
2820d456badSMax Filippov 	serial_platform_data[0].uartclk = *(long *)XTFPGA_CLKFRQ_VADDR;
2830d456badSMax Filippov 
2840d456badSMax Filippov 
2850d456badSMax Filippov 	/* register platform devices */
2860d456badSMax Filippov 	platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
2870d456badSMax Filippov 
2880d456badSMax Filippov 	/* ETHOC driver is a bit quiet; at least display Ethernet MAC, so user
2890d456badSMax Filippov 	 * knows whether they set it correctly on the DIP switches.
2900d456badSMax Filippov 	 */
2910d456badSMax Filippov 	pr_info("XTFPGA: Ethernet MAC %pM\n", ethoc_pdata.hwaddr);
2922bc2fde6SMax Filippov 	ethoc_pdata.eth_clkfreq = *(long *)XTFPGA_CLKFRQ_VADDR;
2930d456badSMax Filippov 
29411976fe2SMax Filippov 	xtfpga_register_handlers();
29511976fe2SMax Filippov 
2960d456badSMax Filippov 	return 0;
2970d456badSMax Filippov }
2980d456badSMax Filippov 
2990d456badSMax Filippov /*
3000d456badSMax Filippov  * Register to be done during do_initcalls().
3010d456badSMax Filippov  */
3020d456badSMax Filippov arch_initcall(xtavnet_init);
3030d456badSMax Filippov 
304f3d7c2cdSMax Filippov #endif /* CONFIG_USE_OF */
305