xref: /openbmc/linux/arch/x86/power/cpu.c (revision b8f99b3e0e066e7b2f3dbc348fe33d8277950727)
108687aecSSergio Luis /*
208687aecSSergio Luis  * Suspend support specific for i386/x86-64.
308687aecSSergio Luis  *
408687aecSSergio Luis  * Distribute under GPLv2
508687aecSSergio Luis  *
608687aecSSergio Luis  * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
7a2531293SPavel Machek  * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz>
808687aecSSergio Luis  * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
908687aecSSergio Luis  */
1008687aecSSergio Luis 
1108687aecSSergio Luis #include <linux/suspend.h>
1269c60c88SPaul Gortmaker #include <linux/export.h>
1308687aecSSergio Luis #include <linux/smp.h>
141d9d8639SStephane Eranian #include <linux/perf_event.h>
1508687aecSSergio Luis 
1608687aecSSergio Luis #include <asm/pgtable.h>
1708687aecSSergio Luis #include <asm/proto.h>
1808687aecSSergio Luis #include <asm/mtrr.h>
1908687aecSSergio Luis #include <asm/page.h>
2008687aecSSergio Luis #include <asm/mce.h>
2108687aecSSergio Luis #include <asm/xcr.h>
2208687aecSSergio Luis #include <asm/suspend.h>
23eadb8a09SIngo Molnar #include <asm/debugreg.h>
241361b83aSLinus Torvalds #include <asm/fpu-internal.h> /* pcntxt_mask */
25a71c8bc5SFenghua Yu #include <asm/cpu.h>
2608687aecSSergio Luis 
2708687aecSSergio Luis #ifdef CONFIG_X86_32
28d6efc2f7SAndi Kleen __visible unsigned long saved_context_ebx;
29d6efc2f7SAndi Kleen __visible unsigned long saved_context_esp, saved_context_ebp;
30d6efc2f7SAndi Kleen __visible unsigned long saved_context_esi, saved_context_edi;
31d6efc2f7SAndi Kleen __visible unsigned long saved_context_eflags;
3208687aecSSergio Luis #endif
33cc456c4eSKonrad Rzeszutek Wilk struct saved_context saved_context;
3408687aecSSergio Luis 
3508687aecSSergio Luis /**
3608687aecSSergio Luis  *	__save_processor_state - save CPU registers before creating a
3708687aecSSergio Luis  *		hibernation image and before restoring the memory state from it
3808687aecSSergio Luis  *	@ctxt - structure to store the registers contents in
3908687aecSSergio Luis  *
4008687aecSSergio Luis  *	NOTE: If there is a CPU register the modification of which by the
4108687aecSSergio Luis  *	boot kernel (ie. the kernel used for loading the hibernation image)
4208687aecSSergio Luis  *	might affect the operations of the restored target kernel (ie. the one
4308687aecSSergio Luis  *	saved in the hibernation image), then its contents must be saved by this
4408687aecSSergio Luis  *	function.  In other words, if kernel A is hibernated and different
4508687aecSSergio Luis  *	kernel B is used for loading the hibernation image into memory, the
4608687aecSSergio Luis  *	kernel A's __save_processor_state() function must save all registers
4708687aecSSergio Luis  *	needed by kernel A, so that it can operate correctly after the resume
4808687aecSSergio Luis  *	regardless of what kernel B does in the meantime.
4908687aecSSergio Luis  */
5008687aecSSergio Luis static void __save_processor_state(struct saved_context *ctxt)
5108687aecSSergio Luis {
5208687aecSSergio Luis #ifdef CONFIG_X86_32
5308687aecSSergio Luis 	mtrr_save_fixed_ranges(NULL);
5408687aecSSergio Luis #endif
5508687aecSSergio Luis 	kernel_fpu_begin();
5608687aecSSergio Luis 
5708687aecSSergio Luis 	/*
5808687aecSSergio Luis 	 * descriptor tables
5908687aecSSergio Luis 	 */
6008687aecSSergio Luis #ifdef CONFIG_X86_32
6108687aecSSergio Luis 	store_idt(&ctxt->idt);
6208687aecSSergio Luis #else
6308687aecSSergio Luis /* CONFIG_X86_64 */
6408687aecSSergio Luis 	store_idt((struct desc_ptr *)&ctxt->idt_limit);
6508687aecSSergio Luis #endif
66cc456c4eSKonrad Rzeszutek Wilk 	/*
67cc456c4eSKonrad Rzeszutek Wilk 	 * We save it here, but restore it only in the hibernate case.
68cc456c4eSKonrad Rzeszutek Wilk 	 * For ACPI S3 resume, this is loaded via 'early_gdt_desc' in 64-bit
69cc456c4eSKonrad Rzeszutek Wilk 	 * mode in "secondary_startup_64". In 32-bit mode it is done via
70cc456c4eSKonrad Rzeszutek Wilk 	 * 'pmode_gdt' in wakeup_start.
71cc456c4eSKonrad Rzeszutek Wilk 	 */
72cc456c4eSKonrad Rzeszutek Wilk 	ctxt->gdt_desc.size = GDT_SIZE - 1;
73cc456c4eSKonrad Rzeszutek Wilk 	ctxt->gdt_desc.address = (unsigned long)get_cpu_gdt_table(smp_processor_id());
74cc456c4eSKonrad Rzeszutek Wilk 
7508687aecSSergio Luis 	store_tr(ctxt->tr);
7608687aecSSergio Luis 
7708687aecSSergio Luis 	/* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
7808687aecSSergio Luis 	/*
7908687aecSSergio Luis 	 * segment registers
8008687aecSSergio Luis 	 */
8108687aecSSergio Luis #ifdef CONFIG_X86_32
8208687aecSSergio Luis 	savesegment(es, ctxt->es);
8308687aecSSergio Luis 	savesegment(fs, ctxt->fs);
8408687aecSSergio Luis 	savesegment(gs, ctxt->gs);
8508687aecSSergio Luis 	savesegment(ss, ctxt->ss);
8608687aecSSergio Luis #else
8708687aecSSergio Luis /* CONFIG_X86_64 */
8808687aecSSergio Luis 	asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
8908687aecSSergio Luis 	asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
9008687aecSSergio Luis 	asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
9108687aecSSergio Luis 	asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
9208687aecSSergio Luis 	asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
9308687aecSSergio Luis 
9408687aecSSergio Luis 	rdmsrl(MSR_FS_BASE, ctxt->fs_base);
9508687aecSSergio Luis 	rdmsrl(MSR_GS_BASE, ctxt->gs_base);
9608687aecSSergio Luis 	rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
9708687aecSSergio Luis 	mtrr_save_fixed_ranges(NULL);
9808687aecSSergio Luis 
9908687aecSSergio Luis 	rdmsrl(MSR_EFER, ctxt->efer);
10008687aecSSergio Luis #endif
10108687aecSSergio Luis 
10208687aecSSergio Luis 	/*
10308687aecSSergio Luis 	 * control registers
10408687aecSSergio Luis 	 */
10508687aecSSergio Luis 	ctxt->cr0 = read_cr0();
10608687aecSSergio Luis 	ctxt->cr2 = read_cr2();
10708687aecSSergio Luis 	ctxt->cr3 = read_cr3();
10808687aecSSergio Luis #ifdef CONFIG_X86_32
10908687aecSSergio Luis 	ctxt->cr4 = read_cr4_safe();
11008687aecSSergio Luis #else
11108687aecSSergio Luis /* CONFIG_X86_64 */
11208687aecSSergio Luis 	ctxt->cr4 = read_cr4();
11308687aecSSergio Luis 	ctxt->cr8 = read_cr8();
11408687aecSSergio Luis #endif
11585a0e753SOndrej Zary 	ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE,
11685a0e753SOndrej Zary 					       &ctxt->misc_enable);
11708687aecSSergio Luis }
11808687aecSSergio Luis 
11908687aecSSergio Luis /* Needed by apm.c */
12008687aecSSergio Luis void save_processor_state(void)
12108687aecSSergio Luis {
12208687aecSSergio Luis 	__save_processor_state(&saved_context);
123b74f05d6SMarcelo Tosatti 	x86_platform.save_sched_clock_state();
12408687aecSSergio Luis }
12508687aecSSergio Luis #ifdef CONFIG_X86_32
12608687aecSSergio Luis EXPORT_SYMBOL(save_processor_state);
12708687aecSSergio Luis #endif
12808687aecSSergio Luis 
12908687aecSSergio Luis static void do_fpu_end(void)
13008687aecSSergio Luis {
13108687aecSSergio Luis 	/*
13208687aecSSergio Luis 	 * Restore FPU regs if necessary.
13308687aecSSergio Luis 	 */
13408687aecSSergio Luis 	kernel_fpu_end();
13508687aecSSergio Luis }
13608687aecSSergio Luis 
13708687aecSSergio Luis static void fix_processor_context(void)
13808687aecSSergio Luis {
13908687aecSSergio Luis 	int cpu = smp_processor_id();
14008687aecSSergio Luis 	struct tss_struct *t = &per_cpu(init_tss, cpu);
1414d681be3Skonrad@kernel.org #ifdef CONFIG_X86_64
1424d681be3Skonrad@kernel.org 	struct desc_struct *desc = get_cpu_gdt_table(cpu);
1434d681be3Skonrad@kernel.org 	tss_desc tss;
1444d681be3Skonrad@kernel.org #endif
14508687aecSSergio Luis 	set_tss_desc(cpu, t);	/*
14608687aecSSergio Luis 				 * This just modifies memory; should not be
14708687aecSSergio Luis 				 * necessary. But... This is necessary, because
14808687aecSSergio Luis 				 * 386 hardware has concept of busy TSS or some
14908687aecSSergio Luis 				 * similar stupidity.
15008687aecSSergio Luis 				 */
15108687aecSSergio Luis 
15208687aecSSergio Luis #ifdef CONFIG_X86_64
1534d681be3Skonrad@kernel.org 	memcpy(&tss, &desc[GDT_ENTRY_TSS], sizeof(tss_desc));
1544d681be3Skonrad@kernel.org 	tss.type = 0x9; /* The available 64-bit TSS (see AMD vol 2, pg 91 */
1554d681be3Skonrad@kernel.org 	write_gdt_entry(desc, GDT_ENTRY_TSS, &tss, DESC_TSS);
15608687aecSSergio Luis 
15708687aecSSergio Luis 	syscall_init();				/* This sets MSR_*STAR and related */
15808687aecSSergio Luis #endif
15908687aecSSergio Luis 	load_TR_desc();				/* This does ltr */
16008687aecSSergio Luis 	load_LDT(&current->active_mm->context);	/* This does lldt */
16108687aecSSergio Luis }
16208687aecSSergio Luis 
16308687aecSSergio Luis /**
16408687aecSSergio Luis  *	__restore_processor_state - restore the contents of CPU registers saved
16508687aecSSergio Luis  *		by __save_processor_state()
16608687aecSSergio Luis  *	@ctxt - structure to load the registers contents from
16708687aecSSergio Luis  */
168*b8f99b3eSSteven Rostedt (Red Hat) static void notrace __restore_processor_state(struct saved_context *ctxt)
16908687aecSSergio Luis {
17085a0e753SOndrej Zary 	if (ctxt->misc_enable_saved)
17185a0e753SOndrej Zary 		wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable);
17208687aecSSergio Luis 	/*
17308687aecSSergio Luis 	 * control registers
17408687aecSSergio Luis 	 */
17508687aecSSergio Luis 	/* cr4 was introduced in the Pentium CPU */
17608687aecSSergio Luis #ifdef CONFIG_X86_32
17708687aecSSergio Luis 	if (ctxt->cr4)
17808687aecSSergio Luis 		write_cr4(ctxt->cr4);
17908687aecSSergio Luis #else
18008687aecSSergio Luis /* CONFIG X86_64 */
18108687aecSSergio Luis 	wrmsrl(MSR_EFER, ctxt->efer);
18208687aecSSergio Luis 	write_cr8(ctxt->cr8);
18308687aecSSergio Luis 	write_cr4(ctxt->cr4);
18408687aecSSergio Luis #endif
18508687aecSSergio Luis 	write_cr3(ctxt->cr3);
18608687aecSSergio Luis 	write_cr2(ctxt->cr2);
18708687aecSSergio Luis 	write_cr0(ctxt->cr0);
18808687aecSSergio Luis 
18908687aecSSergio Luis 	/*
19008687aecSSergio Luis 	 * now restore the descriptor tables to their proper values
19108687aecSSergio Luis 	 * ltr is done i fix_processor_context().
19208687aecSSergio Luis 	 */
19308687aecSSergio Luis #ifdef CONFIG_X86_32
19408687aecSSergio Luis 	load_idt(&ctxt->idt);
19508687aecSSergio Luis #else
19608687aecSSergio Luis /* CONFIG_X86_64 */
19708687aecSSergio Luis 	load_idt((const struct desc_ptr *)&ctxt->idt_limit);
19808687aecSSergio Luis #endif
19908687aecSSergio Luis 
20008687aecSSergio Luis 	/*
20108687aecSSergio Luis 	 * segment registers
20208687aecSSergio Luis 	 */
20308687aecSSergio Luis #ifdef CONFIG_X86_32
20408687aecSSergio Luis 	loadsegment(es, ctxt->es);
20508687aecSSergio Luis 	loadsegment(fs, ctxt->fs);
20608687aecSSergio Luis 	loadsegment(gs, ctxt->gs);
20708687aecSSergio Luis 	loadsegment(ss, ctxt->ss);
20808687aecSSergio Luis 
20908687aecSSergio Luis 	/*
21008687aecSSergio Luis 	 * sysenter MSRs
21108687aecSSergio Luis 	 */
21208687aecSSergio Luis 	if (boot_cpu_has(X86_FEATURE_SEP))
21308687aecSSergio Luis 		enable_sep_cpu();
21408687aecSSergio Luis #else
21508687aecSSergio Luis /* CONFIG_X86_64 */
21608687aecSSergio Luis 	asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
21708687aecSSergio Luis 	asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
21808687aecSSergio Luis 	asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
21908687aecSSergio Luis 	load_gs_index(ctxt->gs);
22008687aecSSergio Luis 	asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
22108687aecSSergio Luis 
22208687aecSSergio Luis 	wrmsrl(MSR_FS_BASE, ctxt->fs_base);
22308687aecSSergio Luis 	wrmsrl(MSR_GS_BASE, ctxt->gs_base);
22408687aecSSergio Luis 	wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
22508687aecSSergio Luis #endif
22608687aecSSergio Luis 
22708687aecSSergio Luis 	/*
22808687aecSSergio Luis 	 * restore XCR0 for xsave capable cpu's.
22908687aecSSergio Luis 	 */
23008687aecSSergio Luis 	if (cpu_has_xsave)
23108687aecSSergio Luis 		xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
23208687aecSSergio Luis 
23308687aecSSergio Luis 	fix_processor_context();
23408687aecSSergio Luis 
23508687aecSSergio Luis 	do_fpu_end();
236dba69d10SMarcelo Tosatti 	x86_platform.restore_sched_clock_state();
237d0af9eedSSuresh Siddha 	mtrr_bp_restore();
2381d9d8639SStephane Eranian 	perf_restore_debug_store();
23908687aecSSergio Luis }
24008687aecSSergio Luis 
24108687aecSSergio Luis /* Needed by apm.c */
242*b8f99b3eSSteven Rostedt (Red Hat) void notrace restore_processor_state(void)
24308687aecSSergio Luis {
24408687aecSSergio Luis 	__restore_processor_state(&saved_context);
24508687aecSSergio Luis }
24608687aecSSergio Luis #ifdef CONFIG_X86_32
24708687aecSSergio Luis EXPORT_SYMBOL(restore_processor_state);
24808687aecSSergio Luis #endif
249209efae1SFenghua Yu 
250209efae1SFenghua Yu /*
251209efae1SFenghua Yu  * When bsp_check() is called in hibernate and suspend, cpu hotplug
252209efae1SFenghua Yu  * is disabled already. So it's unnessary to handle race condition between
253209efae1SFenghua Yu  * cpumask query and cpu hotplug.
254209efae1SFenghua Yu  */
255209efae1SFenghua Yu static int bsp_check(void)
256209efae1SFenghua Yu {
257209efae1SFenghua Yu 	if (cpumask_first(cpu_online_mask) != 0) {
258209efae1SFenghua Yu 		pr_warn("CPU0 is offline.\n");
259209efae1SFenghua Yu 		return -ENODEV;
260209efae1SFenghua Yu 	}
261209efae1SFenghua Yu 
262209efae1SFenghua Yu 	return 0;
263209efae1SFenghua Yu }
264209efae1SFenghua Yu 
265209efae1SFenghua Yu static int bsp_pm_callback(struct notifier_block *nb, unsigned long action,
266209efae1SFenghua Yu 			   void *ptr)
267209efae1SFenghua Yu {
268209efae1SFenghua Yu 	int ret = 0;
269209efae1SFenghua Yu 
270209efae1SFenghua Yu 	switch (action) {
271209efae1SFenghua Yu 	case PM_SUSPEND_PREPARE:
272209efae1SFenghua Yu 	case PM_HIBERNATION_PREPARE:
273209efae1SFenghua Yu 		ret = bsp_check();
274209efae1SFenghua Yu 		break;
275a71c8bc5SFenghua Yu #ifdef CONFIG_DEBUG_HOTPLUG_CPU0
276a71c8bc5SFenghua Yu 	case PM_RESTORE_PREPARE:
277a71c8bc5SFenghua Yu 		/*
278a71c8bc5SFenghua Yu 		 * When system resumes from hibernation, online CPU0 because
279a71c8bc5SFenghua Yu 		 * 1. it's required for resume and
280a71c8bc5SFenghua Yu 		 * 2. the CPU was online before hibernation
281a71c8bc5SFenghua Yu 		 */
282a71c8bc5SFenghua Yu 		if (!cpu_online(0))
283a71c8bc5SFenghua Yu 			_debug_hotplug_cpu(0, 1);
284a71c8bc5SFenghua Yu 		break;
285a71c8bc5SFenghua Yu 	case PM_POST_RESTORE:
286a71c8bc5SFenghua Yu 		/*
287a71c8bc5SFenghua Yu 		 * When a resume really happens, this code won't be called.
288a71c8bc5SFenghua Yu 		 *
289a71c8bc5SFenghua Yu 		 * This code is called only when user space hibernation software
290a71c8bc5SFenghua Yu 		 * prepares for snapshot device during boot time. So we just
291a71c8bc5SFenghua Yu 		 * call _debug_hotplug_cpu() to restore to CPU0's state prior to
292a71c8bc5SFenghua Yu 		 * preparing the snapshot device.
293a71c8bc5SFenghua Yu 		 *
294a71c8bc5SFenghua Yu 		 * This works for normal boot case in our CPU0 hotplug debug
295a71c8bc5SFenghua Yu 		 * mode, i.e. CPU0 is offline and user mode hibernation
296a71c8bc5SFenghua Yu 		 * software initializes during boot time.
297a71c8bc5SFenghua Yu 		 *
298a71c8bc5SFenghua Yu 		 * If CPU0 is online and user application accesses snapshot
299a71c8bc5SFenghua Yu 		 * device after boot time, this will offline CPU0 and user may
300a71c8bc5SFenghua Yu 		 * see different CPU0 state before and after accessing
301a71c8bc5SFenghua Yu 		 * the snapshot device. But hopefully this is not a case when
302a71c8bc5SFenghua Yu 		 * user debugging CPU0 hotplug. Even if users hit this case,
303a71c8bc5SFenghua Yu 		 * they can easily online CPU0 back.
304a71c8bc5SFenghua Yu 		 *
305a71c8bc5SFenghua Yu 		 * To simplify this debug code, we only consider normal boot
306a71c8bc5SFenghua Yu 		 * case. Otherwise we need to remember CPU0's state and restore
307a71c8bc5SFenghua Yu 		 * to that state and resolve racy conditions etc.
308a71c8bc5SFenghua Yu 		 */
309a71c8bc5SFenghua Yu 		_debug_hotplug_cpu(0, 0);
310a71c8bc5SFenghua Yu 		break;
311a71c8bc5SFenghua Yu #endif
312209efae1SFenghua Yu 	default:
313209efae1SFenghua Yu 		break;
314209efae1SFenghua Yu 	}
315209efae1SFenghua Yu 	return notifier_from_errno(ret);
316209efae1SFenghua Yu }
317209efae1SFenghua Yu 
318209efae1SFenghua Yu static int __init bsp_pm_check_init(void)
319209efae1SFenghua Yu {
320209efae1SFenghua Yu 	/*
321209efae1SFenghua Yu 	 * Set this bsp_pm_callback as lower priority than
322209efae1SFenghua Yu 	 * cpu_hotplug_pm_callback. So cpu_hotplug_pm_callback will be called
323209efae1SFenghua Yu 	 * earlier to disable cpu hotplug before bsp online check.
324209efae1SFenghua Yu 	 */
325209efae1SFenghua Yu 	pm_notifier(bsp_pm_callback, -INT_MAX);
326209efae1SFenghua Yu 	return 0;
327209efae1SFenghua Yu }
328209efae1SFenghua Yu 
329209efae1SFenghua Yu core_initcall(bsp_pm_check_init);
330