1767a67b0SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 208687aecSSergio Luis /* 308687aecSSergio Luis * Suspend support specific for i386/x86-64. 408687aecSSergio Luis * 508687aecSSergio Luis * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl> 6a2531293SPavel Machek * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz> 708687aecSSergio Luis * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org> 808687aecSSergio Luis */ 908687aecSSergio Luis 1008687aecSSergio Luis #include <linux/suspend.h> 1169c60c88SPaul Gortmaker #include <linux/export.h> 1208687aecSSergio Luis #include <linux/smp.h> 131d9d8639SStephane Eranian #include <linux/perf_event.h> 14406f992eSRafael J. Wysocki #include <linux/tboot.h> 15c49a0a80STom Lendacky #include <linux/dmi.h> 16ca5999fdSMike Rapoport #include <linux/pgtable.h> 1765fddcfcSMike Rapoport 1808687aecSSergio Luis #include <asm/proto.h> 1908687aecSSergio Luis #include <asm/mtrr.h> 2008687aecSSergio Luis #include <asm/page.h> 2108687aecSSergio Luis #include <asm/mce.h> 2208687aecSSergio Luis #include <asm/suspend.h> 23952f07ecSIngo Molnar #include <asm/fpu/internal.h> 24eadb8a09SIngo Molnar #include <asm/debugreg.h> 25a71c8bc5SFenghua Yu #include <asm/cpu.h> 2637868fe1SAndy Lutomirski #include <asm/mmu_context.h> 27c49a0a80STom Lendacky #include <asm/cpu_device_id.h> 2808687aecSSergio Luis 2908687aecSSergio Luis #ifdef CONFIG_X86_32 30d6efc2f7SAndi Kleen __visible unsigned long saved_context_ebx; 31d6efc2f7SAndi Kleen __visible unsigned long saved_context_esp, saved_context_ebp; 32d6efc2f7SAndi Kleen __visible unsigned long saved_context_esi, saved_context_edi; 33d6efc2f7SAndi Kleen __visible unsigned long saved_context_eflags; 3408687aecSSergio Luis #endif 35cc456c4eSKonrad Rzeszutek Wilk struct saved_context saved_context; 3608687aecSSergio Luis 377a9c2dd0SChen Yu static void msr_save_context(struct saved_context *ctxt) 387a9c2dd0SChen Yu { 397a9c2dd0SChen Yu struct saved_msr *msr = ctxt->saved_msrs.array; 407a9c2dd0SChen Yu struct saved_msr *end = msr + ctxt->saved_msrs.num; 417a9c2dd0SChen Yu 427a9c2dd0SChen Yu while (msr < end) { 437a9c2dd0SChen Yu msr->valid = !rdmsrl_safe(msr->info.msr_no, &msr->info.reg.q); 447a9c2dd0SChen Yu msr++; 457a9c2dd0SChen Yu } 467a9c2dd0SChen Yu } 477a9c2dd0SChen Yu 487a9c2dd0SChen Yu static void msr_restore_context(struct saved_context *ctxt) 497a9c2dd0SChen Yu { 507a9c2dd0SChen Yu struct saved_msr *msr = ctxt->saved_msrs.array; 517a9c2dd0SChen Yu struct saved_msr *end = msr + ctxt->saved_msrs.num; 527a9c2dd0SChen Yu 537a9c2dd0SChen Yu while (msr < end) { 547a9c2dd0SChen Yu if (msr->valid) 557a9c2dd0SChen Yu wrmsrl(msr->info.msr_no, msr->info.reg.q); 567a9c2dd0SChen Yu msr++; 577a9c2dd0SChen Yu } 587a9c2dd0SChen Yu } 597a9c2dd0SChen Yu 6008687aecSSergio Luis /** 61*afc880cbSBaokun Li * __save_processor_state() - Save CPU registers before creating a 62*afc880cbSBaokun Li * hibernation image and before restoring 63*afc880cbSBaokun Li * the memory state from it 64*afc880cbSBaokun Li * @ctxt: Structure to store the registers contents in. 6508687aecSSergio Luis * 6608687aecSSergio Luis * NOTE: If there is a CPU register the modification of which by the 6708687aecSSergio Luis * boot kernel (ie. the kernel used for loading the hibernation image) 6808687aecSSergio Luis * might affect the operations of the restored target kernel (ie. the one 6908687aecSSergio Luis * saved in the hibernation image), then its contents must be saved by this 7008687aecSSergio Luis * function. In other words, if kernel A is hibernated and different 7108687aecSSergio Luis * kernel B is used for loading the hibernation image into memory, the 7208687aecSSergio Luis * kernel A's __save_processor_state() function must save all registers 7308687aecSSergio Luis * needed by kernel A, so that it can operate correctly after the resume 7408687aecSSergio Luis * regardless of what kernel B does in the meantime. 7508687aecSSergio Luis */ 7608687aecSSergio Luis static void __save_processor_state(struct saved_context *ctxt) 7708687aecSSergio Luis { 7808687aecSSergio Luis #ifdef CONFIG_X86_32 7908687aecSSergio Luis mtrr_save_fixed_ranges(NULL); 8008687aecSSergio Luis #endif 8108687aecSSergio Luis kernel_fpu_begin(); 8208687aecSSergio Luis 8308687aecSSergio Luis /* 8408687aecSSergio Luis * descriptor tables 8508687aecSSergio Luis */ 8608687aecSSergio Luis store_idt(&ctxt->idt); 87090edbe2SAndy Lutomirski 88cc456c4eSKonrad Rzeszutek Wilk /* 89cc456c4eSKonrad Rzeszutek Wilk * We save it here, but restore it only in the hibernate case. 90cc456c4eSKonrad Rzeszutek Wilk * For ACPI S3 resume, this is loaded via 'early_gdt_desc' in 64-bit 91cc456c4eSKonrad Rzeszutek Wilk * mode in "secondary_startup_64". In 32-bit mode it is done via 92cc456c4eSKonrad Rzeszutek Wilk * 'pmode_gdt' in wakeup_start. 93cc456c4eSKonrad Rzeszutek Wilk */ 94cc456c4eSKonrad Rzeszutek Wilk ctxt->gdt_desc.size = GDT_SIZE - 1; 9569218e47SThomas Garnier ctxt->gdt_desc.address = (unsigned long)get_cpu_gdt_rw(smp_processor_id()); 96cc456c4eSKonrad Rzeszutek Wilk 9708687aecSSergio Luis store_tr(ctxt->tr); 9808687aecSSergio Luis 9908687aecSSergio Luis /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */ 10008687aecSSergio Luis /* 10108687aecSSergio Luis * segment registers 10208687aecSSergio Luis */ 10308687aecSSergio Luis savesegment(gs, ctxt->gs); 1047ee18d67SAndy Lutomirski #ifdef CONFIG_X86_64 1057ee18d67SAndy Lutomirski savesegment(fs, ctxt->fs); 1067ee18d67SAndy Lutomirski savesegment(ds, ctxt->ds); 1077ee18d67SAndy Lutomirski savesegment(es, ctxt->es); 10808687aecSSergio Luis 10908687aecSSergio Luis rdmsrl(MSR_FS_BASE, ctxt->fs_base); 1107ee18d67SAndy Lutomirski rdmsrl(MSR_GS_BASE, ctxt->kernelmode_gs_base); 1117ee18d67SAndy Lutomirski rdmsrl(MSR_KERNEL_GS_BASE, ctxt->usermode_gs_base); 11208687aecSSergio Luis mtrr_save_fixed_ranges(NULL); 11308687aecSSergio Luis 11408687aecSSergio Luis rdmsrl(MSR_EFER, ctxt->efer); 11508687aecSSergio Luis #endif 11608687aecSSergio Luis 11708687aecSSergio Luis /* 11808687aecSSergio Luis * control registers 11908687aecSSergio Luis */ 12008687aecSSergio Luis ctxt->cr0 = read_cr0(); 12108687aecSSergio Luis ctxt->cr2 = read_cr2(); 1226c690ee1SAndy Lutomirski ctxt->cr3 = __read_cr3(); 1231ef55be1SAndy Lutomirski ctxt->cr4 = __read_cr4(); 12485a0e753SOndrej Zary ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE, 12585a0e753SOndrej Zary &ctxt->misc_enable); 1267a9c2dd0SChen Yu msr_save_context(ctxt); 12708687aecSSergio Luis } 12808687aecSSergio Luis 12908687aecSSergio Luis /* Needed by apm.c */ 13008687aecSSergio Luis void save_processor_state(void) 13108687aecSSergio Luis { 13208687aecSSergio Luis __save_processor_state(&saved_context); 133b74f05d6SMarcelo Tosatti x86_platform.save_sched_clock_state(); 13408687aecSSergio Luis } 13508687aecSSergio Luis #ifdef CONFIG_X86_32 13608687aecSSergio Luis EXPORT_SYMBOL(save_processor_state); 13708687aecSSergio Luis #endif 13808687aecSSergio Luis 13908687aecSSergio Luis static void do_fpu_end(void) 14008687aecSSergio Luis { 14108687aecSSergio Luis /* 14208687aecSSergio Luis * Restore FPU regs if necessary. 14308687aecSSergio Luis */ 14408687aecSSergio Luis kernel_fpu_end(); 14508687aecSSergio Luis } 14608687aecSSergio Luis 14708687aecSSergio Luis static void fix_processor_context(void) 14808687aecSSergio Luis { 14908687aecSSergio Luis int cpu = smp_processor_id(); 1504d681be3Skonrad@kernel.org #ifdef CONFIG_X86_64 15169218e47SThomas Garnier struct desc_struct *desc = get_cpu_gdt_rw(cpu); 1524d681be3Skonrad@kernel.org tss_desc tss; 1534d681be3Skonrad@kernel.org #endif 1547fb983b4SAndy Lutomirski 1557fb983b4SAndy Lutomirski /* 15672f5e08dSAndy Lutomirski * We need to reload TR, which requires that we change the 15772f5e08dSAndy Lutomirski * GDT entry to indicate "available" first. 15872f5e08dSAndy Lutomirski * 15972f5e08dSAndy Lutomirski * XXX: This could probably all be replaced by a call to 16072f5e08dSAndy Lutomirski * force_reload_TR(). 16108687aecSSergio Luis */ 16272f5e08dSAndy Lutomirski set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss); 16308687aecSSergio Luis 16408687aecSSergio Luis #ifdef CONFIG_X86_64 1654d681be3Skonrad@kernel.org memcpy(&tss, &desc[GDT_ENTRY_TSS], sizeof(tss_desc)); 1664d681be3Skonrad@kernel.org tss.type = 0x9; /* The available 64-bit TSS (see AMD vol 2, pg 91 */ 1674d681be3Skonrad@kernel.org write_gdt_entry(desc, GDT_ENTRY_TSS, &tss, DESC_TSS); 16808687aecSSergio Luis 16908687aecSSergio Luis syscall_init(); /* This sets MSR_*STAR and related */ 170896c80beSAndy Lutomirski #else 171896c80beSAndy Lutomirski if (boot_cpu_has(X86_FEATURE_SEP)) 172896c80beSAndy Lutomirski enable_sep_cpu(); 17308687aecSSergio Luis #endif 17408687aecSSergio Luis load_TR_desc(); /* This does ltr */ 17537868fe1SAndy Lutomirski load_mm_ldt(current->active_mm); /* This does lldt */ 17672c0098dSAndy Lutomirski initialize_tlbstate_and_flush(); 1779254aaa0SIngo Molnar 1789254aaa0SIngo Molnar fpu__resume_cpu(); 17969218e47SThomas Garnier 18069218e47SThomas Garnier /* The processor is back on the direct GDT, load back the fixmap */ 18169218e47SThomas Garnier load_fixmap_gdt(cpu); 18208687aecSSergio Luis } 18308687aecSSergio Luis 18408687aecSSergio Luis /** 185*afc880cbSBaokun Li * __restore_processor_state() - Restore the contents of CPU registers saved 18608687aecSSergio Luis * by __save_processor_state() 187*afc880cbSBaokun Li * @ctxt: Structure to load the registers contents from. 1887ee18d67SAndy Lutomirski * 1897ee18d67SAndy Lutomirski * The asm code that gets us here will have restored a usable GDT, although 1907ee18d67SAndy Lutomirski * it will be pointing to the wrong alias. 19108687aecSSergio Luis */ 192b8f99b3eSSteven Rostedt (Red Hat) static void notrace __restore_processor_state(struct saved_context *ctxt) 19308687aecSSergio Luis { 1945d510359SSean Christopherson struct cpuinfo_x86 *c; 1955d510359SSean Christopherson 19685a0e753SOndrej Zary if (ctxt->misc_enable_saved) 19785a0e753SOndrej Zary wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable); 19808687aecSSergio Luis /* 19908687aecSSergio Luis * control registers 20008687aecSSergio Luis */ 20108687aecSSergio Luis /* cr4 was introduced in the Pentium CPU */ 20208687aecSSergio Luis #ifdef CONFIG_X86_32 20308687aecSSergio Luis if (ctxt->cr4) 2041e02ce4cSAndy Lutomirski __write_cr4(ctxt->cr4); 20508687aecSSergio Luis #else 20608687aecSSergio Luis /* CONFIG X86_64 */ 20708687aecSSergio Luis wrmsrl(MSR_EFER, ctxt->efer); 2081e02ce4cSAndy Lutomirski __write_cr4(ctxt->cr4); 20908687aecSSergio Luis #endif 21008687aecSSergio Luis write_cr3(ctxt->cr3); 21108687aecSSergio Luis write_cr2(ctxt->cr2); 21208687aecSSergio Luis write_cr0(ctxt->cr0); 21308687aecSSergio Luis 2147ee18d67SAndy Lutomirski /* Restore the IDT. */ 21508687aecSSergio Luis load_idt(&ctxt->idt); 21608687aecSSergio Luis 21708687aecSSergio Luis /* 2187ee18d67SAndy Lutomirski * Just in case the asm code got us here with the SS, DS, or ES 2197ee18d67SAndy Lutomirski * out of sync with the GDT, update them. 2205b06bbcfSAndy Lutomirski */ 2217ee18d67SAndy Lutomirski loadsegment(ss, __KERNEL_DS); 2227ee18d67SAndy Lutomirski loadsegment(ds, __USER_DS); 2237ee18d67SAndy Lutomirski loadsegment(es, __USER_DS); 2247ee18d67SAndy Lutomirski 2257ee18d67SAndy Lutomirski /* 2267ee18d67SAndy Lutomirski * Restore percpu access. Percpu access can happen in exception 2277ee18d67SAndy Lutomirski * handlers or in complicated helpers like load_gs_index(). 2287ee18d67SAndy Lutomirski */ 2297ee18d67SAndy Lutomirski #ifdef CONFIG_X86_64 2307ee18d67SAndy Lutomirski wrmsrl(MSR_GS_BASE, ctxt->kernelmode_gs_base); 2317ee18d67SAndy Lutomirski #else 2327ee18d67SAndy Lutomirski loadsegment(fs, __KERNEL_PERCPU); 2335b06bbcfSAndy Lutomirski #endif 2345b06bbcfSAndy Lutomirski 2357ee18d67SAndy Lutomirski /* Restore the TSS, RO GDT, LDT, and usermode-relevant MSRs. */ 2365b06bbcfSAndy Lutomirski fix_processor_context(); 2375b06bbcfSAndy Lutomirski 2385b06bbcfSAndy Lutomirski /* 2397ee18d67SAndy Lutomirski * Now that we have descriptor tables fully restored and working 2407ee18d67SAndy Lutomirski * exception handling, restore the usermode segments. 24108687aecSSergio Luis */ 2427ee18d67SAndy Lutomirski #ifdef CONFIG_X86_64 2437ee18d67SAndy Lutomirski loadsegment(ds, ctxt->es); 24408687aecSSergio Luis loadsegment(es, ctxt->es); 24508687aecSSergio Luis loadsegment(fs, ctxt->fs); 24608687aecSSergio Luis load_gs_index(ctxt->gs); 24708687aecSSergio Luis 2485b06bbcfSAndy Lutomirski /* 2497ee18d67SAndy Lutomirski * Restore FSBASE and GSBASE after restoring the selectors, since 2507ee18d67SAndy Lutomirski * restoring the selectors clobbers the bases. Keep in mind 2517ee18d67SAndy Lutomirski * that MSR_KERNEL_GS_BASE is horribly misnamed. 2525b06bbcfSAndy Lutomirski */ 25308687aecSSergio Luis wrmsrl(MSR_FS_BASE, ctxt->fs_base); 2547ee18d67SAndy Lutomirski wrmsrl(MSR_KERNEL_GS_BASE, ctxt->usermode_gs_base); 2553fb0fdb3SAndy Lutomirski #else 2567ee18d67SAndy Lutomirski loadsegment(gs, ctxt->gs); 25708687aecSSergio Luis #endif 25808687aecSSergio Luis 25908687aecSSergio Luis do_fpu_end(); 2606a369583SThomas Gleixner tsc_verify_tsc_adjust(true); 261dba69d10SMarcelo Tosatti x86_platform.restore_sched_clock_state(); 262d0af9eedSSuresh Siddha mtrr_bp_restore(); 2631d9d8639SStephane Eranian perf_restore_debug_store(); 2647a9c2dd0SChen Yu msr_restore_context(ctxt); 2655d510359SSean Christopherson 2665d510359SSean Christopherson c = &cpu_data(smp_processor_id()); 2675d510359SSean Christopherson if (cpu_has(c, X86_FEATURE_MSR_IA32_FEAT_CTL)) 2685d510359SSean Christopherson init_ia32_feat_ctl(c); 26908687aecSSergio Luis } 27008687aecSSergio Luis 27108687aecSSergio Luis /* Needed by apm.c */ 272b8f99b3eSSteven Rostedt (Red Hat) void notrace restore_processor_state(void) 27308687aecSSergio Luis { 27408687aecSSergio Luis __restore_processor_state(&saved_context); 27508687aecSSergio Luis } 27608687aecSSergio Luis #ifdef CONFIG_X86_32 27708687aecSSergio Luis EXPORT_SYMBOL(restore_processor_state); 27808687aecSSergio Luis #endif 279209efae1SFenghua Yu 280406f992eSRafael J. Wysocki #if defined(CONFIG_HIBERNATION) && defined(CONFIG_HOTPLUG_CPU) 281406f992eSRafael J. Wysocki static void resume_play_dead(void) 282406f992eSRafael J. Wysocki { 283406f992eSRafael J. Wysocki play_dead_common(); 284406f992eSRafael J. Wysocki tboot_shutdown(TB_SHUTDOWN_WFS); 285406f992eSRafael J. Wysocki hlt_play_dead(); 286406f992eSRafael J. Wysocki } 287406f992eSRafael J. Wysocki 288406f992eSRafael J. Wysocki int hibernate_resume_nonboot_cpu_disable(void) 289406f992eSRafael J. Wysocki { 290406f992eSRafael J. Wysocki void (*play_dead)(void) = smp_ops.play_dead; 291406f992eSRafael J. Wysocki int ret; 292406f992eSRafael J. Wysocki 293406f992eSRafael J. Wysocki /* 294406f992eSRafael J. Wysocki * Ensure that MONITOR/MWAIT will not be used in the "play dead" loop 295406f992eSRafael J. Wysocki * during hibernate image restoration, because it is likely that the 296406f992eSRafael J. Wysocki * monitored address will be actually written to at that time and then 297406f992eSRafael J. Wysocki * the "dead" CPU will attempt to execute instructions again, but the 298406f992eSRafael J. Wysocki * address in its instruction pointer may not be possible to resolve 299406f992eSRafael J. Wysocki * any more at that point (the page tables used by it previously may 300406f992eSRafael J. Wysocki * have been overwritten by hibernate image data). 301ec527c31SJiri Kosina * 302ec527c31SJiri Kosina * First, make sure that we wake up all the potentially disabled SMT 303ec527c31SJiri Kosina * threads which have been initially brought up and then put into 304ec527c31SJiri Kosina * mwait/cpuidle sleep. 305ec527c31SJiri Kosina * Those will be put to proper (not interfering with hibernation 306ec527c31SJiri Kosina * resume) sleep afterwards, and the resumed kernel will decide itself 307ec527c31SJiri Kosina * what to do with them. 308406f992eSRafael J. Wysocki */ 309ec527c31SJiri Kosina ret = cpuhp_smt_enable(); 310ec527c31SJiri Kosina if (ret) 311ec527c31SJiri Kosina return ret; 312406f992eSRafael J. Wysocki smp_ops.play_dead = resume_play_dead; 31356555855SQais Yousef ret = freeze_secondary_cpus(0); 314406f992eSRafael J. Wysocki smp_ops.play_dead = play_dead; 315406f992eSRafael J. Wysocki return ret; 316406f992eSRafael J. Wysocki } 317406f992eSRafael J. Wysocki #endif 318406f992eSRafael J. Wysocki 319209efae1SFenghua Yu /* 320209efae1SFenghua Yu * When bsp_check() is called in hibernate and suspend, cpu hotplug 321163b0991SIngo Molnar * is disabled already. So it's unnecessary to handle race condition between 322209efae1SFenghua Yu * cpumask query and cpu hotplug. 323209efae1SFenghua Yu */ 324209efae1SFenghua Yu static int bsp_check(void) 325209efae1SFenghua Yu { 326209efae1SFenghua Yu if (cpumask_first(cpu_online_mask) != 0) { 327209efae1SFenghua Yu pr_warn("CPU0 is offline.\n"); 328209efae1SFenghua Yu return -ENODEV; 329209efae1SFenghua Yu } 330209efae1SFenghua Yu 331209efae1SFenghua Yu return 0; 332209efae1SFenghua Yu } 333209efae1SFenghua Yu 334209efae1SFenghua Yu static int bsp_pm_callback(struct notifier_block *nb, unsigned long action, 335209efae1SFenghua Yu void *ptr) 336209efae1SFenghua Yu { 337209efae1SFenghua Yu int ret = 0; 338209efae1SFenghua Yu 339209efae1SFenghua Yu switch (action) { 340209efae1SFenghua Yu case PM_SUSPEND_PREPARE: 341209efae1SFenghua Yu case PM_HIBERNATION_PREPARE: 342209efae1SFenghua Yu ret = bsp_check(); 343209efae1SFenghua Yu break; 344a71c8bc5SFenghua Yu #ifdef CONFIG_DEBUG_HOTPLUG_CPU0 345a71c8bc5SFenghua Yu case PM_RESTORE_PREPARE: 346a71c8bc5SFenghua Yu /* 347a71c8bc5SFenghua Yu * When system resumes from hibernation, online CPU0 because 348a71c8bc5SFenghua Yu * 1. it's required for resume and 349a71c8bc5SFenghua Yu * 2. the CPU was online before hibernation 350a71c8bc5SFenghua Yu */ 351a71c8bc5SFenghua Yu if (!cpu_online(0)) 352a71c8bc5SFenghua Yu _debug_hotplug_cpu(0, 1); 353a71c8bc5SFenghua Yu break; 354a71c8bc5SFenghua Yu case PM_POST_RESTORE: 355a71c8bc5SFenghua Yu /* 356a71c8bc5SFenghua Yu * When a resume really happens, this code won't be called. 357a71c8bc5SFenghua Yu * 358a71c8bc5SFenghua Yu * This code is called only when user space hibernation software 359a71c8bc5SFenghua Yu * prepares for snapshot device during boot time. So we just 360a71c8bc5SFenghua Yu * call _debug_hotplug_cpu() to restore to CPU0's state prior to 361a71c8bc5SFenghua Yu * preparing the snapshot device. 362a71c8bc5SFenghua Yu * 363a71c8bc5SFenghua Yu * This works for normal boot case in our CPU0 hotplug debug 364a71c8bc5SFenghua Yu * mode, i.e. CPU0 is offline and user mode hibernation 365a71c8bc5SFenghua Yu * software initializes during boot time. 366a71c8bc5SFenghua Yu * 367a71c8bc5SFenghua Yu * If CPU0 is online and user application accesses snapshot 368a71c8bc5SFenghua Yu * device after boot time, this will offline CPU0 and user may 369a71c8bc5SFenghua Yu * see different CPU0 state before and after accessing 370a71c8bc5SFenghua Yu * the snapshot device. But hopefully this is not a case when 371a71c8bc5SFenghua Yu * user debugging CPU0 hotplug. Even if users hit this case, 372a71c8bc5SFenghua Yu * they can easily online CPU0 back. 373a71c8bc5SFenghua Yu * 374a71c8bc5SFenghua Yu * To simplify this debug code, we only consider normal boot 375a71c8bc5SFenghua Yu * case. Otherwise we need to remember CPU0's state and restore 376a71c8bc5SFenghua Yu * to that state and resolve racy conditions etc. 377a71c8bc5SFenghua Yu */ 378a71c8bc5SFenghua Yu _debug_hotplug_cpu(0, 0); 379a71c8bc5SFenghua Yu break; 380a71c8bc5SFenghua Yu #endif 381209efae1SFenghua Yu default: 382209efae1SFenghua Yu break; 383209efae1SFenghua Yu } 384209efae1SFenghua Yu return notifier_from_errno(ret); 385209efae1SFenghua Yu } 386209efae1SFenghua Yu 387209efae1SFenghua Yu static int __init bsp_pm_check_init(void) 388209efae1SFenghua Yu { 389209efae1SFenghua Yu /* 390209efae1SFenghua Yu * Set this bsp_pm_callback as lower priority than 391209efae1SFenghua Yu * cpu_hotplug_pm_callback. So cpu_hotplug_pm_callback will be called 392209efae1SFenghua Yu * earlier to disable cpu hotplug before bsp online check. 393209efae1SFenghua Yu */ 394209efae1SFenghua Yu pm_notifier(bsp_pm_callback, -INT_MAX); 395209efae1SFenghua Yu return 0; 396209efae1SFenghua Yu } 397209efae1SFenghua Yu 398209efae1SFenghua Yu core_initcall(bsp_pm_check_init); 3997a9c2dd0SChen Yu 400c49a0a80STom Lendacky static int msr_build_context(const u32 *msr_id, const int num) 4017a9c2dd0SChen Yu { 402c49a0a80STom Lendacky struct saved_msrs *saved_msrs = &saved_context.saved_msrs; 4037a9c2dd0SChen Yu struct saved_msr *msr_array; 404c49a0a80STom Lendacky int total_num; 405c49a0a80STom Lendacky int i, j; 4067a9c2dd0SChen Yu 407c49a0a80STom Lendacky total_num = saved_msrs->num + num; 4087a9c2dd0SChen Yu 4097a9c2dd0SChen Yu msr_array = kmalloc_array(total_num, sizeof(struct saved_msr), GFP_KERNEL); 4107a9c2dd0SChen Yu if (!msr_array) { 4117a9c2dd0SChen Yu pr_err("x86/pm: Can not allocate memory to save/restore MSRs during suspend.\n"); 4127a9c2dd0SChen Yu return -ENOMEM; 4137a9c2dd0SChen Yu } 4147a9c2dd0SChen Yu 415c49a0a80STom Lendacky if (saved_msrs->array) { 416c49a0a80STom Lendacky /* 417c49a0a80STom Lendacky * Multiple callbacks can invoke this function, so copy any 418c49a0a80STom Lendacky * MSR save requests from previous invocations. 419c49a0a80STom Lendacky */ 420c49a0a80STom Lendacky memcpy(msr_array, saved_msrs->array, 421c49a0a80STom Lendacky sizeof(struct saved_msr) * saved_msrs->num); 422c49a0a80STom Lendacky 423c49a0a80STom Lendacky kfree(saved_msrs->array); 424c49a0a80STom Lendacky } 425c49a0a80STom Lendacky 426c49a0a80STom Lendacky for (i = saved_msrs->num, j = 0; i < total_num; i++, j++) { 427c49a0a80STom Lendacky msr_array[i].info.msr_no = msr_id[j]; 4287a9c2dd0SChen Yu msr_array[i].valid = false; 4297a9c2dd0SChen Yu msr_array[i].info.reg.q = 0; 4307a9c2dd0SChen Yu } 431c49a0a80STom Lendacky saved_msrs->num = total_num; 432c49a0a80STom Lendacky saved_msrs->array = msr_array; 4337a9c2dd0SChen Yu 4347a9c2dd0SChen Yu return 0; 4357a9c2dd0SChen Yu } 4367a9c2dd0SChen Yu 4377a9c2dd0SChen Yu /* 438c49a0a80STom Lendacky * The following sections are a quirk framework for problematic BIOSen: 4397a9c2dd0SChen Yu * Sometimes MSRs are modified by the BIOSen after suspended to 4407a9c2dd0SChen Yu * RAM, this might cause unexpected behavior after wakeup. 4417a9c2dd0SChen Yu * Thus we save/restore these specified MSRs across suspend/resume 4427a9c2dd0SChen Yu * in order to work around it. 4437a9c2dd0SChen Yu * 4447a9c2dd0SChen Yu * For any further problematic BIOSen/platforms, 4457a9c2dd0SChen Yu * please add your own function similar to msr_initialize_bdw. 4467a9c2dd0SChen Yu */ 4477a9c2dd0SChen Yu static int msr_initialize_bdw(const struct dmi_system_id *d) 4487a9c2dd0SChen Yu { 4497a9c2dd0SChen Yu /* Add any extra MSR ids into this array. */ 4507a9c2dd0SChen Yu u32 bdw_msr_id[] = { MSR_IA32_THERM_CONTROL }; 4517a9c2dd0SChen Yu 4527a9c2dd0SChen Yu pr_info("x86/pm: %s detected, MSR saving is needed during suspending.\n", d->ident); 453c49a0a80STom Lendacky return msr_build_context(bdw_msr_id, ARRAY_SIZE(bdw_msr_id)); 4547a9c2dd0SChen Yu } 4557a9c2dd0SChen Yu 4566faadbbbSChristoph Hellwig static const struct dmi_system_id msr_save_dmi_table[] = { 4577a9c2dd0SChen Yu { 4587a9c2dd0SChen Yu .callback = msr_initialize_bdw, 4597a9c2dd0SChen Yu .ident = "BROADWELL BDX_EP", 4607a9c2dd0SChen Yu .matches = { 4617a9c2dd0SChen Yu DMI_MATCH(DMI_PRODUCT_NAME, "GRANTLEY"), 4627a9c2dd0SChen Yu DMI_MATCH(DMI_PRODUCT_VERSION, "E63448-400"), 4637a9c2dd0SChen Yu }, 4647a9c2dd0SChen Yu }, 4657a9c2dd0SChen Yu {} 4667a9c2dd0SChen Yu }; 4677a9c2dd0SChen Yu 468c49a0a80STom Lendacky static int msr_save_cpuid_features(const struct x86_cpu_id *c) 469c49a0a80STom Lendacky { 470c49a0a80STom Lendacky u32 cpuid_msr_id[] = { 471c49a0a80STom Lendacky MSR_AMD64_CPUID_FN_1, 472c49a0a80STom Lendacky }; 473c49a0a80STom Lendacky 474c49a0a80STom Lendacky pr_info("x86/pm: family %#hx cpu detected, MSR saving is needed during suspending.\n", 475c49a0a80STom Lendacky c->family); 476c49a0a80STom Lendacky 477c49a0a80STom Lendacky return msr_build_context(cpuid_msr_id, ARRAY_SIZE(cpuid_msr_id)); 478c49a0a80STom Lendacky } 479c49a0a80STom Lendacky 480c49a0a80STom Lendacky static const struct x86_cpu_id msr_save_cpu_table[] = { 481adefe55eSThomas Gleixner X86_MATCH_VENDOR_FAM(AMD, 0x15, &msr_save_cpuid_features), 482adefe55eSThomas Gleixner X86_MATCH_VENDOR_FAM(AMD, 0x16, &msr_save_cpuid_features), 483c49a0a80STom Lendacky {} 484c49a0a80STom Lendacky }; 485c49a0a80STom Lendacky 486c49a0a80STom Lendacky typedef int (*pm_cpu_match_t)(const struct x86_cpu_id *); 487c49a0a80STom Lendacky static int pm_cpu_check(const struct x86_cpu_id *c) 488c49a0a80STom Lendacky { 489c49a0a80STom Lendacky const struct x86_cpu_id *m; 490c49a0a80STom Lendacky int ret = 0; 491c49a0a80STom Lendacky 492c49a0a80STom Lendacky m = x86_match_cpu(msr_save_cpu_table); 493c49a0a80STom Lendacky if (m) { 494c49a0a80STom Lendacky pm_cpu_match_t fn; 495c49a0a80STom Lendacky 496c49a0a80STom Lendacky fn = (pm_cpu_match_t)m->driver_data; 497c49a0a80STom Lendacky ret = fn(m); 498c49a0a80STom Lendacky } 499c49a0a80STom Lendacky 500c49a0a80STom Lendacky return ret; 501c49a0a80STom Lendacky } 502c49a0a80STom Lendacky 5037a9c2dd0SChen Yu static int pm_check_save_msr(void) 5047a9c2dd0SChen Yu { 5057a9c2dd0SChen Yu dmi_check_system(msr_save_dmi_table); 506c49a0a80STom Lendacky pm_cpu_check(msr_save_cpu_table); 507c49a0a80STom Lendacky 5087a9c2dd0SChen Yu return 0; 5097a9c2dd0SChen Yu } 5107a9c2dd0SChen Yu 5117a9c2dd0SChen Yu device_initcall(pm_check_save_msr); 512