1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 19fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2082487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 215f0db7a2SFeng Tang #include <asm/acpi.h> 22fb9aa6f1SThomas Gleixner 23f4a2d584SLen Brown #define PREFIX "PCI: " 24a192a958SLen Brown 25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 27fb9aa6f1SThomas Gleixner 28*ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 29*ff097dddSBjorn Helgaas 307da7d360SBjorn Helgaas static __init void free_all_mmcfg(void) 317da7d360SBjorn Helgaas { 32*ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 3356ddf4d3SBjorn Helgaas 347da7d360SBjorn Helgaas pci_mmcfg_arch_free(); 35*ff097dddSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) { 3656ddf4d3SBjorn Helgaas if (cfg->res.parent) 3756ddf4d3SBjorn Helgaas release_resource(&cfg->res); 38*ff097dddSBjorn Helgaas list_del(&cfg->list); 39*ff097dddSBjorn Helgaas kfree(cfg); 4056ddf4d3SBjorn Helgaas } 41*ff097dddSBjorn Helgaas } 42*ff097dddSBjorn Helgaas 43*ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new) 44*ff097dddSBjorn Helgaas { 45*ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 46*ff097dddSBjorn Helgaas 47*ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 48*ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 49*ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 50*ff097dddSBjorn Helgaas (cfg->segment == new->segment && 51*ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 52*ff097dddSBjorn Helgaas list_add_tail(&new->list, &cfg->list); 53*ff097dddSBjorn Helgaas return; 54*ff097dddSBjorn Helgaas } 55*ff097dddSBjorn Helgaas } 56*ff097dddSBjorn Helgaas list_add_tail(&new->list, &pci_mmcfg_list); 577da7d360SBjorn Helgaas } 587da7d360SBjorn Helgaas 59d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 60d215a9c8SBjorn Helgaas int end, u64 addr) 61068258bcSYinghai Lu { 62d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 6356ddf4d3SBjorn Helgaas int num_buses; 6456ddf4d3SBjorn Helgaas struct resource *res; 65068258bcSYinghai Lu 66f7ca6984SBjorn Helgaas if (addr == 0) 67f7ca6984SBjorn Helgaas return NULL; 68f7ca6984SBjorn Helgaas 69*ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 70068258bcSYinghai Lu if (!new) 717da7d360SBjorn Helgaas return NULL; 72068258bcSYinghai Lu 7395cf1cf0SBjorn Helgaas new->address = addr; 7495cf1cf0SBjorn Helgaas new->segment = segment; 7595cf1cf0SBjorn Helgaas new->start_bus = start; 7695cf1cf0SBjorn Helgaas new->end_bus = end; 777da7d360SBjorn Helgaas 78*ff097dddSBjorn Helgaas list_add_sorted(new); 79*ff097dddSBjorn Helgaas 8056ddf4d3SBjorn Helgaas num_buses = end - start + 1; 8156ddf4d3SBjorn Helgaas res = &new->res; 8256ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 8356ddf4d3SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 8456ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 8556ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 8656ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 8756ddf4d3SBjorn Helgaas res->name = new->name; 8856ddf4d3SBjorn Helgaas 89*ff097dddSBjorn Helgaas return new; 90068258bcSYinghai Lu } 91068258bcSYinghai Lu 92fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 93fb9aa6f1SThomas Gleixner { 94fb9aa6f1SThomas Gleixner u32 win; 95bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 96fb9aa6f1SThomas Gleixner 97fb9aa6f1SThomas Gleixner win = win & 0xf000; 98fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 99fb9aa6f1SThomas Gleixner return NULL; 100068258bcSYinghai Lu 1017da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 102068258bcSYinghai Lu return NULL; 103068258bcSYinghai Lu 104fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 105fb9aa6f1SThomas Gleixner } 106fb9aa6f1SThomas Gleixner 107fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 108fb9aa6f1SThomas Gleixner { 109fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 110fb9aa6f1SThomas Gleixner 111bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 112fb9aa6f1SThomas Gleixner 113fb9aa6f1SThomas Gleixner /* Enable bit */ 114fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 115068258bcSYinghai Lu return NULL; 116fb9aa6f1SThomas Gleixner 117fb9aa6f1SThomas Gleixner /* Size bits */ 118fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 119fb9aa6f1SThomas Gleixner case 0: 120fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 121fb9aa6f1SThomas Gleixner len = 0x10000000U; 122fb9aa6f1SThomas Gleixner break; 123fb9aa6f1SThomas Gleixner case 1: 124fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 125fb9aa6f1SThomas Gleixner len = 0x08000000U; 126fb9aa6f1SThomas Gleixner break; 127fb9aa6f1SThomas Gleixner case 2: 128fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 129fb9aa6f1SThomas Gleixner len = 0x04000000U; 130fb9aa6f1SThomas Gleixner break; 131fb9aa6f1SThomas Gleixner default: 132068258bcSYinghai Lu return NULL; 133fb9aa6f1SThomas Gleixner } 134fb9aa6f1SThomas Gleixner 135fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 136fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 137fb9aa6f1SThomas Gleixner 138fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 139068258bcSYinghai Lu return NULL; 140fb9aa6f1SThomas Gleixner 141fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 142fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 143fb9aa6f1SThomas Gleixner return NULL; 144068258bcSYinghai Lu 1457da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 146068258bcSYinghai Lu return NULL; 147068258bcSYinghai Lu 148fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 149fb9aa6f1SThomas Gleixner } 150fb9aa6f1SThomas Gleixner 1517fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1527fd0da40SYinghai Lu { 1537fd0da40SYinghai Lu u32 low, high, address; 1547fd0da40SYinghai Lu u64 base, msr; 1557fd0da40SYinghai Lu int i; 1567da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1577fd0da40SYinghai Lu 1585f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1595f0b2976SYinghai Lu return NULL; 1605f0b2976SYinghai Lu 1617fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1627fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1637fd0da40SYinghai Lu return NULL; 1647fd0da40SYinghai Lu 1657fd0da40SYinghai Lu msr = high; 1667fd0da40SYinghai Lu msr <<= 32; 1677fd0da40SYinghai Lu msr |= low; 1687fd0da40SYinghai Lu 1697fd0da40SYinghai Lu /* mmconfig is not enable */ 1707fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1717fd0da40SYinghai Lu return NULL; 1727fd0da40SYinghai Lu 1737fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1747fd0da40SYinghai Lu 1757fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1767fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1777fd0da40SYinghai Lu 1787fd0da40SYinghai Lu /* 1797fd0da40SYinghai Lu * only handle bus 0 ? 1807fd0da40SYinghai Lu * need to skip it 1817fd0da40SYinghai Lu */ 1827fd0da40SYinghai Lu if (!busnbits) 1837fd0da40SYinghai Lu return NULL; 1847fd0da40SYinghai Lu 1857fd0da40SYinghai Lu if (busnbits > 8) { 1867fd0da40SYinghai Lu segnbits = busnbits - 8; 1877fd0da40SYinghai Lu busnbits = 8; 1887fd0da40SYinghai Lu } 1897fd0da40SYinghai Lu 1907da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 191068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 1927da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 1937da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 1947da7d360SBjorn Helgaas free_all_mmcfg(); 1957da7d360SBjorn Helgaas return NULL; 1967da7d360SBjorn Helgaas } 1977fd0da40SYinghai Lu 1987fd0da40SYinghai Lu return "AMD Family 10h NB"; 1997fd0da40SYinghai Lu } 2007fd0da40SYinghai Lu 2015546d6f5SEd Swierk static bool __initdata mcp55_checked; 2025546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2035546d6f5SEd Swierk { 2045546d6f5SEd Swierk int bus; 2055546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2065546d6f5SEd Swierk 2075546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2085546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2095546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2105546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2115546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2125546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2135546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2145546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2155546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2165546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2175546d6f5SEd Swierk 2185546d6f5SEd Swierk /* 2195546d6f5SEd Swierk * do check if amd fam10h already took over 2205546d6f5SEd Swierk */ 221*ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2225546d6f5SEd Swierk return NULL; 2235546d6f5SEd Swierk 2245546d6f5SEd Swierk mcp55_checked = true; 2255546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2265546d6f5SEd Swierk u64 base; 2275546d6f5SEd Swierk u32 l, extcfg; 2285546d6f5SEd Swierk u16 vendor, device; 2295546d6f5SEd Swierk int start, size_index, end; 2305546d6f5SEd Swierk 2315546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2325546d6f5SEd Swierk vendor = l & 0xffff; 2335546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2345546d6f5SEd Swierk 2355546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2365546d6f5SEd Swierk continue; 2375546d6f5SEd Swierk 2385546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2395546d6f5SEd Swierk extcfg_regsize, &extcfg); 2405546d6f5SEd Swierk 2415546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2425546d6f5SEd Swierk continue; 2435546d6f5SEd Swierk 2445546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2455546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2465546d6f5SEd Swierk /* base could > 4G */ 2475546d6f5SEd Swierk base <<= extcfg_base_lshift; 2485546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2495546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2507da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2517da7d360SBjorn Helgaas continue; 2525546d6f5SEd Swierk mcp55_mmconf_found++; 2535546d6f5SEd Swierk } 2545546d6f5SEd Swierk 2555546d6f5SEd Swierk if (!mcp55_mmconf_found) 2565546d6f5SEd Swierk return NULL; 2575546d6f5SEd Swierk 2585546d6f5SEd Swierk return "nVidia MCP55"; 2595546d6f5SEd Swierk } 2605546d6f5SEd Swierk 261fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2627fd0da40SYinghai Lu u32 bus; 2637fd0da40SYinghai Lu u32 devfn; 264fb9aa6f1SThomas Gleixner u32 vendor; 265fb9aa6f1SThomas Gleixner u32 device; 266fb9aa6f1SThomas Gleixner const char *(*probe)(void); 267fb9aa6f1SThomas Gleixner }; 268fb9aa6f1SThomas Gleixner 269fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2707fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2717fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2727fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2737fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2747fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2757fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2767fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2777fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2785546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2795546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 280fb9aa6f1SThomas Gleixner }; 281fb9aa6f1SThomas Gleixner 282068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 283068258bcSYinghai Lu { 284987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 285068258bcSYinghai Lu 286068258bcSYinghai Lu /* last one*/ 287*ff097dddSBjorn Helgaas cfg = list_entry(pci_mmcfg_list.prev, typeof(*cfg), list); 288*ff097dddSBjorn Helgaas if (cfg) 289d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 290d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 291*ff097dddSBjorn Helgaas 292*ff097dddSBjorn Helgaas if (list_is_singular(&pci_mmcfg_list)) 293*ff097dddSBjorn Helgaas return; 294068258bcSYinghai Lu 295068258bcSYinghai Lu /* don't overlap please */ 296*ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 297d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 298d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 299068258bcSYinghai Lu 300*ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 301*ff097dddSBjorn Helgaas if (cfg != cfgx && cfg->end_bus >= cfgx->start_bus) 302d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 303068258bcSYinghai Lu } 304068258bcSYinghai Lu } 305068258bcSYinghai Lu 306fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 307fb9aa6f1SThomas Gleixner { 308fb9aa6f1SThomas Gleixner u32 l; 3097fd0da40SYinghai Lu u32 bus, devfn; 310fb9aa6f1SThomas Gleixner u16 vendor, device; 311fb9aa6f1SThomas Gleixner int i; 312fb9aa6f1SThomas Gleixner const char *name; 313fb9aa6f1SThomas Gleixner 314bb63b421SYinghai Lu if (!raw_pci_ops) 315bb63b421SYinghai Lu return 0; 316bb63b421SYinghai Lu 3177da7d360SBjorn Helgaas free_all_mmcfg(); 318fb9aa6f1SThomas Gleixner 319068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3207fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3217fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 322bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3237fd0da40SYinghai Lu vendor = l & 0xffff; 3247fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3257fd0da40SYinghai Lu 326068258bcSYinghai Lu name = NULL; 327fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 328fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 329fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 330068258bcSYinghai Lu 331068258bcSYinghai Lu if (name) 332068258bcSYinghai Lu printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n", 333068258bcSYinghai Lu name); 334fb9aa6f1SThomas Gleixner } 335fb9aa6f1SThomas Gleixner 336068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 337068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 338fb9aa6f1SThomas Gleixner 339*ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 340fb9aa6f1SThomas Gleixner } 341fb9aa6f1SThomas Gleixner 342ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 343fb9aa6f1SThomas Gleixner { 34456ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 345fb9aa6f1SThomas Gleixner 346*ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 34756ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 348fb9aa6f1SThomas Gleixner 349fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 350fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 351fb9aa6f1SThomas Gleixner } 352fb9aa6f1SThomas Gleixner 3537752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3547752d5cfSRobert Hancock void *data) 3557752d5cfSRobert Hancock { 3567752d5cfSRobert Hancock struct resource *mcfg_res = data; 3577752d5cfSRobert Hancock struct acpi_resource_address64 address; 3587752d5cfSRobert Hancock acpi_status status; 3597752d5cfSRobert Hancock 3607752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3617752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3627752d5cfSRobert Hancock &res->data.fixed_memory32; 3637752d5cfSRobert Hancock if (!fixmem32) 3647752d5cfSRobert Hancock return AE_OK; 3657752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 36675e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3677752d5cfSRobert Hancock fixmem32->address_length))) { 3687752d5cfSRobert Hancock mcfg_res->flags = 1; 3697752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3707752d5cfSRobert Hancock } 3717752d5cfSRobert Hancock } 3727752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3737752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3747752d5cfSRobert Hancock return AE_OK; 3757752d5cfSRobert Hancock 3767752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3777752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3787752d5cfSRobert Hancock (address.address_length <= 0) || 3797752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3807752d5cfSRobert Hancock return AE_OK; 3817752d5cfSRobert Hancock 3827752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 38375e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 3847752d5cfSRobert Hancock mcfg_res->flags = 1; 3857752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3867752d5cfSRobert Hancock } 3877752d5cfSRobert Hancock return AE_OK; 3887752d5cfSRobert Hancock } 3897752d5cfSRobert Hancock 3907752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 3917752d5cfSRobert Hancock void *context, void **rv) 3927752d5cfSRobert Hancock { 3937752d5cfSRobert Hancock struct resource *mcfg_res = context; 3947752d5cfSRobert Hancock 3957752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 3967752d5cfSRobert Hancock check_mcfg_resource, context); 3977752d5cfSRobert Hancock 3987752d5cfSRobert Hancock if (mcfg_res->flags) 3997752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4007752d5cfSRobert Hancock 4017752d5cfSRobert Hancock return AE_OK; 4027752d5cfSRobert Hancock } 4037752d5cfSRobert Hancock 404a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4057752d5cfSRobert Hancock { 4067752d5cfSRobert Hancock struct resource mcfg_res; 4077752d5cfSRobert Hancock 4087752d5cfSRobert Hancock mcfg_res.start = start; 40975e613cdSYinghai Lu mcfg_res.end = end - 1; 4107752d5cfSRobert Hancock mcfg_res.flags = 0; 4117752d5cfSRobert Hancock 4127752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4137752d5cfSRobert Hancock 4147752d5cfSRobert Hancock if (!mcfg_res.flags) 4157752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4167752d5cfSRobert Hancock NULL); 4177752d5cfSRobert Hancock 4187752d5cfSRobert Hancock return mcfg_res.flags; 4197752d5cfSRobert Hancock } 4207752d5cfSRobert Hancock 421a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 422a83fe32fSYinghai Lu 423a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 424987c367bSBjorn Helgaas int i, struct pci_mmcfg_region *cfg, int with_e820) 425a83fe32fSYinghai Lu { 4262f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4272f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 428a83fe32fSYinghai Lu u64 old_size = size; 42956ddf4d3SBjorn Helgaas int valid = 0, num_buses; 430a83fe32fSYinghai Lu 431044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 432a83fe32fSYinghai Lu size >>= 1; 433a83fe32fSYinghai Lu if (size < (16UL<<20)) 434a83fe32fSYinghai Lu break; 435a83fe32fSYinghai Lu } 436a83fe32fSYinghai Lu 437a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 438a83fe32fSYinghai Lu printk(KERN_NOTICE 439a83fe32fSYinghai Lu "PCI: MCFG area at %Lx reserved in %s\n", 440a83fe32fSYinghai Lu addr, with_e820?"E820":"ACPI motherboard resources"); 441a83fe32fSYinghai Lu valid = 1; 442a83fe32fSYinghai Lu 443a83fe32fSYinghai Lu if (old_size != size) { 444d7e6b66fSBjorn Helgaas /* update end_bus */ 445d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 44656ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 44756ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 44856ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 44956ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 45056ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 45156ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 452a83fe32fSYinghai Lu printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx " 453a83fe32fSYinghai Lu "segment %hu buses %u - %u\n", 454d7e6b66fSBjorn Helgaas i, (unsigned long)cfg->address, cfg->segment, 455d7e6b66fSBjorn Helgaas (unsigned int)cfg->start_bus, 456d7e6b66fSBjorn Helgaas (unsigned int)cfg->end_bus); 457a83fe32fSYinghai Lu } 458a83fe32fSYinghai Lu } 459a83fe32fSYinghai Lu 460a83fe32fSYinghai Lu return valid; 461a83fe32fSYinghai Lu } 462a83fe32fSYinghai Lu 463bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 464fb9aa6f1SThomas Gleixner { 465987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg; 4667752d5cfSRobert Hancock int i; 467fb9aa6f1SThomas Gleixner 468*ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 46956ddf4d3SBjorn Helgaas int valid = 0; 470a83fe32fSYinghai Lu 47105c58b8aSYinghai Lu printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx " 4727752d5cfSRobert Hancock "segment %hu buses %u - %u\n", 473d7e6b66fSBjorn Helgaas i, (unsigned long)cfg->address, cfg->segment, 474d7e6b66fSBjorn Helgaas (unsigned int)cfg->start_bus, 475d7e6b66fSBjorn Helgaas (unsigned int)cfg->end_bus); 476*ff097dddSBjorn Helgaas i++; 47705c58b8aSYinghai Lu 4785f0db7a2SFeng Tang if (!early && !acpi_disabled) 4792f2a8b9cSBjorn Helgaas valid = is_mmconf_reserved(is_acpi_reserved, i, cfg, 0); 48005c58b8aSYinghai Lu 48105c58b8aSYinghai Lu if (valid) 48205c58b8aSYinghai Lu continue; 48305c58b8aSYinghai Lu 48405c58b8aSYinghai Lu if (!early) 485fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not" 4867752d5cfSRobert Hancock " reserved in ACPI motherboard resources\n", 4877752d5cfSRobert Hancock cfg->address); 488a83fe32fSYinghai Lu 4897752d5cfSRobert Hancock /* Don't try to do this check unless configuration 490bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 491a83fe32fSYinghai Lu if (raw_pci_ops) 4922f2a8b9cSBjorn Helgaas valid = is_mmconf_reserved(e820_all_mapped, i, cfg, 1); 49305c58b8aSYinghai Lu 49405c58b8aSYinghai Lu if (!valid) 49505c58b8aSYinghai Lu goto reject; 4967752d5cfSRobert Hancock } 4977752d5cfSRobert Hancock 498fb9aa6f1SThomas Gleixner return; 499fb9aa6f1SThomas Gleixner 500fb9aa6f1SThomas Gleixner reject: 501ef310237SDave Jones printk(KERN_INFO "PCI: Not using MMCONFIG.\n"); 5027da7d360SBjorn Helgaas free_all_mmcfg(); 503fb9aa6f1SThomas Gleixner } 504fb9aa6f1SThomas Gleixner 50505c58b8aSYinghai Lu static int __initdata known_bridge; 50605c58b8aSYinghai Lu 5079a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5089a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 509c4bf2f37SLen Brown { 5109a08f7d3SBjorn Helgaas int year; 511c4bf2f37SLen Brown 5129a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 513c4bf2f37SLen Brown return 0; 5149a08f7d3SBjorn Helgaas 5159a08f7d3SBjorn Helgaas if (!strcmp(mcfg->header.oem_id, "SGI")) 5169a08f7d3SBjorn Helgaas return 0; 5179a08f7d3SBjorn Helgaas 5189a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5199a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5209a08f7d3SBjorn Helgaas year >= 2010) 5219a08f7d3SBjorn Helgaas return 0; 5229a08f7d3SBjorn Helgaas } 5239a08f7d3SBjorn Helgaas 5249a08f7d3SBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx " 5259a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5269a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5279a08f7d3SBjorn Helgaas return -EINVAL; 528c4bf2f37SLen Brown } 529c4bf2f37SLen Brown 530c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 531c4bf2f37SLen Brown { 532c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 533d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 534c4bf2f37SLen Brown unsigned long i; 5357da7d360SBjorn Helgaas int entries; 536c4bf2f37SLen Brown 537c4bf2f37SLen Brown if (!header) 538c4bf2f37SLen Brown return -EINVAL; 539c4bf2f37SLen Brown 540c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 541c4bf2f37SLen Brown 542c4bf2f37SLen Brown /* how many config structures do we have */ 5437da7d360SBjorn Helgaas free_all_mmcfg(); 544e823d6ffSBjorn Helgaas entries = 0; 545c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 546c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 547e823d6ffSBjorn Helgaas entries++; 548c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 549c4bf2f37SLen Brown }; 550e823d6ffSBjorn Helgaas if (entries == 0) { 551c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 552c4bf2f37SLen Brown return -ENODEV; 553c4bf2f37SLen Brown } 554c4bf2f37SLen Brown 555d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 556e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 557d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 558d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5597da7d360SBjorn Helgaas free_all_mmcfg(); 560c4bf2f37SLen Brown return -ENODEV; 561c4bf2f37SLen Brown } 5627da7d360SBjorn Helgaas 5637da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5647da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5657da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5667da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5677da7d360SBjorn Helgaas free_all_mmcfg(); 5687da7d360SBjorn Helgaas return -ENOMEM; 5697da7d360SBjorn Helgaas } 570c4bf2f37SLen Brown } 571c4bf2f37SLen Brown 572c4bf2f37SLen Brown return 0; 573c4bf2f37SLen Brown } 574c4bf2f37SLen Brown 575968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 576fb9aa6f1SThomas Gleixner { 5777752d5cfSRobert Hancock /* MMCONFIG disabled */ 5787752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 5797752d5cfSRobert Hancock return; 5807752d5cfSRobert Hancock 5817752d5cfSRobert Hancock /* MMCONFIG already enabled */ 58205c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 5837752d5cfSRobert Hancock return; 5847752d5cfSRobert Hancock 58505c58b8aSYinghai Lu /* for late to exit */ 58605c58b8aSYinghai Lu if (known_bridge) 58705c58b8aSYinghai Lu return; 5887752d5cfSRobert Hancock 589bb63b421SYinghai Lu if (early) { 59005c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 59105c58b8aSYinghai Lu known_bridge = 1; 59205c58b8aSYinghai Lu } 59305c58b8aSYinghai Lu 594068258bcSYinghai Lu if (!known_bridge) 5955f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 596068258bcSYinghai Lu 597bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 5987752d5cfSRobert Hancock 599*ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 600fb9aa6f1SThomas Gleixner return; 601fb9aa6f1SThomas Gleixner 602ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 603fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 604ebd60cd6SYinghai Lu else { 605fb9aa6f1SThomas Gleixner /* 606fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 607fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 608fb9aa6f1SThomas Gleixner */ 609fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 610fb9aa6f1SThomas Gleixner } 611fb9aa6f1SThomas Gleixner } 612fb9aa6f1SThomas Gleixner 613bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 61405c58b8aSYinghai Lu { 615bb63b421SYinghai Lu __pci_mmcfg_init(1); 61605c58b8aSYinghai Lu } 61705c58b8aSYinghai Lu 61805c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 61905c58b8aSYinghai Lu { 620bb63b421SYinghai Lu __pci_mmcfg_init(0); 62105c58b8aSYinghai Lu } 62205c58b8aSYinghai Lu 623fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 624fb9aa6f1SThomas Gleixner { 625fb9aa6f1SThomas Gleixner /* 626fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 627fb9aa6f1SThomas Gleixner * don't insert the resources. 628fb9aa6f1SThomas Gleixner */ 629fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 630fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 631*ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 632fb9aa6f1SThomas Gleixner return 1; 633fb9aa6f1SThomas Gleixner 634fb9aa6f1SThomas Gleixner /* 635fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 636fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 637fb9aa6f1SThomas Gleixner * called. 638fb9aa6f1SThomas Gleixner */ 639ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 640fb9aa6f1SThomas Gleixner 641fb9aa6f1SThomas Gleixner return 0; 642fb9aa6f1SThomas Gleixner } 643fb9aa6f1SThomas Gleixner 644fb9aa6f1SThomas Gleixner /* 645fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 646fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 647fb9aa6f1SThomas Gleixner * with other system resources. 648fb9aa6f1SThomas Gleixner */ 649fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 650