1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 19fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2082487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 215f0db7a2SFeng Tang #include <asm/acpi.h> 22fb9aa6f1SThomas Gleixner 23f4a2d584SLen Brown #define PREFIX "PCI: " 24a192a958SLen Brown 25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 27fb9aa6f1SThomas Gleixner 28ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 29ff097dddSBjorn Helgaas 30ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 317da7d360SBjorn Helgaas { 3256ddf4d3SBjorn Helgaas if (cfg->res.parent) 3356ddf4d3SBjorn Helgaas release_resource(&cfg->res); 34ff097dddSBjorn Helgaas list_del(&cfg->list); 35ff097dddSBjorn Helgaas kfree(cfg); 3656ddf4d3SBjorn Helgaas } 37ba2afbabSBjorn Helgaas 38ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 39ba2afbabSBjorn Helgaas { 40ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 41ba2afbabSBjorn Helgaas 42ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 43ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 44ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 45ff097dddSBjorn Helgaas } 46ff097dddSBjorn Helgaas 47ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new) 48ff097dddSBjorn Helgaas { 49ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 50ff097dddSBjorn Helgaas 51ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 52ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 53ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 54ff097dddSBjorn Helgaas (cfg->segment == new->segment && 55ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 56ff097dddSBjorn Helgaas list_add_tail(&new->list, &cfg->list); 57ff097dddSBjorn Helgaas return; 58ff097dddSBjorn Helgaas } 59ff097dddSBjorn Helgaas } 60ff097dddSBjorn Helgaas list_add_tail(&new->list, &pci_mmcfg_list); 617da7d360SBjorn Helgaas } 627da7d360SBjorn Helgaas 63d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 64d215a9c8SBjorn Helgaas int end, u64 addr) 65068258bcSYinghai Lu { 66d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 6756ddf4d3SBjorn Helgaas int num_buses; 6856ddf4d3SBjorn Helgaas struct resource *res; 69068258bcSYinghai Lu 70f7ca6984SBjorn Helgaas if (addr == 0) 71f7ca6984SBjorn Helgaas return NULL; 72f7ca6984SBjorn Helgaas 73ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 74068258bcSYinghai Lu if (!new) 757da7d360SBjorn Helgaas return NULL; 76068258bcSYinghai Lu 7795cf1cf0SBjorn Helgaas new->address = addr; 7895cf1cf0SBjorn Helgaas new->segment = segment; 7995cf1cf0SBjorn Helgaas new->start_bus = start; 8095cf1cf0SBjorn Helgaas new->end_bus = end; 817da7d360SBjorn Helgaas 82ff097dddSBjorn Helgaas list_add_sorted(new); 83ff097dddSBjorn Helgaas 8456ddf4d3SBjorn Helgaas num_buses = end - start + 1; 8556ddf4d3SBjorn Helgaas res = &new->res; 8656ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 8756ddf4d3SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 8856ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 8956ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9056ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9156ddf4d3SBjorn Helgaas res->name = new->name; 9256ddf4d3SBjorn Helgaas 938c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at " 948c57786aSBjorn Helgaas "%pR (base %#lx)\n", segment, start, end, &new->res, 958c57786aSBjorn Helgaas (unsigned long) addr); 968c57786aSBjorn Helgaas 97ff097dddSBjorn Helgaas return new; 98068258bcSYinghai Lu } 99068258bcSYinghai Lu 100*f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 101*f6e1d8ccSBjorn Helgaas { 102*f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 103*f6e1d8ccSBjorn Helgaas 104*f6e1d8ccSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 105*f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 106*f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 107*f6e1d8ccSBjorn Helgaas return cfg; 108*f6e1d8ccSBjorn Helgaas 109*f6e1d8ccSBjorn Helgaas return NULL; 110*f6e1d8ccSBjorn Helgaas } 111*f6e1d8ccSBjorn Helgaas 112fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 113fb9aa6f1SThomas Gleixner { 114fb9aa6f1SThomas Gleixner u32 win; 115bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 116fb9aa6f1SThomas Gleixner 117fb9aa6f1SThomas Gleixner win = win & 0xf000; 118fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 119fb9aa6f1SThomas Gleixner return NULL; 120068258bcSYinghai Lu 1217da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 122068258bcSYinghai Lu return NULL; 123068258bcSYinghai Lu 124fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 125fb9aa6f1SThomas Gleixner } 126fb9aa6f1SThomas Gleixner 127fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 128fb9aa6f1SThomas Gleixner { 129fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 130fb9aa6f1SThomas Gleixner 131bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 132fb9aa6f1SThomas Gleixner 133fb9aa6f1SThomas Gleixner /* Enable bit */ 134fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 135068258bcSYinghai Lu return NULL; 136fb9aa6f1SThomas Gleixner 137fb9aa6f1SThomas Gleixner /* Size bits */ 138fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 139fb9aa6f1SThomas Gleixner case 0: 140fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 141fb9aa6f1SThomas Gleixner len = 0x10000000U; 142fb9aa6f1SThomas Gleixner break; 143fb9aa6f1SThomas Gleixner case 1: 144fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 145fb9aa6f1SThomas Gleixner len = 0x08000000U; 146fb9aa6f1SThomas Gleixner break; 147fb9aa6f1SThomas Gleixner case 2: 148fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 149fb9aa6f1SThomas Gleixner len = 0x04000000U; 150fb9aa6f1SThomas Gleixner break; 151fb9aa6f1SThomas Gleixner default: 152068258bcSYinghai Lu return NULL; 153fb9aa6f1SThomas Gleixner } 154fb9aa6f1SThomas Gleixner 155fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 156fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 157fb9aa6f1SThomas Gleixner 158fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 159068258bcSYinghai Lu return NULL; 160fb9aa6f1SThomas Gleixner 161fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 162fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 163fb9aa6f1SThomas Gleixner return NULL; 164068258bcSYinghai Lu 1657da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 166068258bcSYinghai Lu return NULL; 167068258bcSYinghai Lu 168fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 169fb9aa6f1SThomas Gleixner } 170fb9aa6f1SThomas Gleixner 1717fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1727fd0da40SYinghai Lu { 1737fd0da40SYinghai Lu u32 low, high, address; 1747fd0da40SYinghai Lu u64 base, msr; 1757fd0da40SYinghai Lu int i; 1767da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1777fd0da40SYinghai Lu 1785f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1795f0b2976SYinghai Lu return NULL; 1805f0b2976SYinghai Lu 1817fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1827fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1837fd0da40SYinghai Lu return NULL; 1847fd0da40SYinghai Lu 1857fd0da40SYinghai Lu msr = high; 1867fd0da40SYinghai Lu msr <<= 32; 1877fd0da40SYinghai Lu msr |= low; 1887fd0da40SYinghai Lu 1897fd0da40SYinghai Lu /* mmconfig is not enable */ 1907fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1917fd0da40SYinghai Lu return NULL; 1927fd0da40SYinghai Lu 1937fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1947fd0da40SYinghai Lu 1957fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1967fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1977fd0da40SYinghai Lu 1987fd0da40SYinghai Lu /* 1997fd0da40SYinghai Lu * only handle bus 0 ? 2007fd0da40SYinghai Lu * need to skip it 2017fd0da40SYinghai Lu */ 2027fd0da40SYinghai Lu if (!busnbits) 2037fd0da40SYinghai Lu return NULL; 2047fd0da40SYinghai Lu 2057fd0da40SYinghai Lu if (busnbits > 8) { 2067fd0da40SYinghai Lu segnbits = busnbits - 8; 2077fd0da40SYinghai Lu busnbits = 8; 2087fd0da40SYinghai Lu } 2097fd0da40SYinghai Lu 2107da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 211068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2127da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2137da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2147da7d360SBjorn Helgaas free_all_mmcfg(); 2157da7d360SBjorn Helgaas return NULL; 2167da7d360SBjorn Helgaas } 2177fd0da40SYinghai Lu 2187fd0da40SYinghai Lu return "AMD Family 10h NB"; 2197fd0da40SYinghai Lu } 2207fd0da40SYinghai Lu 2215546d6f5SEd Swierk static bool __initdata mcp55_checked; 2225546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2235546d6f5SEd Swierk { 2245546d6f5SEd Swierk int bus; 2255546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2265546d6f5SEd Swierk 2275546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2285546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2295546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2305546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2315546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2325546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2335546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2345546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2355546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2365546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2375546d6f5SEd Swierk 2385546d6f5SEd Swierk /* 2395546d6f5SEd Swierk * do check if amd fam10h already took over 2405546d6f5SEd Swierk */ 241ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2425546d6f5SEd Swierk return NULL; 2435546d6f5SEd Swierk 2445546d6f5SEd Swierk mcp55_checked = true; 2455546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2465546d6f5SEd Swierk u64 base; 2475546d6f5SEd Swierk u32 l, extcfg; 2485546d6f5SEd Swierk u16 vendor, device; 2495546d6f5SEd Swierk int start, size_index, end; 2505546d6f5SEd Swierk 2515546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2525546d6f5SEd Swierk vendor = l & 0xffff; 2535546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2545546d6f5SEd Swierk 2555546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2565546d6f5SEd Swierk continue; 2575546d6f5SEd Swierk 2585546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2595546d6f5SEd Swierk extcfg_regsize, &extcfg); 2605546d6f5SEd Swierk 2615546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2625546d6f5SEd Swierk continue; 2635546d6f5SEd Swierk 2645546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2655546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2665546d6f5SEd Swierk /* base could > 4G */ 2675546d6f5SEd Swierk base <<= extcfg_base_lshift; 2685546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2695546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2707da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2717da7d360SBjorn Helgaas continue; 2725546d6f5SEd Swierk mcp55_mmconf_found++; 2735546d6f5SEd Swierk } 2745546d6f5SEd Swierk 2755546d6f5SEd Swierk if (!mcp55_mmconf_found) 2765546d6f5SEd Swierk return NULL; 2775546d6f5SEd Swierk 2785546d6f5SEd Swierk return "nVidia MCP55"; 2795546d6f5SEd Swierk } 2805546d6f5SEd Swierk 281fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2827fd0da40SYinghai Lu u32 bus; 2837fd0da40SYinghai Lu u32 devfn; 284fb9aa6f1SThomas Gleixner u32 vendor; 285fb9aa6f1SThomas Gleixner u32 device; 286fb9aa6f1SThomas Gleixner const char *(*probe)(void); 287fb9aa6f1SThomas Gleixner }; 288fb9aa6f1SThomas Gleixner 289fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2907fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2917fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2927fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2937fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2947fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2957fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2967fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2977fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2985546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2995546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 300fb9aa6f1SThomas Gleixner }; 301fb9aa6f1SThomas Gleixner 302068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 303068258bcSYinghai Lu { 304987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 305068258bcSYinghai Lu 306068258bcSYinghai Lu /* last one*/ 307ff097dddSBjorn Helgaas cfg = list_entry(pci_mmcfg_list.prev, typeof(*cfg), list); 308ff097dddSBjorn Helgaas if (cfg) 309d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 310d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 311ff097dddSBjorn Helgaas 312ff097dddSBjorn Helgaas if (list_is_singular(&pci_mmcfg_list)) 313ff097dddSBjorn Helgaas return; 314068258bcSYinghai Lu 315068258bcSYinghai Lu /* don't overlap please */ 316ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 317d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 318d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 319068258bcSYinghai Lu 320ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 321ff097dddSBjorn Helgaas if (cfg != cfgx && cfg->end_bus >= cfgx->start_bus) 322d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 323068258bcSYinghai Lu } 324068258bcSYinghai Lu } 325068258bcSYinghai Lu 326fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 327fb9aa6f1SThomas Gleixner { 328fb9aa6f1SThomas Gleixner u32 l; 3297fd0da40SYinghai Lu u32 bus, devfn; 330fb9aa6f1SThomas Gleixner u16 vendor, device; 331fb9aa6f1SThomas Gleixner int i; 332fb9aa6f1SThomas Gleixner const char *name; 333fb9aa6f1SThomas Gleixner 334bb63b421SYinghai Lu if (!raw_pci_ops) 335bb63b421SYinghai Lu return 0; 336bb63b421SYinghai Lu 3377da7d360SBjorn Helgaas free_all_mmcfg(); 338fb9aa6f1SThomas Gleixner 339068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3407fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3417fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 342bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3437fd0da40SYinghai Lu vendor = l & 0xffff; 3447fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3457fd0da40SYinghai Lu 346068258bcSYinghai Lu name = NULL; 347fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 348fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 349fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 350068258bcSYinghai Lu 351068258bcSYinghai Lu if (name) 3528c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 353068258bcSYinghai Lu name); 354fb9aa6f1SThomas Gleixner } 355fb9aa6f1SThomas Gleixner 356068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 357068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 358fb9aa6f1SThomas Gleixner 359ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 360fb9aa6f1SThomas Gleixner } 361fb9aa6f1SThomas Gleixner 362ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 363fb9aa6f1SThomas Gleixner { 36456ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 365fb9aa6f1SThomas Gleixner 366ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 36756ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 368fb9aa6f1SThomas Gleixner 369fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 370fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 371fb9aa6f1SThomas Gleixner } 372fb9aa6f1SThomas Gleixner 3737752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3747752d5cfSRobert Hancock void *data) 3757752d5cfSRobert Hancock { 3767752d5cfSRobert Hancock struct resource *mcfg_res = data; 3777752d5cfSRobert Hancock struct acpi_resource_address64 address; 3787752d5cfSRobert Hancock acpi_status status; 3797752d5cfSRobert Hancock 3807752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3817752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3827752d5cfSRobert Hancock &res->data.fixed_memory32; 3837752d5cfSRobert Hancock if (!fixmem32) 3847752d5cfSRobert Hancock return AE_OK; 3857752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 38675e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3877752d5cfSRobert Hancock fixmem32->address_length))) { 3887752d5cfSRobert Hancock mcfg_res->flags = 1; 3897752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3907752d5cfSRobert Hancock } 3917752d5cfSRobert Hancock } 3927752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3937752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3947752d5cfSRobert Hancock return AE_OK; 3957752d5cfSRobert Hancock 3967752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3977752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3987752d5cfSRobert Hancock (address.address_length <= 0) || 3997752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4007752d5cfSRobert Hancock return AE_OK; 4017752d5cfSRobert Hancock 4027752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 40375e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4047752d5cfSRobert Hancock mcfg_res->flags = 1; 4057752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4067752d5cfSRobert Hancock } 4077752d5cfSRobert Hancock return AE_OK; 4087752d5cfSRobert Hancock } 4097752d5cfSRobert Hancock 4107752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4117752d5cfSRobert Hancock void *context, void **rv) 4127752d5cfSRobert Hancock { 4137752d5cfSRobert Hancock struct resource *mcfg_res = context; 4147752d5cfSRobert Hancock 4157752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4167752d5cfSRobert Hancock check_mcfg_resource, context); 4177752d5cfSRobert Hancock 4187752d5cfSRobert Hancock if (mcfg_res->flags) 4197752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4207752d5cfSRobert Hancock 4217752d5cfSRobert Hancock return AE_OK; 4227752d5cfSRobert Hancock } 4237752d5cfSRobert Hancock 424a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4257752d5cfSRobert Hancock { 4267752d5cfSRobert Hancock struct resource mcfg_res; 4277752d5cfSRobert Hancock 4287752d5cfSRobert Hancock mcfg_res.start = start; 42975e613cdSYinghai Lu mcfg_res.end = end - 1; 4307752d5cfSRobert Hancock mcfg_res.flags = 0; 4317752d5cfSRobert Hancock 4327752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4337752d5cfSRobert Hancock 4347752d5cfSRobert Hancock if (!mcfg_res.flags) 4357752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4367752d5cfSRobert Hancock NULL); 4377752d5cfSRobert Hancock 4387752d5cfSRobert Hancock return mcfg_res.flags; 4397752d5cfSRobert Hancock } 4407752d5cfSRobert Hancock 441a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 442a83fe32fSYinghai Lu 443a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 4448c57786aSBjorn Helgaas struct pci_mmcfg_region *cfg, int with_e820) 445a83fe32fSYinghai Lu { 4462f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4472f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 448a83fe32fSYinghai Lu u64 old_size = size; 44956ddf4d3SBjorn Helgaas int valid = 0, num_buses; 450a83fe32fSYinghai Lu 451044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 452a83fe32fSYinghai Lu size >>= 1; 453a83fe32fSYinghai Lu if (size < (16UL<<20)) 454a83fe32fSYinghai Lu break; 455a83fe32fSYinghai Lu } 456a83fe32fSYinghai Lu 457a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 4588c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n", 4598c57786aSBjorn Helgaas &cfg->res, 4608c57786aSBjorn Helgaas with_e820 ? "E820" : "ACPI motherboard resources"); 461a83fe32fSYinghai Lu valid = 1; 462a83fe32fSYinghai Lu 463a83fe32fSYinghai Lu if (old_size != size) { 464d7e6b66fSBjorn Helgaas /* update end_bus */ 465d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 46656ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 46756ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 46856ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 46956ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 47056ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 47156ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 4728c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 4738c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4748c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4758c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4768c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 477a83fe32fSYinghai Lu } 478a83fe32fSYinghai Lu } 479a83fe32fSYinghai Lu 480a83fe32fSYinghai Lu return valid; 481a83fe32fSYinghai Lu } 482a83fe32fSYinghai Lu 483bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 484fb9aa6f1SThomas Gleixner { 485987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg; 486fb9aa6f1SThomas Gleixner 487ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 48856ddf4d3SBjorn Helgaas int valid = 0; 489a83fe32fSYinghai Lu 4905f0db7a2SFeng Tang if (!early && !acpi_disabled) 4918c57786aSBjorn Helgaas valid = is_mmconf_reserved(is_acpi_reserved, cfg, 0); 49205c58b8aSYinghai Lu 49305c58b8aSYinghai Lu if (valid) 49405c58b8aSYinghai Lu continue; 49505c58b8aSYinghai Lu 49605c58b8aSYinghai Lu if (!early) 4978c57786aSBjorn Helgaas printk(KERN_ERR FW_BUG PREFIX 4988c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 4998c57786aSBjorn Helgaas "ACPI motherboard resources\n", &cfg->res); 500a83fe32fSYinghai Lu 5017752d5cfSRobert Hancock /* Don't try to do this check unless configuration 502bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 503a83fe32fSYinghai Lu if (raw_pci_ops) 5048c57786aSBjorn Helgaas valid = is_mmconf_reserved(e820_all_mapped, cfg, 1); 50505c58b8aSYinghai Lu 50605c58b8aSYinghai Lu if (!valid) 50705c58b8aSYinghai Lu goto reject; 5087752d5cfSRobert Hancock } 5097752d5cfSRobert Hancock 510fb9aa6f1SThomas Gleixner return; 511fb9aa6f1SThomas Gleixner 512fb9aa6f1SThomas Gleixner reject: 5138c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5147da7d360SBjorn Helgaas free_all_mmcfg(); 515fb9aa6f1SThomas Gleixner } 516fb9aa6f1SThomas Gleixner 51705c58b8aSYinghai Lu static int __initdata known_bridge; 51805c58b8aSYinghai Lu 5199a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5209a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 521c4bf2f37SLen Brown { 5229a08f7d3SBjorn Helgaas int year; 523c4bf2f37SLen Brown 5249a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 525c4bf2f37SLen Brown return 0; 5269a08f7d3SBjorn Helgaas 5279a08f7d3SBjorn Helgaas if (!strcmp(mcfg->header.oem_id, "SGI")) 5289a08f7d3SBjorn Helgaas return 0; 5299a08f7d3SBjorn Helgaas 5309a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5319a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5329a08f7d3SBjorn Helgaas year >= 2010) 5339a08f7d3SBjorn Helgaas return 0; 5349a08f7d3SBjorn Helgaas } 5359a08f7d3SBjorn Helgaas 5368c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5379a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5389a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5399a08f7d3SBjorn Helgaas return -EINVAL; 540c4bf2f37SLen Brown } 541c4bf2f37SLen Brown 542c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 543c4bf2f37SLen Brown { 544c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 545d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 546c4bf2f37SLen Brown unsigned long i; 5477da7d360SBjorn Helgaas int entries; 548c4bf2f37SLen Brown 549c4bf2f37SLen Brown if (!header) 550c4bf2f37SLen Brown return -EINVAL; 551c4bf2f37SLen Brown 552c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 553c4bf2f37SLen Brown 554c4bf2f37SLen Brown /* how many config structures do we have */ 5557da7d360SBjorn Helgaas free_all_mmcfg(); 556e823d6ffSBjorn Helgaas entries = 0; 557c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 558c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 559e823d6ffSBjorn Helgaas entries++; 560c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 561c4bf2f37SLen Brown }; 562e823d6ffSBjorn Helgaas if (entries == 0) { 563c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 564c4bf2f37SLen Brown return -ENODEV; 565c4bf2f37SLen Brown } 566c4bf2f37SLen Brown 567d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 568e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 569d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 570d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5717da7d360SBjorn Helgaas free_all_mmcfg(); 572c4bf2f37SLen Brown return -ENODEV; 573c4bf2f37SLen Brown } 5747da7d360SBjorn Helgaas 5757da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5767da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5777da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5787da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5797da7d360SBjorn Helgaas free_all_mmcfg(); 5807da7d360SBjorn Helgaas return -ENOMEM; 5817da7d360SBjorn Helgaas } 582c4bf2f37SLen Brown } 583c4bf2f37SLen Brown 584c4bf2f37SLen Brown return 0; 585c4bf2f37SLen Brown } 586c4bf2f37SLen Brown 587968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 588fb9aa6f1SThomas Gleixner { 5897752d5cfSRobert Hancock /* MMCONFIG disabled */ 5907752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 5917752d5cfSRobert Hancock return; 5927752d5cfSRobert Hancock 5937752d5cfSRobert Hancock /* MMCONFIG already enabled */ 59405c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 5957752d5cfSRobert Hancock return; 5967752d5cfSRobert Hancock 59705c58b8aSYinghai Lu /* for late to exit */ 59805c58b8aSYinghai Lu if (known_bridge) 59905c58b8aSYinghai Lu return; 6007752d5cfSRobert Hancock 601bb63b421SYinghai Lu if (early) { 60205c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 60305c58b8aSYinghai Lu known_bridge = 1; 60405c58b8aSYinghai Lu } 60505c58b8aSYinghai Lu 606068258bcSYinghai Lu if (!known_bridge) 6075f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 608068258bcSYinghai Lu 609bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6107752d5cfSRobert Hancock 611ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 612fb9aa6f1SThomas Gleixner return; 613fb9aa6f1SThomas Gleixner 614ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 615fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 616ebd60cd6SYinghai Lu else { 617fb9aa6f1SThomas Gleixner /* 618fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 619fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 620fb9aa6f1SThomas Gleixner */ 621fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 622fb9aa6f1SThomas Gleixner } 623fb9aa6f1SThomas Gleixner } 624fb9aa6f1SThomas Gleixner 625bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 62605c58b8aSYinghai Lu { 627bb63b421SYinghai Lu __pci_mmcfg_init(1); 62805c58b8aSYinghai Lu } 62905c58b8aSYinghai Lu 63005c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 63105c58b8aSYinghai Lu { 632bb63b421SYinghai Lu __pci_mmcfg_init(0); 63305c58b8aSYinghai Lu } 63405c58b8aSYinghai Lu 635fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 636fb9aa6f1SThomas Gleixner { 637fb9aa6f1SThomas Gleixner /* 638fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 639fb9aa6f1SThomas Gleixner * don't insert the resources. 640fb9aa6f1SThomas Gleixner */ 641fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 642fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 643ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 644fb9aa6f1SThomas Gleixner return 1; 645fb9aa6f1SThomas Gleixner 646fb9aa6f1SThomas Gleixner /* 647fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 648fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 649fb9aa6f1SThomas Gleixner * called. 650fb9aa6f1SThomas Gleixner */ 651ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 652fb9aa6f1SThomas Gleixner 653fb9aa6f1SThomas Gleixner return 0; 654fb9aa6f1SThomas Gleixner } 655fb9aa6f1SThomas Gleixner 656fb9aa6f1SThomas Gleixner /* 657fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 658fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 659fb9aa6f1SThomas Gleixner * with other system resources. 660fb9aa6f1SThomas Gleixner */ 661fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 662