xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision f4a2d5840e9f0e48d1a787b66e7346087a756029)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
17068258bcSYinghai Lu #include <linux/sort.h>
18fb9aa6f1SThomas Gleixner #include <asm/e820.h>
1982487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
20fb9aa6f1SThomas Gleixner 
21*f4a2d584SLen Brown #define PREFIX "PCI: "
22a192a958SLen Brown 
23fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
24fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
25fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
26fb9aa6f1SThomas Gleixner 
27fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
28fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
29fb9aa6f1SThomas Gleixner 
30068258bcSYinghai Lu static __init int extend_mmcfg(int num)
31068258bcSYinghai Lu {
32068258bcSYinghai Lu 	struct acpi_mcfg_allocation *new;
33068258bcSYinghai Lu 	int new_num = pci_mmcfg_config_num + num;
34068258bcSYinghai Lu 
35068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
36068258bcSYinghai Lu 	if (!new)
37068258bcSYinghai Lu 		return -1;
38068258bcSYinghai Lu 
39068258bcSYinghai Lu 	if (pci_mmcfg_config) {
40068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
41068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
42068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
43068258bcSYinghai Lu 	}
44068258bcSYinghai Lu 	pci_mmcfg_config = new;
45068258bcSYinghai Lu 
46068258bcSYinghai Lu 	return 0;
47068258bcSYinghai Lu }
48068258bcSYinghai Lu 
49068258bcSYinghai Lu static __init void fill_one_mmcfg(u64 addr, int segment, int start, int end)
50068258bcSYinghai Lu {
51068258bcSYinghai Lu 	int i = pci_mmcfg_config_num;
52068258bcSYinghai Lu 
53068258bcSYinghai Lu 	pci_mmcfg_config_num++;
54068258bcSYinghai Lu 	pci_mmcfg_config[i].address = addr;
55068258bcSYinghai Lu 	pci_mmcfg_config[i].pci_segment = segment;
56068258bcSYinghai Lu 	pci_mmcfg_config[i].start_bus_number = start;
57068258bcSYinghai Lu 	pci_mmcfg_config[i].end_bus_number = end;
58068258bcSYinghai Lu }
59068258bcSYinghai Lu 
60fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
61fb9aa6f1SThomas Gleixner {
62fb9aa6f1SThomas Gleixner 	u32 win;
63bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
64fb9aa6f1SThomas Gleixner 
65fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
66fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
67fb9aa6f1SThomas Gleixner 		return NULL;
68068258bcSYinghai Lu 
69068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
70068258bcSYinghai Lu 		return NULL;
71068258bcSYinghai Lu 
72068258bcSYinghai Lu 	fill_one_mmcfg(win << 16, 0, 0, 255);
73fb9aa6f1SThomas Gleixner 
74fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
75fb9aa6f1SThomas Gleixner }
76fb9aa6f1SThomas Gleixner 
77fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
78fb9aa6f1SThomas Gleixner {
79fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
80fb9aa6f1SThomas Gleixner 
81bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
82fb9aa6f1SThomas Gleixner 
83fb9aa6f1SThomas Gleixner 	/* Enable bit */
84fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
85068258bcSYinghai Lu 		return NULL;
86fb9aa6f1SThomas Gleixner 
87fb9aa6f1SThomas Gleixner 	/* Size bits */
88fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
89fb9aa6f1SThomas Gleixner 	case 0:
90fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
91fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
92fb9aa6f1SThomas Gleixner 		break;
93fb9aa6f1SThomas Gleixner 	case 1:
94fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
95fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
96fb9aa6f1SThomas Gleixner 		break;
97fb9aa6f1SThomas Gleixner 	case 2:
98fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
99fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
100fb9aa6f1SThomas Gleixner 		break;
101fb9aa6f1SThomas Gleixner 	default:
102068258bcSYinghai Lu 		return NULL;
103fb9aa6f1SThomas Gleixner 	}
104fb9aa6f1SThomas Gleixner 
105fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
106fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
107fb9aa6f1SThomas Gleixner 
108fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
109068258bcSYinghai Lu 		return NULL;
110fb9aa6f1SThomas Gleixner 
111fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
112fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
113fb9aa6f1SThomas Gleixner 		return NULL;
114068258bcSYinghai Lu 
115068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
116068258bcSYinghai Lu 		return NULL;
117068258bcSYinghai Lu 
118068258bcSYinghai Lu 	fill_one_mmcfg(pciexbar & mask, 0, 0, (len >> 20) - 1);
119fb9aa6f1SThomas Gleixner 
120fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
121fb9aa6f1SThomas Gleixner }
122fb9aa6f1SThomas Gleixner 
1237fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1247fd0da40SYinghai Lu {
1257fd0da40SYinghai Lu 	u32 low, high, address;
1267fd0da40SYinghai Lu 	u64 base, msr;
1277fd0da40SYinghai Lu 	int i;
1287fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
1297fd0da40SYinghai Lu 
1305f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1315f0b2976SYinghai Lu 		return NULL;
1325f0b2976SYinghai Lu 
1337fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1347fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1357fd0da40SYinghai Lu 		return NULL;
1367fd0da40SYinghai Lu 
1377fd0da40SYinghai Lu 	msr = high;
1387fd0da40SYinghai Lu 	msr <<= 32;
1397fd0da40SYinghai Lu 	msr |= low;
1407fd0da40SYinghai Lu 
1417fd0da40SYinghai Lu 	/* mmconfig is not enable */
1427fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1437fd0da40SYinghai Lu 		return NULL;
1447fd0da40SYinghai Lu 
1457fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1467fd0da40SYinghai Lu 
1477fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1487fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1497fd0da40SYinghai Lu 
1507fd0da40SYinghai Lu 	/*
1517fd0da40SYinghai Lu 	 * only handle bus 0 ?
1527fd0da40SYinghai Lu 	 * need to skip it
1537fd0da40SYinghai Lu 	 */
1547fd0da40SYinghai Lu 	if (!busnbits)
1557fd0da40SYinghai Lu 		return NULL;
1567fd0da40SYinghai Lu 
1577fd0da40SYinghai Lu 	if (busnbits > 8) {
1587fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1597fd0da40SYinghai Lu 		busnbits = 8;
1607fd0da40SYinghai Lu 	}
1617fd0da40SYinghai Lu 
162068258bcSYinghai Lu 	if (extend_mmcfg(1 << segnbits) == -1)
1637fd0da40SYinghai Lu 		return NULL;
1647fd0da40SYinghai Lu 
165068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
166068258bcSYinghai Lu 		fill_one_mmcfg(base + (1<<28) * i, i, 0, (1 << busnbits) - 1);
1677fd0da40SYinghai Lu 
1687fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1697fd0da40SYinghai Lu }
1707fd0da40SYinghai Lu 
1715546d6f5SEd Swierk static bool __initdata mcp55_checked;
1725546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1735546d6f5SEd Swierk {
1745546d6f5SEd Swierk 	int bus;
1755546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
1765546d6f5SEd Swierk 
1775546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
1785546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
1795546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
1805546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
1815546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
1825546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
1835546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
1845546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
1855546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
1865546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
1875546d6f5SEd Swierk 
1885546d6f5SEd Swierk 	/*
1895546d6f5SEd Swierk 	 * do check if amd fam10h already took over
1905546d6f5SEd Swierk 	 */
1915546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
1925546d6f5SEd Swierk 		return NULL;
1935546d6f5SEd Swierk 
1945546d6f5SEd Swierk 	mcp55_checked = true;
1955546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
1965546d6f5SEd Swierk 		u64 base;
1975546d6f5SEd Swierk 		u32 l, extcfg;
1985546d6f5SEd Swierk 		u16 vendor, device;
1995546d6f5SEd Swierk 		int start, size_index, end;
2005546d6f5SEd Swierk 
2015546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2025546d6f5SEd Swierk 		vendor = l & 0xffff;
2035546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2045546d6f5SEd Swierk 
2055546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2065546d6f5SEd Swierk 			continue;
2075546d6f5SEd Swierk 
2085546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2095546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2105546d6f5SEd Swierk 
2115546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2125546d6f5SEd Swierk 			continue;
2135546d6f5SEd Swierk 
2145546d6f5SEd Swierk 		if (extend_mmcfg(1) == -1)
2155546d6f5SEd Swierk 			continue;
2165546d6f5SEd Swierk 
2175546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2185546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2195546d6f5SEd Swierk 		/* base could > 4G */
2205546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2215546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2225546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2235546d6f5SEd Swierk 		fill_one_mmcfg(base, 0, start, end);
2245546d6f5SEd Swierk 		mcp55_mmconf_found++;
2255546d6f5SEd Swierk 	}
2265546d6f5SEd Swierk 
2275546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2285546d6f5SEd Swierk 		return NULL;
2295546d6f5SEd Swierk 
2305546d6f5SEd Swierk 	return "nVidia MCP55";
2315546d6f5SEd Swierk }
2325546d6f5SEd Swierk 
233fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2347fd0da40SYinghai Lu 	u32 bus;
2357fd0da40SYinghai Lu 	u32 devfn;
236fb9aa6f1SThomas Gleixner 	u32 vendor;
237fb9aa6f1SThomas Gleixner 	u32 device;
238fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
239fb9aa6f1SThomas Gleixner };
240fb9aa6f1SThomas Gleixner 
241fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2427fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2437fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2447fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2457fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2467fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2477fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2487fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2497fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2505546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2515546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
252fb9aa6f1SThomas Gleixner };
253fb9aa6f1SThomas Gleixner 
254068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
255068258bcSYinghai Lu {
256068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
257068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
258068258bcSYinghai Lu 	int start1, start2;
259068258bcSYinghai Lu 
260068258bcSYinghai Lu 	start1 = m1->start_bus_number;
261068258bcSYinghai Lu 	start2 = m2->start_bus_number;
262068258bcSYinghai Lu 
263068258bcSYinghai Lu 	return start1 - start2;
264068258bcSYinghai Lu }
265068258bcSYinghai Lu 
266068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
267068258bcSYinghai Lu {
268068258bcSYinghai Lu 	int i;
269068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
270068258bcSYinghai Lu 
271068258bcSYinghai Lu 	/* sort them at first */
272068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
273068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
274068258bcSYinghai Lu 
275068258bcSYinghai Lu 	/* last one*/
276068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
277068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
278068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
279068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
280068258bcSYinghai Lu 			cfg->end_bus_number = 255;
281068258bcSYinghai Lu 	}
282068258bcSYinghai Lu 
283068258bcSYinghai Lu 	/* don't overlap please */
284068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
285068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
286068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
287068258bcSYinghai Lu 
288068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
289068258bcSYinghai Lu 			cfg->end_bus_number = 255;
290068258bcSYinghai Lu 
291068258bcSYinghai Lu 		if (cfg->end_bus_number >= cfgx->start_bus_number)
292068258bcSYinghai Lu 			cfg->end_bus_number = cfgx->start_bus_number - 1;
293068258bcSYinghai Lu 	}
294068258bcSYinghai Lu }
295068258bcSYinghai Lu 
296fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
297fb9aa6f1SThomas Gleixner {
298fb9aa6f1SThomas Gleixner 	u32 l;
2997fd0da40SYinghai Lu 	u32 bus, devfn;
300fb9aa6f1SThomas Gleixner 	u16 vendor, device;
301fb9aa6f1SThomas Gleixner 	int i;
302fb9aa6f1SThomas Gleixner 	const char *name;
303fb9aa6f1SThomas Gleixner 
304bb63b421SYinghai Lu 	if (!raw_pci_ops)
305bb63b421SYinghai Lu 		return 0;
306bb63b421SYinghai Lu 
307fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
308fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
309fb9aa6f1SThomas Gleixner 
310068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3117fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3127fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
313bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3147fd0da40SYinghai Lu 		vendor = l & 0xffff;
3157fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3167fd0da40SYinghai Lu 
317068258bcSYinghai Lu 		name = NULL;
318fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
319fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
320fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
321068258bcSYinghai Lu 
322068258bcSYinghai Lu 		if (name)
323068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
324068258bcSYinghai Lu 			       name);
325fb9aa6f1SThomas Gleixner 	}
326fb9aa6f1SThomas Gleixner 
327068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
328068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
329fb9aa6f1SThomas Gleixner 
330068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
331fb9aa6f1SThomas Gleixner }
332fb9aa6f1SThomas Gleixner 
333ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
334fb9aa6f1SThomas Gleixner {
335068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24
336fb9aa6f1SThomas Gleixner 	int i;
337fb9aa6f1SThomas Gleixner 	struct resource *res;
338fb9aa6f1SThomas Gleixner 	char *names;
339fb9aa6f1SThomas Gleixner 	unsigned num_buses;
340fb9aa6f1SThomas Gleixner 
341fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
342fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
343fb9aa6f1SThomas Gleixner 	if (!res) {
344fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
345fb9aa6f1SThomas Gleixner 		return;
346fb9aa6f1SThomas Gleixner 	}
347fb9aa6f1SThomas Gleixner 
348fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
349fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
350fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
351fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
352fb9aa6f1SThomas Gleixner 		res->name = names;
353068258bcSYinghai Lu 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
354068258bcSYinghai Lu 			 "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment,
355068258bcSYinghai Lu 			 cfg->start_bus_number, cfg->end_bus_number);
356068258bcSYinghai Lu 		res->start = cfg->address + (cfg->start_bus_number << 20);
357fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
358ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
359fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
360fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
361fb9aa6f1SThomas Gleixner 	}
362fb9aa6f1SThomas Gleixner 
363fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
364fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
365fb9aa6f1SThomas Gleixner }
366fb9aa6f1SThomas Gleixner 
3677752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3687752d5cfSRobert Hancock 					      void *data)
3697752d5cfSRobert Hancock {
3707752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3717752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3727752d5cfSRobert Hancock 	acpi_status status;
3737752d5cfSRobert Hancock 
3747752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3757752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3767752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3777752d5cfSRobert Hancock 		if (!fixmem32)
3787752d5cfSRobert Hancock 			return AE_OK;
3797752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38075e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3817752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3827752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3837752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3847752d5cfSRobert Hancock 		}
3857752d5cfSRobert Hancock 	}
3867752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3877752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3887752d5cfSRobert Hancock 		return AE_OK;
3897752d5cfSRobert Hancock 
3907752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3917752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3927752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3937752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3947752d5cfSRobert Hancock 		return AE_OK;
3957752d5cfSRobert Hancock 
3967752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
39775e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
3987752d5cfSRobert Hancock 		mcfg_res->flags = 1;
3997752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4007752d5cfSRobert Hancock 	}
4017752d5cfSRobert Hancock 	return AE_OK;
4027752d5cfSRobert Hancock }
4037752d5cfSRobert Hancock 
4047752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4057752d5cfSRobert Hancock 		void *context, void **rv)
4067752d5cfSRobert Hancock {
4077752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4087752d5cfSRobert Hancock 
4097752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4107752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4117752d5cfSRobert Hancock 
4127752d5cfSRobert Hancock 	if (mcfg_res->flags)
4137752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4147752d5cfSRobert Hancock 
4157752d5cfSRobert Hancock 	return AE_OK;
4167752d5cfSRobert Hancock }
4177752d5cfSRobert Hancock 
418a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4197752d5cfSRobert Hancock {
4207752d5cfSRobert Hancock 	struct resource mcfg_res;
4217752d5cfSRobert Hancock 
4227752d5cfSRobert Hancock 	mcfg_res.start = start;
42375e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4247752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4257752d5cfSRobert Hancock 
4267752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4277752d5cfSRobert Hancock 
4287752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4297752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4307752d5cfSRobert Hancock 				 NULL);
4317752d5cfSRobert Hancock 
4327752d5cfSRobert Hancock 	return mcfg_res.flags;
4337752d5cfSRobert Hancock }
4347752d5cfSRobert Hancock 
435a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
436a83fe32fSYinghai Lu 
437a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
438a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
439a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
440a83fe32fSYinghai Lu {
441a83fe32fSYinghai Lu 	u64 old_size = size;
442a83fe32fSYinghai Lu 	int valid = 0;
443a83fe32fSYinghai Lu 
444044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
445a83fe32fSYinghai Lu 		size >>= 1;
446a83fe32fSYinghai Lu 		if (size < (16UL<<20))
447a83fe32fSYinghai Lu 			break;
448a83fe32fSYinghai Lu 	}
449a83fe32fSYinghai Lu 
450a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
451a83fe32fSYinghai Lu 		printk(KERN_NOTICE
452a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
453a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
454a83fe32fSYinghai Lu 		valid = 1;
455a83fe32fSYinghai Lu 
456a83fe32fSYinghai Lu 		if (old_size != size) {
457a83fe32fSYinghai Lu 			/* update end_bus_number */
458a83fe32fSYinghai Lu 			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
459a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
460a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
461a83fe32fSYinghai Lu 			       i, (unsigned long)cfg->address, cfg->pci_segment,
462a83fe32fSYinghai Lu 			       (unsigned int)cfg->start_bus_number,
463a83fe32fSYinghai Lu 			       (unsigned int)cfg->end_bus_number);
464a83fe32fSYinghai Lu 		}
465a83fe32fSYinghai Lu 	}
466a83fe32fSYinghai Lu 
467a83fe32fSYinghai Lu 	return valid;
468a83fe32fSYinghai Lu }
469a83fe32fSYinghai Lu 
470bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
471fb9aa6f1SThomas Gleixner {
472fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4737752d5cfSRobert Hancock 	int i;
474fb9aa6f1SThomas Gleixner 
475fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
476fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
477fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
478fb9aa6f1SThomas Gleixner 		return;
479fb9aa6f1SThomas Gleixner 
4807752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
48105c58b8aSYinghai Lu 		int valid = 0;
482a83fe32fSYinghai Lu 		u64 addr, size;
483a83fe32fSYinghai Lu 
4847752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
485a83fe32fSYinghai Lu 		addr = cfg->start_bus_number;
486a83fe32fSYinghai Lu 		addr <<= 20;
487a83fe32fSYinghai Lu 		addr += cfg->address;
488a83fe32fSYinghai Lu 		size = cfg->end_bus_number + 1 - cfg->start_bus_number;
489a83fe32fSYinghai Lu 		size <<= 20;
49005c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4917752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
4927752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
4937752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
4947752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
49505c58b8aSYinghai Lu 
496a83fe32fSYinghai Lu 		if (!early)
497a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
49805c58b8aSYinghai Lu 
49905c58b8aSYinghai Lu 		if (valid)
50005c58b8aSYinghai Lu 			continue;
50105c58b8aSYinghai Lu 
50205c58b8aSYinghai Lu 		if (!early)
503fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5047752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5057752d5cfSRobert Hancock 			       cfg->address);
506a83fe32fSYinghai Lu 
5077752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
508bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
509a83fe32fSYinghai Lu 		if (raw_pci_ops)
510a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
51105c58b8aSYinghai Lu 
51205c58b8aSYinghai Lu 		if (!valid)
51305c58b8aSYinghai Lu 			goto reject;
5147752d5cfSRobert Hancock 	}
5157752d5cfSRobert Hancock 
516fb9aa6f1SThomas Gleixner 	return;
517fb9aa6f1SThomas Gleixner 
518fb9aa6f1SThomas Gleixner reject:
519ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5200b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
521fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
522fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
523fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
524fb9aa6f1SThomas Gleixner }
525fb9aa6f1SThomas Gleixner 
52605c58b8aSYinghai Lu static int __initdata known_bridge;
52705c58b8aSYinghai Lu 
528c4bf2f37SLen Brown static int acpi_mcfg_64bit_base_addr __initdata = FALSE;
529c4bf2f37SLen Brown 
530c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
531c4bf2f37SLen Brown struct acpi_mcfg_allocation *pci_mmcfg_config;
532c4bf2f37SLen Brown int pci_mmcfg_config_num;
533c4bf2f37SLen Brown 
534c4bf2f37SLen Brown static int __init acpi_mcfg_oem_check(struct acpi_table_mcfg *mcfg)
535c4bf2f37SLen Brown {
536c4bf2f37SLen Brown 	if (!strcmp(mcfg->header.oem_id, "SGI"))
537c4bf2f37SLen Brown 		acpi_mcfg_64bit_base_addr = TRUE;
538c4bf2f37SLen Brown 
539c4bf2f37SLen Brown 	return 0;
540c4bf2f37SLen Brown }
541c4bf2f37SLen Brown 
542c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
543c4bf2f37SLen Brown {
544c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
545c4bf2f37SLen Brown 	unsigned long i;
546c4bf2f37SLen Brown 	int config_size;
547c4bf2f37SLen Brown 
548c4bf2f37SLen Brown 	if (!header)
549c4bf2f37SLen Brown 		return -EINVAL;
550c4bf2f37SLen Brown 
551c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
552c4bf2f37SLen Brown 
553c4bf2f37SLen Brown 	/* how many config structures do we have */
554c4bf2f37SLen Brown 	pci_mmcfg_config_num = 0;
555c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
556c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
557c4bf2f37SLen Brown 		++pci_mmcfg_config_num;
558c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
559c4bf2f37SLen Brown 	};
560c4bf2f37SLen Brown 	if (pci_mmcfg_config_num == 0) {
561c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
562c4bf2f37SLen Brown 		return -ENODEV;
563c4bf2f37SLen Brown 	}
564c4bf2f37SLen Brown 
565c4bf2f37SLen Brown 	config_size = pci_mmcfg_config_num * sizeof(*pci_mmcfg_config);
566c4bf2f37SLen Brown 	pci_mmcfg_config = kmalloc(config_size, GFP_KERNEL);
567c4bf2f37SLen Brown 	if (!pci_mmcfg_config) {
568c4bf2f37SLen Brown 		printk(KERN_WARNING PREFIX
569c4bf2f37SLen Brown 		       "No memory for MCFG config tables\n");
570c4bf2f37SLen Brown 		return -ENOMEM;
571c4bf2f37SLen Brown 	}
572c4bf2f37SLen Brown 
573c4bf2f37SLen Brown 	memcpy(pci_mmcfg_config, &mcfg[1], config_size);
574c4bf2f37SLen Brown 
575c4bf2f37SLen Brown 	acpi_mcfg_oem_check(mcfg);
576c4bf2f37SLen Brown 
577c4bf2f37SLen Brown 	for (i = 0; i < pci_mmcfg_config_num; ++i) {
578c4bf2f37SLen Brown 		if ((pci_mmcfg_config[i].address > 0xFFFFFFFF) &&
579c4bf2f37SLen Brown 		    !acpi_mcfg_64bit_base_addr) {
580c4bf2f37SLen Brown 			printk(KERN_ERR PREFIX
581c4bf2f37SLen Brown 			       "MMCONFIG not in low 4GB of memory\n");
582c4bf2f37SLen Brown 			kfree(pci_mmcfg_config);
583c4bf2f37SLen Brown 			pci_mmcfg_config_num = 0;
584c4bf2f37SLen Brown 			return -ENODEV;
585c4bf2f37SLen Brown 		}
586c4bf2f37SLen Brown 	}
587c4bf2f37SLen Brown 
588c4bf2f37SLen Brown 	return 0;
589c4bf2f37SLen Brown }
590c4bf2f37SLen Brown 
591968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
592fb9aa6f1SThomas Gleixner {
5937752d5cfSRobert Hancock 	/* MMCONFIG disabled */
5947752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
5957752d5cfSRobert Hancock 		return;
5967752d5cfSRobert Hancock 
5977752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
59805c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
5997752d5cfSRobert Hancock 		return;
6007752d5cfSRobert Hancock 
60105c58b8aSYinghai Lu 	/* for late to exit */
60205c58b8aSYinghai Lu 	if (known_bridge)
60305c58b8aSYinghai Lu 		return;
6047752d5cfSRobert Hancock 
605bb63b421SYinghai Lu 	if (early) {
60605c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
60705c58b8aSYinghai Lu 			known_bridge = 1;
60805c58b8aSYinghai Lu 	}
60905c58b8aSYinghai Lu 
610068258bcSYinghai Lu 	if (!known_bridge)
611c4bf2f37SLen Brown 		acpi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
612068258bcSYinghai Lu 
613bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6147752d5cfSRobert Hancock 
615fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
616fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
617fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
618fb9aa6f1SThomas Gleixner 		return;
619fb9aa6f1SThomas Gleixner 
620ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
621fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
622ebd60cd6SYinghai Lu 	else {
623fb9aa6f1SThomas Gleixner 		/*
624fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
625fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
626fb9aa6f1SThomas Gleixner 		 */
627fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
628fb9aa6f1SThomas Gleixner 	}
629fb9aa6f1SThomas Gleixner }
630fb9aa6f1SThomas Gleixner 
631bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
63205c58b8aSYinghai Lu {
633bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
63405c58b8aSYinghai Lu }
63505c58b8aSYinghai Lu 
63605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
63705c58b8aSYinghai Lu {
638bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
63905c58b8aSYinghai Lu }
64005c58b8aSYinghai Lu 
641fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
642fb9aa6f1SThomas Gleixner {
643fb9aa6f1SThomas Gleixner 	/*
644fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
645fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
646fb9aa6f1SThomas Gleixner 	 */
647fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
648fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
649fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
650fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
651fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
652fb9aa6f1SThomas Gleixner 		return 1;
653fb9aa6f1SThomas Gleixner 
654fb9aa6f1SThomas Gleixner 	/*
655fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
656fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
657fb9aa6f1SThomas Gleixner 	 * called.
658fb9aa6f1SThomas Gleixner 	 */
659ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
660fb9aa6f1SThomas Gleixner 
661fb9aa6f1SThomas Gleixner 	return 0;
662fb9aa6f1SThomas Gleixner }
663fb9aa6f1SThomas Gleixner 
664fb9aa6f1SThomas Gleixner /*
665fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
666fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
667fb9aa6f1SThomas Gleixner  * with other system resources.
668fb9aa6f1SThomas Gleixner  */
669fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
670