xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision d215a9c8b46e55a1d3bc1cd907c943ef95938a0e)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
165f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
189a08f7d3SBjorn Helgaas #include <linux/dmi.h>
19068258bcSYinghai Lu #include <linux/sort.h>
20fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
225f0db7a2SFeng Tang #include <asm/acpi.h>
23fb9aa6f1SThomas Gleixner 
24f4a2d584SLen Brown #define PREFIX "PCI: "
25a192a958SLen Brown 
26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
28fb9aa6f1SThomas Gleixner 
297da7d360SBjorn Helgaas static __init void free_all_mmcfg(void)
307da7d360SBjorn Helgaas {
317da7d360SBjorn Helgaas 	pci_mmcfg_arch_free();
327da7d360SBjorn Helgaas 	pci_mmcfg_config_num = 0;
337da7d360SBjorn Helgaas 	kfree(pci_mmcfg_config);
347da7d360SBjorn Helgaas 	pci_mmcfg_config = NULL;
357da7d360SBjorn Helgaas }
367da7d360SBjorn Helgaas 
37*d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
38*d215a9c8SBjorn Helgaas 							int end, u64 addr)
39068258bcSYinghai Lu {
40*d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
417da7d360SBjorn Helgaas 	int new_num = pci_mmcfg_config_num + 1;
427da7d360SBjorn Helgaas 	int i = pci_mmcfg_config_num;
43068258bcSYinghai Lu 
44f7ca6984SBjorn Helgaas 	if (addr == 0)
45f7ca6984SBjorn Helgaas 		return NULL;
46f7ca6984SBjorn Helgaas 
47068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
48068258bcSYinghai Lu 	if (!new)
497da7d360SBjorn Helgaas 		return NULL;
50068258bcSYinghai Lu 
51068258bcSYinghai Lu 	if (pci_mmcfg_config) {
52068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
53068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
54068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
55068258bcSYinghai Lu 	}
56068258bcSYinghai Lu 	pci_mmcfg_config = new;
57068258bcSYinghai Lu 
58068258bcSYinghai Lu 	pci_mmcfg_config_num++;
59068258bcSYinghai Lu 	pci_mmcfg_config[i].address = addr;
60068258bcSYinghai Lu 	pci_mmcfg_config[i].pci_segment = segment;
61068258bcSYinghai Lu 	pci_mmcfg_config[i].start_bus_number = start;
62068258bcSYinghai Lu 	pci_mmcfg_config[i].end_bus_number = end;
637da7d360SBjorn Helgaas 
647da7d360SBjorn Helgaas 	return &pci_mmcfg_config[i];
65068258bcSYinghai Lu }
66068258bcSYinghai Lu 
67fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
68fb9aa6f1SThomas Gleixner {
69fb9aa6f1SThomas Gleixner 	u32 win;
70bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
71fb9aa6f1SThomas Gleixner 
72fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
73fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
74fb9aa6f1SThomas Gleixner 		return NULL;
75068258bcSYinghai Lu 
767da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
77068258bcSYinghai Lu 		return NULL;
78068258bcSYinghai Lu 
79fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
80fb9aa6f1SThomas Gleixner }
81fb9aa6f1SThomas Gleixner 
82fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
83fb9aa6f1SThomas Gleixner {
84fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
85fb9aa6f1SThomas Gleixner 
86bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
87fb9aa6f1SThomas Gleixner 
88fb9aa6f1SThomas Gleixner 	/* Enable bit */
89fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
90068258bcSYinghai Lu 		return NULL;
91fb9aa6f1SThomas Gleixner 
92fb9aa6f1SThomas Gleixner 	/* Size bits */
93fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
94fb9aa6f1SThomas Gleixner 	case 0:
95fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
96fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
97fb9aa6f1SThomas Gleixner 		break;
98fb9aa6f1SThomas Gleixner 	case 1:
99fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
100fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
101fb9aa6f1SThomas Gleixner 		break;
102fb9aa6f1SThomas Gleixner 	case 2:
103fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
104fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
105fb9aa6f1SThomas Gleixner 		break;
106fb9aa6f1SThomas Gleixner 	default:
107068258bcSYinghai Lu 		return NULL;
108fb9aa6f1SThomas Gleixner 	}
109fb9aa6f1SThomas Gleixner 
110fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
111fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
112fb9aa6f1SThomas Gleixner 
113fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
114068258bcSYinghai Lu 		return NULL;
115fb9aa6f1SThomas Gleixner 
116fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
117fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
118fb9aa6f1SThomas Gleixner 		return NULL;
119068258bcSYinghai Lu 
1207da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
121068258bcSYinghai Lu 		return NULL;
122068258bcSYinghai Lu 
123fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
124fb9aa6f1SThomas Gleixner }
125fb9aa6f1SThomas Gleixner 
1267fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1277fd0da40SYinghai Lu {
1287fd0da40SYinghai Lu 	u32 low, high, address;
1297fd0da40SYinghai Lu 	u64 base, msr;
1307fd0da40SYinghai Lu 	int i;
1317da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1327fd0da40SYinghai Lu 
1335f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1345f0b2976SYinghai Lu 		return NULL;
1355f0b2976SYinghai Lu 
1367fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1377fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1387fd0da40SYinghai Lu 		return NULL;
1397fd0da40SYinghai Lu 
1407fd0da40SYinghai Lu 	msr = high;
1417fd0da40SYinghai Lu 	msr <<= 32;
1427fd0da40SYinghai Lu 	msr |= low;
1437fd0da40SYinghai Lu 
1447fd0da40SYinghai Lu 	/* mmconfig is not enable */
1457fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1467fd0da40SYinghai Lu 		return NULL;
1477fd0da40SYinghai Lu 
1487fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1497fd0da40SYinghai Lu 
1507fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1517fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1527fd0da40SYinghai Lu 
1537fd0da40SYinghai Lu 	/*
1547fd0da40SYinghai Lu 	 * only handle bus 0 ?
1557fd0da40SYinghai Lu 	 * need to skip it
1567fd0da40SYinghai Lu 	 */
1577fd0da40SYinghai Lu 	if (!busnbits)
1587fd0da40SYinghai Lu 		return NULL;
1597fd0da40SYinghai Lu 
1607fd0da40SYinghai Lu 	if (busnbits > 8) {
1617fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1627fd0da40SYinghai Lu 		busnbits = 8;
1637fd0da40SYinghai Lu 	}
1647fd0da40SYinghai Lu 
1657da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
166068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
1677da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
1687da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
1697da7d360SBjorn Helgaas 			free_all_mmcfg();
1707da7d360SBjorn Helgaas 			return NULL;
1717da7d360SBjorn Helgaas 		}
1727fd0da40SYinghai Lu 
1737fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1747fd0da40SYinghai Lu }
1757fd0da40SYinghai Lu 
1765546d6f5SEd Swierk static bool __initdata mcp55_checked;
1775546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1785546d6f5SEd Swierk {
1795546d6f5SEd Swierk 	int bus;
1805546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
1815546d6f5SEd Swierk 
1825546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
1835546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
1845546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
1855546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
1865546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
1875546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
1885546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
1895546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
1905546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
1915546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
1925546d6f5SEd Swierk 
1935546d6f5SEd Swierk 	/*
1945546d6f5SEd Swierk 	 * do check if amd fam10h already took over
1955546d6f5SEd Swierk 	 */
1965546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
1975546d6f5SEd Swierk 		return NULL;
1985546d6f5SEd Swierk 
1995546d6f5SEd Swierk 	mcp55_checked = true;
2005546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2015546d6f5SEd Swierk 		u64 base;
2025546d6f5SEd Swierk 		u32 l, extcfg;
2035546d6f5SEd Swierk 		u16 vendor, device;
2045546d6f5SEd Swierk 		int start, size_index, end;
2055546d6f5SEd Swierk 
2065546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2075546d6f5SEd Swierk 		vendor = l & 0xffff;
2085546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2095546d6f5SEd Swierk 
2105546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2115546d6f5SEd Swierk 			continue;
2125546d6f5SEd Swierk 
2135546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2145546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2155546d6f5SEd Swierk 
2165546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2175546d6f5SEd Swierk 			continue;
2185546d6f5SEd Swierk 
2195546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2205546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2215546d6f5SEd Swierk 		/* base could > 4G */
2225546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2235546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2245546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2257da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2267da7d360SBjorn Helgaas 			continue;
2275546d6f5SEd Swierk 		mcp55_mmconf_found++;
2285546d6f5SEd Swierk 	}
2295546d6f5SEd Swierk 
2305546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2315546d6f5SEd Swierk 		return NULL;
2325546d6f5SEd Swierk 
2335546d6f5SEd Swierk 	return "nVidia MCP55";
2345546d6f5SEd Swierk }
2355546d6f5SEd Swierk 
236fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2377fd0da40SYinghai Lu 	u32 bus;
2387fd0da40SYinghai Lu 	u32 devfn;
239fb9aa6f1SThomas Gleixner 	u32 vendor;
240fb9aa6f1SThomas Gleixner 	u32 device;
241fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
242fb9aa6f1SThomas Gleixner };
243fb9aa6f1SThomas Gleixner 
244fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2457fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2467fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2477fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2487fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2497fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2507fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2517fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2527fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2535546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2545546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
255fb9aa6f1SThomas Gleixner };
256fb9aa6f1SThomas Gleixner 
257068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
258068258bcSYinghai Lu {
259068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
260068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
261068258bcSYinghai Lu 	int start1, start2;
262068258bcSYinghai Lu 
263068258bcSYinghai Lu 	start1 = m1->start_bus_number;
264068258bcSYinghai Lu 	start2 = m2->start_bus_number;
265068258bcSYinghai Lu 
266068258bcSYinghai Lu 	return start1 - start2;
267068258bcSYinghai Lu }
268068258bcSYinghai Lu 
269068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
270068258bcSYinghai Lu {
271068258bcSYinghai Lu 	int i;
272068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
273068258bcSYinghai Lu 
274068258bcSYinghai Lu 	/* sort them at first */
275068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
276068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
277068258bcSYinghai Lu 
278068258bcSYinghai Lu 	/* last one*/
279068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
280068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
281068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
282068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
283068258bcSYinghai Lu 			cfg->end_bus_number = 255;
284068258bcSYinghai Lu 	}
285068258bcSYinghai Lu 
286068258bcSYinghai Lu 	/* don't overlap please */
287068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
288068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
289068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
290068258bcSYinghai Lu 
291068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
292068258bcSYinghai Lu 			cfg->end_bus_number = 255;
293068258bcSYinghai Lu 
294068258bcSYinghai Lu 		if (cfg->end_bus_number >= cfgx->start_bus_number)
295068258bcSYinghai Lu 			cfg->end_bus_number = cfgx->start_bus_number - 1;
296068258bcSYinghai Lu 	}
297068258bcSYinghai Lu }
298068258bcSYinghai Lu 
299fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
300fb9aa6f1SThomas Gleixner {
301fb9aa6f1SThomas Gleixner 	u32 l;
3027fd0da40SYinghai Lu 	u32 bus, devfn;
303fb9aa6f1SThomas Gleixner 	u16 vendor, device;
304fb9aa6f1SThomas Gleixner 	int i;
305fb9aa6f1SThomas Gleixner 	const char *name;
306fb9aa6f1SThomas Gleixner 
307bb63b421SYinghai Lu 	if (!raw_pci_ops)
308bb63b421SYinghai Lu 		return 0;
309bb63b421SYinghai Lu 
3107da7d360SBjorn Helgaas 	free_all_mmcfg();
311fb9aa6f1SThomas Gleixner 
312068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3137fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3147fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
315bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3167fd0da40SYinghai Lu 		vendor = l & 0xffff;
3177fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3187fd0da40SYinghai Lu 
319068258bcSYinghai Lu 		name = NULL;
320fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
321fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
322fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
323068258bcSYinghai Lu 
324068258bcSYinghai Lu 		if (name)
325068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
326068258bcSYinghai Lu 			       name);
327fb9aa6f1SThomas Gleixner 	}
328fb9aa6f1SThomas Gleixner 
329068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
330068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
331fb9aa6f1SThomas Gleixner 
332068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
333fb9aa6f1SThomas Gleixner }
334fb9aa6f1SThomas Gleixner 
335ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
336fb9aa6f1SThomas Gleixner {
337068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24
338fb9aa6f1SThomas Gleixner 	int i;
339fb9aa6f1SThomas Gleixner 	struct resource *res;
340fb9aa6f1SThomas Gleixner 	char *names;
341fb9aa6f1SThomas Gleixner 	unsigned num_buses;
342fb9aa6f1SThomas Gleixner 
343fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
344fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
345fb9aa6f1SThomas Gleixner 	if (!res) {
346fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
347fb9aa6f1SThomas Gleixner 		return;
348fb9aa6f1SThomas Gleixner 	}
349fb9aa6f1SThomas Gleixner 
350fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
351fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
352*d215a9c8SBjorn Helgaas 		struct pci_mmcfg_region *cfg = &pci_mmcfg_config[i];
353fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
354fb9aa6f1SThomas Gleixner 		res->name = names;
355068258bcSYinghai Lu 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
356068258bcSYinghai Lu 			 "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment,
357068258bcSYinghai Lu 			 cfg->start_bus_number, cfg->end_bus_number);
358df5eb1d6SBjorn Helgaas 		res->start = cfg->address +
359df5eb1d6SBjorn Helgaas 			PCI_MMCFG_BUS_OFFSET(cfg->start_bus_number);
360df5eb1d6SBjorn Helgaas 		res->end = res->start + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
361ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
362fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
363fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
364fb9aa6f1SThomas Gleixner 	}
365fb9aa6f1SThomas Gleixner 
366fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
367fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
368fb9aa6f1SThomas Gleixner }
369fb9aa6f1SThomas Gleixner 
3707752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3717752d5cfSRobert Hancock 					      void *data)
3727752d5cfSRobert Hancock {
3737752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3747752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3757752d5cfSRobert Hancock 	acpi_status status;
3767752d5cfSRobert Hancock 
3777752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3787752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3797752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3807752d5cfSRobert Hancock 		if (!fixmem32)
3817752d5cfSRobert Hancock 			return AE_OK;
3827752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38375e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3847752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3857752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3867752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3877752d5cfSRobert Hancock 		}
3887752d5cfSRobert Hancock 	}
3897752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3907752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3917752d5cfSRobert Hancock 		return AE_OK;
3927752d5cfSRobert Hancock 
3937752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3947752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3957752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3967752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3977752d5cfSRobert Hancock 		return AE_OK;
3987752d5cfSRobert Hancock 
3997752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
40075e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4017752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4027752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4037752d5cfSRobert Hancock 	}
4047752d5cfSRobert Hancock 	return AE_OK;
4057752d5cfSRobert Hancock }
4067752d5cfSRobert Hancock 
4077752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4087752d5cfSRobert Hancock 		void *context, void **rv)
4097752d5cfSRobert Hancock {
4107752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4117752d5cfSRobert Hancock 
4127752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4137752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4147752d5cfSRobert Hancock 
4157752d5cfSRobert Hancock 	if (mcfg_res->flags)
4167752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4177752d5cfSRobert Hancock 
4187752d5cfSRobert Hancock 	return AE_OK;
4197752d5cfSRobert Hancock }
4207752d5cfSRobert Hancock 
421a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4227752d5cfSRobert Hancock {
4237752d5cfSRobert Hancock 	struct resource mcfg_res;
4247752d5cfSRobert Hancock 
4257752d5cfSRobert Hancock 	mcfg_res.start = start;
42675e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4277752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4287752d5cfSRobert Hancock 
4297752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4307752d5cfSRobert Hancock 
4317752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4327752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4337752d5cfSRobert Hancock 				 NULL);
4347752d5cfSRobert Hancock 
4357752d5cfSRobert Hancock 	return mcfg_res.flags;
4367752d5cfSRobert Hancock }
4377752d5cfSRobert Hancock 
438a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
439a83fe32fSYinghai Lu 
440a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
441a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
442a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
443a83fe32fSYinghai Lu {
444a83fe32fSYinghai Lu 	u64 old_size = size;
445a83fe32fSYinghai Lu 	int valid = 0;
446a83fe32fSYinghai Lu 
447044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
448a83fe32fSYinghai Lu 		size >>= 1;
449a83fe32fSYinghai Lu 		if (size < (16UL<<20))
450a83fe32fSYinghai Lu 			break;
451a83fe32fSYinghai Lu 	}
452a83fe32fSYinghai Lu 
453a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
454a83fe32fSYinghai Lu 		printk(KERN_NOTICE
455a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
456a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
457a83fe32fSYinghai Lu 		valid = 1;
458a83fe32fSYinghai Lu 
459a83fe32fSYinghai Lu 		if (old_size != size) {
460a83fe32fSYinghai Lu 			/* update end_bus_number */
461a83fe32fSYinghai Lu 			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
462a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
463a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
464a83fe32fSYinghai Lu 			       i, (unsigned long)cfg->address, cfg->pci_segment,
465a83fe32fSYinghai Lu 			       (unsigned int)cfg->start_bus_number,
466a83fe32fSYinghai Lu 			       (unsigned int)cfg->end_bus_number);
467a83fe32fSYinghai Lu 		}
468a83fe32fSYinghai Lu 	}
469a83fe32fSYinghai Lu 
470a83fe32fSYinghai Lu 	return valid;
471a83fe32fSYinghai Lu }
472a83fe32fSYinghai Lu 
473bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
474fb9aa6f1SThomas Gleixner {
475fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4767752d5cfSRobert Hancock 	int i;
477fb9aa6f1SThomas Gleixner 
478f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
479fb9aa6f1SThomas Gleixner 		return;
480fb9aa6f1SThomas Gleixner 
4817752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
482df5eb1d6SBjorn Helgaas 		int num_buses, valid = 0;
483a83fe32fSYinghai Lu 		u64 addr, size;
484a83fe32fSYinghai Lu 
4857752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
486df5eb1d6SBjorn Helgaas 		addr = cfg->address +
487df5eb1d6SBjorn Helgaas 			PCI_MMCFG_BUS_OFFSET(cfg->start_bus_number);
488df5eb1d6SBjorn Helgaas 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
489df5eb1d6SBjorn Helgaas 		size = PCI_MMCFG_BUS_OFFSET(num_buses);
49005c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4917752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
4927752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
4937752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
4947752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
49505c58b8aSYinghai Lu 
4965f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
497a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
49805c58b8aSYinghai Lu 
49905c58b8aSYinghai Lu 		if (valid)
50005c58b8aSYinghai Lu 			continue;
50105c58b8aSYinghai Lu 
50205c58b8aSYinghai Lu 		if (!early)
503fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5047752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5057752d5cfSRobert Hancock 			       cfg->address);
506a83fe32fSYinghai Lu 
5077752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
508bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
509a83fe32fSYinghai Lu 		if (raw_pci_ops)
510a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
51105c58b8aSYinghai Lu 
51205c58b8aSYinghai Lu 		if (!valid)
51305c58b8aSYinghai Lu 			goto reject;
5147752d5cfSRobert Hancock 	}
5157752d5cfSRobert Hancock 
516fb9aa6f1SThomas Gleixner 	return;
517fb9aa6f1SThomas Gleixner 
518fb9aa6f1SThomas Gleixner reject:
519ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5207da7d360SBjorn Helgaas 	free_all_mmcfg();
521fb9aa6f1SThomas Gleixner }
522fb9aa6f1SThomas Gleixner 
52305c58b8aSYinghai Lu static int __initdata known_bridge;
52405c58b8aSYinghai Lu 
525c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
526*d215a9c8SBjorn Helgaas struct pci_mmcfg_region *pci_mmcfg_config;
527c4bf2f37SLen Brown int pci_mmcfg_config_num;
528c4bf2f37SLen Brown 
5299a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5309a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
531c4bf2f37SLen Brown {
5329a08f7d3SBjorn Helgaas 	int year;
533c4bf2f37SLen Brown 
5349a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
535c4bf2f37SLen Brown 		return 0;
5369a08f7d3SBjorn Helgaas 
5379a08f7d3SBjorn Helgaas 	if (!strcmp(mcfg->header.oem_id, "SGI"))
5389a08f7d3SBjorn Helgaas 		return 0;
5399a08f7d3SBjorn Helgaas 
5409a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5419a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5429a08f7d3SBjorn Helgaas 		    year >= 2010)
5439a08f7d3SBjorn Helgaas 			return 0;
5449a08f7d3SBjorn Helgaas 	}
5459a08f7d3SBjorn Helgaas 
5469a08f7d3SBjorn Helgaas 	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
5479a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5489a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5499a08f7d3SBjorn Helgaas 	return -EINVAL;
550c4bf2f37SLen Brown }
551c4bf2f37SLen Brown 
552c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
553c4bf2f37SLen Brown {
554c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
555d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
556c4bf2f37SLen Brown 	unsigned long i;
5577da7d360SBjorn Helgaas 	int entries;
558c4bf2f37SLen Brown 
559c4bf2f37SLen Brown 	if (!header)
560c4bf2f37SLen Brown 		return -EINVAL;
561c4bf2f37SLen Brown 
562c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
563c4bf2f37SLen Brown 
564c4bf2f37SLen Brown 	/* how many config structures do we have */
5657da7d360SBjorn Helgaas 	free_all_mmcfg();
566e823d6ffSBjorn Helgaas 	entries = 0;
567c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
568c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
569e823d6ffSBjorn Helgaas 		entries++;
570c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
571c4bf2f37SLen Brown 	};
572e823d6ffSBjorn Helgaas 	if (entries == 0) {
573c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
574c4bf2f37SLen Brown 		return -ENODEV;
575c4bf2f37SLen Brown 	}
576c4bf2f37SLen Brown 
577d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
578e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
579d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
580d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5817da7d360SBjorn Helgaas 			free_all_mmcfg();
582c4bf2f37SLen Brown 			return -ENODEV;
583c4bf2f37SLen Brown 		}
5847da7d360SBjorn Helgaas 
5857da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5867da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
5877da7d360SBjorn Helgaas 			printk(KERN_WARNING PREFIX
5887da7d360SBjorn Helgaas 			       "no memory for MCFG entries\n");
5897da7d360SBjorn Helgaas 			free_all_mmcfg();
5907da7d360SBjorn Helgaas 			return -ENOMEM;
5917da7d360SBjorn Helgaas 		}
592c4bf2f37SLen Brown 	}
593c4bf2f37SLen Brown 
594c4bf2f37SLen Brown 	return 0;
595c4bf2f37SLen Brown }
596c4bf2f37SLen Brown 
597968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
598fb9aa6f1SThomas Gleixner {
5997752d5cfSRobert Hancock 	/* MMCONFIG disabled */
6007752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
6017752d5cfSRobert Hancock 		return;
6027752d5cfSRobert Hancock 
6037752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
60405c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
6057752d5cfSRobert Hancock 		return;
6067752d5cfSRobert Hancock 
60705c58b8aSYinghai Lu 	/* for late to exit */
60805c58b8aSYinghai Lu 	if (known_bridge)
60905c58b8aSYinghai Lu 		return;
6107752d5cfSRobert Hancock 
611bb63b421SYinghai Lu 	if (early) {
61205c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
61305c58b8aSYinghai Lu 			known_bridge = 1;
61405c58b8aSYinghai Lu 	}
61505c58b8aSYinghai Lu 
616068258bcSYinghai Lu 	if (!known_bridge)
6175f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
618068258bcSYinghai Lu 
619bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6207752d5cfSRobert Hancock 
621f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
622fb9aa6f1SThomas Gleixner 		return;
623fb9aa6f1SThomas Gleixner 
624ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
625fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
626ebd60cd6SYinghai Lu 	else {
627fb9aa6f1SThomas Gleixner 		/*
628fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
629fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
630fb9aa6f1SThomas Gleixner 		 */
631fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
632fb9aa6f1SThomas Gleixner 	}
633fb9aa6f1SThomas Gleixner }
634fb9aa6f1SThomas Gleixner 
635bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
63605c58b8aSYinghai Lu {
637bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
63805c58b8aSYinghai Lu }
63905c58b8aSYinghai Lu 
64005c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
64105c58b8aSYinghai Lu {
642bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
64305c58b8aSYinghai Lu }
64405c58b8aSYinghai Lu 
645fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
646fb9aa6f1SThomas Gleixner {
647fb9aa6f1SThomas Gleixner 	/*
648fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
649fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
650fb9aa6f1SThomas Gleixner 	 */
651fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
652fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
653f7ca6984SBjorn Helgaas 	    (pci_mmcfg_config_num == 0))
654fb9aa6f1SThomas Gleixner 		return 1;
655fb9aa6f1SThomas Gleixner 
656fb9aa6f1SThomas Gleixner 	/*
657fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
658fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
659fb9aa6f1SThomas Gleixner 	 * called.
660fb9aa6f1SThomas Gleixner 	 */
661ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
662fb9aa6f1SThomas Gleixner 
663fb9aa6f1SThomas Gleixner 	return 0;
664fb9aa6f1SThomas Gleixner }
665fb9aa6f1SThomas Gleixner 
666fb9aa6f1SThomas Gleixner /*
667fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
668fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
669fb9aa6f1SThomas Gleixner  * with other system resources.
670fb9aa6f1SThomas Gleixner  */
671fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
672