xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision bb63b4219976d48ed6d22ac33c18be334fb5a78c)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
17fb9aa6f1SThomas Gleixner #include <asm/e820.h>
18fb9aa6f1SThomas Gleixner 
19fb9aa6f1SThomas Gleixner #include "pci.h"
20fb9aa6f1SThomas Gleixner 
21fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
22fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
23fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
24fb9aa6f1SThomas Gleixner 
25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
27fb9aa6f1SThomas Gleixner 
28fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
29fb9aa6f1SThomas Gleixner {
30fb9aa6f1SThomas Gleixner 	u32 win;
31*bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
32fb9aa6f1SThomas Gleixner 
33fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
34fb9aa6f1SThomas Gleixner 	if(win == 0x0000 || win == 0xf000)
35fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
36fb9aa6f1SThomas Gleixner 	else {
37fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 1;
38fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
39fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
40fb9aa6f1SThomas Gleixner 			return NULL;
41fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = win << 16;
42fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
43fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
44fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = 255;
45fb9aa6f1SThomas Gleixner 	}
46fb9aa6f1SThomas Gleixner 
47fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
48fb9aa6f1SThomas Gleixner }
49fb9aa6f1SThomas Gleixner 
50fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
51fb9aa6f1SThomas Gleixner {
52fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
53fb9aa6f1SThomas Gleixner 
54fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 1;
55fb9aa6f1SThomas Gleixner 
56*bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
57fb9aa6f1SThomas Gleixner 
58fb9aa6f1SThomas Gleixner 	/* Enable bit */
59fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
60fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
61fb9aa6f1SThomas Gleixner 
62fb9aa6f1SThomas Gleixner 	/* Size bits */
63fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
64fb9aa6f1SThomas Gleixner 	case 0:
65fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
66fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
67fb9aa6f1SThomas Gleixner 		break;
68fb9aa6f1SThomas Gleixner 	case 1:
69fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
70fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
71fb9aa6f1SThomas Gleixner 		break;
72fb9aa6f1SThomas Gleixner 	case 2:
73fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
74fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
75fb9aa6f1SThomas Gleixner 		break;
76fb9aa6f1SThomas Gleixner 	default:
77fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
78fb9aa6f1SThomas Gleixner 	}
79fb9aa6f1SThomas Gleixner 
80fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
81fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
82fb9aa6f1SThomas Gleixner 
83fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
84fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
85fb9aa6f1SThomas Gleixner 
86fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
87fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
88fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
89fb9aa6f1SThomas Gleixner 
90fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_config_num) {
91fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
92fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
93fb9aa6f1SThomas Gleixner 			return NULL;
94fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = pciexbar & mask;
95fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
96fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
97fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = (len >> 20) - 1;
98fb9aa6f1SThomas Gleixner 	}
99fb9aa6f1SThomas Gleixner 
100fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
101fb9aa6f1SThomas Gleixner }
102fb9aa6f1SThomas Gleixner 
1037fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1047fd0da40SYinghai Lu {
1057fd0da40SYinghai Lu 	u32 low, high, address;
1067fd0da40SYinghai Lu 	u64 base, msr;
1077fd0da40SYinghai Lu 	int i;
1087fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
1097fd0da40SYinghai Lu 
1107fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1117fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1127fd0da40SYinghai Lu 		return NULL;
1137fd0da40SYinghai Lu 
1147fd0da40SYinghai Lu 	msr = high;
1157fd0da40SYinghai Lu 	msr <<= 32;
1167fd0da40SYinghai Lu 	msr |= low;
1177fd0da40SYinghai Lu 
1187fd0da40SYinghai Lu 	/* mmconfig is not enable */
1197fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1207fd0da40SYinghai Lu 		return NULL;
1217fd0da40SYinghai Lu 
1227fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1237fd0da40SYinghai Lu 
1247fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1257fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1267fd0da40SYinghai Lu 
1277fd0da40SYinghai Lu 	/*
1287fd0da40SYinghai Lu 	 * only handle bus 0 ?
1297fd0da40SYinghai Lu 	 * need to skip it
1307fd0da40SYinghai Lu 	 */
1317fd0da40SYinghai Lu 	if (!busnbits)
1327fd0da40SYinghai Lu 		return NULL;
1337fd0da40SYinghai Lu 
1347fd0da40SYinghai Lu 	if (busnbits > 8) {
1357fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1367fd0da40SYinghai Lu 		busnbits = 8;
1377fd0da40SYinghai Lu 	}
1387fd0da40SYinghai Lu 
1397fd0da40SYinghai Lu 	pci_mmcfg_config_num = (1 << segnbits);
1407fd0da40SYinghai Lu 	pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]) *
1417fd0da40SYinghai Lu 				   pci_mmcfg_config_num, GFP_KERNEL);
1427fd0da40SYinghai Lu 	if (!pci_mmcfg_config)
1437fd0da40SYinghai Lu 		return NULL;
1447fd0da40SYinghai Lu 
1457fd0da40SYinghai Lu 	for (i = 0; i < (1 << segnbits); i++) {
1467fd0da40SYinghai Lu 		pci_mmcfg_config[i].address = base + (1<<28) * i;
1477fd0da40SYinghai Lu 		pci_mmcfg_config[i].pci_segment = i;
1487fd0da40SYinghai Lu 		pci_mmcfg_config[i].start_bus_number = 0;
1497fd0da40SYinghai Lu 		pci_mmcfg_config[i].end_bus_number = (1 << busnbits) - 1;
1507fd0da40SYinghai Lu 	}
1517fd0da40SYinghai Lu 
1527fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1537fd0da40SYinghai Lu }
1547fd0da40SYinghai Lu 
155fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
1567fd0da40SYinghai Lu 	u32 bus;
1577fd0da40SYinghai Lu 	u32 devfn;
158fb9aa6f1SThomas Gleixner 	u32 vendor;
159fb9aa6f1SThomas Gleixner 	u32 device;
160fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
161fb9aa6f1SThomas Gleixner };
162fb9aa6f1SThomas Gleixner 
163fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
1647fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
1657fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
1667fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
1677fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
1687fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
1697fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
1707fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
1717fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
172fb9aa6f1SThomas Gleixner };
173fb9aa6f1SThomas Gleixner 
174fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
175fb9aa6f1SThomas Gleixner {
176fb9aa6f1SThomas Gleixner 	u32 l;
1777fd0da40SYinghai Lu 	u32 bus, devfn;
178fb9aa6f1SThomas Gleixner 	u16 vendor, device;
179fb9aa6f1SThomas Gleixner 	int i;
180fb9aa6f1SThomas Gleixner 	const char *name;
181fb9aa6f1SThomas Gleixner 
182*bb63b421SYinghai Lu 	if (!raw_pci_ops)
183*bb63b421SYinghai Lu 		return 0;
184*bb63b421SYinghai Lu 
185fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
186fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
187fb9aa6f1SThomas Gleixner 	name = NULL;
188fb9aa6f1SThomas Gleixner 
189fb9aa6f1SThomas Gleixner 	for (i = 0; !name && i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
1907fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
1917fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
192*bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
1937fd0da40SYinghai Lu 		vendor = l & 0xffff;
1947fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
1957fd0da40SYinghai Lu 
196fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
197fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
198fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
199fb9aa6f1SThomas Gleixner 	}
200fb9aa6f1SThomas Gleixner 
201fb9aa6f1SThomas Gleixner 	if (name) {
202fb9aa6f1SThomas Gleixner 		printk(KERN_INFO "PCI: Found %s %s MMCONFIG support.\n",
203fb9aa6f1SThomas Gleixner 		       name, pci_mmcfg_config_num ? "with" : "without");
204fb9aa6f1SThomas Gleixner 	}
205fb9aa6f1SThomas Gleixner 
206fb9aa6f1SThomas Gleixner 	return name != NULL;
207fb9aa6f1SThomas Gleixner }
208fb9aa6f1SThomas Gleixner 
209fb9aa6f1SThomas Gleixner static void __init pci_mmcfg_insert_resources(unsigned long resource_flags)
210fb9aa6f1SThomas Gleixner {
211fb9aa6f1SThomas Gleixner #define PCI_MMCFG_RESOURCE_NAME_LEN 19
212fb9aa6f1SThomas Gleixner 	int i;
213fb9aa6f1SThomas Gleixner 	struct resource *res;
214fb9aa6f1SThomas Gleixner 	char *names;
215fb9aa6f1SThomas Gleixner 	unsigned num_buses;
216fb9aa6f1SThomas Gleixner 
217fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
218fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
219fb9aa6f1SThomas Gleixner 	if (!res) {
220fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
221fb9aa6f1SThomas Gleixner 		return;
222fb9aa6f1SThomas Gleixner 	}
223fb9aa6f1SThomas Gleixner 
224fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
225fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
226fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
227fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
228fb9aa6f1SThomas Gleixner 		res->name = names;
229fb9aa6f1SThomas Gleixner 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN, "PCI MMCONFIG %u",
230fb9aa6f1SThomas Gleixner 			 cfg->pci_segment);
231fb9aa6f1SThomas Gleixner 		res->start = cfg->address;
232fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
233fb9aa6f1SThomas Gleixner 		res->flags = IORESOURCE_MEM | resource_flags;
234fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
235fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
236fb9aa6f1SThomas Gleixner 	}
237fb9aa6f1SThomas Gleixner 
238fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
239fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
240fb9aa6f1SThomas Gleixner }
241fb9aa6f1SThomas Gleixner 
2427752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
2437752d5cfSRobert Hancock 					      void *data)
2447752d5cfSRobert Hancock {
2457752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
2467752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
2477752d5cfSRobert Hancock 	acpi_status status;
2487752d5cfSRobert Hancock 
2497752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
2507752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
2517752d5cfSRobert Hancock 			&res->data.fixed_memory32;
2527752d5cfSRobert Hancock 		if (!fixmem32)
2537752d5cfSRobert Hancock 			return AE_OK;
2547752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
2557752d5cfSRobert Hancock 		    (mcfg_res->end < (fixmem32->address +
2567752d5cfSRobert Hancock 				      fixmem32->address_length))) {
2577752d5cfSRobert Hancock 			mcfg_res->flags = 1;
2587752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
2597752d5cfSRobert Hancock 		}
2607752d5cfSRobert Hancock 	}
2617752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
2627752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
2637752d5cfSRobert Hancock 		return AE_OK;
2647752d5cfSRobert Hancock 
2657752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
2667752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
2677752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
2687752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
2697752d5cfSRobert Hancock 		return AE_OK;
2707752d5cfSRobert Hancock 
2717752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
2727752d5cfSRobert Hancock 	    (mcfg_res->end < (address.minimum + address.address_length))) {
2737752d5cfSRobert Hancock 		mcfg_res->flags = 1;
2747752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
2757752d5cfSRobert Hancock 	}
2767752d5cfSRobert Hancock 	return AE_OK;
2777752d5cfSRobert Hancock }
2787752d5cfSRobert Hancock 
2797752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
2807752d5cfSRobert Hancock 		void *context, void **rv)
2817752d5cfSRobert Hancock {
2827752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
2837752d5cfSRobert Hancock 
2847752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
2857752d5cfSRobert Hancock 			    check_mcfg_resource, context);
2867752d5cfSRobert Hancock 
2877752d5cfSRobert Hancock 	if (mcfg_res->flags)
2887752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
2897752d5cfSRobert Hancock 
2907752d5cfSRobert Hancock 	return AE_OK;
2917752d5cfSRobert Hancock }
2927752d5cfSRobert Hancock 
2937752d5cfSRobert Hancock static int __init is_acpi_reserved(unsigned long start, unsigned long end)
2947752d5cfSRobert Hancock {
2957752d5cfSRobert Hancock 	struct resource mcfg_res;
2967752d5cfSRobert Hancock 
2977752d5cfSRobert Hancock 	mcfg_res.start = start;
2987752d5cfSRobert Hancock 	mcfg_res.end = end;
2997752d5cfSRobert Hancock 	mcfg_res.flags = 0;
3007752d5cfSRobert Hancock 
3017752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
3027752d5cfSRobert Hancock 
3037752d5cfSRobert Hancock 	if (!mcfg_res.flags)
3047752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
3057752d5cfSRobert Hancock 				 NULL);
3067752d5cfSRobert Hancock 
3077752d5cfSRobert Hancock 	return mcfg_res.flags;
3087752d5cfSRobert Hancock }
3097752d5cfSRobert Hancock 
310*bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
311fb9aa6f1SThomas Gleixner {
312fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
3137752d5cfSRobert Hancock 	int i;
314fb9aa6f1SThomas Gleixner 
315fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
316fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
317fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
318fb9aa6f1SThomas Gleixner 		return;
319fb9aa6f1SThomas Gleixner 
320fb9aa6f1SThomas Gleixner 	cfg = &pci_mmcfg_config[0];
321fb9aa6f1SThomas Gleixner 
3227752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
32305c58b8aSYinghai Lu 		int valid = 0;
3247752d5cfSRobert Hancock 		u32 size = (cfg->end_bus_number + 1) << 20;
3257752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
32605c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
3277752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
3287752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
3297752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
3307752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
33105c58b8aSYinghai Lu 
33205c58b8aSYinghai Lu 		if (!early &&
33305c58b8aSYinghai Lu 		    is_acpi_reserved(cfg->address, cfg->address + size - 1)) {
3347752d5cfSRobert Hancock 			printk(KERN_NOTICE "PCI: MCFG area at %Lx reserved "
3357752d5cfSRobert Hancock 			       "in ACPI motherboard resources\n",
3367752d5cfSRobert Hancock 			       cfg->address);
33705c58b8aSYinghai Lu 			valid = 1;
33805c58b8aSYinghai Lu 		}
33905c58b8aSYinghai Lu 
34005c58b8aSYinghai Lu 		if (valid)
34105c58b8aSYinghai Lu 			continue;
34205c58b8aSYinghai Lu 
34305c58b8aSYinghai Lu 		if (!early)
344fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
3457752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
3467752d5cfSRobert Hancock 			       cfg->address);
3477752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
348*bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
349*bb63b421SYinghai Lu 		if (raw_pci_ops && e820_all_mapped(cfg->address,
3507752d5cfSRobert Hancock 						  cfg->address + size - 1,
35105c58b8aSYinghai Lu 						  E820_RESERVED)) {
3527752d5cfSRobert Hancock 			printk(KERN_NOTICE
35305c58b8aSYinghai Lu 			       "PCI: MCFG area at %Lx reserved in E820\n",
3547752d5cfSRobert Hancock 			       cfg->address);
35505c58b8aSYinghai Lu 			valid = 1;
356fb9aa6f1SThomas Gleixner 		}
35705c58b8aSYinghai Lu 
35805c58b8aSYinghai Lu 		if (!valid)
35905c58b8aSYinghai Lu 			goto reject;
3607752d5cfSRobert Hancock 	}
3617752d5cfSRobert Hancock 
362fb9aa6f1SThomas Gleixner 	return;
363fb9aa6f1SThomas Gleixner 
364fb9aa6f1SThomas Gleixner reject:
365fb9aa6f1SThomas Gleixner 	printk(KERN_ERR "PCI: Not using MMCONFIG.\n");
3660b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
367fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
368fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
369fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
370fb9aa6f1SThomas Gleixner }
371fb9aa6f1SThomas Gleixner 
37205c58b8aSYinghai Lu static int __initdata known_bridge;
37305c58b8aSYinghai Lu 
374*bb63b421SYinghai Lu void __init __pci_mmcfg_init(int early)
375fb9aa6f1SThomas Gleixner {
3767752d5cfSRobert Hancock 	/* MMCONFIG disabled */
3777752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
3787752d5cfSRobert Hancock 		return;
3797752d5cfSRobert Hancock 
3807752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
38105c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
3827752d5cfSRobert Hancock 		return;
3837752d5cfSRobert Hancock 
38405c58b8aSYinghai Lu 	/* for late to exit */
38505c58b8aSYinghai Lu 	if (known_bridge)
38605c58b8aSYinghai Lu 		return;
3877752d5cfSRobert Hancock 
388*bb63b421SYinghai Lu 	if (early) {
38905c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
39005c58b8aSYinghai Lu 			known_bridge = 1;
39105c58b8aSYinghai Lu 	}
39205c58b8aSYinghai Lu 
39305c58b8aSYinghai Lu 	if (!known_bridge) {
39405c58b8aSYinghai Lu 		acpi_table_parse(ACPI_SIG_MCFG, acpi_parse_mcfg);
395*bb63b421SYinghai Lu 		pci_mmcfg_reject_broken(early);
39605c58b8aSYinghai Lu 	}
3977752d5cfSRobert Hancock 
398fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
399fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
400fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
401fb9aa6f1SThomas Gleixner 		return;
402fb9aa6f1SThomas Gleixner 
403fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_arch_init()) {
404fb9aa6f1SThomas Gleixner 		if (known_bridge)
405fb9aa6f1SThomas Gleixner 			pci_mmcfg_insert_resources(IORESOURCE_BUSY);
406fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
407fb9aa6f1SThomas Gleixner 	} else {
408fb9aa6f1SThomas Gleixner 		/*
409fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
410fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
411fb9aa6f1SThomas Gleixner 		 */
412fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
413fb9aa6f1SThomas Gleixner 	}
414fb9aa6f1SThomas Gleixner }
415fb9aa6f1SThomas Gleixner 
416*bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
41705c58b8aSYinghai Lu {
418*bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
41905c58b8aSYinghai Lu }
42005c58b8aSYinghai Lu 
42105c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
42205c58b8aSYinghai Lu {
423*bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
42405c58b8aSYinghai Lu }
42505c58b8aSYinghai Lu 
426fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
427fb9aa6f1SThomas Gleixner {
428fb9aa6f1SThomas Gleixner 	/*
429fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
430fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
431fb9aa6f1SThomas Gleixner 	 */
432fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
433fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
434fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
435fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
436fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
437fb9aa6f1SThomas Gleixner 		return 1;
438fb9aa6f1SThomas Gleixner 
439fb9aa6f1SThomas Gleixner 	/*
440fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
441fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
442fb9aa6f1SThomas Gleixner 	 * called.
443fb9aa6f1SThomas Gleixner 	 */
444fb9aa6f1SThomas Gleixner 	pci_mmcfg_insert_resources(0);
445fb9aa6f1SThomas Gleixner 
446fb9aa6f1SThomas Gleixner 	return 0;
447fb9aa6f1SThomas Gleixner }
448fb9aa6f1SThomas Gleixner 
449fb9aa6f1SThomas Gleixner /*
450fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
451fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
452fb9aa6f1SThomas Gleixner  * with other system resources.
453fb9aa6f1SThomas Gleixner  */
454fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
455