1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 19fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2082487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 215f0db7a2SFeng Tang #include <asm/acpi.h> 22fb9aa6f1SThomas Gleixner 23f4a2d584SLen Brown #define PREFIX "PCI: " 24a192a958SLen Brown 25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 27fb9aa6f1SThomas Gleixner 28ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 29ff097dddSBjorn Helgaas 30*ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 317da7d360SBjorn Helgaas { 3256ddf4d3SBjorn Helgaas if (cfg->res.parent) 3356ddf4d3SBjorn Helgaas release_resource(&cfg->res); 34ff097dddSBjorn Helgaas list_del(&cfg->list); 35ff097dddSBjorn Helgaas kfree(cfg); 3656ddf4d3SBjorn Helgaas } 37*ba2afbabSBjorn Helgaas 38*ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 39*ba2afbabSBjorn Helgaas { 40*ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 41*ba2afbabSBjorn Helgaas 42*ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 43*ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 44*ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 45ff097dddSBjorn Helgaas } 46ff097dddSBjorn Helgaas 47ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new) 48ff097dddSBjorn Helgaas { 49ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 50ff097dddSBjorn Helgaas 51ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 52ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 53ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 54ff097dddSBjorn Helgaas (cfg->segment == new->segment && 55ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 56ff097dddSBjorn Helgaas list_add_tail(&new->list, &cfg->list); 57ff097dddSBjorn Helgaas return; 58ff097dddSBjorn Helgaas } 59ff097dddSBjorn Helgaas } 60ff097dddSBjorn Helgaas list_add_tail(&new->list, &pci_mmcfg_list); 617da7d360SBjorn Helgaas } 627da7d360SBjorn Helgaas 63d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 64d215a9c8SBjorn Helgaas int end, u64 addr) 65068258bcSYinghai Lu { 66d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 6756ddf4d3SBjorn Helgaas int num_buses; 6856ddf4d3SBjorn Helgaas struct resource *res; 69068258bcSYinghai Lu 70f7ca6984SBjorn Helgaas if (addr == 0) 71f7ca6984SBjorn Helgaas return NULL; 72f7ca6984SBjorn Helgaas 73ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 74068258bcSYinghai Lu if (!new) 757da7d360SBjorn Helgaas return NULL; 76068258bcSYinghai Lu 7795cf1cf0SBjorn Helgaas new->address = addr; 7895cf1cf0SBjorn Helgaas new->segment = segment; 7995cf1cf0SBjorn Helgaas new->start_bus = start; 8095cf1cf0SBjorn Helgaas new->end_bus = end; 817da7d360SBjorn Helgaas 82ff097dddSBjorn Helgaas list_add_sorted(new); 83ff097dddSBjorn Helgaas 8456ddf4d3SBjorn Helgaas num_buses = end - start + 1; 8556ddf4d3SBjorn Helgaas res = &new->res; 8656ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 8756ddf4d3SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 8856ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 8956ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9056ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9156ddf4d3SBjorn Helgaas res->name = new->name; 9256ddf4d3SBjorn Helgaas 93ff097dddSBjorn Helgaas return new; 94068258bcSYinghai Lu } 95068258bcSYinghai Lu 96fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 97fb9aa6f1SThomas Gleixner { 98fb9aa6f1SThomas Gleixner u32 win; 99bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 100fb9aa6f1SThomas Gleixner 101fb9aa6f1SThomas Gleixner win = win & 0xf000; 102fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 103fb9aa6f1SThomas Gleixner return NULL; 104068258bcSYinghai Lu 1057da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 106068258bcSYinghai Lu return NULL; 107068258bcSYinghai Lu 108fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 109fb9aa6f1SThomas Gleixner } 110fb9aa6f1SThomas Gleixner 111fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 112fb9aa6f1SThomas Gleixner { 113fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 114fb9aa6f1SThomas Gleixner 115bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 116fb9aa6f1SThomas Gleixner 117fb9aa6f1SThomas Gleixner /* Enable bit */ 118fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 119068258bcSYinghai Lu return NULL; 120fb9aa6f1SThomas Gleixner 121fb9aa6f1SThomas Gleixner /* Size bits */ 122fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 123fb9aa6f1SThomas Gleixner case 0: 124fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 125fb9aa6f1SThomas Gleixner len = 0x10000000U; 126fb9aa6f1SThomas Gleixner break; 127fb9aa6f1SThomas Gleixner case 1: 128fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 129fb9aa6f1SThomas Gleixner len = 0x08000000U; 130fb9aa6f1SThomas Gleixner break; 131fb9aa6f1SThomas Gleixner case 2: 132fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 133fb9aa6f1SThomas Gleixner len = 0x04000000U; 134fb9aa6f1SThomas Gleixner break; 135fb9aa6f1SThomas Gleixner default: 136068258bcSYinghai Lu return NULL; 137fb9aa6f1SThomas Gleixner } 138fb9aa6f1SThomas Gleixner 139fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 140fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 141fb9aa6f1SThomas Gleixner 142fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 143068258bcSYinghai Lu return NULL; 144fb9aa6f1SThomas Gleixner 145fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 146fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 147fb9aa6f1SThomas Gleixner return NULL; 148068258bcSYinghai Lu 1497da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 150068258bcSYinghai Lu return NULL; 151068258bcSYinghai Lu 152fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 153fb9aa6f1SThomas Gleixner } 154fb9aa6f1SThomas Gleixner 1557fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1567fd0da40SYinghai Lu { 1577fd0da40SYinghai Lu u32 low, high, address; 1587fd0da40SYinghai Lu u64 base, msr; 1597fd0da40SYinghai Lu int i; 1607da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1617fd0da40SYinghai Lu 1625f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1635f0b2976SYinghai Lu return NULL; 1645f0b2976SYinghai Lu 1657fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1667fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1677fd0da40SYinghai Lu return NULL; 1687fd0da40SYinghai Lu 1697fd0da40SYinghai Lu msr = high; 1707fd0da40SYinghai Lu msr <<= 32; 1717fd0da40SYinghai Lu msr |= low; 1727fd0da40SYinghai Lu 1737fd0da40SYinghai Lu /* mmconfig is not enable */ 1747fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1757fd0da40SYinghai Lu return NULL; 1767fd0da40SYinghai Lu 1777fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1787fd0da40SYinghai Lu 1797fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1807fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1817fd0da40SYinghai Lu 1827fd0da40SYinghai Lu /* 1837fd0da40SYinghai Lu * only handle bus 0 ? 1847fd0da40SYinghai Lu * need to skip it 1857fd0da40SYinghai Lu */ 1867fd0da40SYinghai Lu if (!busnbits) 1877fd0da40SYinghai Lu return NULL; 1887fd0da40SYinghai Lu 1897fd0da40SYinghai Lu if (busnbits > 8) { 1907fd0da40SYinghai Lu segnbits = busnbits - 8; 1917fd0da40SYinghai Lu busnbits = 8; 1927fd0da40SYinghai Lu } 1937fd0da40SYinghai Lu 1947da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 195068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 1967da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 1977da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 1987da7d360SBjorn Helgaas free_all_mmcfg(); 1997da7d360SBjorn Helgaas return NULL; 2007da7d360SBjorn Helgaas } 2017fd0da40SYinghai Lu 2027fd0da40SYinghai Lu return "AMD Family 10h NB"; 2037fd0da40SYinghai Lu } 2047fd0da40SYinghai Lu 2055546d6f5SEd Swierk static bool __initdata mcp55_checked; 2065546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2075546d6f5SEd Swierk { 2085546d6f5SEd Swierk int bus; 2095546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2105546d6f5SEd Swierk 2115546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2125546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2135546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2145546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2155546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2165546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2175546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2185546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2195546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2205546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2215546d6f5SEd Swierk 2225546d6f5SEd Swierk /* 2235546d6f5SEd Swierk * do check if amd fam10h already took over 2245546d6f5SEd Swierk */ 225ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2265546d6f5SEd Swierk return NULL; 2275546d6f5SEd Swierk 2285546d6f5SEd Swierk mcp55_checked = true; 2295546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2305546d6f5SEd Swierk u64 base; 2315546d6f5SEd Swierk u32 l, extcfg; 2325546d6f5SEd Swierk u16 vendor, device; 2335546d6f5SEd Swierk int start, size_index, end; 2345546d6f5SEd Swierk 2355546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2365546d6f5SEd Swierk vendor = l & 0xffff; 2375546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2385546d6f5SEd Swierk 2395546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2405546d6f5SEd Swierk continue; 2415546d6f5SEd Swierk 2425546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2435546d6f5SEd Swierk extcfg_regsize, &extcfg); 2445546d6f5SEd Swierk 2455546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2465546d6f5SEd Swierk continue; 2475546d6f5SEd Swierk 2485546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2495546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2505546d6f5SEd Swierk /* base could > 4G */ 2515546d6f5SEd Swierk base <<= extcfg_base_lshift; 2525546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2535546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2547da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2557da7d360SBjorn Helgaas continue; 2565546d6f5SEd Swierk mcp55_mmconf_found++; 2575546d6f5SEd Swierk } 2585546d6f5SEd Swierk 2595546d6f5SEd Swierk if (!mcp55_mmconf_found) 2605546d6f5SEd Swierk return NULL; 2615546d6f5SEd Swierk 2625546d6f5SEd Swierk return "nVidia MCP55"; 2635546d6f5SEd Swierk } 2645546d6f5SEd Swierk 265fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2667fd0da40SYinghai Lu u32 bus; 2677fd0da40SYinghai Lu u32 devfn; 268fb9aa6f1SThomas Gleixner u32 vendor; 269fb9aa6f1SThomas Gleixner u32 device; 270fb9aa6f1SThomas Gleixner const char *(*probe)(void); 271fb9aa6f1SThomas Gleixner }; 272fb9aa6f1SThomas Gleixner 273fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2747fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2757fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2767fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2777fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2787fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2797fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2807fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2817fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2825546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2835546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 284fb9aa6f1SThomas Gleixner }; 285fb9aa6f1SThomas Gleixner 286068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 287068258bcSYinghai Lu { 288987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 289068258bcSYinghai Lu 290068258bcSYinghai Lu /* last one*/ 291ff097dddSBjorn Helgaas cfg = list_entry(pci_mmcfg_list.prev, typeof(*cfg), list); 292ff097dddSBjorn Helgaas if (cfg) 293d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 294d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 295ff097dddSBjorn Helgaas 296ff097dddSBjorn Helgaas if (list_is_singular(&pci_mmcfg_list)) 297ff097dddSBjorn Helgaas return; 298068258bcSYinghai Lu 299068258bcSYinghai Lu /* don't overlap please */ 300ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 301d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 302d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 303068258bcSYinghai Lu 304ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 305ff097dddSBjorn Helgaas if (cfg != cfgx && cfg->end_bus >= cfgx->start_bus) 306d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 307068258bcSYinghai Lu } 308068258bcSYinghai Lu } 309068258bcSYinghai Lu 310fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 311fb9aa6f1SThomas Gleixner { 312fb9aa6f1SThomas Gleixner u32 l; 3137fd0da40SYinghai Lu u32 bus, devfn; 314fb9aa6f1SThomas Gleixner u16 vendor, device; 315fb9aa6f1SThomas Gleixner int i; 316fb9aa6f1SThomas Gleixner const char *name; 317fb9aa6f1SThomas Gleixner 318bb63b421SYinghai Lu if (!raw_pci_ops) 319bb63b421SYinghai Lu return 0; 320bb63b421SYinghai Lu 3217da7d360SBjorn Helgaas free_all_mmcfg(); 322fb9aa6f1SThomas Gleixner 323068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3247fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3257fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 326bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3277fd0da40SYinghai Lu vendor = l & 0xffff; 3287fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3297fd0da40SYinghai Lu 330068258bcSYinghai Lu name = NULL; 331fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 332fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 333fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 334068258bcSYinghai Lu 335068258bcSYinghai Lu if (name) 336068258bcSYinghai Lu printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n", 337068258bcSYinghai Lu name); 338fb9aa6f1SThomas Gleixner } 339fb9aa6f1SThomas Gleixner 340068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 341068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 342fb9aa6f1SThomas Gleixner 343ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 344fb9aa6f1SThomas Gleixner } 345fb9aa6f1SThomas Gleixner 346ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 347fb9aa6f1SThomas Gleixner { 34856ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 349fb9aa6f1SThomas Gleixner 350ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 35156ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 352fb9aa6f1SThomas Gleixner 353fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 354fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 355fb9aa6f1SThomas Gleixner } 356fb9aa6f1SThomas Gleixner 3577752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3587752d5cfSRobert Hancock void *data) 3597752d5cfSRobert Hancock { 3607752d5cfSRobert Hancock struct resource *mcfg_res = data; 3617752d5cfSRobert Hancock struct acpi_resource_address64 address; 3627752d5cfSRobert Hancock acpi_status status; 3637752d5cfSRobert Hancock 3647752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3657752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3667752d5cfSRobert Hancock &res->data.fixed_memory32; 3677752d5cfSRobert Hancock if (!fixmem32) 3687752d5cfSRobert Hancock return AE_OK; 3697752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 37075e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3717752d5cfSRobert Hancock fixmem32->address_length))) { 3727752d5cfSRobert Hancock mcfg_res->flags = 1; 3737752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3747752d5cfSRobert Hancock } 3757752d5cfSRobert Hancock } 3767752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3777752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3787752d5cfSRobert Hancock return AE_OK; 3797752d5cfSRobert Hancock 3807752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3817752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3827752d5cfSRobert Hancock (address.address_length <= 0) || 3837752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3847752d5cfSRobert Hancock return AE_OK; 3857752d5cfSRobert Hancock 3867752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 38775e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 3887752d5cfSRobert Hancock mcfg_res->flags = 1; 3897752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3907752d5cfSRobert Hancock } 3917752d5cfSRobert Hancock return AE_OK; 3927752d5cfSRobert Hancock } 3937752d5cfSRobert Hancock 3947752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 3957752d5cfSRobert Hancock void *context, void **rv) 3967752d5cfSRobert Hancock { 3977752d5cfSRobert Hancock struct resource *mcfg_res = context; 3987752d5cfSRobert Hancock 3997752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4007752d5cfSRobert Hancock check_mcfg_resource, context); 4017752d5cfSRobert Hancock 4027752d5cfSRobert Hancock if (mcfg_res->flags) 4037752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4047752d5cfSRobert Hancock 4057752d5cfSRobert Hancock return AE_OK; 4067752d5cfSRobert Hancock } 4077752d5cfSRobert Hancock 408a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4097752d5cfSRobert Hancock { 4107752d5cfSRobert Hancock struct resource mcfg_res; 4117752d5cfSRobert Hancock 4127752d5cfSRobert Hancock mcfg_res.start = start; 41375e613cdSYinghai Lu mcfg_res.end = end - 1; 4147752d5cfSRobert Hancock mcfg_res.flags = 0; 4157752d5cfSRobert Hancock 4167752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4177752d5cfSRobert Hancock 4187752d5cfSRobert Hancock if (!mcfg_res.flags) 4197752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4207752d5cfSRobert Hancock NULL); 4217752d5cfSRobert Hancock 4227752d5cfSRobert Hancock return mcfg_res.flags; 4237752d5cfSRobert Hancock } 4247752d5cfSRobert Hancock 425a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 426a83fe32fSYinghai Lu 427a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 428987c367bSBjorn Helgaas int i, struct pci_mmcfg_region *cfg, int with_e820) 429a83fe32fSYinghai Lu { 4302f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4312f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 432a83fe32fSYinghai Lu u64 old_size = size; 43356ddf4d3SBjorn Helgaas int valid = 0, num_buses; 434a83fe32fSYinghai Lu 435044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 436a83fe32fSYinghai Lu size >>= 1; 437a83fe32fSYinghai Lu if (size < (16UL<<20)) 438a83fe32fSYinghai Lu break; 439a83fe32fSYinghai Lu } 440a83fe32fSYinghai Lu 441a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 442a83fe32fSYinghai Lu printk(KERN_NOTICE 443a83fe32fSYinghai Lu "PCI: MCFG area at %Lx reserved in %s\n", 444a83fe32fSYinghai Lu addr, with_e820?"E820":"ACPI motherboard resources"); 445a83fe32fSYinghai Lu valid = 1; 446a83fe32fSYinghai Lu 447a83fe32fSYinghai Lu if (old_size != size) { 448d7e6b66fSBjorn Helgaas /* update end_bus */ 449d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 45056ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 45156ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 45256ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 45356ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 45456ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 45556ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 456a83fe32fSYinghai Lu printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx " 457a83fe32fSYinghai Lu "segment %hu buses %u - %u\n", 458d7e6b66fSBjorn Helgaas i, (unsigned long)cfg->address, cfg->segment, 459d7e6b66fSBjorn Helgaas (unsigned int)cfg->start_bus, 460d7e6b66fSBjorn Helgaas (unsigned int)cfg->end_bus); 461a83fe32fSYinghai Lu } 462a83fe32fSYinghai Lu } 463a83fe32fSYinghai Lu 464a83fe32fSYinghai Lu return valid; 465a83fe32fSYinghai Lu } 466a83fe32fSYinghai Lu 467bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 468fb9aa6f1SThomas Gleixner { 469987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg; 4707752d5cfSRobert Hancock int i; 471fb9aa6f1SThomas Gleixner 472ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 47356ddf4d3SBjorn Helgaas int valid = 0; 474a83fe32fSYinghai Lu 47505c58b8aSYinghai Lu printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx " 4767752d5cfSRobert Hancock "segment %hu buses %u - %u\n", 477d7e6b66fSBjorn Helgaas i, (unsigned long)cfg->address, cfg->segment, 478d7e6b66fSBjorn Helgaas (unsigned int)cfg->start_bus, 479d7e6b66fSBjorn Helgaas (unsigned int)cfg->end_bus); 480ff097dddSBjorn Helgaas i++; 48105c58b8aSYinghai Lu 4825f0db7a2SFeng Tang if (!early && !acpi_disabled) 4832f2a8b9cSBjorn Helgaas valid = is_mmconf_reserved(is_acpi_reserved, i, cfg, 0); 48405c58b8aSYinghai Lu 48505c58b8aSYinghai Lu if (valid) 48605c58b8aSYinghai Lu continue; 48705c58b8aSYinghai Lu 48805c58b8aSYinghai Lu if (!early) 489fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not" 4907752d5cfSRobert Hancock " reserved in ACPI motherboard resources\n", 4917752d5cfSRobert Hancock cfg->address); 492a83fe32fSYinghai Lu 4937752d5cfSRobert Hancock /* Don't try to do this check unless configuration 494bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 495a83fe32fSYinghai Lu if (raw_pci_ops) 4962f2a8b9cSBjorn Helgaas valid = is_mmconf_reserved(e820_all_mapped, i, cfg, 1); 49705c58b8aSYinghai Lu 49805c58b8aSYinghai Lu if (!valid) 49905c58b8aSYinghai Lu goto reject; 5007752d5cfSRobert Hancock } 5017752d5cfSRobert Hancock 502fb9aa6f1SThomas Gleixner return; 503fb9aa6f1SThomas Gleixner 504fb9aa6f1SThomas Gleixner reject: 505ef310237SDave Jones printk(KERN_INFO "PCI: Not using MMCONFIG.\n"); 5067da7d360SBjorn Helgaas free_all_mmcfg(); 507fb9aa6f1SThomas Gleixner } 508fb9aa6f1SThomas Gleixner 50905c58b8aSYinghai Lu static int __initdata known_bridge; 51005c58b8aSYinghai Lu 5119a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5129a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 513c4bf2f37SLen Brown { 5149a08f7d3SBjorn Helgaas int year; 515c4bf2f37SLen Brown 5169a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 517c4bf2f37SLen Brown return 0; 5189a08f7d3SBjorn Helgaas 5199a08f7d3SBjorn Helgaas if (!strcmp(mcfg->header.oem_id, "SGI")) 5209a08f7d3SBjorn Helgaas return 0; 5219a08f7d3SBjorn Helgaas 5229a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5239a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5249a08f7d3SBjorn Helgaas year >= 2010) 5259a08f7d3SBjorn Helgaas return 0; 5269a08f7d3SBjorn Helgaas } 5279a08f7d3SBjorn Helgaas 5289a08f7d3SBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx " 5299a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5309a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5319a08f7d3SBjorn Helgaas return -EINVAL; 532c4bf2f37SLen Brown } 533c4bf2f37SLen Brown 534c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 535c4bf2f37SLen Brown { 536c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 537d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 538c4bf2f37SLen Brown unsigned long i; 5397da7d360SBjorn Helgaas int entries; 540c4bf2f37SLen Brown 541c4bf2f37SLen Brown if (!header) 542c4bf2f37SLen Brown return -EINVAL; 543c4bf2f37SLen Brown 544c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 545c4bf2f37SLen Brown 546c4bf2f37SLen Brown /* how many config structures do we have */ 5477da7d360SBjorn Helgaas free_all_mmcfg(); 548e823d6ffSBjorn Helgaas entries = 0; 549c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 550c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 551e823d6ffSBjorn Helgaas entries++; 552c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 553c4bf2f37SLen Brown }; 554e823d6ffSBjorn Helgaas if (entries == 0) { 555c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 556c4bf2f37SLen Brown return -ENODEV; 557c4bf2f37SLen Brown } 558c4bf2f37SLen Brown 559d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 560e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 561d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 562d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5637da7d360SBjorn Helgaas free_all_mmcfg(); 564c4bf2f37SLen Brown return -ENODEV; 565c4bf2f37SLen Brown } 5667da7d360SBjorn Helgaas 5677da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5687da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5697da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5707da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5717da7d360SBjorn Helgaas free_all_mmcfg(); 5727da7d360SBjorn Helgaas return -ENOMEM; 5737da7d360SBjorn Helgaas } 574c4bf2f37SLen Brown } 575c4bf2f37SLen Brown 576c4bf2f37SLen Brown return 0; 577c4bf2f37SLen Brown } 578c4bf2f37SLen Brown 579968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 580fb9aa6f1SThomas Gleixner { 5817752d5cfSRobert Hancock /* MMCONFIG disabled */ 5827752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 5837752d5cfSRobert Hancock return; 5847752d5cfSRobert Hancock 5857752d5cfSRobert Hancock /* MMCONFIG already enabled */ 58605c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 5877752d5cfSRobert Hancock return; 5887752d5cfSRobert Hancock 58905c58b8aSYinghai Lu /* for late to exit */ 59005c58b8aSYinghai Lu if (known_bridge) 59105c58b8aSYinghai Lu return; 5927752d5cfSRobert Hancock 593bb63b421SYinghai Lu if (early) { 59405c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 59505c58b8aSYinghai Lu known_bridge = 1; 59605c58b8aSYinghai Lu } 59705c58b8aSYinghai Lu 598068258bcSYinghai Lu if (!known_bridge) 5995f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 600068258bcSYinghai Lu 601bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6027752d5cfSRobert Hancock 603ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 604fb9aa6f1SThomas Gleixner return; 605fb9aa6f1SThomas Gleixner 606ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 607fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 608ebd60cd6SYinghai Lu else { 609fb9aa6f1SThomas Gleixner /* 610fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 611fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 612fb9aa6f1SThomas Gleixner */ 613fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 614fb9aa6f1SThomas Gleixner } 615fb9aa6f1SThomas Gleixner } 616fb9aa6f1SThomas Gleixner 617bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 61805c58b8aSYinghai Lu { 619bb63b421SYinghai Lu __pci_mmcfg_init(1); 62005c58b8aSYinghai Lu } 62105c58b8aSYinghai Lu 62205c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 62305c58b8aSYinghai Lu { 624bb63b421SYinghai Lu __pci_mmcfg_init(0); 62505c58b8aSYinghai Lu } 62605c58b8aSYinghai Lu 627fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 628fb9aa6f1SThomas Gleixner { 629fb9aa6f1SThomas Gleixner /* 630fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 631fb9aa6f1SThomas Gleixner * don't insert the resources. 632fb9aa6f1SThomas Gleixner */ 633fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 634fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 635ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 636fb9aa6f1SThomas Gleixner return 1; 637fb9aa6f1SThomas Gleixner 638fb9aa6f1SThomas Gleixner /* 639fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 640fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 641fb9aa6f1SThomas Gleixner * called. 642fb9aa6f1SThomas Gleixner */ 643ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 644fb9aa6f1SThomas Gleixner 645fb9aa6f1SThomas Gleixner return 0; 646fb9aa6f1SThomas Gleixner } 647fb9aa6f1SThomas Gleixner 648fb9aa6f1SThomas Gleixner /* 649fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 650fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 651fb9aa6f1SThomas Gleixner * with other system resources. 652fb9aa6f1SThomas Gleixner */ 653fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 654