1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20376f70acSJiang Liu #include <linux/mutex.h> 21376f70acSJiang Liu #include <linux/rculist.h> 22fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2382487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 245f0db7a2SFeng Tang #include <asm/acpi.h> 25fb9aa6f1SThomas Gleixner 26f4a2d584SLen Brown #define PREFIX "PCI: " 27a192a958SLen Brown 28fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 2995c5e92fSJiang Liu static bool pci_mmcfg_running_state; 309c95111bSJiang Liu static bool pci_mmcfg_arch_init_failed; 31376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock); 32fb9aa6f1SThomas Gleixner 33ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 34ff097dddSBjorn Helgaas 35ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 367da7d360SBjorn Helgaas { 3756ddf4d3SBjorn Helgaas if (cfg->res.parent) 3856ddf4d3SBjorn Helgaas release_resource(&cfg->res); 39ff097dddSBjorn Helgaas list_del(&cfg->list); 40ff097dddSBjorn Helgaas kfree(cfg); 4156ddf4d3SBjorn Helgaas } 42ba2afbabSBjorn Helgaas 43ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 44ba2afbabSBjorn Helgaas { 45ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 46ba2afbabSBjorn Helgaas 47ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 48ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 49ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 50ff097dddSBjorn Helgaas } 51ff097dddSBjorn Helgaas 52*a18e3690SGreg Kroah-Hartman static void list_add_sorted(struct pci_mmcfg_region *new) 53ff097dddSBjorn Helgaas { 54ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 55ff097dddSBjorn Helgaas 56ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 57376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) { 58ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 59ff097dddSBjorn Helgaas (cfg->segment == new->segment && 60ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 61376f70acSJiang Liu list_add_tail_rcu(&new->list, &cfg->list); 62ff097dddSBjorn Helgaas return; 63ff097dddSBjorn Helgaas } 64ff097dddSBjorn Helgaas } 65376f70acSJiang Liu list_add_tail_rcu(&new->list, &pci_mmcfg_list); 667da7d360SBjorn Helgaas } 677da7d360SBjorn Helgaas 68*a18e3690SGreg Kroah-Hartman static struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, int start, 69d215a9c8SBjorn Helgaas int end, u64 addr) 70068258bcSYinghai Lu { 71d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 7256ddf4d3SBjorn Helgaas struct resource *res; 73068258bcSYinghai Lu 74f7ca6984SBjorn Helgaas if (addr == 0) 75f7ca6984SBjorn Helgaas return NULL; 76f7ca6984SBjorn Helgaas 77ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 78068258bcSYinghai Lu if (!new) 797da7d360SBjorn Helgaas return NULL; 80068258bcSYinghai Lu 8195cf1cf0SBjorn Helgaas new->address = addr; 8295cf1cf0SBjorn Helgaas new->segment = segment; 8395cf1cf0SBjorn Helgaas new->start_bus = start; 8495cf1cf0SBjorn Helgaas new->end_bus = end; 857da7d360SBjorn Helgaas 8656ddf4d3SBjorn Helgaas res = &new->res; 8756ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 881ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 8956ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 9056ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9156ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9256ddf4d3SBjorn Helgaas res->name = new->name; 9356ddf4d3SBjorn Helgaas 94ff097dddSBjorn Helgaas return new; 95068258bcSYinghai Lu } 96068258bcSYinghai Lu 97846e4023SJiang Liu static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 98846e4023SJiang Liu int end, u64 addr) 99846e4023SJiang Liu { 100846e4023SJiang Liu struct pci_mmcfg_region *new; 101846e4023SJiang Liu 102846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 103376f70acSJiang Liu if (new) { 104376f70acSJiang Liu mutex_lock(&pci_mmcfg_lock); 105846e4023SJiang Liu list_add_sorted(new); 106376f70acSJiang Liu mutex_unlock(&pci_mmcfg_lock); 1079c95111bSJiang Liu 10824c97f04SJiang Liu pr_info(PREFIX 1099c95111bSJiang Liu "MMCONFIG for domain %04x [bus %02x-%02x] at %pR " 1109c95111bSJiang Liu "(base %#lx)\n", 1119c95111bSJiang Liu segment, start, end, &new->res, (unsigned long)addr); 112376f70acSJiang Liu } 113846e4023SJiang Liu 114846e4023SJiang Liu return new; 115846e4023SJiang Liu } 116846e4023SJiang Liu 117f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 118f6e1d8ccSBjorn Helgaas { 119f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 120f6e1d8ccSBjorn Helgaas 121376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 122f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 123f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 124f6e1d8ccSBjorn Helgaas return cfg; 125f6e1d8ccSBjorn Helgaas 126f6e1d8ccSBjorn Helgaas return NULL; 127f6e1d8ccSBjorn Helgaas } 128f6e1d8ccSBjorn Helgaas 129fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 130fb9aa6f1SThomas Gleixner { 131fb9aa6f1SThomas Gleixner u32 win; 132bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 133fb9aa6f1SThomas Gleixner 134fb9aa6f1SThomas Gleixner win = win & 0xf000; 135fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 136fb9aa6f1SThomas Gleixner return NULL; 137068258bcSYinghai Lu 1387da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 139068258bcSYinghai Lu return NULL; 140068258bcSYinghai Lu 141fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 142fb9aa6f1SThomas Gleixner } 143fb9aa6f1SThomas Gleixner 144fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 145fb9aa6f1SThomas Gleixner { 146fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 147fb9aa6f1SThomas Gleixner 148bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 149fb9aa6f1SThomas Gleixner 150fb9aa6f1SThomas Gleixner /* Enable bit */ 151fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 152068258bcSYinghai Lu return NULL; 153fb9aa6f1SThomas Gleixner 154fb9aa6f1SThomas Gleixner /* Size bits */ 155fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 156fb9aa6f1SThomas Gleixner case 0: 157fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 158fb9aa6f1SThomas Gleixner len = 0x10000000U; 159fb9aa6f1SThomas Gleixner break; 160fb9aa6f1SThomas Gleixner case 1: 161fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 162fb9aa6f1SThomas Gleixner len = 0x08000000U; 163fb9aa6f1SThomas Gleixner break; 164fb9aa6f1SThomas Gleixner case 2: 165fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 166fb9aa6f1SThomas Gleixner len = 0x04000000U; 167fb9aa6f1SThomas Gleixner break; 168fb9aa6f1SThomas Gleixner default: 169068258bcSYinghai Lu return NULL; 170fb9aa6f1SThomas Gleixner } 171fb9aa6f1SThomas Gleixner 172fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 173fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 174fb9aa6f1SThomas Gleixner 175fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 176068258bcSYinghai Lu return NULL; 177fb9aa6f1SThomas Gleixner 178fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 179fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 180fb9aa6f1SThomas Gleixner return NULL; 181068258bcSYinghai Lu 1827da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 183068258bcSYinghai Lu return NULL; 184068258bcSYinghai Lu 185fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 186fb9aa6f1SThomas Gleixner } 187fb9aa6f1SThomas Gleixner 1887fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1897fd0da40SYinghai Lu { 1907fd0da40SYinghai Lu u32 low, high, address; 1917fd0da40SYinghai Lu u64 base, msr; 1927fd0da40SYinghai Lu int i; 1937da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1947fd0da40SYinghai Lu 1955f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1965f0b2976SYinghai Lu return NULL; 1975f0b2976SYinghai Lu 1987fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1997fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 2007fd0da40SYinghai Lu return NULL; 2017fd0da40SYinghai Lu 2027fd0da40SYinghai Lu msr = high; 2037fd0da40SYinghai Lu msr <<= 32; 2047fd0da40SYinghai Lu msr |= low; 2057fd0da40SYinghai Lu 2067fd0da40SYinghai Lu /* mmconfig is not enable */ 2077fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2087fd0da40SYinghai Lu return NULL; 2097fd0da40SYinghai Lu 2107fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2117fd0da40SYinghai Lu 2127fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2137fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2147fd0da40SYinghai Lu 2157fd0da40SYinghai Lu /* 2167fd0da40SYinghai Lu * only handle bus 0 ? 2177fd0da40SYinghai Lu * need to skip it 2187fd0da40SYinghai Lu */ 2197fd0da40SYinghai Lu if (!busnbits) 2207fd0da40SYinghai Lu return NULL; 2217fd0da40SYinghai Lu 2227fd0da40SYinghai Lu if (busnbits > 8) { 2237fd0da40SYinghai Lu segnbits = busnbits - 8; 2247fd0da40SYinghai Lu busnbits = 8; 2257fd0da40SYinghai Lu } 2267fd0da40SYinghai Lu 2277da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 228068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2297da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2307da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2317da7d360SBjorn Helgaas free_all_mmcfg(); 2327da7d360SBjorn Helgaas return NULL; 2337da7d360SBjorn Helgaas } 2347fd0da40SYinghai Lu 2357fd0da40SYinghai Lu return "AMD Family 10h NB"; 2367fd0da40SYinghai Lu } 2377fd0da40SYinghai Lu 2385546d6f5SEd Swierk static bool __initdata mcp55_checked; 2395546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2405546d6f5SEd Swierk { 2415546d6f5SEd Swierk int bus; 2425546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2435546d6f5SEd Swierk 2445546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2455546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2465546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2475546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2485546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2495546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2505546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2515546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2525546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2535546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2545546d6f5SEd Swierk 2555546d6f5SEd Swierk /* 2565546d6f5SEd Swierk * do check if amd fam10h already took over 2575546d6f5SEd Swierk */ 258ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2595546d6f5SEd Swierk return NULL; 2605546d6f5SEd Swierk 2615546d6f5SEd Swierk mcp55_checked = true; 2625546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2635546d6f5SEd Swierk u64 base; 2645546d6f5SEd Swierk u32 l, extcfg; 2655546d6f5SEd Swierk u16 vendor, device; 2665546d6f5SEd Swierk int start, size_index, end; 2675546d6f5SEd Swierk 2685546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2695546d6f5SEd Swierk vendor = l & 0xffff; 2705546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2715546d6f5SEd Swierk 2725546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2735546d6f5SEd Swierk continue; 2745546d6f5SEd Swierk 2755546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2765546d6f5SEd Swierk extcfg_regsize, &extcfg); 2775546d6f5SEd Swierk 2785546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2795546d6f5SEd Swierk continue; 2805546d6f5SEd Swierk 2815546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2825546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2835546d6f5SEd Swierk /* base could > 4G */ 2845546d6f5SEd Swierk base <<= extcfg_base_lshift; 2855546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2865546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2877da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2887da7d360SBjorn Helgaas continue; 2895546d6f5SEd Swierk mcp55_mmconf_found++; 2905546d6f5SEd Swierk } 2915546d6f5SEd Swierk 2925546d6f5SEd Swierk if (!mcp55_mmconf_found) 2935546d6f5SEd Swierk return NULL; 2945546d6f5SEd Swierk 2955546d6f5SEd Swierk return "nVidia MCP55"; 2965546d6f5SEd Swierk } 2975546d6f5SEd Swierk 298fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2997fd0da40SYinghai Lu u32 bus; 3007fd0da40SYinghai Lu u32 devfn; 301fb9aa6f1SThomas Gleixner u32 vendor; 302fb9aa6f1SThomas Gleixner u32 device; 303fb9aa6f1SThomas Gleixner const char *(*probe)(void); 304fb9aa6f1SThomas Gleixner }; 305fb9aa6f1SThomas Gleixner 306fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 3077fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3087fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3097fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3107fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3117fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3127fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3137fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3147fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3155546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3165546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 317fb9aa6f1SThomas Gleixner }; 318fb9aa6f1SThomas Gleixner 319068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 320068258bcSYinghai Lu { 321987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 322068258bcSYinghai Lu 323bb8d4133SThomas Gleixner /* Fixup overlaps */ 324ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 325d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 326d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 327068258bcSYinghai Lu 328bb8d4133SThomas Gleixner /* Don't access the list head ! */ 329bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 330bb8d4133SThomas Gleixner break; 331bb8d4133SThomas Gleixner 332ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 333bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 334d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 335068258bcSYinghai Lu } 336068258bcSYinghai Lu } 337068258bcSYinghai Lu 338fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 339fb9aa6f1SThomas Gleixner { 340fb9aa6f1SThomas Gleixner u32 l; 3417fd0da40SYinghai Lu u32 bus, devfn; 342fb9aa6f1SThomas Gleixner u16 vendor, device; 343fb9aa6f1SThomas Gleixner int i; 344fb9aa6f1SThomas Gleixner const char *name; 345fb9aa6f1SThomas Gleixner 346bb63b421SYinghai Lu if (!raw_pci_ops) 347bb63b421SYinghai Lu return 0; 348bb63b421SYinghai Lu 3497da7d360SBjorn Helgaas free_all_mmcfg(); 350fb9aa6f1SThomas Gleixner 351068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3527fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3537fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 354bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3557fd0da40SYinghai Lu vendor = l & 0xffff; 3567fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3577fd0da40SYinghai Lu 358068258bcSYinghai Lu name = NULL; 359fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 360fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 361fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 362068258bcSYinghai Lu 363068258bcSYinghai Lu if (name) 36424c97f04SJiang Liu pr_info(PREFIX "%s with MMCONFIG support\n", name); 365fb9aa6f1SThomas Gleixner } 366fb9aa6f1SThomas Gleixner 367068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 368068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 369fb9aa6f1SThomas Gleixner 370ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 371fb9aa6f1SThomas Gleixner } 372fb9aa6f1SThomas Gleixner 373*a18e3690SGreg Kroah-Hartman static acpi_status check_mcfg_resource(struct acpi_resource *res, void *data) 3747752d5cfSRobert Hancock { 3757752d5cfSRobert Hancock struct resource *mcfg_res = data; 3767752d5cfSRobert Hancock struct acpi_resource_address64 address; 3777752d5cfSRobert Hancock acpi_status status; 3787752d5cfSRobert Hancock 3797752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3807752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3817752d5cfSRobert Hancock &res->data.fixed_memory32; 3827752d5cfSRobert Hancock if (!fixmem32) 3837752d5cfSRobert Hancock return AE_OK; 3847752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 38575e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3867752d5cfSRobert Hancock fixmem32->address_length))) { 3877752d5cfSRobert Hancock mcfg_res->flags = 1; 3887752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3897752d5cfSRobert Hancock } 3907752d5cfSRobert Hancock } 3917752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3927752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3937752d5cfSRobert Hancock return AE_OK; 3947752d5cfSRobert Hancock 3957752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3967752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3977752d5cfSRobert Hancock (address.address_length <= 0) || 3987752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3997752d5cfSRobert Hancock return AE_OK; 4007752d5cfSRobert Hancock 4017752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 40275e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4037752d5cfSRobert Hancock mcfg_res->flags = 1; 4047752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4057752d5cfSRobert Hancock } 4067752d5cfSRobert Hancock return AE_OK; 4077752d5cfSRobert Hancock } 4087752d5cfSRobert Hancock 409*a18e3690SGreg Kroah-Hartman static acpi_status find_mboard_resource(acpi_handle handle, u32 lvl, 4107752d5cfSRobert Hancock void *context, void **rv) 4117752d5cfSRobert Hancock { 4127752d5cfSRobert Hancock struct resource *mcfg_res = context; 4137752d5cfSRobert Hancock 4147752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4157752d5cfSRobert Hancock check_mcfg_resource, context); 4167752d5cfSRobert Hancock 4177752d5cfSRobert Hancock if (mcfg_res->flags) 4187752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4197752d5cfSRobert Hancock 4207752d5cfSRobert Hancock return AE_OK; 4217752d5cfSRobert Hancock } 4227752d5cfSRobert Hancock 423*a18e3690SGreg Kroah-Hartman static int is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4247752d5cfSRobert Hancock { 4257752d5cfSRobert Hancock struct resource mcfg_res; 4267752d5cfSRobert Hancock 4277752d5cfSRobert Hancock mcfg_res.start = start; 42875e613cdSYinghai Lu mcfg_res.end = end - 1; 4297752d5cfSRobert Hancock mcfg_res.flags = 0; 4307752d5cfSRobert Hancock 4317752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4327752d5cfSRobert Hancock 4337752d5cfSRobert Hancock if (!mcfg_res.flags) 4347752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4357752d5cfSRobert Hancock NULL); 4367752d5cfSRobert Hancock 4377752d5cfSRobert Hancock return mcfg_res.flags; 4387752d5cfSRobert Hancock } 4397752d5cfSRobert Hancock 440a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 441a83fe32fSYinghai Lu 44295c5e92fSJiang Liu static int __ref is_mmconf_reserved(check_reserved_t is_reserved, 44395c5e92fSJiang Liu struct pci_mmcfg_region *cfg, 44495c5e92fSJiang Liu struct device *dev, int with_e820) 445a83fe32fSYinghai Lu { 4462f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4472f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 448a83fe32fSYinghai Lu u64 old_size = size; 44995c5e92fSJiang Liu int num_buses; 45095c5e92fSJiang Liu char *method = with_e820 ? "E820" : "ACPI motherboard resources"; 451a83fe32fSYinghai Lu 452044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 453a83fe32fSYinghai Lu size >>= 1; 454a83fe32fSYinghai Lu if (size < (16UL<<20)) 455a83fe32fSYinghai Lu break; 456a83fe32fSYinghai Lu } 457a83fe32fSYinghai Lu 45895c5e92fSJiang Liu if (size < (16UL<<20) && size != old_size) 45995c5e92fSJiang Liu return 0; 46095c5e92fSJiang Liu 46195c5e92fSJiang Liu if (dev) 46295c5e92fSJiang Liu dev_info(dev, "MMCONFIG at %pR reserved in %s\n", 46395c5e92fSJiang Liu &cfg->res, method); 46495c5e92fSJiang Liu else 46524c97f04SJiang Liu pr_info(PREFIX "MMCONFIG at %pR reserved in %s\n", 46695c5e92fSJiang Liu &cfg->res, method); 467a83fe32fSYinghai Lu 468a83fe32fSYinghai Lu if (old_size != size) { 469d7e6b66fSBjorn Helgaas /* update end_bus */ 470d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 47156ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 47256ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 47356ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 47456ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 47556ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 47656ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 47795c5e92fSJiang Liu 47895c5e92fSJiang Liu if (dev) 47995c5e92fSJiang Liu dev_info(dev, 48095c5e92fSJiang Liu "MMCONFIG " 48195c5e92fSJiang Liu "at %pR (base %#lx) (size reduced!)\n", 48295c5e92fSJiang Liu &cfg->res, (unsigned long) cfg->address); 48395c5e92fSJiang Liu else 48424c97f04SJiang Liu pr_info(PREFIX 4858c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4868c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4878c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4888c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 489a83fe32fSYinghai Lu } 49095c5e92fSJiang Liu 49195c5e92fSJiang Liu return 1; 492a83fe32fSYinghai Lu } 493a83fe32fSYinghai Lu 49495c5e92fSJiang Liu static int __ref pci_mmcfg_check_reserved(struct device *dev, 49595c5e92fSJiang Liu struct pci_mmcfg_region *cfg, int early) 496fb9aa6f1SThomas Gleixner { 497a02ce953SFeng Tang if (!early && !acpi_disabled) { 49895c5e92fSJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0)) 4992a76c450SJiang Liu return 1; 50095c5e92fSJiang Liu 50195c5e92fSJiang Liu if (dev) 50295c5e92fSJiang Liu dev_info(dev, FW_INFO 50395c5e92fSJiang Liu "MMCONFIG at %pR not reserved in " 50495c5e92fSJiang Liu "ACPI motherboard resources\n", 50595c5e92fSJiang Liu &cfg->res); 506a02ce953SFeng Tang else 50724c97f04SJiang Liu pr_info(FW_INFO PREFIX 5088c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 509a02ce953SFeng Tang "ACPI motherboard resources\n", 510a02ce953SFeng Tang &cfg->res); 511a02ce953SFeng Tang } 512a83fe32fSYinghai Lu 51395c5e92fSJiang Liu /* 51495c5e92fSJiang Liu * e820_all_mapped() is marked as __init. 51595c5e92fSJiang Liu * All entries from ACPI MCFG table have been checked at boot time. 51695c5e92fSJiang Liu * For MCFG information constructed from hotpluggable host bridge's 51795c5e92fSJiang Liu * _CBA method, just assume it's reserved. 51895c5e92fSJiang Liu */ 51995c5e92fSJiang Liu if (pci_mmcfg_running_state) 52095c5e92fSJiang Liu return 1; 52195c5e92fSJiang Liu 5227752d5cfSRobert Hancock /* Don't try to do this check unless configuration 523bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 524a83fe32fSYinghai Lu if (raw_pci_ops) 52595c5e92fSJiang Liu return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1); 52605c58b8aSYinghai Lu 5272a76c450SJiang Liu return 0; 5287752d5cfSRobert Hancock } 5297752d5cfSRobert Hancock 5302a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5312a76c450SJiang Liu { 5322a76c450SJiang Liu struct pci_mmcfg_region *cfg; 533fb9aa6f1SThomas Gleixner 5342a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 53595c5e92fSJiang Liu if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) { 53624c97f04SJiang Liu pr_info(PREFIX "not using MMCONFIG\n"); 5377da7d360SBjorn Helgaas free_all_mmcfg(); 5382a76c450SJiang Liu return; 5392a76c450SJiang Liu } 5402a76c450SJiang Liu } 541fb9aa6f1SThomas Gleixner } 542fb9aa6f1SThomas Gleixner 5439a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5449a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 545c4bf2f37SLen Brown { 5469a08f7d3SBjorn Helgaas int year; 547c4bf2f37SLen Brown 5489a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 549c4bf2f37SLen Brown return 0; 5509a08f7d3SBjorn Helgaas 55168856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 55268856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5539a08f7d3SBjorn Helgaas return 0; 5549a08f7d3SBjorn Helgaas 5559a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5569a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5579a08f7d3SBjorn Helgaas year >= 2010) 5589a08f7d3SBjorn Helgaas return 0; 5599a08f7d3SBjorn Helgaas } 5609a08f7d3SBjorn Helgaas 56124c97f04SJiang Liu pr_err(PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5629a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5639a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5649a08f7d3SBjorn Helgaas return -EINVAL; 565c4bf2f37SLen Brown } 566c4bf2f37SLen Brown 567c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 568c4bf2f37SLen Brown { 569c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 570d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 571c4bf2f37SLen Brown unsigned long i; 5727da7d360SBjorn Helgaas int entries; 573c4bf2f37SLen Brown 574c4bf2f37SLen Brown if (!header) 575c4bf2f37SLen Brown return -EINVAL; 576c4bf2f37SLen Brown 577c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 578c4bf2f37SLen Brown 579c4bf2f37SLen Brown /* how many config structures do we have */ 5807da7d360SBjorn Helgaas free_all_mmcfg(); 581e823d6ffSBjorn Helgaas entries = 0; 582c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 583c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 584e823d6ffSBjorn Helgaas entries++; 585c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 5864b8073e4SPeter Senna Tschudin } 587e823d6ffSBjorn Helgaas if (entries == 0) { 58824c97f04SJiang Liu pr_err(PREFIX "MMCONFIG has no entries\n"); 589c4bf2f37SLen Brown return -ENODEV; 590c4bf2f37SLen Brown } 591c4bf2f37SLen Brown 592d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 593e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 594d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 595d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5967da7d360SBjorn Helgaas free_all_mmcfg(); 597c4bf2f37SLen Brown return -ENODEV; 598c4bf2f37SLen Brown } 5997da7d360SBjorn Helgaas 6007da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 6017da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 60224c97f04SJiang Liu pr_warn(PREFIX "no memory for MCFG entries\n"); 6037da7d360SBjorn Helgaas free_all_mmcfg(); 6047da7d360SBjorn Helgaas return -ENOMEM; 6057da7d360SBjorn Helgaas } 606c4bf2f37SLen Brown } 607c4bf2f37SLen Brown 608c4bf2f37SLen Brown return 0; 609c4bf2f37SLen Brown } 610c4bf2f37SLen Brown 611968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 612fb9aa6f1SThomas Gleixner { 613bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 614ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 615fb9aa6f1SThomas Gleixner return; 616fb9aa6f1SThomas Gleixner 617a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 618a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 619a3170c1fSJan Beulich 620a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 621a3170c1fSJan Beulich if (cfg->segment) 622a3170c1fSJan Beulich break; 623a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 624a3170c1fSJan Beulich } 625a3170c1fSJan Beulich } 626a3170c1fSJan Beulich 627ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 628fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 629ebd60cd6SYinghai Lu else { 63066e8850aSJiang Liu free_all_mmcfg(); 6319c95111bSJiang Liu pci_mmcfg_arch_init_failed = true; 632fb9aa6f1SThomas Gleixner } 633fb9aa6f1SThomas Gleixner } 634fb9aa6f1SThomas Gleixner 635574a5941SJiang Liu static int __initdata known_bridge; 636574a5941SJiang Liu 637bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 63805c58b8aSYinghai Lu { 639574a5941SJiang Liu if (pci_probe & PCI_PROBE_MMCONF) { 640574a5941SJiang Liu if (pci_mmcfg_check_hostbridge()) 641574a5941SJiang Liu known_bridge = 1; 642574a5941SJiang Liu else 643574a5941SJiang Liu acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 644bb63b421SYinghai Lu __pci_mmcfg_init(1); 64505c58b8aSYinghai Lu } 646574a5941SJiang Liu } 64705c58b8aSYinghai Lu 64805c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 64905c58b8aSYinghai Lu { 650574a5941SJiang Liu /* MMCONFIG disabled */ 651574a5941SJiang Liu if ((pci_probe & PCI_PROBE_MMCONF) == 0) 652574a5941SJiang Liu return; 653574a5941SJiang Liu 654574a5941SJiang Liu if (known_bridge) 655574a5941SJiang Liu return; 656574a5941SJiang Liu 657574a5941SJiang Liu /* MMCONFIG hasn't been enabled yet, try again */ 658574a5941SJiang Liu if (pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF) { 659574a5941SJiang Liu acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 660bb63b421SYinghai Lu __pci_mmcfg_init(0); 66105c58b8aSYinghai Lu } 662574a5941SJiang Liu } 66305c58b8aSYinghai Lu 664fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 665fb9aa6f1SThomas Gleixner { 66666e8850aSJiang Liu struct pci_mmcfg_region *cfg; 66766e8850aSJiang Liu 66895c5e92fSJiang Liu pci_mmcfg_running_state = true; 66995c5e92fSJiang Liu 67066e8850aSJiang Liu /* If we are not using MMCONFIG, don't insert the resources. */ 67166e8850aSJiang Liu if ((pci_probe & PCI_PROBE_MMCONF) == 0) 672fb9aa6f1SThomas Gleixner return 1; 673fb9aa6f1SThomas Gleixner 674fb9aa6f1SThomas Gleixner /* 675fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 676fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 677fb9aa6f1SThomas Gleixner * called. 678fb9aa6f1SThomas Gleixner */ 67966e8850aSJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) 68066e8850aSJiang Liu if (!cfg->res.parent) 68166e8850aSJiang Liu insert_resource(&iomem_resource, &cfg->res); 682fb9aa6f1SThomas Gleixner 683fb9aa6f1SThomas Gleixner return 0; 684fb9aa6f1SThomas Gleixner } 685fb9aa6f1SThomas Gleixner 686fb9aa6f1SThomas Gleixner /* 687fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 688fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 689fb9aa6f1SThomas Gleixner * with other system resources. 690fb9aa6f1SThomas Gleixner */ 691fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 6929c95111bSJiang Liu 6939c95111bSJiang Liu /* Add MMCFG information for host bridges */ 694*a18e3690SGreg Kroah-Hartman int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end, 6959c95111bSJiang Liu phys_addr_t addr) 6969c95111bSJiang Liu { 6979c95111bSJiang Liu int rc; 6989c95111bSJiang Liu struct resource *tmp = NULL; 6999c95111bSJiang Liu struct pci_mmcfg_region *cfg; 7009c95111bSJiang Liu 7019c95111bSJiang Liu if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed) 7029c95111bSJiang Liu return -ENODEV; 7039c95111bSJiang Liu 7049c95111bSJiang Liu if (start > end) 7059c95111bSJiang Liu return -EINVAL; 7069c95111bSJiang Liu 7079c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 7089c95111bSJiang Liu cfg = pci_mmconfig_lookup(seg, start); 7099c95111bSJiang Liu if (cfg) { 7109c95111bSJiang Liu if (cfg->end_bus < end) 7119c95111bSJiang Liu dev_info(dev, FW_INFO 7129c95111bSJiang Liu "MMCONFIG for " 7139c95111bSJiang Liu "domain %04x [bus %02x-%02x] " 7149c95111bSJiang Liu "only partially covers this bridge\n", 7159c95111bSJiang Liu cfg->segment, cfg->start_bus, cfg->end_bus); 7169c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7179c95111bSJiang Liu return -EEXIST; 7189c95111bSJiang Liu } 7199c95111bSJiang Liu 7209c95111bSJiang Liu if (!addr) { 7219c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7229c95111bSJiang Liu return -EINVAL; 7239c95111bSJiang Liu } 7249c95111bSJiang Liu 7259c95111bSJiang Liu rc = -EBUSY; 7269c95111bSJiang Liu cfg = pci_mmconfig_alloc(seg, start, end, addr); 7279c95111bSJiang Liu if (cfg == NULL) { 7289c95111bSJiang Liu dev_warn(dev, "fail to add MMCONFIG (out of memory)\n"); 7299c95111bSJiang Liu rc = -ENOMEM; 7309c95111bSJiang Liu } else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) { 7319c95111bSJiang Liu dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n", 7329c95111bSJiang Liu &cfg->res); 7339c95111bSJiang Liu } else { 7349c95111bSJiang Liu /* Insert resource if it's not in boot stage */ 7359c95111bSJiang Liu if (pci_mmcfg_running_state) 7369c95111bSJiang Liu tmp = insert_resource_conflict(&iomem_resource, 7379c95111bSJiang Liu &cfg->res); 7389c95111bSJiang Liu 7399c95111bSJiang Liu if (tmp) { 7409c95111bSJiang Liu dev_warn(dev, 7419c95111bSJiang Liu "MMCONFIG %pR conflicts with " 7429c95111bSJiang Liu "%s %pR\n", 7439c95111bSJiang Liu &cfg->res, tmp->name, tmp); 7449c95111bSJiang Liu } else if (pci_mmcfg_arch_map(cfg)) { 7459c95111bSJiang Liu dev_warn(dev, "fail to map MMCONFIG %pR.\n", 7469c95111bSJiang Liu &cfg->res); 7479c95111bSJiang Liu } else { 7489c95111bSJiang Liu list_add_sorted(cfg); 7499c95111bSJiang Liu dev_info(dev, "MMCONFIG at %pR (base %#lx)\n", 7509c95111bSJiang Liu &cfg->res, (unsigned long)addr); 7519c95111bSJiang Liu cfg = NULL; 7529c95111bSJiang Liu rc = 0; 7539c95111bSJiang Liu } 7549c95111bSJiang Liu } 7559c95111bSJiang Liu 7569c95111bSJiang Liu if (cfg) { 7579c95111bSJiang Liu if (cfg->res.parent) 7589c95111bSJiang Liu release_resource(&cfg->res); 7599c95111bSJiang Liu kfree(cfg); 7609c95111bSJiang Liu } 7619c95111bSJiang Liu 7629c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7639c95111bSJiang Liu 7649c95111bSJiang Liu return rc; 7659c95111bSJiang Liu } 7669c95111bSJiang Liu 7679c95111bSJiang Liu /* Delete MMCFG information for host bridges */ 7689c95111bSJiang Liu int pci_mmconfig_delete(u16 seg, u8 start, u8 end) 7699c95111bSJiang Liu { 7709c95111bSJiang Liu struct pci_mmcfg_region *cfg; 7719c95111bSJiang Liu 7729c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 7739c95111bSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 7749c95111bSJiang Liu if (cfg->segment == seg && cfg->start_bus == start && 7759c95111bSJiang Liu cfg->end_bus == end) { 7769c95111bSJiang Liu list_del_rcu(&cfg->list); 7779c95111bSJiang Liu synchronize_rcu(); 7789c95111bSJiang Liu pci_mmcfg_arch_unmap(cfg); 7799c95111bSJiang Liu if (cfg->res.parent) 7809c95111bSJiang Liu release_resource(&cfg->res); 7819c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7829c95111bSJiang Liu kfree(cfg); 7839c95111bSJiang Liu return 0; 7849c95111bSJiang Liu } 7859c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7869c95111bSJiang Liu 7879c95111bSJiang Liu return -ENOENT; 7889c95111bSJiang Liu } 789